xref: /openbmc/linux/drivers/crypto/hisilicon/zip/zip_main.c (revision 8f68659bac1da933bf5526d4eeec46504d68457b)
162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0
262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
362c455caSZhou Wang #include <linux/acpi.h>
462c455caSZhou Wang #include <linux/aer.h>
562c455caSZhou Wang #include <linux/bitops.h>
672c7a68dSZhou Wang #include <linux/debugfs.h>
762c455caSZhou Wang #include <linux/init.h>
862c455caSZhou Wang #include <linux/io.h>
962c455caSZhou Wang #include <linux/kernel.h>
1062c455caSZhou Wang #include <linux/module.h>
1162c455caSZhou Wang #include <linux/pci.h>
1272c7a68dSZhou Wang #include <linux/seq_file.h>
1362c455caSZhou Wang #include <linux/topology.h>
149e00df71SZhangfei Gao #include <linux/uacce.h>
1562c455caSZhou Wang #include "zip.h"
1662c455caSZhou Wang 
1762c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF		0xa250
1879e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF		0xa251
1962c455caSZhou Wang 
2062c455caSZhou Wang #define HZIP_VF_NUM			63
2162c455caSZhou Wang #define HZIP_QUEUE_NUM_V1		4096
2262c455caSZhou Wang #define HZIP_QUEUE_NUM_V2		1024
2362c455caSZhou Wang 
2462c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL		0x301004
2562c455caSZhou Wang #define COMP0_ENABLE			BIT(0)
2662c455caSZhou Wang #define COMP1_ENABLE			BIT(1)
2762c455caSZhou Wang #define DECOMP0_ENABLE			BIT(2)
2862c455caSZhou Wang #define DECOMP1_ENABLE			BIT(3)
2962c455caSZhou Wang #define DECOMP2_ENABLE			BIT(4)
3062c455caSZhou Wang #define DECOMP3_ENABLE			BIT(5)
3162c455caSZhou Wang #define DECOMP4_ENABLE			BIT(6)
3262c455caSZhou Wang #define DECOMP5_ENABLE			BIT(7)
3362c455caSZhou Wang #define ALL_COMP_DECOMP_EN		(COMP0_ENABLE | COMP1_ENABLE |	\
3462c455caSZhou Wang 					 DECOMP0_ENABLE | DECOMP1_ENABLE | \
3562c455caSZhou Wang 					 DECOMP2_ENABLE | DECOMP3_ENABLE | \
3662c455caSZhou Wang 					 DECOMP4_ENABLE | DECOMP5_ENABLE)
3762c455caSZhou Wang #define DECOMP_CHECK_ENABLE		BIT(16)
3872c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT		0x301008
3962c455caSZhou Wang 
4062c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0		0x301040
4162c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1		0x301044
4262c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0		0x301060
4362c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1		0x301064
4462c455caSZhou Wang #define CACHE_ALL_EN			0xffffffff
4562c455caSZhou Wang 
4662c455caSZhou Wang #define HZIP_BD_RUSER_32_63		0x301110
4762c455caSZhou Wang #define HZIP_SGL_RUSER_32_63		0x30111c
4862c455caSZhou Wang #define HZIP_DATA_RUSER_32_63		0x301128
4962c455caSZhou Wang #define HZIP_DATA_WUSER_32_63		0x301134
5062c455caSZhou Wang #define HZIP_BD_WUSER_32_63		0x301140
5162c455caSZhou Wang 
5272c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS		0x3040e4
5362c455caSZhou Wang 
5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0		0x302000
5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1		0x303000
5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0	0x304000
5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1	0x305000
5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2	0x306000
5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3	0x307000
6072c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4	0x308000
6172c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5	0x309000
6262c455caSZhou Wang 
6362c455caSZhou Wang #define HZIP_CORE_INT_SOURCE		0x3010A0
64eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG		0x3010A4
6584c9b780SShukun Tan #define HZIP_CORE_INT_SET		0x3010A8
6662c455caSZhou Wang #define HZIP_CORE_INT_STATUS		0x3010AC
6762c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
6862c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
69de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
71de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
72de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENABLE	0x7FE
73f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT	16
74f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT	24
75eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_ALL		GENMASK(10, 0)
7672c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM		2
7772c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM		6
7872c7a68dSZhou Wang #define HZIP_CORE_NUM			(HZIP_COMP_CORE_NUM + \
7972c7a68dSZhou Wang 					 HZIP_DECOMP_CORE_NUM)
8062c455caSZhou Wang #define HZIP_SQE_SIZE			128
8172c7a68dSZhou Wang #define HZIP_SQ_SIZE			(HZIP_SQE_SIZE * QM_Q_DEPTH)
8262c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM		64
8362c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE		0
8462c455caSZhou Wang 
8572c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
8672c7a68dSZhou Wang #define SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
8784c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL	0x30100C
8884c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE	BIT(14)
8984c9b780SShukun Tan #define HZIP_WR_PORT			BIT(11)
9062c455caSZhou Wang 
9172c7a68dSZhou Wang #define HZIP_BUF_SIZE			22
9262c455caSZhou Wang 
9362c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip";
9472c7a68dSZhou Wang static struct dentry *hzip_debugfs_root;
9518f1ab3fSShukun Tan static struct hisi_qm_list zip_devices;
9662c455caSZhou Wang 
9762c455caSZhou Wang struct hisi_zip_hw_error {
9862c455caSZhou Wang 	u32 int_msk;
9962c455caSZhou Wang 	const char *msg;
10062c455caSZhou Wang };
10162c455caSZhou Wang 
10262c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = {
10362c455caSZhou Wang 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
10462c455caSZhou Wang 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
10562c455caSZhou Wang 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
10662c455caSZhou Wang 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
10762c455caSZhou Wang 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
10862c455caSZhou Wang 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
10962c455caSZhou Wang 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
11062c455caSZhou Wang 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
11162c455caSZhou Wang 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
11262c455caSZhou Wang 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
11362c455caSZhou Wang 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
11462c455caSZhou Wang 	{ /* sentinel */ }
11562c455caSZhou Wang };
11662c455caSZhou Wang 
11772c7a68dSZhou Wang enum ctrl_debug_file_index {
11872c7a68dSZhou Wang 	HZIP_CURRENT_QM,
11972c7a68dSZhou Wang 	HZIP_CLEAR_ENABLE,
12072c7a68dSZhou Wang 	HZIP_DEBUG_FILE_NUM,
12172c7a68dSZhou Wang };
12272c7a68dSZhou Wang 
12372c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = {
12472c7a68dSZhou Wang 	[HZIP_CURRENT_QM]   = "current_qm",
12572c7a68dSZhou Wang 	[HZIP_CLEAR_ENABLE] = "clear_enable",
12672c7a68dSZhou Wang };
12772c7a68dSZhou Wang 
12872c7a68dSZhou Wang struct ctrl_debug_file {
12972c7a68dSZhou Wang 	enum ctrl_debug_file_index index;
13072c7a68dSZhou Wang 	spinlock_t lock;
13172c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl;
13272c7a68dSZhou Wang };
13372c7a68dSZhou Wang 
13462c455caSZhou Wang /*
13562c455caSZhou Wang  * One ZIP controller has one PF and multiple VFs, some global configurations
13662c455caSZhou Wang  * which PF has need this structure.
13762c455caSZhou Wang  *
13862c455caSZhou Wang  * Just relevant for PF.
13962c455caSZhou Wang  */
14062c455caSZhou Wang struct hisi_zip_ctrl {
14162c455caSZhou Wang 	struct hisi_zip *hisi_zip;
14272c7a68dSZhou Wang 	struct dentry *debug_root;
14372c7a68dSZhou Wang 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
14472c7a68dSZhou Wang };
14572c7a68dSZhou Wang 
14672c7a68dSZhou Wang enum {
14772c7a68dSZhou Wang 	HZIP_COMP_CORE0,
14872c7a68dSZhou Wang 	HZIP_COMP_CORE1,
14972c7a68dSZhou Wang 	HZIP_DECOMP_CORE0,
15072c7a68dSZhou Wang 	HZIP_DECOMP_CORE1,
15172c7a68dSZhou Wang 	HZIP_DECOMP_CORE2,
15272c7a68dSZhou Wang 	HZIP_DECOMP_CORE3,
15372c7a68dSZhou Wang 	HZIP_DECOMP_CORE4,
15472c7a68dSZhou Wang 	HZIP_DECOMP_CORE5,
15572c7a68dSZhou Wang };
15672c7a68dSZhou Wang 
15772c7a68dSZhou Wang static const u64 core_offsets[] = {
15872c7a68dSZhou Wang 	[HZIP_COMP_CORE0]   = 0x302000,
15972c7a68dSZhou Wang 	[HZIP_COMP_CORE1]   = 0x303000,
16072c7a68dSZhou Wang 	[HZIP_DECOMP_CORE0] = 0x304000,
16172c7a68dSZhou Wang 	[HZIP_DECOMP_CORE1] = 0x305000,
16272c7a68dSZhou Wang 	[HZIP_DECOMP_CORE2] = 0x306000,
16372c7a68dSZhou Wang 	[HZIP_DECOMP_CORE3] = 0x307000,
16472c7a68dSZhou Wang 	[HZIP_DECOMP_CORE4] = 0x308000,
16572c7a68dSZhou Wang 	[HZIP_DECOMP_CORE5] = 0x309000,
16672c7a68dSZhou Wang };
16772c7a68dSZhou Wang 
168*8f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = {
16972c7a68dSZhou Wang 	{"HZIP_GET_BD_NUM                ",  0x00ull},
17072c7a68dSZhou Wang 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
17172c7a68dSZhou Wang 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
17272c7a68dSZhou Wang 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
17372c7a68dSZhou Wang 	{"HZIP_WORK_CYCLE                ",  0x10ull},
17472c7a68dSZhou Wang 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
17572c7a68dSZhou Wang 	{"HZIP_MAX_DELAY                 ",  0x20ull},
17672c7a68dSZhou Wang 	{"HZIP_MIN_DELAY                 ",  0x24ull},
17772c7a68dSZhou Wang 	{"HZIP_AVG_DELAY                 ",  0x28ull},
17872c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
17972c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
18072c7a68dSZhou Wang 	{"HZIP_COMSUMED_BYTE             ",  0x38ull},
18172c7a68dSZhou Wang 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
18272c7a68dSZhou Wang 	{"HZIP_COMP_INF                  ",  0x70ull},
18372c7a68dSZhou Wang 	{"HZIP_PRE_OUT                   ",  0x78ull},
18472c7a68dSZhou Wang 	{"HZIP_BD_RD                     ",  0x7cull},
18572c7a68dSZhou Wang 	{"HZIP_BD_WR                     ",  0x80ull},
18672c7a68dSZhou Wang 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
18772c7a68dSZhou Wang 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
18872c7a68dSZhou Wang 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
18972c7a68dSZhou Wang 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
19072c7a68dSZhou Wang 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
19162c455caSZhou Wang };
19262c455caSZhou Wang 
19362c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp)
19462c455caSZhou Wang {
19562c455caSZhou Wang 	struct pci_dev *pdev = pci_get_device(PCI_VENDOR_ID_HUAWEI,
19662c455caSZhou Wang 					      PCI_DEVICE_ID_ZIP_PF, NULL);
19762c455caSZhou Wang 	u32 n, q_num;
19862c455caSZhou Wang 	u8 rev_id;
19962c455caSZhou Wang 	int ret;
20062c455caSZhou Wang 
20162c455caSZhou Wang 	if (!val)
20262c455caSZhou Wang 		return -EINVAL;
20362c455caSZhou Wang 
20462c455caSZhou Wang 	if (!pdev) {
20562c455caSZhou Wang 		q_num = min_t(u32, HZIP_QUEUE_NUM_V1, HZIP_QUEUE_NUM_V2);
20662c455caSZhou Wang 		pr_info("No device found currently, suppose queue number is %d\n",
20762c455caSZhou Wang 			q_num);
20862c455caSZhou Wang 	} else {
20962c455caSZhou Wang 		rev_id = pdev->revision;
21062c455caSZhou Wang 		switch (rev_id) {
21162c455caSZhou Wang 		case QM_HW_V1:
21262c455caSZhou Wang 			q_num = HZIP_QUEUE_NUM_V1;
21362c455caSZhou Wang 			break;
21462c455caSZhou Wang 		case QM_HW_V2:
21562c455caSZhou Wang 			q_num = HZIP_QUEUE_NUM_V2;
21662c455caSZhou Wang 			break;
21762c455caSZhou Wang 		default:
21862c455caSZhou Wang 			return -EINVAL;
21962c455caSZhou Wang 		}
22062c455caSZhou Wang 	}
22162c455caSZhou Wang 
22262c455caSZhou Wang 	ret = kstrtou32(val, 10, &n);
22362c455caSZhou Wang 	if (ret != 0 || n > q_num || n == 0)
22462c455caSZhou Wang 		return -EINVAL;
22562c455caSZhou Wang 
22662c455caSZhou Wang 	return param_set_int(val, kp);
22762c455caSZhou Wang }
22862c455caSZhou Wang 
22962c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = {
23062c455caSZhou Wang 	.set = pf_q_num_set,
23162c455caSZhou Wang 	.get = param_get_int,
23262c455caSZhou Wang };
23362c455caSZhou Wang 
23462c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
23562c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
23662c455caSZhou Wang MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 1-4096, v2 1-1024)");
23762c455caSZhou Wang 
23835ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = {
23935ee280fSHao Fang 	.set = vfs_num_set,
24035ee280fSHao Fang 	.get = param_get_int,
24135ee280fSHao Fang };
24235ee280fSHao Fang 
24339977f4bSHao Fang static u32 vfs_num;
24435ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
24535ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
24639977f4bSHao Fang 
24762c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = {
24862c455caSZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) },
24979e09f30SZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) },
25062c455caSZhou Wang 	{ 0, }
25162c455caSZhou Wang };
25262c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
25362c455caSZhou Wang 
25418f1ab3fSShukun Tan int zip_create_qps(struct hisi_qp **qps, int qp_num)
25562c455caSZhou Wang {
25618f1ab3fSShukun Tan 	int node = cpu_to_node(smp_processor_id());
25762c455caSZhou Wang 
25818f1ab3fSShukun Tan 	return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps);
25962c455caSZhou Wang }
26062c455caSZhou Wang 
26184c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm)
26262c455caSZhou Wang {
26384c9b780SShukun Tan 	void __iomem *base = qm->io_base;
26462c455caSZhou Wang 
26562c455caSZhou Wang 	/* qm user domain */
26662c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
26762c455caSZhou Wang 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
26862c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
26962c455caSZhou Wang 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
27062c455caSZhou Wang 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
27162c455caSZhou Wang 
27262c455caSZhou Wang 	/* qm cache */
27362c455caSZhou Wang 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
27462c455caSZhou Wang 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
27562c455caSZhou Wang 	/* disable FLR triggered by BME(bus master enable) */
27662c455caSZhou Wang 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
27762c455caSZhou Wang 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
27862c455caSZhou Wang 
27962c455caSZhou Wang 	/* cache */
28062c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
28162c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
28262c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
28362c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
28462c455caSZhou Wang 
28562c455caSZhou Wang 	/* user domain configurations */
28662c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
28762c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
28862c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
2899e00df71SZhangfei Gao 
29084c9b780SShukun Tan 	if (qm->use_sva) {
2919e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63);
2929e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63);
2939e00df71SZhangfei Gao 	} else {
29462c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
29562c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
2969e00df71SZhangfei Gao 	}
29762c455caSZhou Wang 
29862c455caSZhou Wang 	/* let's open all compression/decompression cores */
29962c455caSZhou Wang 	writel(DECOMP_CHECK_ENABLE | ALL_COMP_DECOMP_EN,
30062c455caSZhou Wang 	       base + HZIP_CLOCK_GATE_CTRL);
30162c455caSZhou Wang 
30262c455caSZhou Wang 	/* enable sqc writeback */
30362c455caSZhou Wang 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
30462c455caSZhou Wang 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
30562c455caSZhou Wang 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
30684c9b780SShukun Tan 
30784c9b780SShukun Tan 	return 0;
30862c455caSZhou Wang }
30962c455caSZhou Wang 
310eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
31162c455caSZhou Wang {
31262c455caSZhou Wang 	if (qm->ver == QM_HW_V1) {
313eaebf4c3SShukun Tan 		writel(HZIP_CORE_INT_MASK_ALL,
314eaebf4c3SShukun Tan 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
315ee1788c6SZhou Wang 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
31662c455caSZhou Wang 		return;
31762c455caSZhou Wang 	}
31862c455caSZhou Wang 
31962c455caSZhou Wang 	/* clear ZIP hw error source if having */
320eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE);
321eaebf4c3SShukun Tan 
322de3daf4bSShukun Tan 	/* configure error type */
323de3daf4bSShukun Tan 	writel(0x1, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
324de3daf4bSShukun Tan 	writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
325de3daf4bSShukun Tan 	writel(HZIP_CORE_INT_RAS_NFE_ENABLE,
326de3daf4bSShukun Tan 		qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
327de3daf4bSShukun Tan 
32862c455caSZhou Wang 	/* enable ZIP hw error interrupts */
329eaebf4c3SShukun Tan 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
33062c455caSZhou Wang }
331eaebf4c3SShukun Tan 
332eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
333eaebf4c3SShukun Tan {
334eaebf4c3SShukun Tan 	/* disable ZIP hw error interrupts */
335eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG);
33662c455caSZhou Wang }
33762c455caSZhou Wang 
33872c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
33972c7a68dSZhou Wang {
34072c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
34172c7a68dSZhou Wang 
34272c7a68dSZhou Wang 	return &hisi_zip->qm;
34372c7a68dSZhou Wang }
34472c7a68dSZhou Wang 
34572c7a68dSZhou Wang static u32 current_qm_read(struct ctrl_debug_file *file)
34672c7a68dSZhou Wang {
34772c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
34872c7a68dSZhou Wang 
34972c7a68dSZhou Wang 	return readl(qm->io_base + QM_DFX_MB_CNT_VF);
35072c7a68dSZhou Wang }
35172c7a68dSZhou Wang 
35272c7a68dSZhou Wang static int current_qm_write(struct ctrl_debug_file *file, u32 val)
35372c7a68dSZhou Wang {
35472c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
35572c7a68dSZhou Wang 	u32 vfq_num;
35672c7a68dSZhou Wang 	u32 tmp;
35772c7a68dSZhou Wang 
358619e464aSShukun Tan 	if (val > qm->vfs_num)
35972c7a68dSZhou Wang 		return -EINVAL;
36072c7a68dSZhou Wang 
36172c7a68dSZhou Wang 	/* Calculate curr_qm_qp_num and store */
36272c7a68dSZhou Wang 	if (val == 0) {
36372c7a68dSZhou Wang 		qm->debug.curr_qm_qp_num = qm->qp_num;
36472c7a68dSZhou Wang 	} else {
365619e464aSShukun Tan 		vfq_num = (qm->ctrl_qp_num - qm->qp_num) / qm->vfs_num;
366619e464aSShukun Tan 		if (val == qm->vfs_num)
36772c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = qm->ctrl_qp_num -
368619e464aSShukun Tan 				qm->qp_num - (qm->vfs_num - 1) * vfq_num;
36972c7a68dSZhou Wang 		else
37072c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = vfq_num;
37172c7a68dSZhou Wang 	}
37272c7a68dSZhou Wang 
37372c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_MB_CNT_VF);
37472c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_DB_CNT_VF);
37572c7a68dSZhou Wang 
37672c7a68dSZhou Wang 	tmp = val |
37772c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK);
37872c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN);
37972c7a68dSZhou Wang 
38072c7a68dSZhou Wang 	tmp = val |
38172c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK);
38272c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN);
38372c7a68dSZhou Wang 
38472c7a68dSZhou Wang 	return  0;
38572c7a68dSZhou Wang }
38672c7a68dSZhou Wang 
38772c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file)
38872c7a68dSZhou Wang {
38972c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
39072c7a68dSZhou Wang 
39172c7a68dSZhou Wang 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
39272c7a68dSZhou Wang 	       SOFT_CTRL_CNT_CLR_CE_BIT;
39372c7a68dSZhou Wang }
39472c7a68dSZhou Wang 
39572c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val)
39672c7a68dSZhou Wang {
39772c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
39872c7a68dSZhou Wang 	u32 tmp;
39972c7a68dSZhou Wang 
40072c7a68dSZhou Wang 	if (val != 1 && val != 0)
40172c7a68dSZhou Wang 		return -EINVAL;
40272c7a68dSZhou Wang 
40372c7a68dSZhou Wang 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
40472c7a68dSZhou Wang 	       ~SOFT_CTRL_CNT_CLR_CE_BIT) | val;
40572c7a68dSZhou Wang 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
40672c7a68dSZhou Wang 
40772c7a68dSZhou Wang 	return  0;
40872c7a68dSZhou Wang }
40972c7a68dSZhou Wang 
41072c7a68dSZhou Wang static ssize_t ctrl_debug_read(struct file *filp, char __user *buf,
41172c7a68dSZhou Wang 			       size_t count, loff_t *pos)
41272c7a68dSZhou Wang {
41372c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
41472c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
41572c7a68dSZhou Wang 	u32 val;
41672c7a68dSZhou Wang 	int ret;
41772c7a68dSZhou Wang 
41872c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
41972c7a68dSZhou Wang 	switch (file->index) {
42072c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
42172c7a68dSZhou Wang 		val = current_qm_read(file);
42272c7a68dSZhou Wang 		break;
42372c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
42472c7a68dSZhou Wang 		val = clear_enable_read(file);
42572c7a68dSZhou Wang 		break;
42672c7a68dSZhou Wang 	default:
42772c7a68dSZhou Wang 		spin_unlock_irq(&file->lock);
42872c7a68dSZhou Wang 		return -EINVAL;
42972c7a68dSZhou Wang 	}
43072c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
43172c7a68dSZhou Wang 	ret = sprintf(tbuf, "%u\n", val);
43272c7a68dSZhou Wang 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
43372c7a68dSZhou Wang }
43472c7a68dSZhou Wang 
43572c7a68dSZhou Wang static ssize_t ctrl_debug_write(struct file *filp, const char __user *buf,
43672c7a68dSZhou Wang 				size_t count, loff_t *pos)
43772c7a68dSZhou Wang {
43872c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
43972c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
44072c7a68dSZhou Wang 	unsigned long val;
44172c7a68dSZhou Wang 	int len, ret;
44272c7a68dSZhou Wang 
44372c7a68dSZhou Wang 	if (*pos != 0)
44472c7a68dSZhou Wang 		return 0;
44572c7a68dSZhou Wang 
44672c7a68dSZhou Wang 	if (count >= HZIP_BUF_SIZE)
44772c7a68dSZhou Wang 		return -ENOSPC;
44872c7a68dSZhou Wang 
44972c7a68dSZhou Wang 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
45072c7a68dSZhou Wang 	if (len < 0)
45172c7a68dSZhou Wang 		return len;
45272c7a68dSZhou Wang 
45372c7a68dSZhou Wang 	tbuf[len] = '\0';
45472c7a68dSZhou Wang 	if (kstrtoul(tbuf, 0, &val))
45572c7a68dSZhou Wang 		return -EFAULT;
45672c7a68dSZhou Wang 
45772c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
45872c7a68dSZhou Wang 	switch (file->index) {
45972c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
46072c7a68dSZhou Wang 		ret = current_qm_write(file, val);
46172c7a68dSZhou Wang 		if (ret)
46272c7a68dSZhou Wang 			goto err_input;
46372c7a68dSZhou Wang 		break;
46472c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
46572c7a68dSZhou Wang 		ret = clear_enable_write(file, val);
46672c7a68dSZhou Wang 		if (ret)
46772c7a68dSZhou Wang 			goto err_input;
46872c7a68dSZhou Wang 		break;
46972c7a68dSZhou Wang 	default:
47072c7a68dSZhou Wang 		ret = -EINVAL;
47172c7a68dSZhou Wang 		goto err_input;
47272c7a68dSZhou Wang 	}
47372c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
47472c7a68dSZhou Wang 
47572c7a68dSZhou Wang 	return count;
47672c7a68dSZhou Wang 
47772c7a68dSZhou Wang err_input:
47872c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
47972c7a68dSZhou Wang 	return ret;
48072c7a68dSZhou Wang }
48172c7a68dSZhou Wang 
48272c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = {
48372c7a68dSZhou Wang 	.owner = THIS_MODULE,
48472c7a68dSZhou Wang 	.open = simple_open,
48572c7a68dSZhou Wang 	.read = ctrl_debug_read,
48672c7a68dSZhou Wang 	.write = ctrl_debug_write,
48772c7a68dSZhou Wang };
48872c7a68dSZhou Wang 
48972c7a68dSZhou Wang static int hisi_zip_core_debug_init(struct hisi_zip_ctrl *ctrl)
49072c7a68dSZhou Wang {
49172c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = ctrl->hisi_zip;
49272c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
49372c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
49472c7a68dSZhou Wang 	struct debugfs_regset32 *regset;
4954a97bfc7SGreg Kroah-Hartman 	struct dentry *tmp_d;
49672c7a68dSZhou Wang 	char buf[HZIP_BUF_SIZE];
49772c7a68dSZhou Wang 	int i;
49872c7a68dSZhou Wang 
49972c7a68dSZhou Wang 	for (i = 0; i < HZIP_CORE_NUM; i++) {
50072c7a68dSZhou Wang 		if (i < HZIP_COMP_CORE_NUM)
50172c7a68dSZhou Wang 			sprintf(buf, "comp_core%d", i);
50272c7a68dSZhou Wang 		else
50372c7a68dSZhou Wang 			sprintf(buf, "decomp_core%d", i - HZIP_COMP_CORE_NUM);
50472c7a68dSZhou Wang 
50572c7a68dSZhou Wang 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
50672c7a68dSZhou Wang 		if (!regset)
50772c7a68dSZhou Wang 			return -ENOENT;
50872c7a68dSZhou Wang 
50972c7a68dSZhou Wang 		regset->regs = hzip_dfx_regs;
51072c7a68dSZhou Wang 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
51172c7a68dSZhou Wang 		regset->base = qm->io_base + core_offsets[i];
51272c7a68dSZhou Wang 
5134a97bfc7SGreg Kroah-Hartman 		tmp_d = debugfs_create_dir(buf, ctrl->debug_root);
5144a97bfc7SGreg Kroah-Hartman 		debugfs_create_regset32("regs", 0444, tmp_d, regset);
51572c7a68dSZhou Wang 	}
51672c7a68dSZhou Wang 
51772c7a68dSZhou Wang 	return 0;
51872c7a68dSZhou Wang }
51972c7a68dSZhou Wang 
52072c7a68dSZhou Wang static int hisi_zip_ctrl_debug_init(struct hisi_zip_ctrl *ctrl)
52172c7a68dSZhou Wang {
52272c7a68dSZhou Wang 	int i;
52372c7a68dSZhou Wang 
52472c7a68dSZhou Wang 	for (i = HZIP_CURRENT_QM; i < HZIP_DEBUG_FILE_NUM; i++) {
52572c7a68dSZhou Wang 		spin_lock_init(&ctrl->files[i].lock);
52672c7a68dSZhou Wang 		ctrl->files[i].ctrl = ctrl;
52772c7a68dSZhou Wang 		ctrl->files[i].index = i;
52872c7a68dSZhou Wang 
5294a97bfc7SGreg Kroah-Hartman 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
53072c7a68dSZhou Wang 				    ctrl->debug_root, ctrl->files + i,
53172c7a68dSZhou Wang 				    &ctrl_debug_fops);
53272c7a68dSZhou Wang 	}
53372c7a68dSZhou Wang 
53472c7a68dSZhou Wang 	return hisi_zip_core_debug_init(ctrl);
53572c7a68dSZhou Wang }
53672c7a68dSZhou Wang 
53772c7a68dSZhou Wang static int hisi_zip_debugfs_init(struct hisi_zip *hisi_zip)
53872c7a68dSZhou Wang {
53972c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
54072c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
54172c7a68dSZhou Wang 	struct dentry *dev_d;
54272c7a68dSZhou Wang 	int ret;
54372c7a68dSZhou Wang 
54472c7a68dSZhou Wang 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
54572c7a68dSZhou Wang 
54672c7a68dSZhou Wang 	qm->debug.debug_root = dev_d;
54772c7a68dSZhou Wang 	ret = hisi_qm_debug_init(qm);
54872c7a68dSZhou Wang 	if (ret)
54972c7a68dSZhou Wang 		goto failed_to_create;
55072c7a68dSZhou Wang 
55172c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF) {
55272c7a68dSZhou Wang 		hisi_zip->ctrl->debug_root = dev_d;
55372c7a68dSZhou Wang 		ret = hisi_zip_ctrl_debug_init(hisi_zip->ctrl);
55472c7a68dSZhou Wang 		if (ret)
55572c7a68dSZhou Wang 			goto failed_to_create;
55672c7a68dSZhou Wang 	}
55772c7a68dSZhou Wang 
55872c7a68dSZhou Wang 	return 0;
55972c7a68dSZhou Wang 
56072c7a68dSZhou Wang failed_to_create:
56172c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
56272c7a68dSZhou Wang 	return ret;
56372c7a68dSZhou Wang }
56472c7a68dSZhou Wang 
56572c7a68dSZhou Wang static void hisi_zip_debug_regs_clear(struct hisi_zip *hisi_zip)
56672c7a68dSZhou Wang {
56772c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
56872c7a68dSZhou Wang 
56972c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF);
57072c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF);
57172c7a68dSZhou Wang 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
57272c7a68dSZhou Wang 
57372c7a68dSZhou Wang 	hisi_qm_debug_regs_clear(qm);
57472c7a68dSZhou Wang }
57572c7a68dSZhou Wang 
57672c7a68dSZhou Wang static void hisi_zip_debugfs_exit(struct hisi_zip *hisi_zip)
57772c7a68dSZhou Wang {
57872c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
57972c7a68dSZhou Wang 
58072c7a68dSZhou Wang 	debugfs_remove_recursive(qm->debug.debug_root);
58172c7a68dSZhou Wang 
58272c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF)
58372c7a68dSZhou Wang 		hisi_zip_debug_regs_clear(hisi_zip);
58472c7a68dSZhou Wang }
58572c7a68dSZhou Wang 
586f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts)
587f826e6efSShukun Tan {
588f826e6efSShukun Tan 	const struct hisi_zip_hw_error *err = zip_hw_error;
589f826e6efSShukun Tan 	struct device *dev = &qm->pdev->dev;
590f826e6efSShukun Tan 	u32 err_val;
591f826e6efSShukun Tan 
592f826e6efSShukun Tan 	while (err->msg) {
593f826e6efSShukun Tan 		if (err->int_msk & err_sts) {
594f826e6efSShukun Tan 			dev_err(dev, "%s [error status=0x%x] found\n",
595f826e6efSShukun Tan 				 err->msg, err->int_msk);
596f826e6efSShukun Tan 
597f826e6efSShukun Tan 			if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) {
598f826e6efSShukun Tan 				err_val = readl(qm->io_base +
599f826e6efSShukun Tan 						HZIP_CORE_SRAM_ECC_ERR_INFO);
600f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n",
601f826e6efSShukun Tan 					((err_val >>
602f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF));
603f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram addr=0x%x\n",
604f826e6efSShukun Tan 					(err_val >>
605f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_ADDR_SHIFT));
606f826e6efSShukun Tan 			}
607f826e6efSShukun Tan 		}
608f826e6efSShukun Tan 		err++;
609f826e6efSShukun Tan 	}
610f826e6efSShukun Tan }
611f826e6efSShukun Tan 
612f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm)
613f826e6efSShukun Tan {
614f826e6efSShukun Tan 	return readl(qm->io_base + HZIP_CORE_INT_STATUS);
615f826e6efSShukun Tan }
616f826e6efSShukun Tan 
61784c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
61884c9b780SShukun Tan {
61984c9b780SShukun Tan 	writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE);
62084c9b780SShukun Tan }
62184c9b780SShukun Tan 
62284c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm)
62384c9b780SShukun Tan {
62484c9b780SShukun Tan 	u32 val;
62584c9b780SShukun Tan 
62684c9b780SShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
62784c9b780SShukun Tan 
62884c9b780SShukun Tan 	writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE,
62984c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
63084c9b780SShukun Tan 
63184c9b780SShukun Tan 	writel(val | HZIP_AXI_SHUTDOWN_ENABLE,
63284c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
63384c9b780SShukun Tan }
63484c9b780SShukun Tan 
63584c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm)
63684c9b780SShukun Tan {
63784c9b780SShukun Tan 	u32 nfe_enb;
63884c9b780SShukun Tan 
63984c9b780SShukun Tan 	/* Disable ECC Mbit error report. */
64084c9b780SShukun Tan 	nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
64184c9b780SShukun Tan 	writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC,
64284c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
64384c9b780SShukun Tan 
64484c9b780SShukun Tan 	/* Inject zip ECC Mbit error to block master ooo. */
64584c9b780SShukun Tan 	writel(HZIP_CORE_INT_STATUS_M_ECC,
64684c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_SET);
64784c9b780SShukun Tan }
64884c9b780SShukun Tan 
649eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = {
65084c9b780SShukun Tan 	.hw_init		= hisi_zip_set_user_domain_and_cache,
651eaebf4c3SShukun Tan 	.hw_err_enable		= hisi_zip_hw_error_enable,
652eaebf4c3SShukun Tan 	.hw_err_disable		= hisi_zip_hw_error_disable,
653f826e6efSShukun Tan 	.get_dev_hw_err_status	= hisi_zip_get_hw_err_status,
65484c9b780SShukun Tan 	.clear_dev_hw_err_status = hisi_zip_clear_hw_err_status,
655f826e6efSShukun Tan 	.log_dev_hw_err		= hisi_zip_log_hw_error,
65684c9b780SShukun Tan 	.open_axi_master_ooo	= hisi_zip_open_axi_master_ooo,
65784c9b780SShukun Tan 	.close_axi_master_ooo	= hisi_zip_close_axi_master_ooo,
658eaebf4c3SShukun Tan 	.err_info		= {
659eaebf4c3SShukun Tan 		.ce			= QM_BASE_CE,
660f826e6efSShukun Tan 		.nfe			= QM_BASE_NFE |
661f826e6efSShukun Tan 					  QM_ACC_WB_NOT_READY_TIMEOUT,
662eaebf4c3SShukun Tan 		.fe			= 0,
663eaebf4c3SShukun Tan 		.msi			= QM_DB_RANDOM_INVALID,
66484c9b780SShukun Tan 		.ecc_2bits_mask		= HZIP_CORE_INT_STATUS_M_ECC,
66584c9b780SShukun Tan 		.msi_wr_port		= HZIP_WR_PORT,
66684c9b780SShukun Tan 		.acpi_rst		= "ZRST",
66762c455caSZhou Wang 	}
668eaebf4c3SShukun Tan };
66962c455caSZhou Wang 
67062c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
67162c455caSZhou Wang {
67262c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
67362c455caSZhou Wang 	struct hisi_zip_ctrl *ctrl;
67462c455caSZhou Wang 
67562c455caSZhou Wang 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
67662c455caSZhou Wang 	if (!ctrl)
67762c455caSZhou Wang 		return -ENOMEM;
67862c455caSZhou Wang 
67962c455caSZhou Wang 	hisi_zip->ctrl = ctrl;
68062c455caSZhou Wang 	ctrl->hisi_zip = hisi_zip;
68162c455caSZhou Wang 
68262c455caSZhou Wang 	switch (qm->ver) {
68362c455caSZhou Wang 	case QM_HW_V1:
68462c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V1;
68562c455caSZhou Wang 		break;
68662c455caSZhou Wang 
68762c455caSZhou Wang 	case QM_HW_V2:
68862c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V2;
68962c455caSZhou Wang 		break;
69062c455caSZhou Wang 
69162c455caSZhou Wang 	default:
69262c455caSZhou Wang 		return -EINVAL;
69362c455caSZhou Wang 	}
69462c455caSZhou Wang 
695eaebf4c3SShukun Tan 	qm->err_ini = &hisi_zip_err_ini;
696eaebf4c3SShukun Tan 
69784c9b780SShukun Tan 	hisi_zip_set_user_domain_and_cache(qm);
698eaebf4c3SShukun Tan 	hisi_qm_dev_err_init(qm);
69972c7a68dSZhou Wang 	hisi_zip_debug_regs_clear(hisi_zip);
70062c455caSZhou Wang 
70162c455caSZhou Wang 	return 0;
70262c455caSZhou Wang }
70362c455caSZhou Wang 
70439977f4bSHao Fang static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
70539977f4bSHao Fang {
70639977f4bSHao Fang 	struct hisi_zip *hisi_zip;
70739977f4bSHao Fang 	enum qm_hw_ver rev_id;
70839977f4bSHao Fang 	struct hisi_qm *qm;
70939977f4bSHao Fang 	int ret;
71039977f4bSHao Fang 
71139977f4bSHao Fang 	rev_id = hisi_qm_get_hw_version(pdev);
71239977f4bSHao Fang 	if (rev_id == QM_HW_UNKNOWN)
71339977f4bSHao Fang 		return -EINVAL;
71439977f4bSHao Fang 
71539977f4bSHao Fang 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
71639977f4bSHao Fang 	if (!hisi_zip)
71739977f4bSHao Fang 		return -ENOMEM;
71839977f4bSHao Fang 	pci_set_drvdata(pdev, hisi_zip);
71939977f4bSHao Fang 
72039977f4bSHao Fang 	qm = &hisi_zip->qm;
72118bead70SZhangfei Gao 	qm->use_dma_api = true;
72239977f4bSHao Fang 	qm->pdev = pdev;
72339977f4bSHao Fang 	qm->ver = rev_id;
72439977f4bSHao Fang 
7259e00df71SZhangfei Gao 	qm->algs = "zlib\ngzip";
72639977f4bSHao Fang 	qm->sqe_size = HZIP_SQE_SIZE;
72739977f4bSHao Fang 	qm->dev_name = hisi_zip_name;
72839977f4bSHao Fang 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ? QM_HW_PF :
72939977f4bSHao Fang 								QM_HW_VF;
73039977f4bSHao Fang 	ret = hisi_qm_init(qm);
73139977f4bSHao Fang 	if (ret) {
73239977f4bSHao Fang 		dev_err(&pdev->dev, "Failed to init qm!\n");
73339977f4bSHao Fang 		return ret;
73439977f4bSHao Fang 	}
73539977f4bSHao Fang 
73639977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF) {
73739977f4bSHao Fang 		ret = hisi_zip_pf_probe_init(hisi_zip);
73839977f4bSHao Fang 		if (ret)
73939977f4bSHao Fang 			return ret;
74039977f4bSHao Fang 
74139977f4bSHao Fang 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
74239977f4bSHao Fang 		qm->qp_num = pf_q_num;
74384c9b780SShukun Tan 		qm->qm_list = &zip_devices;
74439977f4bSHao Fang 	} else if (qm->fun_type == QM_HW_VF) {
74539977f4bSHao Fang 		/*
74639977f4bSHao Fang 		 * have no way to get qm configure in VM in v1 hardware,
74739977f4bSHao Fang 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
74839977f4bSHao Fang 		 * to trigger only one VF in v1 hardware.
74939977f4bSHao Fang 		 *
75039977f4bSHao Fang 		 * v2 hardware has no such problem.
75139977f4bSHao Fang 		 */
75239977f4bSHao Fang 		if (qm->ver == QM_HW_V1) {
75339977f4bSHao Fang 			qm->qp_base = HZIP_PF_DEF_Q_NUM;
75439977f4bSHao Fang 			qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
75539977f4bSHao Fang 		} else if (qm->ver == QM_HW_V2)
75639977f4bSHao Fang 			/* v2 starts to support get vft by mailbox */
75739977f4bSHao Fang 			hisi_qm_get_vft(qm, &qm->qp_base, &qm->qp_num);
75839977f4bSHao Fang 	}
75939977f4bSHao Fang 
76039977f4bSHao Fang 	ret = hisi_qm_start(qm);
76139977f4bSHao Fang 	if (ret)
76239977f4bSHao Fang 		goto err_qm_uninit;
76339977f4bSHao Fang 
76439977f4bSHao Fang 	ret = hisi_zip_debugfs_init(hisi_zip);
76539977f4bSHao Fang 	if (ret)
76639977f4bSHao Fang 		dev_err(&pdev->dev, "Failed to init debugfs (%d)!\n", ret);
76739977f4bSHao Fang 
76818f1ab3fSShukun Tan 	hisi_qm_add_to_list(qm, &zip_devices);
76939977f4bSHao Fang 
7709e00df71SZhangfei Gao 	if (qm->uacce) {
7719e00df71SZhangfei Gao 		ret = uacce_register(qm->uacce);
7729e00df71SZhangfei Gao 		if (ret)
7739e00df71SZhangfei Gao 			goto err_qm_uninit;
7749e00df71SZhangfei Gao 	}
7759e00df71SZhangfei Gao 
77639977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
777cd1b7ae3SShukun Tan 		ret = hisi_qm_sriov_enable(pdev, vfs_num);
77839977f4bSHao Fang 		if (ret < 0)
77939977f4bSHao Fang 			goto err_remove_from_list;
78039977f4bSHao Fang 	}
78139977f4bSHao Fang 
78239977f4bSHao Fang 	return 0;
78339977f4bSHao Fang 
78439977f4bSHao Fang err_remove_from_list:
78518f1ab3fSShukun Tan 	hisi_qm_del_from_list(qm, &zip_devices);
78639977f4bSHao Fang 	hisi_zip_debugfs_exit(hisi_zip);
78739977f4bSHao Fang 	hisi_qm_stop(qm);
78839977f4bSHao Fang err_qm_uninit:
78939977f4bSHao Fang 	hisi_qm_uninit(qm);
79039977f4bSHao Fang 	return ret;
79139977f4bSHao Fang }
79239977f4bSHao Fang 
79362c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev)
79462c455caSZhou Wang {
79562c455caSZhou Wang 	struct hisi_zip *hisi_zip = pci_get_drvdata(pdev);
79662c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
79762c455caSZhou Wang 
798619e464aSShukun Tan 	if (qm->fun_type == QM_HW_PF && qm->vfs_num)
799cd1b7ae3SShukun Tan 		hisi_qm_sriov_disable(pdev);
80079e09f30SZhou Wang 
80172c7a68dSZhou Wang 	hisi_zip_debugfs_exit(hisi_zip);
80262c455caSZhou Wang 	hisi_qm_stop(qm);
80379e09f30SZhou Wang 
804eaebf4c3SShukun Tan 	hisi_qm_dev_err_uninit(qm);
80562c455caSZhou Wang 	hisi_qm_uninit(qm);
80618f1ab3fSShukun Tan 	hisi_qm_del_from_list(qm, &zip_devices);
80762c455caSZhou Wang }
80862c455caSZhou Wang 
80962c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = {
810f826e6efSShukun Tan 	.error_detected	= hisi_qm_dev_err_detected,
81184c9b780SShukun Tan 	.slot_reset	= hisi_qm_dev_slot_reset,
81262c455caSZhou Wang };
81362c455caSZhou Wang 
81462c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = {
81562c455caSZhou Wang 	.name			= "hisi_zip",
81662c455caSZhou Wang 	.id_table		= hisi_zip_dev_ids,
81762c455caSZhou Wang 	.probe			= hisi_zip_probe,
81862c455caSZhou Wang 	.remove			= hisi_zip_remove,
819bf6a7a5aSArnd Bergmann 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
820cd1b7ae3SShukun Tan 					hisi_qm_sriov_configure : NULL,
82162c455caSZhou Wang 	.err_handler		= &hisi_zip_err_handler,
82262c455caSZhou Wang };
82362c455caSZhou Wang 
82472c7a68dSZhou Wang static void hisi_zip_register_debugfs(void)
82572c7a68dSZhou Wang {
82672c7a68dSZhou Wang 	if (!debugfs_initialized())
82772c7a68dSZhou Wang 		return;
82872c7a68dSZhou Wang 
82972c7a68dSZhou Wang 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
83072c7a68dSZhou Wang }
83172c7a68dSZhou Wang 
83272c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void)
83372c7a68dSZhou Wang {
83472c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
83572c7a68dSZhou Wang }
83672c7a68dSZhou Wang 
83762c455caSZhou Wang static int __init hisi_zip_init(void)
83862c455caSZhou Wang {
83962c455caSZhou Wang 	int ret;
84062c455caSZhou Wang 
84118f1ab3fSShukun Tan 	hisi_qm_init_list(&zip_devices);
84272c7a68dSZhou Wang 	hisi_zip_register_debugfs();
84372c7a68dSZhou Wang 
84462c455caSZhou Wang 	ret = pci_register_driver(&hisi_zip_pci_driver);
84562c455caSZhou Wang 	if (ret < 0) {
84662c455caSZhou Wang 		pr_err("Failed to register pci driver.\n");
84772c7a68dSZhou Wang 		goto err_pci;
84862c455caSZhou Wang 	}
84962c455caSZhou Wang 
85062c455caSZhou Wang 	ret = hisi_zip_register_to_crypto();
85162c455caSZhou Wang 	if (ret < 0) {
85262c455caSZhou Wang 		pr_err("Failed to register driver to crypto.\n");
85362c455caSZhou Wang 		goto err_crypto;
85462c455caSZhou Wang 	}
85562c455caSZhou Wang 
85662c455caSZhou Wang 	return 0;
85762c455caSZhou Wang 
85862c455caSZhou Wang err_crypto:
85962c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
86072c7a68dSZhou Wang err_pci:
86172c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
86272c7a68dSZhou Wang 
86362c455caSZhou Wang 	return ret;
86462c455caSZhou Wang }
86562c455caSZhou Wang 
86662c455caSZhou Wang static void __exit hisi_zip_exit(void)
86762c455caSZhou Wang {
86862c455caSZhou Wang 	hisi_zip_unregister_from_crypto();
86962c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
87072c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
87162c455caSZhou Wang }
87262c455caSZhou Wang 
87362c455caSZhou Wang module_init(hisi_zip_init);
87462c455caSZhou Wang module_exit(hisi_zip_exit);
87562c455caSZhou Wang 
87662c455caSZhou Wang MODULE_LICENSE("GPL v2");
87762c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
87862c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
879