xref: /openbmc/linux/drivers/crypto/hisilicon/zip/zip_main.c (revision 7ce396fa12a96a0e709a7b55cd5ab24161259634)
162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0
262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
362c455caSZhou Wang #include <linux/acpi.h>
462c455caSZhou Wang #include <linux/aer.h>
562c455caSZhou Wang #include <linux/bitops.h>
672c7a68dSZhou Wang #include <linux/debugfs.h>
762c455caSZhou Wang #include <linux/init.h>
862c455caSZhou Wang #include <linux/io.h>
962c455caSZhou Wang #include <linux/kernel.h>
1062c455caSZhou Wang #include <linux/module.h>
1162c455caSZhou Wang #include <linux/pci.h>
1272c7a68dSZhou Wang #include <linux/seq_file.h>
1362c455caSZhou Wang #include <linux/topology.h>
149e00df71SZhangfei Gao #include <linux/uacce.h>
1562c455caSZhou Wang #include "zip.h"
1662c455caSZhou Wang 
1762c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF		0xa250
1879e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF		0xa251
1962c455caSZhou Wang 
2062c455caSZhou Wang #define HZIP_VF_NUM			63
2162c455caSZhou Wang #define HZIP_QUEUE_NUM_V1		4096
2262c455caSZhou Wang #define HZIP_QUEUE_NUM_V2		1024
2362c455caSZhou Wang 
2462c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL		0x301004
2562c455caSZhou Wang #define COMP0_ENABLE			BIT(0)
2662c455caSZhou Wang #define COMP1_ENABLE			BIT(1)
2762c455caSZhou Wang #define DECOMP0_ENABLE			BIT(2)
2862c455caSZhou Wang #define DECOMP1_ENABLE			BIT(3)
2962c455caSZhou Wang #define DECOMP2_ENABLE			BIT(4)
3062c455caSZhou Wang #define DECOMP3_ENABLE			BIT(5)
3162c455caSZhou Wang #define DECOMP4_ENABLE			BIT(6)
3262c455caSZhou Wang #define DECOMP5_ENABLE			BIT(7)
3362c455caSZhou Wang #define ALL_COMP_DECOMP_EN		(COMP0_ENABLE | COMP1_ENABLE |	\
3462c455caSZhou Wang 					 DECOMP0_ENABLE | DECOMP1_ENABLE | \
3562c455caSZhou Wang 					 DECOMP2_ENABLE | DECOMP3_ENABLE | \
3662c455caSZhou Wang 					 DECOMP4_ENABLE | DECOMP5_ENABLE)
3762c455caSZhou Wang #define DECOMP_CHECK_ENABLE		BIT(16)
3872c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT		0x301008
3962c455caSZhou Wang 
4062c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0		0x301040
4162c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1		0x301044
4262c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0		0x301060
4362c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1		0x301064
4462c455caSZhou Wang #define CACHE_ALL_EN			0xffffffff
4562c455caSZhou Wang 
4662c455caSZhou Wang #define HZIP_BD_RUSER_32_63		0x301110
4762c455caSZhou Wang #define HZIP_SGL_RUSER_32_63		0x30111c
4862c455caSZhou Wang #define HZIP_DATA_RUSER_32_63		0x301128
4962c455caSZhou Wang #define HZIP_DATA_WUSER_32_63		0x301134
5062c455caSZhou Wang #define HZIP_BD_WUSER_32_63		0x301140
5162c455caSZhou Wang 
5272c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS		0x3040e4
5362c455caSZhou Wang 
5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0		0x302000
5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1		0x303000
5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0	0x304000
5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1	0x305000
5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2	0x306000
5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3	0x307000
6072c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4	0x308000
6172c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5	0x309000
6262c455caSZhou Wang 
6362c455caSZhou Wang #define HZIP_CORE_INT_SOURCE		0x3010A0
64eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG		0x3010A4
6584c9b780SShukun Tan #define HZIP_CORE_INT_SET		0x3010A8
6662c455caSZhou Wang #define HZIP_CORE_INT_STATUS		0x3010AC
6762c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
6862c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
69de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
71de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
72de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENABLE	0x7FE
73f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT	16
74f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT	24
75eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_ALL		GENMASK(10, 0)
7672c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM		2
7772c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM		6
7872c7a68dSZhou Wang #define HZIP_CORE_NUM			(HZIP_COMP_CORE_NUM + \
7972c7a68dSZhou Wang 					 HZIP_DECOMP_CORE_NUM)
8062c455caSZhou Wang #define HZIP_SQE_SIZE			128
8172c7a68dSZhou Wang #define HZIP_SQ_SIZE			(HZIP_SQE_SIZE * QM_Q_DEPTH)
8262c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM		64
8362c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE		0
8462c455caSZhou Wang 
8572c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
8672c7a68dSZhou Wang #define SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
8784c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL	0x30100C
8884c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE	BIT(14)
8984c9b780SShukun Tan #define HZIP_WR_PORT			BIT(11)
9062c455caSZhou Wang 
9172c7a68dSZhou Wang #define HZIP_BUF_SIZE			22
9262c455caSZhou Wang 
9362c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip";
9472c7a68dSZhou Wang static struct dentry *hzip_debugfs_root;
9518f1ab3fSShukun Tan static struct hisi_qm_list zip_devices;
9662c455caSZhou Wang 
9762c455caSZhou Wang struct hisi_zip_hw_error {
9862c455caSZhou Wang 	u32 int_msk;
9962c455caSZhou Wang 	const char *msg;
10062c455caSZhou Wang };
10162c455caSZhou Wang 
10262c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = {
10362c455caSZhou Wang 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
10462c455caSZhou Wang 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
10562c455caSZhou Wang 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
10662c455caSZhou Wang 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
10762c455caSZhou Wang 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
10862c455caSZhou Wang 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
10962c455caSZhou Wang 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
11062c455caSZhou Wang 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
11162c455caSZhou Wang 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
11262c455caSZhou Wang 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
11362c455caSZhou Wang 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
11462c455caSZhou Wang 	{ /* sentinel */ }
11562c455caSZhou Wang };
11662c455caSZhou Wang 
11772c7a68dSZhou Wang enum ctrl_debug_file_index {
11872c7a68dSZhou Wang 	HZIP_CURRENT_QM,
11972c7a68dSZhou Wang 	HZIP_CLEAR_ENABLE,
12072c7a68dSZhou Wang 	HZIP_DEBUG_FILE_NUM,
12172c7a68dSZhou Wang };
12272c7a68dSZhou Wang 
12372c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = {
12472c7a68dSZhou Wang 	[HZIP_CURRENT_QM]   = "current_qm",
12572c7a68dSZhou Wang 	[HZIP_CLEAR_ENABLE] = "clear_enable",
12672c7a68dSZhou Wang };
12772c7a68dSZhou Wang 
12872c7a68dSZhou Wang struct ctrl_debug_file {
12972c7a68dSZhou Wang 	enum ctrl_debug_file_index index;
13072c7a68dSZhou Wang 	spinlock_t lock;
13172c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl;
13272c7a68dSZhou Wang };
13372c7a68dSZhou Wang 
13462c455caSZhou Wang /*
13562c455caSZhou Wang  * One ZIP controller has one PF and multiple VFs, some global configurations
13662c455caSZhou Wang  * which PF has need this structure.
13762c455caSZhou Wang  *
13862c455caSZhou Wang  * Just relevant for PF.
13962c455caSZhou Wang  */
14062c455caSZhou Wang struct hisi_zip_ctrl {
14162c455caSZhou Wang 	struct hisi_zip *hisi_zip;
14272c7a68dSZhou Wang 	struct dentry *debug_root;
14372c7a68dSZhou Wang 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
14472c7a68dSZhou Wang };
14572c7a68dSZhou Wang 
14672c7a68dSZhou Wang enum {
14772c7a68dSZhou Wang 	HZIP_COMP_CORE0,
14872c7a68dSZhou Wang 	HZIP_COMP_CORE1,
14972c7a68dSZhou Wang 	HZIP_DECOMP_CORE0,
15072c7a68dSZhou Wang 	HZIP_DECOMP_CORE1,
15172c7a68dSZhou Wang 	HZIP_DECOMP_CORE2,
15272c7a68dSZhou Wang 	HZIP_DECOMP_CORE3,
15372c7a68dSZhou Wang 	HZIP_DECOMP_CORE4,
15472c7a68dSZhou Wang 	HZIP_DECOMP_CORE5,
15572c7a68dSZhou Wang };
15672c7a68dSZhou Wang 
15772c7a68dSZhou Wang static const u64 core_offsets[] = {
15872c7a68dSZhou Wang 	[HZIP_COMP_CORE0]   = 0x302000,
15972c7a68dSZhou Wang 	[HZIP_COMP_CORE1]   = 0x303000,
16072c7a68dSZhou Wang 	[HZIP_DECOMP_CORE0] = 0x304000,
16172c7a68dSZhou Wang 	[HZIP_DECOMP_CORE1] = 0x305000,
16272c7a68dSZhou Wang 	[HZIP_DECOMP_CORE2] = 0x306000,
16372c7a68dSZhou Wang 	[HZIP_DECOMP_CORE3] = 0x307000,
16472c7a68dSZhou Wang 	[HZIP_DECOMP_CORE4] = 0x308000,
16572c7a68dSZhou Wang 	[HZIP_DECOMP_CORE5] = 0x309000,
16672c7a68dSZhou Wang };
16772c7a68dSZhou Wang 
1688f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = {
16972c7a68dSZhou Wang 	{"HZIP_GET_BD_NUM                ",  0x00ull},
17072c7a68dSZhou Wang 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
17172c7a68dSZhou Wang 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
17272c7a68dSZhou Wang 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
17372c7a68dSZhou Wang 	{"HZIP_WORK_CYCLE                ",  0x10ull},
17472c7a68dSZhou Wang 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
17572c7a68dSZhou Wang 	{"HZIP_MAX_DELAY                 ",  0x20ull},
17672c7a68dSZhou Wang 	{"HZIP_MIN_DELAY                 ",  0x24ull},
17772c7a68dSZhou Wang 	{"HZIP_AVG_DELAY                 ",  0x28ull},
17872c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
17972c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
18072c7a68dSZhou Wang 	{"HZIP_COMSUMED_BYTE             ",  0x38ull},
18172c7a68dSZhou Wang 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
18272c7a68dSZhou Wang 	{"HZIP_COMP_INF                  ",  0x70ull},
18372c7a68dSZhou Wang 	{"HZIP_PRE_OUT                   ",  0x78ull},
18472c7a68dSZhou Wang 	{"HZIP_BD_RD                     ",  0x7cull},
18572c7a68dSZhou Wang 	{"HZIP_BD_WR                     ",  0x80ull},
18672c7a68dSZhou Wang 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
18772c7a68dSZhou Wang 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
18872c7a68dSZhou Wang 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
18972c7a68dSZhou Wang 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
19072c7a68dSZhou Wang 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
19162c455caSZhou Wang };
19262c455caSZhou Wang 
19362c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp)
19462c455caSZhou Wang {
19520b291f5SShukun Tan 	return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF);
19662c455caSZhou Wang }
19762c455caSZhou Wang 
19862c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = {
19962c455caSZhou Wang 	.set = pf_q_num_set,
20062c455caSZhou Wang 	.get = param_get_int,
20162c455caSZhou Wang };
20262c455caSZhou Wang 
20362c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
20462c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
20562c455caSZhou Wang MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 1-4096, v2 1-1024)");
20662c455caSZhou Wang 
20735ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = {
20835ee280fSHao Fang 	.set = vfs_num_set,
20935ee280fSHao Fang 	.get = param_get_int,
21035ee280fSHao Fang };
21135ee280fSHao Fang 
21239977f4bSHao Fang static u32 vfs_num;
21335ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
21435ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
21539977f4bSHao Fang 
21662c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = {
21762c455caSZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) },
21879e09f30SZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) },
21962c455caSZhou Wang 	{ 0, }
22062c455caSZhou Wang };
22162c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
22262c455caSZhou Wang 
22318f1ab3fSShukun Tan int zip_create_qps(struct hisi_qp **qps, int qp_num)
22462c455caSZhou Wang {
22518f1ab3fSShukun Tan 	int node = cpu_to_node(smp_processor_id());
22662c455caSZhou Wang 
22718f1ab3fSShukun Tan 	return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps);
22862c455caSZhou Wang }
22962c455caSZhou Wang 
23084c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm)
23162c455caSZhou Wang {
23284c9b780SShukun Tan 	void __iomem *base = qm->io_base;
23362c455caSZhou Wang 
23462c455caSZhou Wang 	/* qm user domain */
23562c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
23662c455caSZhou Wang 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
23762c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
23862c455caSZhou Wang 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
23962c455caSZhou Wang 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
24062c455caSZhou Wang 
24162c455caSZhou Wang 	/* qm cache */
24262c455caSZhou Wang 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
24362c455caSZhou Wang 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
24462c455caSZhou Wang 	/* disable FLR triggered by BME(bus master enable) */
24562c455caSZhou Wang 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
24662c455caSZhou Wang 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
24762c455caSZhou Wang 
24862c455caSZhou Wang 	/* cache */
24962c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
25062c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
25162c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
25262c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
25362c455caSZhou Wang 
25462c455caSZhou Wang 	/* user domain configurations */
25562c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
25662c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
25762c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
2589e00df71SZhangfei Gao 
25984c9b780SShukun Tan 	if (qm->use_sva) {
2609e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63);
2619e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63);
2629e00df71SZhangfei Gao 	} else {
26362c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
26462c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
2659e00df71SZhangfei Gao 	}
26662c455caSZhou Wang 
26762c455caSZhou Wang 	/* let's open all compression/decompression cores */
26862c455caSZhou Wang 	writel(DECOMP_CHECK_ENABLE | ALL_COMP_DECOMP_EN,
26962c455caSZhou Wang 	       base + HZIP_CLOCK_GATE_CTRL);
27062c455caSZhou Wang 
27162c455caSZhou Wang 	/* enable sqc writeback */
27262c455caSZhou Wang 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
27362c455caSZhou Wang 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
27462c455caSZhou Wang 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
27584c9b780SShukun Tan 
27684c9b780SShukun Tan 	return 0;
27762c455caSZhou Wang }
27862c455caSZhou Wang 
279eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
28062c455caSZhou Wang {
281*7ce396faSShukun Tan 	u32 val;
282*7ce396faSShukun Tan 
28362c455caSZhou Wang 	if (qm->ver == QM_HW_V1) {
284eaebf4c3SShukun Tan 		writel(HZIP_CORE_INT_MASK_ALL,
285eaebf4c3SShukun Tan 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
286ee1788c6SZhou Wang 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
28762c455caSZhou Wang 		return;
28862c455caSZhou Wang 	}
28962c455caSZhou Wang 
29062c455caSZhou Wang 	/* clear ZIP hw error source if having */
291eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE);
292eaebf4c3SShukun Tan 
293de3daf4bSShukun Tan 	/* configure error type */
294de3daf4bSShukun Tan 	writel(0x1, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
295de3daf4bSShukun Tan 	writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
296de3daf4bSShukun Tan 	writel(HZIP_CORE_INT_RAS_NFE_ENABLE,
297de3daf4bSShukun Tan 		qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
298de3daf4bSShukun Tan 
29962c455caSZhou Wang 	/* enable ZIP hw error interrupts */
300eaebf4c3SShukun Tan 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
301*7ce396faSShukun Tan 
302*7ce396faSShukun Tan 	/* enable ZIP block master OOO when m-bit error occur */
303*7ce396faSShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
304*7ce396faSShukun Tan 	val = val | HZIP_AXI_SHUTDOWN_ENABLE;
305*7ce396faSShukun Tan 	writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
30662c455caSZhou Wang }
307eaebf4c3SShukun Tan 
308eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
309eaebf4c3SShukun Tan {
310*7ce396faSShukun Tan 	u32 val;
311*7ce396faSShukun Tan 
312eaebf4c3SShukun Tan 	/* disable ZIP hw error interrupts */
313eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG);
314*7ce396faSShukun Tan 
315*7ce396faSShukun Tan 	/* disable ZIP block master OOO when m-bit error occur */
316*7ce396faSShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
317*7ce396faSShukun Tan 	val = val & ~HZIP_AXI_SHUTDOWN_ENABLE;
318*7ce396faSShukun Tan 	writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
31962c455caSZhou Wang }
32062c455caSZhou Wang 
32172c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
32272c7a68dSZhou Wang {
32372c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
32472c7a68dSZhou Wang 
32572c7a68dSZhou Wang 	return &hisi_zip->qm;
32672c7a68dSZhou Wang }
32772c7a68dSZhou Wang 
32872c7a68dSZhou Wang static u32 current_qm_read(struct ctrl_debug_file *file)
32972c7a68dSZhou Wang {
33072c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
33172c7a68dSZhou Wang 
33272c7a68dSZhou Wang 	return readl(qm->io_base + QM_DFX_MB_CNT_VF);
33372c7a68dSZhou Wang }
33472c7a68dSZhou Wang 
33572c7a68dSZhou Wang static int current_qm_write(struct ctrl_debug_file *file, u32 val)
33672c7a68dSZhou Wang {
33772c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
33872c7a68dSZhou Wang 	u32 vfq_num;
33972c7a68dSZhou Wang 	u32 tmp;
34072c7a68dSZhou Wang 
341619e464aSShukun Tan 	if (val > qm->vfs_num)
34272c7a68dSZhou Wang 		return -EINVAL;
34372c7a68dSZhou Wang 
34472c7a68dSZhou Wang 	/* Calculate curr_qm_qp_num and store */
34572c7a68dSZhou Wang 	if (val == 0) {
34672c7a68dSZhou Wang 		qm->debug.curr_qm_qp_num = qm->qp_num;
34772c7a68dSZhou Wang 	} else {
348619e464aSShukun Tan 		vfq_num = (qm->ctrl_qp_num - qm->qp_num) / qm->vfs_num;
349619e464aSShukun Tan 		if (val == qm->vfs_num)
35072c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = qm->ctrl_qp_num -
351619e464aSShukun Tan 				qm->qp_num - (qm->vfs_num - 1) * vfq_num;
35272c7a68dSZhou Wang 		else
35372c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = vfq_num;
35472c7a68dSZhou Wang 	}
35572c7a68dSZhou Wang 
35672c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_MB_CNT_VF);
35772c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_DB_CNT_VF);
35872c7a68dSZhou Wang 
35972c7a68dSZhou Wang 	tmp = val |
36072c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK);
36172c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN);
36272c7a68dSZhou Wang 
36372c7a68dSZhou Wang 	tmp = val |
36472c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK);
36572c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN);
36672c7a68dSZhou Wang 
36772c7a68dSZhou Wang 	return  0;
36872c7a68dSZhou Wang }
36972c7a68dSZhou Wang 
37072c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file)
37172c7a68dSZhou Wang {
37272c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
37372c7a68dSZhou Wang 
37472c7a68dSZhou Wang 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
37572c7a68dSZhou Wang 	       SOFT_CTRL_CNT_CLR_CE_BIT;
37672c7a68dSZhou Wang }
37772c7a68dSZhou Wang 
37872c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val)
37972c7a68dSZhou Wang {
38072c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
38172c7a68dSZhou Wang 	u32 tmp;
38272c7a68dSZhou Wang 
38372c7a68dSZhou Wang 	if (val != 1 && val != 0)
38472c7a68dSZhou Wang 		return -EINVAL;
38572c7a68dSZhou Wang 
38672c7a68dSZhou Wang 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
38772c7a68dSZhou Wang 	       ~SOFT_CTRL_CNT_CLR_CE_BIT) | val;
38872c7a68dSZhou Wang 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
38972c7a68dSZhou Wang 
39072c7a68dSZhou Wang 	return  0;
39172c7a68dSZhou Wang }
39272c7a68dSZhou Wang 
39372c7a68dSZhou Wang static ssize_t ctrl_debug_read(struct file *filp, char __user *buf,
39472c7a68dSZhou Wang 			       size_t count, loff_t *pos)
39572c7a68dSZhou Wang {
39672c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
39772c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
39872c7a68dSZhou Wang 	u32 val;
39972c7a68dSZhou Wang 	int ret;
40072c7a68dSZhou Wang 
40172c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
40272c7a68dSZhou Wang 	switch (file->index) {
40372c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
40472c7a68dSZhou Wang 		val = current_qm_read(file);
40572c7a68dSZhou Wang 		break;
40672c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
40772c7a68dSZhou Wang 		val = clear_enable_read(file);
40872c7a68dSZhou Wang 		break;
40972c7a68dSZhou Wang 	default:
41072c7a68dSZhou Wang 		spin_unlock_irq(&file->lock);
41172c7a68dSZhou Wang 		return -EINVAL;
41272c7a68dSZhou Wang 	}
41372c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
41472c7a68dSZhou Wang 	ret = sprintf(tbuf, "%u\n", val);
41572c7a68dSZhou Wang 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
41672c7a68dSZhou Wang }
41772c7a68dSZhou Wang 
41872c7a68dSZhou Wang static ssize_t ctrl_debug_write(struct file *filp, const char __user *buf,
41972c7a68dSZhou Wang 				size_t count, loff_t *pos)
42072c7a68dSZhou Wang {
42172c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
42272c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
42372c7a68dSZhou Wang 	unsigned long val;
42472c7a68dSZhou Wang 	int len, ret;
42572c7a68dSZhou Wang 
42672c7a68dSZhou Wang 	if (*pos != 0)
42772c7a68dSZhou Wang 		return 0;
42872c7a68dSZhou Wang 
42972c7a68dSZhou Wang 	if (count >= HZIP_BUF_SIZE)
43072c7a68dSZhou Wang 		return -ENOSPC;
43172c7a68dSZhou Wang 
43272c7a68dSZhou Wang 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
43372c7a68dSZhou Wang 	if (len < 0)
43472c7a68dSZhou Wang 		return len;
43572c7a68dSZhou Wang 
43672c7a68dSZhou Wang 	tbuf[len] = '\0';
43772c7a68dSZhou Wang 	if (kstrtoul(tbuf, 0, &val))
43872c7a68dSZhou Wang 		return -EFAULT;
43972c7a68dSZhou Wang 
44072c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
44172c7a68dSZhou Wang 	switch (file->index) {
44272c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
44372c7a68dSZhou Wang 		ret = current_qm_write(file, val);
44472c7a68dSZhou Wang 		if (ret)
44572c7a68dSZhou Wang 			goto err_input;
44672c7a68dSZhou Wang 		break;
44772c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
44872c7a68dSZhou Wang 		ret = clear_enable_write(file, val);
44972c7a68dSZhou Wang 		if (ret)
45072c7a68dSZhou Wang 			goto err_input;
45172c7a68dSZhou Wang 		break;
45272c7a68dSZhou Wang 	default:
45372c7a68dSZhou Wang 		ret = -EINVAL;
45472c7a68dSZhou Wang 		goto err_input;
45572c7a68dSZhou Wang 	}
45672c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
45772c7a68dSZhou Wang 
45872c7a68dSZhou Wang 	return count;
45972c7a68dSZhou Wang 
46072c7a68dSZhou Wang err_input:
46172c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
46272c7a68dSZhou Wang 	return ret;
46372c7a68dSZhou Wang }
46472c7a68dSZhou Wang 
46572c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = {
46672c7a68dSZhou Wang 	.owner = THIS_MODULE,
46772c7a68dSZhou Wang 	.open = simple_open,
46872c7a68dSZhou Wang 	.read = ctrl_debug_read,
46972c7a68dSZhou Wang 	.write = ctrl_debug_write,
47072c7a68dSZhou Wang };
47172c7a68dSZhou Wang 
47272c7a68dSZhou Wang static int hisi_zip_core_debug_init(struct hisi_zip_ctrl *ctrl)
47372c7a68dSZhou Wang {
47472c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = ctrl->hisi_zip;
47572c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
47672c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
47772c7a68dSZhou Wang 	struct debugfs_regset32 *regset;
4784a97bfc7SGreg Kroah-Hartman 	struct dentry *tmp_d;
47972c7a68dSZhou Wang 	char buf[HZIP_BUF_SIZE];
48072c7a68dSZhou Wang 	int i;
48172c7a68dSZhou Wang 
48272c7a68dSZhou Wang 	for (i = 0; i < HZIP_CORE_NUM; i++) {
48372c7a68dSZhou Wang 		if (i < HZIP_COMP_CORE_NUM)
48472c7a68dSZhou Wang 			sprintf(buf, "comp_core%d", i);
48572c7a68dSZhou Wang 		else
48672c7a68dSZhou Wang 			sprintf(buf, "decomp_core%d", i - HZIP_COMP_CORE_NUM);
48772c7a68dSZhou Wang 
48872c7a68dSZhou Wang 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
48972c7a68dSZhou Wang 		if (!regset)
49072c7a68dSZhou Wang 			return -ENOENT;
49172c7a68dSZhou Wang 
49272c7a68dSZhou Wang 		regset->regs = hzip_dfx_regs;
49372c7a68dSZhou Wang 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
49472c7a68dSZhou Wang 		regset->base = qm->io_base + core_offsets[i];
49572c7a68dSZhou Wang 
4964a97bfc7SGreg Kroah-Hartman 		tmp_d = debugfs_create_dir(buf, ctrl->debug_root);
4974a97bfc7SGreg Kroah-Hartman 		debugfs_create_regset32("regs", 0444, tmp_d, regset);
49872c7a68dSZhou Wang 	}
49972c7a68dSZhou Wang 
50072c7a68dSZhou Wang 	return 0;
50172c7a68dSZhou Wang }
50272c7a68dSZhou Wang 
50372c7a68dSZhou Wang static int hisi_zip_ctrl_debug_init(struct hisi_zip_ctrl *ctrl)
50472c7a68dSZhou Wang {
50572c7a68dSZhou Wang 	int i;
50672c7a68dSZhou Wang 
50772c7a68dSZhou Wang 	for (i = HZIP_CURRENT_QM; i < HZIP_DEBUG_FILE_NUM; i++) {
50872c7a68dSZhou Wang 		spin_lock_init(&ctrl->files[i].lock);
50972c7a68dSZhou Wang 		ctrl->files[i].ctrl = ctrl;
51072c7a68dSZhou Wang 		ctrl->files[i].index = i;
51172c7a68dSZhou Wang 
5124a97bfc7SGreg Kroah-Hartman 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
51372c7a68dSZhou Wang 				    ctrl->debug_root, ctrl->files + i,
51472c7a68dSZhou Wang 				    &ctrl_debug_fops);
51572c7a68dSZhou Wang 	}
51672c7a68dSZhou Wang 
51772c7a68dSZhou Wang 	return hisi_zip_core_debug_init(ctrl);
51872c7a68dSZhou Wang }
51972c7a68dSZhou Wang 
52072c7a68dSZhou Wang static int hisi_zip_debugfs_init(struct hisi_zip *hisi_zip)
52172c7a68dSZhou Wang {
52272c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
52372c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
52472c7a68dSZhou Wang 	struct dentry *dev_d;
52572c7a68dSZhou Wang 	int ret;
52672c7a68dSZhou Wang 
52772c7a68dSZhou Wang 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
52872c7a68dSZhou Wang 
52972c7a68dSZhou Wang 	qm->debug.debug_root = dev_d;
53072c7a68dSZhou Wang 	ret = hisi_qm_debug_init(qm);
53172c7a68dSZhou Wang 	if (ret)
53272c7a68dSZhou Wang 		goto failed_to_create;
53372c7a68dSZhou Wang 
53472c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF) {
53572c7a68dSZhou Wang 		hisi_zip->ctrl->debug_root = dev_d;
53672c7a68dSZhou Wang 		ret = hisi_zip_ctrl_debug_init(hisi_zip->ctrl);
53772c7a68dSZhou Wang 		if (ret)
53872c7a68dSZhou Wang 			goto failed_to_create;
53972c7a68dSZhou Wang 	}
54072c7a68dSZhou Wang 
54172c7a68dSZhou Wang 	return 0;
54272c7a68dSZhou Wang 
54372c7a68dSZhou Wang failed_to_create:
54472c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
54572c7a68dSZhou Wang 	return ret;
54672c7a68dSZhou Wang }
54772c7a68dSZhou Wang 
54872c7a68dSZhou Wang static void hisi_zip_debug_regs_clear(struct hisi_zip *hisi_zip)
54972c7a68dSZhou Wang {
55072c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
55172c7a68dSZhou Wang 
55272c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF);
55372c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF);
55472c7a68dSZhou Wang 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
55572c7a68dSZhou Wang 
55672c7a68dSZhou Wang 	hisi_qm_debug_regs_clear(qm);
55772c7a68dSZhou Wang }
55872c7a68dSZhou Wang 
55972c7a68dSZhou Wang static void hisi_zip_debugfs_exit(struct hisi_zip *hisi_zip)
56072c7a68dSZhou Wang {
56172c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
56272c7a68dSZhou Wang 
56372c7a68dSZhou Wang 	debugfs_remove_recursive(qm->debug.debug_root);
56472c7a68dSZhou Wang 
56572c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF)
56672c7a68dSZhou Wang 		hisi_zip_debug_regs_clear(hisi_zip);
56772c7a68dSZhou Wang }
56872c7a68dSZhou Wang 
569f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts)
570f826e6efSShukun Tan {
571f826e6efSShukun Tan 	const struct hisi_zip_hw_error *err = zip_hw_error;
572f826e6efSShukun Tan 	struct device *dev = &qm->pdev->dev;
573f826e6efSShukun Tan 	u32 err_val;
574f826e6efSShukun Tan 
575f826e6efSShukun Tan 	while (err->msg) {
576f826e6efSShukun Tan 		if (err->int_msk & err_sts) {
577f826e6efSShukun Tan 			dev_err(dev, "%s [error status=0x%x] found\n",
578f826e6efSShukun Tan 				 err->msg, err->int_msk);
579f826e6efSShukun Tan 
580f826e6efSShukun Tan 			if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) {
581f826e6efSShukun Tan 				err_val = readl(qm->io_base +
582f826e6efSShukun Tan 						HZIP_CORE_SRAM_ECC_ERR_INFO);
583f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n",
584f826e6efSShukun Tan 					((err_val >>
585f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF));
586f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram addr=0x%x\n",
587f826e6efSShukun Tan 					(err_val >>
588f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_ADDR_SHIFT));
589f826e6efSShukun Tan 			}
590f826e6efSShukun Tan 		}
591f826e6efSShukun Tan 		err++;
592f826e6efSShukun Tan 	}
593f826e6efSShukun Tan }
594f826e6efSShukun Tan 
595f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm)
596f826e6efSShukun Tan {
597f826e6efSShukun Tan 	return readl(qm->io_base + HZIP_CORE_INT_STATUS);
598f826e6efSShukun Tan }
599f826e6efSShukun Tan 
60084c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
60184c9b780SShukun Tan {
60284c9b780SShukun Tan 	writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE);
60384c9b780SShukun Tan }
60484c9b780SShukun Tan 
60584c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm)
60684c9b780SShukun Tan {
60784c9b780SShukun Tan 	u32 val;
60884c9b780SShukun Tan 
60984c9b780SShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
61084c9b780SShukun Tan 
61184c9b780SShukun Tan 	writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE,
61284c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
61384c9b780SShukun Tan 
61484c9b780SShukun Tan 	writel(val | HZIP_AXI_SHUTDOWN_ENABLE,
61584c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
61684c9b780SShukun Tan }
61784c9b780SShukun Tan 
61884c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm)
61984c9b780SShukun Tan {
62084c9b780SShukun Tan 	u32 nfe_enb;
62184c9b780SShukun Tan 
62284c9b780SShukun Tan 	/* Disable ECC Mbit error report. */
62384c9b780SShukun Tan 	nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
62484c9b780SShukun Tan 	writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC,
62584c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
62684c9b780SShukun Tan 
62784c9b780SShukun Tan 	/* Inject zip ECC Mbit error to block master ooo. */
62884c9b780SShukun Tan 	writel(HZIP_CORE_INT_STATUS_M_ECC,
62984c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_SET);
63084c9b780SShukun Tan }
63184c9b780SShukun Tan 
632eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = {
63384c9b780SShukun Tan 	.hw_init		= hisi_zip_set_user_domain_and_cache,
634eaebf4c3SShukun Tan 	.hw_err_enable		= hisi_zip_hw_error_enable,
635eaebf4c3SShukun Tan 	.hw_err_disable		= hisi_zip_hw_error_disable,
636f826e6efSShukun Tan 	.get_dev_hw_err_status	= hisi_zip_get_hw_err_status,
63784c9b780SShukun Tan 	.clear_dev_hw_err_status = hisi_zip_clear_hw_err_status,
638f826e6efSShukun Tan 	.log_dev_hw_err		= hisi_zip_log_hw_error,
63984c9b780SShukun Tan 	.open_axi_master_ooo	= hisi_zip_open_axi_master_ooo,
64084c9b780SShukun Tan 	.close_axi_master_ooo	= hisi_zip_close_axi_master_ooo,
641eaebf4c3SShukun Tan 	.err_info		= {
642eaebf4c3SShukun Tan 		.ce			= QM_BASE_CE,
643f826e6efSShukun Tan 		.nfe			= QM_BASE_NFE |
644f826e6efSShukun Tan 					  QM_ACC_WB_NOT_READY_TIMEOUT,
645eaebf4c3SShukun Tan 		.fe			= 0,
646eaebf4c3SShukun Tan 		.msi			= QM_DB_RANDOM_INVALID,
64784c9b780SShukun Tan 		.ecc_2bits_mask		= HZIP_CORE_INT_STATUS_M_ECC,
64884c9b780SShukun Tan 		.msi_wr_port		= HZIP_WR_PORT,
64984c9b780SShukun Tan 		.acpi_rst		= "ZRST",
65062c455caSZhou Wang 	}
651eaebf4c3SShukun Tan };
65262c455caSZhou Wang 
65362c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
65462c455caSZhou Wang {
65562c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
65662c455caSZhou Wang 	struct hisi_zip_ctrl *ctrl;
65762c455caSZhou Wang 
65862c455caSZhou Wang 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
65962c455caSZhou Wang 	if (!ctrl)
66062c455caSZhou Wang 		return -ENOMEM;
66162c455caSZhou Wang 
66262c455caSZhou Wang 	hisi_zip->ctrl = ctrl;
66362c455caSZhou Wang 	ctrl->hisi_zip = hisi_zip;
66462c455caSZhou Wang 
66562c455caSZhou Wang 	switch (qm->ver) {
66662c455caSZhou Wang 	case QM_HW_V1:
66762c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V1;
66862c455caSZhou Wang 		break;
66962c455caSZhou Wang 
67062c455caSZhou Wang 	case QM_HW_V2:
67162c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V2;
67262c455caSZhou Wang 		break;
67362c455caSZhou Wang 
67462c455caSZhou Wang 	default:
67562c455caSZhou Wang 		return -EINVAL;
67662c455caSZhou Wang 	}
67762c455caSZhou Wang 
678eaebf4c3SShukun Tan 	qm->err_ini = &hisi_zip_err_ini;
679eaebf4c3SShukun Tan 
68084c9b780SShukun Tan 	hisi_zip_set_user_domain_and_cache(qm);
681eaebf4c3SShukun Tan 	hisi_qm_dev_err_init(qm);
68272c7a68dSZhou Wang 	hisi_zip_debug_regs_clear(hisi_zip);
68362c455caSZhou Wang 
68462c455caSZhou Wang 	return 0;
68562c455caSZhou Wang }
68662c455caSZhou Wang 
687cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
68839977f4bSHao Fang {
68939977f4bSHao Fang 	enum qm_hw_ver rev_id;
69039977f4bSHao Fang 
69139977f4bSHao Fang 	rev_id = hisi_qm_get_hw_version(pdev);
69239977f4bSHao Fang 	if (rev_id == QM_HW_UNKNOWN)
69339977f4bSHao Fang 		return -EINVAL;
69439977f4bSHao Fang 
69518bead70SZhangfei Gao 	qm->use_dma_api = true;
69639977f4bSHao Fang 	qm->pdev = pdev;
69739977f4bSHao Fang 	qm->ver = rev_id;
69839977f4bSHao Fang 
6999e00df71SZhangfei Gao 	qm->algs = "zlib\ngzip";
70039977f4bSHao Fang 	qm->sqe_size = HZIP_SQE_SIZE;
70139977f4bSHao Fang 	qm->dev_name = hisi_zip_name;
702cfd66a66SLongfang Liu 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ?
703cfd66a66SLongfang Liu 			QM_HW_PF : QM_HW_VF;
704cfd66a66SLongfang Liu 
705cfd66a66SLongfang Liu 	return hisi_qm_init(qm);
70639977f4bSHao Fang }
70739977f4bSHao Fang 
708cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip)
709cfd66a66SLongfang Liu {
710cfd66a66SLongfang Liu 	struct hisi_qm *qm = &hisi_zip->qm;
711cfd66a66SLongfang Liu 	int ret;
712cfd66a66SLongfang Liu 
71339977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF) {
71439977f4bSHao Fang 		ret = hisi_zip_pf_probe_init(hisi_zip);
71539977f4bSHao Fang 		if (ret)
71639977f4bSHao Fang 			return ret;
71739977f4bSHao Fang 
71839977f4bSHao Fang 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
71939977f4bSHao Fang 		qm->qp_num = pf_q_num;
72084c9b780SShukun Tan 		qm->qm_list = &zip_devices;
72139977f4bSHao Fang 	} else if (qm->fun_type == QM_HW_VF) {
72239977f4bSHao Fang 		/*
72339977f4bSHao Fang 		 * have no way to get qm configure in VM in v1 hardware,
72439977f4bSHao Fang 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
72539977f4bSHao Fang 		 * to trigger only one VF in v1 hardware.
72639977f4bSHao Fang 		 *
72739977f4bSHao Fang 		 * v2 hardware has no such problem.
72839977f4bSHao Fang 		 */
72939977f4bSHao Fang 		if (qm->ver == QM_HW_V1) {
73039977f4bSHao Fang 			qm->qp_base = HZIP_PF_DEF_Q_NUM;
73139977f4bSHao Fang 			qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
73239977f4bSHao Fang 		} else if (qm->ver == QM_HW_V2)
73339977f4bSHao Fang 			/* v2 starts to support get vft by mailbox */
734cfd66a66SLongfang Liu 			return hisi_qm_get_vft(qm, &qm->qp_base, &qm->qp_num);
735cfd66a66SLongfang Liu 	}
736cfd66a66SLongfang Liu 
737cfd66a66SLongfang Liu 	return 0;
738cfd66a66SLongfang Liu }
739cfd66a66SLongfang Liu 
740cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
741cfd66a66SLongfang Liu {
742cfd66a66SLongfang Liu 	struct hisi_zip *hisi_zip;
743cfd66a66SLongfang Liu 	struct hisi_qm *qm;
744cfd66a66SLongfang Liu 	int ret;
745cfd66a66SLongfang Liu 
746cfd66a66SLongfang Liu 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
747cfd66a66SLongfang Liu 	if (!hisi_zip)
748cfd66a66SLongfang Liu 		return -ENOMEM;
749cfd66a66SLongfang Liu 
750cfd66a66SLongfang Liu 	pci_set_drvdata(pdev, hisi_zip);
751cfd66a66SLongfang Liu 
752cfd66a66SLongfang Liu 	qm = &hisi_zip->qm;
753cfd66a66SLongfang Liu 
754cfd66a66SLongfang Liu 	ret = hisi_zip_qm_init(qm, pdev);
755cfd66a66SLongfang Liu 	if (ret) {
756cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret);
757cfd66a66SLongfang Liu 		return ret;
758cfd66a66SLongfang Liu 	}
759cfd66a66SLongfang Liu 
760cfd66a66SLongfang Liu 	ret = hisi_zip_probe_init(hisi_zip);
761cfd66a66SLongfang Liu 	if (ret) {
762cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to probe (%d)!\n", ret);
763cfd66a66SLongfang Liu 		goto err_qm_uninit;
76439977f4bSHao Fang 	}
76539977f4bSHao Fang 
76639977f4bSHao Fang 	ret = hisi_qm_start(qm);
76739977f4bSHao Fang 	if (ret)
76839977f4bSHao Fang 		goto err_qm_uninit;
76939977f4bSHao Fang 
77039977f4bSHao Fang 	ret = hisi_zip_debugfs_init(hisi_zip);
77139977f4bSHao Fang 	if (ret)
77239977f4bSHao Fang 		dev_err(&pdev->dev, "Failed to init debugfs (%d)!\n", ret);
77339977f4bSHao Fang 
77418f1ab3fSShukun Tan 	hisi_qm_add_to_list(qm, &zip_devices);
77539977f4bSHao Fang 
7769e00df71SZhangfei Gao 	if (qm->uacce) {
7779e00df71SZhangfei Gao 		ret = uacce_register(qm->uacce);
7789e00df71SZhangfei Gao 		if (ret)
7799e00df71SZhangfei Gao 			goto err_qm_uninit;
7809e00df71SZhangfei Gao 	}
7819e00df71SZhangfei Gao 
78239977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
783cd1b7ae3SShukun Tan 		ret = hisi_qm_sriov_enable(pdev, vfs_num);
78439977f4bSHao Fang 		if (ret < 0)
78539977f4bSHao Fang 			goto err_remove_from_list;
78639977f4bSHao Fang 	}
78739977f4bSHao Fang 
78839977f4bSHao Fang 	return 0;
78939977f4bSHao Fang 
79039977f4bSHao Fang err_remove_from_list:
79118f1ab3fSShukun Tan 	hisi_qm_del_from_list(qm, &zip_devices);
79239977f4bSHao Fang 	hisi_zip_debugfs_exit(hisi_zip);
79339977f4bSHao Fang 	hisi_qm_stop(qm);
79439977f4bSHao Fang err_qm_uninit:
79539977f4bSHao Fang 	hisi_qm_uninit(qm);
796cfd66a66SLongfang Liu 
79739977f4bSHao Fang 	return ret;
79839977f4bSHao Fang }
79939977f4bSHao Fang 
80062c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev)
80162c455caSZhou Wang {
80262c455caSZhou Wang 	struct hisi_zip *hisi_zip = pci_get_drvdata(pdev);
80362c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
80462c455caSZhou Wang 
805619e464aSShukun Tan 	if (qm->fun_type == QM_HW_PF && qm->vfs_num)
806cd1b7ae3SShukun Tan 		hisi_qm_sriov_disable(pdev);
80779e09f30SZhou Wang 
80872c7a68dSZhou Wang 	hisi_zip_debugfs_exit(hisi_zip);
80962c455caSZhou Wang 	hisi_qm_stop(qm);
81079e09f30SZhou Wang 
811eaebf4c3SShukun Tan 	hisi_qm_dev_err_uninit(qm);
81262c455caSZhou Wang 	hisi_qm_uninit(qm);
81318f1ab3fSShukun Tan 	hisi_qm_del_from_list(qm, &zip_devices);
81462c455caSZhou Wang }
81562c455caSZhou Wang 
81662c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = {
817f826e6efSShukun Tan 	.error_detected	= hisi_qm_dev_err_detected,
81884c9b780SShukun Tan 	.slot_reset	= hisi_qm_dev_slot_reset,
819*7ce396faSShukun Tan 	.reset_prepare	= hisi_qm_reset_prepare,
820*7ce396faSShukun Tan 	.reset_done	= hisi_qm_reset_done,
82162c455caSZhou Wang };
82262c455caSZhou Wang 
82362c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = {
82462c455caSZhou Wang 	.name			= "hisi_zip",
82562c455caSZhou Wang 	.id_table		= hisi_zip_dev_ids,
82662c455caSZhou Wang 	.probe			= hisi_zip_probe,
82762c455caSZhou Wang 	.remove			= hisi_zip_remove,
828bf6a7a5aSArnd Bergmann 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
829cd1b7ae3SShukun Tan 					hisi_qm_sriov_configure : NULL,
83062c455caSZhou Wang 	.err_handler		= &hisi_zip_err_handler,
83162c455caSZhou Wang };
83262c455caSZhou Wang 
83372c7a68dSZhou Wang static void hisi_zip_register_debugfs(void)
83472c7a68dSZhou Wang {
83572c7a68dSZhou Wang 	if (!debugfs_initialized())
83672c7a68dSZhou Wang 		return;
83772c7a68dSZhou Wang 
83872c7a68dSZhou Wang 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
83972c7a68dSZhou Wang }
84072c7a68dSZhou Wang 
84172c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void)
84272c7a68dSZhou Wang {
84372c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
84472c7a68dSZhou Wang }
84572c7a68dSZhou Wang 
84662c455caSZhou Wang static int __init hisi_zip_init(void)
84762c455caSZhou Wang {
84862c455caSZhou Wang 	int ret;
84962c455caSZhou Wang 
85018f1ab3fSShukun Tan 	hisi_qm_init_list(&zip_devices);
85172c7a68dSZhou Wang 	hisi_zip_register_debugfs();
85272c7a68dSZhou Wang 
85362c455caSZhou Wang 	ret = pci_register_driver(&hisi_zip_pci_driver);
85462c455caSZhou Wang 	if (ret < 0) {
85562c455caSZhou Wang 		pr_err("Failed to register pci driver.\n");
85672c7a68dSZhou Wang 		goto err_pci;
85762c455caSZhou Wang 	}
85862c455caSZhou Wang 
85962c455caSZhou Wang 	ret = hisi_zip_register_to_crypto();
86062c455caSZhou Wang 	if (ret < 0) {
86162c455caSZhou Wang 		pr_err("Failed to register driver to crypto.\n");
86262c455caSZhou Wang 		goto err_crypto;
86362c455caSZhou Wang 	}
86462c455caSZhou Wang 
86562c455caSZhou Wang 	return 0;
86662c455caSZhou Wang 
86762c455caSZhou Wang err_crypto:
86862c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
86972c7a68dSZhou Wang err_pci:
87072c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
87172c7a68dSZhou Wang 
87262c455caSZhou Wang 	return ret;
87362c455caSZhou Wang }
87462c455caSZhou Wang 
87562c455caSZhou Wang static void __exit hisi_zip_exit(void)
87662c455caSZhou Wang {
87762c455caSZhou Wang 	hisi_zip_unregister_from_crypto();
87862c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
87972c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
88062c455caSZhou Wang }
88162c455caSZhou Wang 
88262c455caSZhou Wang module_init(hisi_zip_init);
88362c455caSZhou Wang module_exit(hisi_zip_exit);
88462c455caSZhou Wang 
88562c455caSZhou Wang MODULE_LICENSE("GPL v2");
88662c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
88762c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
888