162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0 262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */ 362c455caSZhou Wang #include <linux/acpi.h> 462c455caSZhou Wang #include <linux/aer.h> 562c455caSZhou Wang #include <linux/bitops.h> 672c7a68dSZhou Wang #include <linux/debugfs.h> 762c455caSZhou Wang #include <linux/init.h> 862c455caSZhou Wang #include <linux/io.h> 962c455caSZhou Wang #include <linux/kernel.h> 1062c455caSZhou Wang #include <linux/module.h> 1162c455caSZhou Wang #include <linux/pci.h> 1272c7a68dSZhou Wang #include <linux/seq_file.h> 1362c455caSZhou Wang #include <linux/topology.h> 149e00df71SZhangfei Gao #include <linux/uacce.h> 1562c455caSZhou Wang #include "zip.h" 1662c455caSZhou Wang 1762c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF 0xa250 1879e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF 0xa251 1962c455caSZhou Wang 2062c455caSZhou Wang #define HZIP_VF_NUM 63 2162c455caSZhou Wang #define HZIP_QUEUE_NUM_V1 4096 2262c455caSZhou Wang #define HZIP_QUEUE_NUM_V2 1024 2362c455caSZhou Wang 2462c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL 0x301004 2562c455caSZhou Wang #define COMP0_ENABLE BIT(0) 2662c455caSZhou Wang #define COMP1_ENABLE BIT(1) 2762c455caSZhou Wang #define DECOMP0_ENABLE BIT(2) 2862c455caSZhou Wang #define DECOMP1_ENABLE BIT(3) 2962c455caSZhou Wang #define DECOMP2_ENABLE BIT(4) 3062c455caSZhou Wang #define DECOMP3_ENABLE BIT(5) 3162c455caSZhou Wang #define DECOMP4_ENABLE BIT(6) 3262c455caSZhou Wang #define DECOMP5_ENABLE BIT(7) 3362c455caSZhou Wang #define ALL_COMP_DECOMP_EN (COMP0_ENABLE | COMP1_ENABLE | \ 3462c455caSZhou Wang DECOMP0_ENABLE | DECOMP1_ENABLE | \ 3562c455caSZhou Wang DECOMP2_ENABLE | DECOMP3_ENABLE | \ 3662c455caSZhou Wang DECOMP4_ENABLE | DECOMP5_ENABLE) 3762c455caSZhou Wang #define DECOMP_CHECK_ENABLE BIT(16) 3872c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT 0x301008 3962c455caSZhou Wang 4062c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0 0x301040 4162c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1 0x301044 4262c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0 0x301060 4362c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1 0x301064 4462c455caSZhou Wang #define CACHE_ALL_EN 0xffffffff 4562c455caSZhou Wang 4662c455caSZhou Wang #define HZIP_BD_RUSER_32_63 0x301110 4762c455caSZhou Wang #define HZIP_SGL_RUSER_32_63 0x30111c 4862c455caSZhou Wang #define HZIP_DATA_RUSER_32_63 0x301128 4962c455caSZhou Wang #define HZIP_DATA_WUSER_32_63 0x301134 5062c455caSZhou Wang #define HZIP_BD_WUSER_32_63 0x301140 5162c455caSZhou Wang 5272c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS 0x3040e4 5362c455caSZhou Wang 5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0 0x302000 5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1 0x303000 5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0 0x304000 5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1 0x305000 5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2 0x306000 5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3 0x307000 6072c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4 0x308000 6172c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5 0x309000 6262c455caSZhou Wang 6362c455caSZhou Wang #define HZIP_CORE_INT_SOURCE 0x3010A0 64eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG 0x3010A4 6584c9b780SShukun Tan #define HZIP_CORE_INT_SET 0x3010A8 6662c455caSZhou Wang #define HZIP_CORE_INT_STATUS 0x3010AC 6762c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC BIT(1) 6862c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO 0x301148 69de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB 0x301160 70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB 0x301164 71de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB 0x301168 72de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENABLE 0x7FE 73f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT 16 74f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT 24 75eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_ALL GENMASK(10, 0) 7672c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM 2 7772c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM 6 7872c7a68dSZhou Wang #define HZIP_CORE_NUM (HZIP_COMP_CORE_NUM + \ 7972c7a68dSZhou Wang HZIP_DECOMP_CORE_NUM) 8062c455caSZhou Wang #define HZIP_SQE_SIZE 128 8172c7a68dSZhou Wang #define HZIP_SQ_SIZE (HZIP_SQE_SIZE * QM_Q_DEPTH) 8262c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM 64 8362c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE 0 8462c455caSZhou Wang 8572c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE 0x301000 8672c7a68dSZhou Wang #define SOFT_CTRL_CNT_CLR_CE_BIT BIT(0) 8784c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL 0x30100C 8884c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE BIT(14) 8984c9b780SShukun Tan #define HZIP_WR_PORT BIT(11) 9062c455caSZhou Wang 9172c7a68dSZhou Wang #define HZIP_BUF_SIZE 22 9262c455caSZhou Wang 9362c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip"; 9472c7a68dSZhou Wang static struct dentry *hzip_debugfs_root; 9518f1ab3fSShukun Tan static struct hisi_qm_list zip_devices; 9662c455caSZhou Wang 9762c455caSZhou Wang struct hisi_zip_hw_error { 9862c455caSZhou Wang u32 int_msk; 9962c455caSZhou Wang const char *msg; 10062c455caSZhou Wang }; 10162c455caSZhou Wang 102*6621e649SLongfang Liu struct zip_dfx_item { 103*6621e649SLongfang Liu const char *name; 104*6621e649SLongfang Liu u32 offset; 105*6621e649SLongfang Liu }; 106*6621e649SLongfang Liu 107*6621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = { 108*6621e649SLongfang Liu {"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)}, 109*6621e649SLongfang Liu {"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)}, 110*6621e649SLongfang Liu {"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)}, 111*6621e649SLongfang Liu {"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)}, 112*6621e649SLongfang Liu }; 113*6621e649SLongfang Liu 11462c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = { 11562c455caSZhou Wang { .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" }, 11662c455caSZhou Wang { .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" }, 11762c455caSZhou Wang { .int_msk = BIT(2), .msg = "zip_axi_rresp_err" }, 11862c455caSZhou Wang { .int_msk = BIT(3), .msg = "zip_axi_bresp_err" }, 11962c455caSZhou Wang { .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" }, 12062c455caSZhou Wang { .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" }, 12162c455caSZhou Wang { .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" }, 12262c455caSZhou Wang { .int_msk = BIT(7), .msg = "zip_pre_in_data_err" }, 12362c455caSZhou Wang { .int_msk = BIT(8), .msg = "zip_com_inf_err" }, 12462c455caSZhou Wang { .int_msk = BIT(9), .msg = "zip_enc_inf_err" }, 12562c455caSZhou Wang { .int_msk = BIT(10), .msg = "zip_pre_out_err" }, 12662c455caSZhou Wang { /* sentinel */ } 12762c455caSZhou Wang }; 12862c455caSZhou Wang 12972c7a68dSZhou Wang enum ctrl_debug_file_index { 13072c7a68dSZhou Wang HZIP_CURRENT_QM, 13172c7a68dSZhou Wang HZIP_CLEAR_ENABLE, 13272c7a68dSZhou Wang HZIP_DEBUG_FILE_NUM, 13372c7a68dSZhou Wang }; 13472c7a68dSZhou Wang 13572c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = { 13672c7a68dSZhou Wang [HZIP_CURRENT_QM] = "current_qm", 13772c7a68dSZhou Wang [HZIP_CLEAR_ENABLE] = "clear_enable", 13872c7a68dSZhou Wang }; 13972c7a68dSZhou Wang 14072c7a68dSZhou Wang struct ctrl_debug_file { 14172c7a68dSZhou Wang enum ctrl_debug_file_index index; 14272c7a68dSZhou Wang spinlock_t lock; 14372c7a68dSZhou Wang struct hisi_zip_ctrl *ctrl; 14472c7a68dSZhou Wang }; 14572c7a68dSZhou Wang 14662c455caSZhou Wang /* 14762c455caSZhou Wang * One ZIP controller has one PF and multiple VFs, some global configurations 14862c455caSZhou Wang * which PF has need this structure. 14962c455caSZhou Wang * 15062c455caSZhou Wang * Just relevant for PF. 15162c455caSZhou Wang */ 15262c455caSZhou Wang struct hisi_zip_ctrl { 15362c455caSZhou Wang struct hisi_zip *hisi_zip; 15472c7a68dSZhou Wang struct dentry *debug_root; 15572c7a68dSZhou Wang struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM]; 15672c7a68dSZhou Wang }; 15772c7a68dSZhou Wang 15872c7a68dSZhou Wang enum { 15972c7a68dSZhou Wang HZIP_COMP_CORE0, 16072c7a68dSZhou Wang HZIP_COMP_CORE1, 16172c7a68dSZhou Wang HZIP_DECOMP_CORE0, 16272c7a68dSZhou Wang HZIP_DECOMP_CORE1, 16372c7a68dSZhou Wang HZIP_DECOMP_CORE2, 16472c7a68dSZhou Wang HZIP_DECOMP_CORE3, 16572c7a68dSZhou Wang HZIP_DECOMP_CORE4, 16672c7a68dSZhou Wang HZIP_DECOMP_CORE5, 16772c7a68dSZhou Wang }; 16872c7a68dSZhou Wang 16972c7a68dSZhou Wang static const u64 core_offsets[] = { 17072c7a68dSZhou Wang [HZIP_COMP_CORE0] = 0x302000, 17172c7a68dSZhou Wang [HZIP_COMP_CORE1] = 0x303000, 17272c7a68dSZhou Wang [HZIP_DECOMP_CORE0] = 0x304000, 17372c7a68dSZhou Wang [HZIP_DECOMP_CORE1] = 0x305000, 17472c7a68dSZhou Wang [HZIP_DECOMP_CORE2] = 0x306000, 17572c7a68dSZhou Wang [HZIP_DECOMP_CORE3] = 0x307000, 17672c7a68dSZhou Wang [HZIP_DECOMP_CORE4] = 0x308000, 17772c7a68dSZhou Wang [HZIP_DECOMP_CORE5] = 0x309000, 17872c7a68dSZhou Wang }; 17972c7a68dSZhou Wang 1808f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = { 18172c7a68dSZhou Wang {"HZIP_GET_BD_NUM ", 0x00ull}, 18272c7a68dSZhou Wang {"HZIP_GET_RIGHT_BD ", 0x04ull}, 18372c7a68dSZhou Wang {"HZIP_GET_ERROR_BD ", 0x08ull}, 18472c7a68dSZhou Wang {"HZIP_DONE_BD_NUM ", 0x0cull}, 18572c7a68dSZhou Wang {"HZIP_WORK_CYCLE ", 0x10ull}, 18672c7a68dSZhou Wang {"HZIP_IDLE_CYCLE ", 0x18ull}, 18772c7a68dSZhou Wang {"HZIP_MAX_DELAY ", 0x20ull}, 18872c7a68dSZhou Wang {"HZIP_MIN_DELAY ", 0x24ull}, 18972c7a68dSZhou Wang {"HZIP_AVG_DELAY ", 0x28ull}, 19072c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_DATA ", 0x30ull}, 19172c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_ADDR ", 0x34ull}, 19272c7a68dSZhou Wang {"HZIP_COMSUMED_BYTE ", 0x38ull}, 19372c7a68dSZhou Wang {"HZIP_PRODUCED_BYTE ", 0x40ull}, 19472c7a68dSZhou Wang {"HZIP_COMP_INF ", 0x70ull}, 19572c7a68dSZhou Wang {"HZIP_PRE_OUT ", 0x78ull}, 19672c7a68dSZhou Wang {"HZIP_BD_RD ", 0x7cull}, 19772c7a68dSZhou Wang {"HZIP_BD_WR ", 0x80ull}, 19872c7a68dSZhou Wang {"HZIP_GET_BD_AXI_ERR_NUM ", 0x84ull}, 19972c7a68dSZhou Wang {"HZIP_GET_BD_PARSE_ERR_NUM ", 0x88ull}, 20072c7a68dSZhou Wang {"HZIP_ADD_BD_AXI_ERR_NUM ", 0x8cull}, 20172c7a68dSZhou Wang {"HZIP_DECOMP_STF_RELOAD_CURR_ST ", 0x94ull}, 20272c7a68dSZhou Wang {"HZIP_DECOMP_LZ77_CURR_ST ", 0x9cull}, 20362c455caSZhou Wang }; 20462c455caSZhou Wang 20562c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp) 20662c455caSZhou Wang { 20720b291f5SShukun Tan return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF); 20862c455caSZhou Wang } 20962c455caSZhou Wang 21062c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = { 21162c455caSZhou Wang .set = pf_q_num_set, 21262c455caSZhou Wang .get = param_get_int, 21362c455caSZhou Wang }; 21462c455caSZhou Wang 21562c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM; 21662c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444); 21762c455caSZhou Wang MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 1-4096, v2 1-1024)"); 21862c455caSZhou Wang 21935ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = { 22035ee280fSHao Fang .set = vfs_num_set, 22135ee280fSHao Fang .get = param_get_int, 22235ee280fSHao Fang }; 22335ee280fSHao Fang 22439977f4bSHao Fang static u32 vfs_num; 22535ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444); 22635ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)"); 22739977f4bSHao Fang 22862c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = { 22962c455caSZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) }, 23079e09f30SZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) }, 23162c455caSZhou Wang { 0, } 23262c455caSZhou Wang }; 23362c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids); 23462c455caSZhou Wang 23518f1ab3fSShukun Tan int zip_create_qps(struct hisi_qp **qps, int qp_num) 23662c455caSZhou Wang { 23718f1ab3fSShukun Tan int node = cpu_to_node(smp_processor_id()); 23862c455caSZhou Wang 23918f1ab3fSShukun Tan return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps); 24062c455caSZhou Wang } 24162c455caSZhou Wang 24284c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm) 24362c455caSZhou Wang { 24484c9b780SShukun Tan void __iomem *base = qm->io_base; 24562c455caSZhou Wang 24662c455caSZhou Wang /* qm user domain */ 24762c455caSZhou Wang writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1); 24862c455caSZhou Wang writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE); 24962c455caSZhou Wang writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1); 25062c455caSZhou Wang writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE); 25162c455caSZhou Wang writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE); 25262c455caSZhou Wang 25362c455caSZhou Wang /* qm cache */ 25462c455caSZhou Wang writel(AXI_M_CFG, base + QM_AXI_M_CFG); 25562c455caSZhou Wang writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE); 25662c455caSZhou Wang /* disable FLR triggered by BME(bus master enable) */ 25762c455caSZhou Wang writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG); 25862c455caSZhou Wang writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE); 25962c455caSZhou Wang 26062c455caSZhou Wang /* cache */ 26162c455caSZhou Wang writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0); 26262c455caSZhou Wang writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1); 26362c455caSZhou Wang writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0); 26462c455caSZhou Wang writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1); 26562c455caSZhou Wang 26662c455caSZhou Wang /* user domain configurations */ 26762c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63); 26862c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63); 26962c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63); 2709e00df71SZhangfei Gao 27184c9b780SShukun Tan if (qm->use_sva) { 2729e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63); 2739e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63); 2749e00df71SZhangfei Gao } else { 27562c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63); 27662c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63); 2779e00df71SZhangfei Gao } 27862c455caSZhou Wang 27962c455caSZhou Wang /* let's open all compression/decompression cores */ 28062c455caSZhou Wang writel(DECOMP_CHECK_ENABLE | ALL_COMP_DECOMP_EN, 28162c455caSZhou Wang base + HZIP_CLOCK_GATE_CTRL); 28262c455caSZhou Wang 28362c455caSZhou Wang /* enable sqc writeback */ 28462c455caSZhou Wang writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE | 28562c455caSZhou Wang CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) | 28662c455caSZhou Wang FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL); 28784c9b780SShukun Tan 28884c9b780SShukun Tan return 0; 28962c455caSZhou Wang } 29062c455caSZhou Wang 291eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm) 29262c455caSZhou Wang { 2937ce396faSShukun Tan u32 val; 2947ce396faSShukun Tan 29562c455caSZhou Wang if (qm->ver == QM_HW_V1) { 296eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, 297eaebf4c3SShukun Tan qm->io_base + HZIP_CORE_INT_MASK_REG); 298ee1788c6SZhou Wang dev_info(&qm->pdev->dev, "Does not support hw error handle\n"); 29962c455caSZhou Wang return; 30062c455caSZhou Wang } 30162c455caSZhou Wang 30262c455caSZhou Wang /* clear ZIP hw error source if having */ 303eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE); 304eaebf4c3SShukun Tan 305de3daf4bSShukun Tan /* configure error type */ 306de3daf4bSShukun Tan writel(0x1, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB); 307de3daf4bSShukun Tan writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB); 308de3daf4bSShukun Tan writel(HZIP_CORE_INT_RAS_NFE_ENABLE, 309de3daf4bSShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 310de3daf4bSShukun Tan 31162c455caSZhou Wang /* enable ZIP hw error interrupts */ 312eaebf4c3SShukun Tan writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG); 3137ce396faSShukun Tan 3147ce396faSShukun Tan /* enable ZIP block master OOO when m-bit error occur */ 3157ce396faSShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 3167ce396faSShukun Tan val = val | HZIP_AXI_SHUTDOWN_ENABLE; 3177ce396faSShukun Tan writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 31862c455caSZhou Wang } 319eaebf4c3SShukun Tan 320eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm) 321eaebf4c3SShukun Tan { 3227ce396faSShukun Tan u32 val; 3237ce396faSShukun Tan 324eaebf4c3SShukun Tan /* disable ZIP hw error interrupts */ 325eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG); 3267ce396faSShukun Tan 3277ce396faSShukun Tan /* disable ZIP block master OOO when m-bit error occur */ 3287ce396faSShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 3297ce396faSShukun Tan val = val & ~HZIP_AXI_SHUTDOWN_ENABLE; 3307ce396faSShukun Tan writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 33162c455caSZhou Wang } 33262c455caSZhou Wang 33372c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file) 33472c7a68dSZhou Wang { 33572c7a68dSZhou Wang struct hisi_zip *hisi_zip = file->ctrl->hisi_zip; 33672c7a68dSZhou Wang 33772c7a68dSZhou Wang return &hisi_zip->qm; 33872c7a68dSZhou Wang } 33972c7a68dSZhou Wang 34072c7a68dSZhou Wang static u32 current_qm_read(struct ctrl_debug_file *file) 34172c7a68dSZhou Wang { 34272c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 34372c7a68dSZhou Wang 34472c7a68dSZhou Wang return readl(qm->io_base + QM_DFX_MB_CNT_VF); 34572c7a68dSZhou Wang } 34672c7a68dSZhou Wang 34772c7a68dSZhou Wang static int current_qm_write(struct ctrl_debug_file *file, u32 val) 34872c7a68dSZhou Wang { 34972c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 35072c7a68dSZhou Wang u32 vfq_num; 35172c7a68dSZhou Wang u32 tmp; 35272c7a68dSZhou Wang 353619e464aSShukun Tan if (val > qm->vfs_num) 35472c7a68dSZhou Wang return -EINVAL; 35572c7a68dSZhou Wang 35672c7a68dSZhou Wang /* Calculate curr_qm_qp_num and store */ 35772c7a68dSZhou Wang if (val == 0) { 35872c7a68dSZhou Wang qm->debug.curr_qm_qp_num = qm->qp_num; 35972c7a68dSZhou Wang } else { 360619e464aSShukun Tan vfq_num = (qm->ctrl_qp_num - qm->qp_num) / qm->vfs_num; 361619e464aSShukun Tan if (val == qm->vfs_num) 36272c7a68dSZhou Wang qm->debug.curr_qm_qp_num = qm->ctrl_qp_num - 363619e464aSShukun Tan qm->qp_num - (qm->vfs_num - 1) * vfq_num; 36472c7a68dSZhou Wang else 36572c7a68dSZhou Wang qm->debug.curr_qm_qp_num = vfq_num; 36672c7a68dSZhou Wang } 36772c7a68dSZhou Wang 36872c7a68dSZhou Wang writel(val, qm->io_base + QM_DFX_MB_CNT_VF); 36972c7a68dSZhou Wang writel(val, qm->io_base + QM_DFX_DB_CNT_VF); 37072c7a68dSZhou Wang 37172c7a68dSZhou Wang tmp = val | 37272c7a68dSZhou Wang (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK); 37372c7a68dSZhou Wang writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN); 37472c7a68dSZhou Wang 37572c7a68dSZhou Wang tmp = val | 37672c7a68dSZhou Wang (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK); 37772c7a68dSZhou Wang writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN); 37872c7a68dSZhou Wang 37972c7a68dSZhou Wang return 0; 38072c7a68dSZhou Wang } 38172c7a68dSZhou Wang 38272c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file) 38372c7a68dSZhou Wang { 38472c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 38572c7a68dSZhou Wang 38672c7a68dSZhou Wang return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 38772c7a68dSZhou Wang SOFT_CTRL_CNT_CLR_CE_BIT; 38872c7a68dSZhou Wang } 38972c7a68dSZhou Wang 39072c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val) 39172c7a68dSZhou Wang { 39272c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 39372c7a68dSZhou Wang u32 tmp; 39472c7a68dSZhou Wang 39572c7a68dSZhou Wang if (val != 1 && val != 0) 39672c7a68dSZhou Wang return -EINVAL; 39772c7a68dSZhou Wang 39872c7a68dSZhou Wang tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 39972c7a68dSZhou Wang ~SOFT_CTRL_CNT_CLR_CE_BIT) | val; 40072c7a68dSZhou Wang writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 40172c7a68dSZhou Wang 40272c7a68dSZhou Wang return 0; 40372c7a68dSZhou Wang } 40472c7a68dSZhou Wang 40572c7a68dSZhou Wang static ssize_t ctrl_debug_read(struct file *filp, char __user *buf, 40672c7a68dSZhou Wang size_t count, loff_t *pos) 40772c7a68dSZhou Wang { 40872c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 40972c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 41072c7a68dSZhou Wang u32 val; 41172c7a68dSZhou Wang int ret; 41272c7a68dSZhou Wang 41372c7a68dSZhou Wang spin_lock_irq(&file->lock); 41472c7a68dSZhou Wang switch (file->index) { 41572c7a68dSZhou Wang case HZIP_CURRENT_QM: 41672c7a68dSZhou Wang val = current_qm_read(file); 41772c7a68dSZhou Wang break; 41872c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 41972c7a68dSZhou Wang val = clear_enable_read(file); 42072c7a68dSZhou Wang break; 42172c7a68dSZhou Wang default: 42272c7a68dSZhou Wang spin_unlock_irq(&file->lock); 42372c7a68dSZhou Wang return -EINVAL; 42472c7a68dSZhou Wang } 42572c7a68dSZhou Wang spin_unlock_irq(&file->lock); 42672c7a68dSZhou Wang ret = sprintf(tbuf, "%u\n", val); 42772c7a68dSZhou Wang return simple_read_from_buffer(buf, count, pos, tbuf, ret); 42872c7a68dSZhou Wang } 42972c7a68dSZhou Wang 43072c7a68dSZhou Wang static ssize_t ctrl_debug_write(struct file *filp, const char __user *buf, 43172c7a68dSZhou Wang size_t count, loff_t *pos) 43272c7a68dSZhou Wang { 43372c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 43472c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 43572c7a68dSZhou Wang unsigned long val; 43672c7a68dSZhou Wang int len, ret; 43772c7a68dSZhou Wang 43872c7a68dSZhou Wang if (*pos != 0) 43972c7a68dSZhou Wang return 0; 44072c7a68dSZhou Wang 44172c7a68dSZhou Wang if (count >= HZIP_BUF_SIZE) 44272c7a68dSZhou Wang return -ENOSPC; 44372c7a68dSZhou Wang 44472c7a68dSZhou Wang len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count); 44572c7a68dSZhou Wang if (len < 0) 44672c7a68dSZhou Wang return len; 44772c7a68dSZhou Wang 44872c7a68dSZhou Wang tbuf[len] = '\0'; 44972c7a68dSZhou Wang if (kstrtoul(tbuf, 0, &val)) 45072c7a68dSZhou Wang return -EFAULT; 45172c7a68dSZhou Wang 45272c7a68dSZhou Wang spin_lock_irq(&file->lock); 45372c7a68dSZhou Wang switch (file->index) { 45472c7a68dSZhou Wang case HZIP_CURRENT_QM: 45572c7a68dSZhou Wang ret = current_qm_write(file, val); 45672c7a68dSZhou Wang if (ret) 45772c7a68dSZhou Wang goto err_input; 45872c7a68dSZhou Wang break; 45972c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 46072c7a68dSZhou Wang ret = clear_enable_write(file, val); 46172c7a68dSZhou Wang if (ret) 46272c7a68dSZhou Wang goto err_input; 46372c7a68dSZhou Wang break; 46472c7a68dSZhou Wang default: 46572c7a68dSZhou Wang ret = -EINVAL; 46672c7a68dSZhou Wang goto err_input; 46772c7a68dSZhou Wang } 46872c7a68dSZhou Wang spin_unlock_irq(&file->lock); 46972c7a68dSZhou Wang 47072c7a68dSZhou Wang return count; 47172c7a68dSZhou Wang 47272c7a68dSZhou Wang err_input: 47372c7a68dSZhou Wang spin_unlock_irq(&file->lock); 47472c7a68dSZhou Wang return ret; 47572c7a68dSZhou Wang } 47672c7a68dSZhou Wang 47772c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = { 47872c7a68dSZhou Wang .owner = THIS_MODULE, 47972c7a68dSZhou Wang .open = simple_open, 48072c7a68dSZhou Wang .read = ctrl_debug_read, 48172c7a68dSZhou Wang .write = ctrl_debug_write, 48272c7a68dSZhou Wang }; 48372c7a68dSZhou Wang 484*6621e649SLongfang Liu 485*6621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val) 486*6621e649SLongfang Liu { 487*6621e649SLongfang Liu if (val) 488*6621e649SLongfang Liu return -EINVAL; 489*6621e649SLongfang Liu 490*6621e649SLongfang Liu atomic64_set((atomic64_t *)data, 0); 491*6621e649SLongfang Liu 492*6621e649SLongfang Liu return 0; 493*6621e649SLongfang Liu } 494*6621e649SLongfang Liu 495*6621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val) 496*6621e649SLongfang Liu { 497*6621e649SLongfang Liu *val = atomic64_read((atomic64_t *)data); 498*6621e649SLongfang Liu 499*6621e649SLongfang Liu return 0; 500*6621e649SLongfang Liu } 501*6621e649SLongfang Liu 502*6621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get, 503*6621e649SLongfang Liu zip_debugfs_atomic64_set, "%llu\n"); 504*6621e649SLongfang Liu 50572c7a68dSZhou Wang static int hisi_zip_core_debug_init(struct hisi_zip_ctrl *ctrl) 50672c7a68dSZhou Wang { 50772c7a68dSZhou Wang struct hisi_zip *hisi_zip = ctrl->hisi_zip; 50872c7a68dSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 50972c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 51072c7a68dSZhou Wang struct debugfs_regset32 *regset; 5114a97bfc7SGreg Kroah-Hartman struct dentry *tmp_d; 51272c7a68dSZhou Wang char buf[HZIP_BUF_SIZE]; 51372c7a68dSZhou Wang int i; 51472c7a68dSZhou Wang 51572c7a68dSZhou Wang for (i = 0; i < HZIP_CORE_NUM; i++) { 51672c7a68dSZhou Wang if (i < HZIP_COMP_CORE_NUM) 51772c7a68dSZhou Wang sprintf(buf, "comp_core%d", i); 51872c7a68dSZhou Wang else 51972c7a68dSZhou Wang sprintf(buf, "decomp_core%d", i - HZIP_COMP_CORE_NUM); 52072c7a68dSZhou Wang 52172c7a68dSZhou Wang regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL); 52272c7a68dSZhou Wang if (!regset) 52372c7a68dSZhou Wang return -ENOENT; 52472c7a68dSZhou Wang 52572c7a68dSZhou Wang regset->regs = hzip_dfx_regs; 52672c7a68dSZhou Wang regset->nregs = ARRAY_SIZE(hzip_dfx_regs); 52772c7a68dSZhou Wang regset->base = qm->io_base + core_offsets[i]; 52872c7a68dSZhou Wang 5294a97bfc7SGreg Kroah-Hartman tmp_d = debugfs_create_dir(buf, ctrl->debug_root); 5304a97bfc7SGreg Kroah-Hartman debugfs_create_regset32("regs", 0444, tmp_d, regset); 53172c7a68dSZhou Wang } 53272c7a68dSZhou Wang 53372c7a68dSZhou Wang return 0; 53472c7a68dSZhou Wang } 53572c7a68dSZhou Wang 536*6621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm) 537*6621e649SLongfang Liu { 538*6621e649SLongfang Liu struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 539*6621e649SLongfang Liu struct hisi_zip_dfx *dfx = &zip->dfx; 540*6621e649SLongfang Liu struct dentry *tmp_dir; 541*6621e649SLongfang Liu void *data; 542*6621e649SLongfang Liu int i; 543*6621e649SLongfang Liu 544*6621e649SLongfang Liu tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root); 545*6621e649SLongfang Liu for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) { 546*6621e649SLongfang Liu data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset); 547*6621e649SLongfang Liu debugfs_create_file(zip_dfx_files[i].name, 548*6621e649SLongfang Liu 0644, 549*6621e649SLongfang Liu tmp_dir, 550*6621e649SLongfang Liu data, 551*6621e649SLongfang Liu &zip_atomic64_ops); 552*6621e649SLongfang Liu } 553*6621e649SLongfang Liu } 554*6621e649SLongfang Liu 55572c7a68dSZhou Wang static int hisi_zip_ctrl_debug_init(struct hisi_zip_ctrl *ctrl) 55672c7a68dSZhou Wang { 55772c7a68dSZhou Wang int i; 55872c7a68dSZhou Wang 55972c7a68dSZhou Wang for (i = HZIP_CURRENT_QM; i < HZIP_DEBUG_FILE_NUM; i++) { 56072c7a68dSZhou Wang spin_lock_init(&ctrl->files[i].lock); 56172c7a68dSZhou Wang ctrl->files[i].ctrl = ctrl; 56272c7a68dSZhou Wang ctrl->files[i].index = i; 56372c7a68dSZhou Wang 5644a97bfc7SGreg Kroah-Hartman debugfs_create_file(ctrl_debug_file_name[i], 0600, 56572c7a68dSZhou Wang ctrl->debug_root, ctrl->files + i, 56672c7a68dSZhou Wang &ctrl_debug_fops); 56772c7a68dSZhou Wang } 56872c7a68dSZhou Wang 56972c7a68dSZhou Wang return hisi_zip_core_debug_init(ctrl); 57072c7a68dSZhou Wang } 57172c7a68dSZhou Wang 57272c7a68dSZhou Wang static int hisi_zip_debugfs_init(struct hisi_zip *hisi_zip) 57372c7a68dSZhou Wang { 57472c7a68dSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 57572c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 57672c7a68dSZhou Wang struct dentry *dev_d; 57772c7a68dSZhou Wang int ret; 57872c7a68dSZhou Wang 57972c7a68dSZhou Wang dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root); 58072c7a68dSZhou Wang 58172c7a68dSZhou Wang qm->debug.debug_root = dev_d; 58272c7a68dSZhou Wang ret = hisi_qm_debug_init(qm); 58372c7a68dSZhou Wang if (ret) 58472c7a68dSZhou Wang goto failed_to_create; 58572c7a68dSZhou Wang 58672c7a68dSZhou Wang if (qm->fun_type == QM_HW_PF) { 58772c7a68dSZhou Wang hisi_zip->ctrl->debug_root = dev_d; 58872c7a68dSZhou Wang ret = hisi_zip_ctrl_debug_init(hisi_zip->ctrl); 58972c7a68dSZhou Wang if (ret) 59072c7a68dSZhou Wang goto failed_to_create; 59172c7a68dSZhou Wang } 59272c7a68dSZhou Wang 593*6621e649SLongfang Liu hisi_zip_dfx_debug_init(qm); 594*6621e649SLongfang Liu 59572c7a68dSZhou Wang return 0; 59672c7a68dSZhou Wang 59772c7a68dSZhou Wang failed_to_create: 59872c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 59972c7a68dSZhou Wang return ret; 60072c7a68dSZhou Wang } 60172c7a68dSZhou Wang 60272c7a68dSZhou Wang static void hisi_zip_debug_regs_clear(struct hisi_zip *hisi_zip) 60372c7a68dSZhou Wang { 60472c7a68dSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 60572c7a68dSZhou Wang 60672c7a68dSZhou Wang writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF); 60772c7a68dSZhou Wang writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF); 60872c7a68dSZhou Wang writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 60972c7a68dSZhou Wang 61072c7a68dSZhou Wang hisi_qm_debug_regs_clear(qm); 61172c7a68dSZhou Wang } 61272c7a68dSZhou Wang 61372c7a68dSZhou Wang static void hisi_zip_debugfs_exit(struct hisi_zip *hisi_zip) 61472c7a68dSZhou Wang { 61572c7a68dSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 61672c7a68dSZhou Wang 61772c7a68dSZhou Wang debugfs_remove_recursive(qm->debug.debug_root); 61872c7a68dSZhou Wang 61972c7a68dSZhou Wang if (qm->fun_type == QM_HW_PF) 62072c7a68dSZhou Wang hisi_zip_debug_regs_clear(hisi_zip); 62172c7a68dSZhou Wang } 62272c7a68dSZhou Wang 623f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts) 624f826e6efSShukun Tan { 625f826e6efSShukun Tan const struct hisi_zip_hw_error *err = zip_hw_error; 626f826e6efSShukun Tan struct device *dev = &qm->pdev->dev; 627f826e6efSShukun Tan u32 err_val; 628f826e6efSShukun Tan 629f826e6efSShukun Tan while (err->msg) { 630f826e6efSShukun Tan if (err->int_msk & err_sts) { 631f826e6efSShukun Tan dev_err(dev, "%s [error status=0x%x] found\n", 632f826e6efSShukun Tan err->msg, err->int_msk); 633f826e6efSShukun Tan 634f826e6efSShukun Tan if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) { 635f826e6efSShukun Tan err_val = readl(qm->io_base + 636f826e6efSShukun Tan HZIP_CORE_SRAM_ECC_ERR_INFO); 637f826e6efSShukun Tan dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n", 638f826e6efSShukun Tan ((err_val >> 639f826e6efSShukun Tan HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF)); 640f826e6efSShukun Tan dev_err(dev, "hisi-zip multi ecc sram addr=0x%x\n", 641f826e6efSShukun Tan (err_val >> 642f826e6efSShukun Tan HZIP_SRAM_ECC_ERR_ADDR_SHIFT)); 643f826e6efSShukun Tan } 644f826e6efSShukun Tan } 645f826e6efSShukun Tan err++; 646f826e6efSShukun Tan } 647f826e6efSShukun Tan } 648f826e6efSShukun Tan 649f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm) 650f826e6efSShukun Tan { 651f826e6efSShukun Tan return readl(qm->io_base + HZIP_CORE_INT_STATUS); 652f826e6efSShukun Tan } 653f826e6efSShukun Tan 65484c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts) 65584c9b780SShukun Tan { 65684c9b780SShukun Tan writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE); 65784c9b780SShukun Tan } 65884c9b780SShukun Tan 65984c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm) 66084c9b780SShukun Tan { 66184c9b780SShukun Tan u32 val; 66284c9b780SShukun Tan 66384c9b780SShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 66484c9b780SShukun Tan 66584c9b780SShukun Tan writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE, 66684c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 66784c9b780SShukun Tan 66884c9b780SShukun Tan writel(val | HZIP_AXI_SHUTDOWN_ENABLE, 66984c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 67084c9b780SShukun Tan } 67184c9b780SShukun Tan 67284c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm) 67384c9b780SShukun Tan { 67484c9b780SShukun Tan u32 nfe_enb; 67584c9b780SShukun Tan 67684c9b780SShukun Tan /* Disable ECC Mbit error report. */ 67784c9b780SShukun Tan nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 67884c9b780SShukun Tan writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC, 67984c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 68084c9b780SShukun Tan 68184c9b780SShukun Tan /* Inject zip ECC Mbit error to block master ooo. */ 68284c9b780SShukun Tan writel(HZIP_CORE_INT_STATUS_M_ECC, 68384c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_SET); 68484c9b780SShukun Tan } 68584c9b780SShukun Tan 686eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = { 68784c9b780SShukun Tan .hw_init = hisi_zip_set_user_domain_and_cache, 688eaebf4c3SShukun Tan .hw_err_enable = hisi_zip_hw_error_enable, 689eaebf4c3SShukun Tan .hw_err_disable = hisi_zip_hw_error_disable, 690f826e6efSShukun Tan .get_dev_hw_err_status = hisi_zip_get_hw_err_status, 69184c9b780SShukun Tan .clear_dev_hw_err_status = hisi_zip_clear_hw_err_status, 692f826e6efSShukun Tan .log_dev_hw_err = hisi_zip_log_hw_error, 69384c9b780SShukun Tan .open_axi_master_ooo = hisi_zip_open_axi_master_ooo, 69484c9b780SShukun Tan .close_axi_master_ooo = hisi_zip_close_axi_master_ooo, 695eaebf4c3SShukun Tan .err_info = { 696eaebf4c3SShukun Tan .ce = QM_BASE_CE, 697f826e6efSShukun Tan .nfe = QM_BASE_NFE | 698f826e6efSShukun Tan QM_ACC_WB_NOT_READY_TIMEOUT, 699eaebf4c3SShukun Tan .fe = 0, 70084c9b780SShukun Tan .ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC, 70184c9b780SShukun Tan .msi_wr_port = HZIP_WR_PORT, 70284c9b780SShukun Tan .acpi_rst = "ZRST", 70362c455caSZhou Wang } 704eaebf4c3SShukun Tan }; 70562c455caSZhou Wang 70662c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip) 70762c455caSZhou Wang { 70862c455caSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 70962c455caSZhou Wang struct hisi_zip_ctrl *ctrl; 71062c455caSZhou Wang 71162c455caSZhou Wang ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL); 71262c455caSZhou Wang if (!ctrl) 71362c455caSZhou Wang return -ENOMEM; 71462c455caSZhou Wang 71562c455caSZhou Wang hisi_zip->ctrl = ctrl; 71662c455caSZhou Wang ctrl->hisi_zip = hisi_zip; 71762c455caSZhou Wang 71862c455caSZhou Wang switch (qm->ver) { 71962c455caSZhou Wang case QM_HW_V1: 72062c455caSZhou Wang qm->ctrl_qp_num = HZIP_QUEUE_NUM_V1; 72162c455caSZhou Wang break; 72262c455caSZhou Wang 72362c455caSZhou Wang case QM_HW_V2: 72462c455caSZhou Wang qm->ctrl_qp_num = HZIP_QUEUE_NUM_V2; 72562c455caSZhou Wang break; 72662c455caSZhou Wang 72762c455caSZhou Wang default: 72862c455caSZhou Wang return -EINVAL; 72962c455caSZhou Wang } 73062c455caSZhou Wang 731eaebf4c3SShukun Tan qm->err_ini = &hisi_zip_err_ini; 732eaebf4c3SShukun Tan 73384c9b780SShukun Tan hisi_zip_set_user_domain_and_cache(qm); 734eaebf4c3SShukun Tan hisi_qm_dev_err_init(qm); 73572c7a68dSZhou Wang hisi_zip_debug_regs_clear(hisi_zip); 73662c455caSZhou Wang 73762c455caSZhou Wang return 0; 73862c455caSZhou Wang } 73962c455caSZhou Wang 740cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev) 74139977f4bSHao Fang { 74239977f4bSHao Fang enum qm_hw_ver rev_id; 74339977f4bSHao Fang 74439977f4bSHao Fang rev_id = hisi_qm_get_hw_version(pdev); 74539977f4bSHao Fang if (rev_id == QM_HW_UNKNOWN) 74639977f4bSHao Fang return -EINVAL; 74739977f4bSHao Fang 74839977f4bSHao Fang qm->pdev = pdev; 74939977f4bSHao Fang qm->ver = rev_id; 7509e00df71SZhangfei Gao qm->algs = "zlib\ngzip"; 75139977f4bSHao Fang qm->sqe_size = HZIP_SQE_SIZE; 75239977f4bSHao Fang qm->dev_name = hisi_zip_name; 753d9701f8dSWeili Qian 754cfd66a66SLongfang Liu qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ? 755cfd66a66SLongfang Liu QM_HW_PF : QM_HW_VF; 756d9701f8dSWeili Qian if (qm->fun_type == QM_HW_PF) { 757d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_BASE; 758d9701f8dSWeili Qian qm->qp_num = pf_q_num; 759d9701f8dSWeili Qian qm->qm_list = &zip_devices; 760d9701f8dSWeili Qian } else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) { 761d9701f8dSWeili Qian /* 762d9701f8dSWeili Qian * have no way to get qm configure in VM in v1 hardware, 763d9701f8dSWeili Qian * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force 764d9701f8dSWeili Qian * to trigger only one VF in v1 hardware. 765d9701f8dSWeili Qian * 766d9701f8dSWeili Qian * v2 hardware has no such problem. 767d9701f8dSWeili Qian */ 768d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_NUM; 769d9701f8dSWeili Qian qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM; 770d9701f8dSWeili Qian } 771cfd66a66SLongfang Liu 772cfd66a66SLongfang Liu return hisi_qm_init(qm); 77339977f4bSHao Fang } 77439977f4bSHao Fang 775cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip) 776cfd66a66SLongfang Liu { 777cfd66a66SLongfang Liu struct hisi_qm *qm = &hisi_zip->qm; 778cfd66a66SLongfang Liu int ret; 779cfd66a66SLongfang Liu 78039977f4bSHao Fang if (qm->fun_type == QM_HW_PF) { 78139977f4bSHao Fang ret = hisi_zip_pf_probe_init(hisi_zip); 78239977f4bSHao Fang if (ret) 78339977f4bSHao Fang return ret; 784cfd66a66SLongfang Liu } 785cfd66a66SLongfang Liu 786cfd66a66SLongfang Liu return 0; 787cfd66a66SLongfang Liu } 788cfd66a66SLongfang Liu 789cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id) 790cfd66a66SLongfang Liu { 791cfd66a66SLongfang Liu struct hisi_zip *hisi_zip; 792cfd66a66SLongfang Liu struct hisi_qm *qm; 793cfd66a66SLongfang Liu int ret; 794cfd66a66SLongfang Liu 795cfd66a66SLongfang Liu hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL); 796cfd66a66SLongfang Liu if (!hisi_zip) 797cfd66a66SLongfang Liu return -ENOMEM; 798cfd66a66SLongfang Liu 799cfd66a66SLongfang Liu qm = &hisi_zip->qm; 800cfd66a66SLongfang Liu 801cfd66a66SLongfang Liu ret = hisi_zip_qm_init(qm, pdev); 802cfd66a66SLongfang Liu if (ret) { 803cfd66a66SLongfang Liu pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret); 804cfd66a66SLongfang Liu return ret; 805cfd66a66SLongfang Liu } 806cfd66a66SLongfang Liu 807cfd66a66SLongfang Liu ret = hisi_zip_probe_init(hisi_zip); 808cfd66a66SLongfang Liu if (ret) { 809cfd66a66SLongfang Liu pci_err(pdev, "Failed to probe (%d)!\n", ret); 810cfd66a66SLongfang Liu goto err_qm_uninit; 81139977f4bSHao Fang } 81239977f4bSHao Fang 81339977f4bSHao Fang ret = hisi_qm_start(qm); 81439977f4bSHao Fang if (ret) 81539977f4bSHao Fang goto err_qm_uninit; 81639977f4bSHao Fang 81739977f4bSHao Fang ret = hisi_zip_debugfs_init(hisi_zip); 81839977f4bSHao Fang if (ret) 81939977f4bSHao Fang dev_err(&pdev->dev, "Failed to init debugfs (%d)!\n", ret); 82039977f4bSHao Fang 82118f1ab3fSShukun Tan hisi_qm_add_to_list(qm, &zip_devices); 82239977f4bSHao Fang 8239e00df71SZhangfei Gao if (qm->uacce) { 8249e00df71SZhangfei Gao ret = uacce_register(qm->uacce); 8259e00df71SZhangfei Gao if (ret) 8269e00df71SZhangfei Gao goto err_qm_uninit; 8279e00df71SZhangfei Gao } 8289e00df71SZhangfei Gao 82939977f4bSHao Fang if (qm->fun_type == QM_HW_PF && vfs_num > 0) { 830cd1b7ae3SShukun Tan ret = hisi_qm_sriov_enable(pdev, vfs_num); 83139977f4bSHao Fang if (ret < 0) 83239977f4bSHao Fang goto err_remove_from_list; 83339977f4bSHao Fang } 83439977f4bSHao Fang 83539977f4bSHao Fang return 0; 83639977f4bSHao Fang 83739977f4bSHao Fang err_remove_from_list: 83818f1ab3fSShukun Tan hisi_qm_del_from_list(qm, &zip_devices); 83939977f4bSHao Fang hisi_zip_debugfs_exit(hisi_zip); 84039977f4bSHao Fang hisi_qm_stop(qm); 84139977f4bSHao Fang err_qm_uninit: 84239977f4bSHao Fang hisi_qm_uninit(qm); 843cfd66a66SLongfang Liu 84439977f4bSHao Fang return ret; 84539977f4bSHao Fang } 84639977f4bSHao Fang 84762c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev) 84862c455caSZhou Wang { 84962c455caSZhou Wang struct hisi_zip *hisi_zip = pci_get_drvdata(pdev); 85062c455caSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 85162c455caSZhou Wang 852619e464aSShukun Tan if (qm->fun_type == QM_HW_PF && qm->vfs_num) 853cd1b7ae3SShukun Tan hisi_qm_sriov_disable(pdev); 85479e09f30SZhou Wang 85572c7a68dSZhou Wang hisi_zip_debugfs_exit(hisi_zip); 85662c455caSZhou Wang hisi_qm_stop(qm); 85779e09f30SZhou Wang 858eaebf4c3SShukun Tan hisi_qm_dev_err_uninit(qm); 85962c455caSZhou Wang hisi_qm_uninit(qm); 86018f1ab3fSShukun Tan hisi_qm_del_from_list(qm, &zip_devices); 86162c455caSZhou Wang } 86262c455caSZhou Wang 86362c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = { 864f826e6efSShukun Tan .error_detected = hisi_qm_dev_err_detected, 86584c9b780SShukun Tan .slot_reset = hisi_qm_dev_slot_reset, 8667ce396faSShukun Tan .reset_prepare = hisi_qm_reset_prepare, 8677ce396faSShukun Tan .reset_done = hisi_qm_reset_done, 86862c455caSZhou Wang }; 86962c455caSZhou Wang 87062c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = { 87162c455caSZhou Wang .name = "hisi_zip", 87262c455caSZhou Wang .id_table = hisi_zip_dev_ids, 87362c455caSZhou Wang .probe = hisi_zip_probe, 87462c455caSZhou Wang .remove = hisi_zip_remove, 875bf6a7a5aSArnd Bergmann .sriov_configure = IS_ENABLED(CONFIG_PCI_IOV) ? 876cd1b7ae3SShukun Tan hisi_qm_sriov_configure : NULL, 87762c455caSZhou Wang .err_handler = &hisi_zip_err_handler, 87862c455caSZhou Wang }; 87962c455caSZhou Wang 88072c7a68dSZhou Wang static void hisi_zip_register_debugfs(void) 88172c7a68dSZhou Wang { 88272c7a68dSZhou Wang if (!debugfs_initialized()) 88372c7a68dSZhou Wang return; 88472c7a68dSZhou Wang 88572c7a68dSZhou Wang hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL); 88672c7a68dSZhou Wang } 88772c7a68dSZhou Wang 88872c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void) 88972c7a68dSZhou Wang { 89072c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 89172c7a68dSZhou Wang } 89272c7a68dSZhou Wang 89362c455caSZhou Wang static int __init hisi_zip_init(void) 89462c455caSZhou Wang { 89562c455caSZhou Wang int ret; 89662c455caSZhou Wang 89718f1ab3fSShukun Tan hisi_qm_init_list(&zip_devices); 89872c7a68dSZhou Wang hisi_zip_register_debugfs(); 89972c7a68dSZhou Wang 90062c455caSZhou Wang ret = pci_register_driver(&hisi_zip_pci_driver); 90162c455caSZhou Wang if (ret < 0) { 90262c455caSZhou Wang pr_err("Failed to register pci driver.\n"); 90372c7a68dSZhou Wang goto err_pci; 90462c455caSZhou Wang } 90562c455caSZhou Wang 90662c455caSZhou Wang ret = hisi_zip_register_to_crypto(); 90762c455caSZhou Wang if (ret < 0) { 90862c455caSZhou Wang pr_err("Failed to register driver to crypto.\n"); 90962c455caSZhou Wang goto err_crypto; 91062c455caSZhou Wang } 91162c455caSZhou Wang 91262c455caSZhou Wang return 0; 91362c455caSZhou Wang 91462c455caSZhou Wang err_crypto: 91562c455caSZhou Wang pci_unregister_driver(&hisi_zip_pci_driver); 91672c7a68dSZhou Wang err_pci: 91772c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 91872c7a68dSZhou Wang 91962c455caSZhou Wang return ret; 92062c455caSZhou Wang } 92162c455caSZhou Wang 92262c455caSZhou Wang static void __exit hisi_zip_exit(void) 92362c455caSZhou Wang { 92462c455caSZhou Wang hisi_zip_unregister_from_crypto(); 92562c455caSZhou Wang pci_unregister_driver(&hisi_zip_pci_driver); 92672c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 92762c455caSZhou Wang } 92862c455caSZhou Wang 92962c455caSZhou Wang module_init(hisi_zip_init); 93062c455caSZhou Wang module_exit(hisi_zip_exit); 93162c455caSZhou Wang 93262c455caSZhou Wang MODULE_LICENSE("GPL v2"); 93362c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>"); 93462c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator"); 935