xref: /openbmc/linux/drivers/crypto/hisilicon/zip/zip_main.c (revision 5bfabd50c6fa7fe817e492091fa9428a9202a045)
162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0
262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
362c455caSZhou Wang #include <linux/acpi.h>
462c455caSZhou Wang #include <linux/aer.h>
562c455caSZhou Wang #include <linux/bitops.h>
672c7a68dSZhou Wang #include <linux/debugfs.h>
762c455caSZhou Wang #include <linux/init.h>
862c455caSZhou Wang #include <linux/io.h>
962c455caSZhou Wang #include <linux/kernel.h>
1062c455caSZhou Wang #include <linux/module.h>
1162c455caSZhou Wang #include <linux/pci.h>
12607c191bSWeili Qian #include <linux/pm_runtime.h>
1372c7a68dSZhou Wang #include <linux/seq_file.h>
1462c455caSZhou Wang #include <linux/topology.h>
159e00df71SZhangfei Gao #include <linux/uacce.h>
1662c455caSZhou Wang #include "zip.h"
1762c455caSZhou Wang 
18fae74feaSShameer Kolothum #define PCI_DEVICE_ID_HUAWEI_ZIP_PF	0xa250
1962c455caSZhou Wang 
2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1		4096
2162c455caSZhou Wang 
2262c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL		0x301004
2362c455caSZhou Wang #define COMP0_ENABLE			BIT(0)
2462c455caSZhou Wang #define COMP1_ENABLE			BIT(1)
2562c455caSZhou Wang #define DECOMP0_ENABLE			BIT(2)
2662c455caSZhou Wang #define DECOMP1_ENABLE			BIT(3)
2762c455caSZhou Wang #define DECOMP2_ENABLE			BIT(4)
2862c455caSZhou Wang #define DECOMP3_ENABLE			BIT(5)
2962c455caSZhou Wang #define DECOMP4_ENABLE			BIT(6)
3062c455caSZhou Wang #define DECOMP5_ENABLE			BIT(7)
3115b0694fSYang Shen #define HZIP_ALL_COMP_DECOMP_EN		(COMP0_ENABLE | COMP1_ENABLE | \
3262c455caSZhou Wang 					 DECOMP0_ENABLE | DECOMP1_ENABLE | \
3362c455caSZhou Wang 					 DECOMP2_ENABLE | DECOMP3_ENABLE | \
3462c455caSZhou Wang 					 DECOMP4_ENABLE | DECOMP5_ENABLE)
3515b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE	BIT(16)
3672c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT		0x301008
3762c455caSZhou Wang 
3862c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0		0x301040
3962c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1		0x301044
4062c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0		0x301060
4162c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1		0x301064
4215b0694fSYang Shen #define HZIP_CACHE_ALL_EN		0xffffffff
4362c455caSZhou Wang 
4462c455caSZhou Wang #define HZIP_BD_RUSER_32_63		0x301110
4562c455caSZhou Wang #define HZIP_SGL_RUSER_32_63		0x30111c
4662c455caSZhou Wang #define HZIP_DATA_RUSER_32_63		0x301128
4762c455caSZhou Wang #define HZIP_DATA_WUSER_32_63		0x301134
4862c455caSZhou Wang #define HZIP_BD_WUSER_32_63		0x301140
4962c455caSZhou Wang 
5072c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS		0x3040e4
5162c455caSZhou Wang 
529b0c97dfSKai Ye #define HZIP_CORE_DFX_BASE		0x301000
539b0c97dfSKai Ye #define HZIP_CLOCK_GATED_CONTL		0X301004
549b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_0		0x302000
559b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_1		0x303000
569b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_0		0x304000
579b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_1		0x305000
589b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_2		0x306000
599b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_3		0x307000
609b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_4		0x308000
619b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_5		0x309000
629b0c97dfSKai Ye #define HZIP_CORE_REGS_BASE_LEN		0xB0
639b0c97dfSKai Ye #define HZIP_CORE_REGS_DFX_LEN		0x28
6462c455caSZhou Wang 
6562c455caSZhou Wang #define HZIP_CORE_INT_SOURCE		0x3010A0
66eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG		0x3010A4
6784c9b780SShukun Tan #define HZIP_CORE_INT_SET		0x3010A8
6862c455caSZhou Wang #define HZIP_CORE_INT_STATUS		0x3010AC
6962c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
7062c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
71de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
721db0016eSWeili Qian #define HZIP_CORE_INT_RAS_CE_ENABLE	0x1
73de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
74de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
75b7da13d0SWeili Qian #define HZIP_OOO_SHUTDOWN_SEL		0x30120C
76b7220a74SWeili Qian #define HZIP_CORE_INT_RAS_NFE_ENABLE	0x1FFE
77f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT	16
78f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT	24
79b7220a74SWeili Qian #define HZIP_CORE_INT_MASK_ALL		GENMASK(12, 0)
8072c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM		2
8172c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM		6
8272c7a68dSZhou Wang #define HZIP_CORE_NUM			(HZIP_COMP_CORE_NUM + \
8372c7a68dSZhou Wang 					 HZIP_DECOMP_CORE_NUM)
8462c455caSZhou Wang #define HZIP_SQE_SIZE			128
8572c7a68dSZhou Wang #define HZIP_SQ_SIZE			(HZIP_SQE_SIZE * QM_Q_DEPTH)
8662c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM		64
8762c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE		0
8862c455caSZhou Wang 
8972c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
9015b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
9184c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL	0x30100C
9284c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE	BIT(14)
9384c9b780SShukun Tan #define HZIP_WR_PORT			BIT(11)
9462c455caSZhou Wang 
9572c7a68dSZhou Wang #define HZIP_BUF_SIZE			22
96c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET		64
97c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN		48
9862c455caSZhou Wang 
99698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN		BIT(0)
100698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN		BIT(2)
101698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN		(HZIP_CNT_CLR_CE_EN | \
102698f9523SHao Fang 					 HZIP_RO_CNT_CLR_CE_EN)
103698f9523SHao Fang 
104a5c164b1SLongfang Liu #define HZIP_PREFETCH_CFG		0x3011B0
105a5c164b1SLongfang Liu #define HZIP_SVA_TRANS			0x3011C4
106a5c164b1SLongfang Liu #define HZIP_PREFETCH_ENABLE		(~(BIT(26) | BIT(17) | BIT(0)))
107a5c164b1SLongfang Liu #define HZIP_SVA_PREFETCH_DISABLE	BIT(26)
108a5c164b1SLongfang Liu #define HZIP_SVA_DISABLE_READY		(BIT(26) | BIT(30))
109376a5c3cSKai Ye #define HZIP_SHAPER_RATE_COMPRESS	750
110376a5c3cSKai Ye #define HZIP_SHAPER_RATE_DECOMPRESS	140
111a5c164b1SLongfang Liu #define HZIP_DELAY_1_US		1
112a5c164b1SLongfang Liu #define HZIP_POLL_TIMEOUT_US	1000
113a5c164b1SLongfang Liu 
114ed5fa39fSWeili Qian /* clock gating */
115ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE		0x3011A8
116ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE_EN	BIT(0)
117ed5fa39fSWeili Qian #define HZIP_CORE_GATED_EN		GENMASK(15, 8)
118ed5fa39fSWeili Qian #define HZIP_CORE_GATED_OOO_EN		BIT(29)
119ed5fa39fSWeili Qian #define HZIP_CLOCK_GATED_EN		(HZIP_CORE_GATED_EN | \
120ed5fa39fSWeili Qian 					 HZIP_CORE_GATED_OOO_EN)
121ed5fa39fSWeili Qian 
12262c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip";
12372c7a68dSZhou Wang static struct dentry *hzip_debugfs_root;
12462c455caSZhou Wang 
12562c455caSZhou Wang struct hisi_zip_hw_error {
12662c455caSZhou Wang 	u32 int_msk;
12762c455caSZhou Wang 	const char *msg;
12862c455caSZhou Wang };
12962c455caSZhou Wang 
1306621e649SLongfang Liu struct zip_dfx_item {
1316621e649SLongfang Liu 	const char *name;
1326621e649SLongfang Liu 	u32 offset;
1336621e649SLongfang Liu };
1346621e649SLongfang Liu 
1353d29e98dSYang Shen static struct hisi_qm_list zip_devices = {
1363d29e98dSYang Shen 	.register_to_crypto	= hisi_zip_register_to_crypto,
1373d29e98dSYang Shen 	.unregister_from_crypto	= hisi_zip_unregister_from_crypto,
1383d29e98dSYang Shen };
1393d29e98dSYang Shen 
1406621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = {
1416621e649SLongfang Liu 	{"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)},
1426621e649SLongfang Liu 	{"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)},
1436621e649SLongfang Liu 	{"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)},
1446621e649SLongfang Liu 	{"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)},
1456621e649SLongfang Liu };
1466621e649SLongfang Liu 
14762c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = {
14862c455caSZhou Wang 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
14962c455caSZhou Wang 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
15062c455caSZhou Wang 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
15162c455caSZhou Wang 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
15262c455caSZhou Wang 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
15362c455caSZhou Wang 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
15462c455caSZhou Wang 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
15562c455caSZhou Wang 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
15662c455caSZhou Wang 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
15762c455caSZhou Wang 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
15862c455caSZhou Wang 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
159b7220a74SWeili Qian 	{ .int_msk = BIT(11), .msg = "zip_axi_poison_err" },
160b7220a74SWeili Qian 	{ .int_msk = BIT(12), .msg = "zip_sva_err" },
16162c455caSZhou Wang 	{ /* sentinel */ }
16262c455caSZhou Wang };
16362c455caSZhou Wang 
16472c7a68dSZhou Wang enum ctrl_debug_file_index {
16572c7a68dSZhou Wang 	HZIP_CLEAR_ENABLE,
16672c7a68dSZhou Wang 	HZIP_DEBUG_FILE_NUM,
16772c7a68dSZhou Wang };
16872c7a68dSZhou Wang 
16972c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = {
17072c7a68dSZhou Wang 	[HZIP_CLEAR_ENABLE] = "clear_enable",
17172c7a68dSZhou Wang };
17272c7a68dSZhou Wang 
17372c7a68dSZhou Wang struct ctrl_debug_file {
17472c7a68dSZhou Wang 	enum ctrl_debug_file_index index;
17572c7a68dSZhou Wang 	spinlock_t lock;
17672c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl;
17772c7a68dSZhou Wang };
17872c7a68dSZhou Wang 
17962c455caSZhou Wang /*
18062c455caSZhou Wang  * One ZIP controller has one PF and multiple VFs, some global configurations
18162c455caSZhou Wang  * which PF has need this structure.
18262c455caSZhou Wang  *
18362c455caSZhou Wang  * Just relevant for PF.
18462c455caSZhou Wang  */
18562c455caSZhou Wang struct hisi_zip_ctrl {
18662c455caSZhou Wang 	struct hisi_zip *hisi_zip;
18772c7a68dSZhou Wang 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
18872c7a68dSZhou Wang };
18972c7a68dSZhou Wang 
19072c7a68dSZhou Wang enum {
19172c7a68dSZhou Wang 	HZIP_COMP_CORE0,
19272c7a68dSZhou Wang 	HZIP_COMP_CORE1,
19372c7a68dSZhou Wang 	HZIP_DECOMP_CORE0,
19472c7a68dSZhou Wang 	HZIP_DECOMP_CORE1,
19572c7a68dSZhou Wang 	HZIP_DECOMP_CORE2,
19672c7a68dSZhou Wang 	HZIP_DECOMP_CORE3,
19772c7a68dSZhou Wang 	HZIP_DECOMP_CORE4,
19872c7a68dSZhou Wang 	HZIP_DECOMP_CORE5,
19972c7a68dSZhou Wang };
20072c7a68dSZhou Wang 
20172c7a68dSZhou Wang static const u64 core_offsets[] = {
20272c7a68dSZhou Wang 	[HZIP_COMP_CORE0]   = 0x302000,
20372c7a68dSZhou Wang 	[HZIP_COMP_CORE1]   = 0x303000,
20472c7a68dSZhou Wang 	[HZIP_DECOMP_CORE0] = 0x304000,
20572c7a68dSZhou Wang 	[HZIP_DECOMP_CORE1] = 0x305000,
20672c7a68dSZhou Wang 	[HZIP_DECOMP_CORE2] = 0x306000,
20772c7a68dSZhou Wang 	[HZIP_DECOMP_CORE3] = 0x307000,
20872c7a68dSZhou Wang 	[HZIP_DECOMP_CORE4] = 0x308000,
20972c7a68dSZhou Wang 	[HZIP_DECOMP_CORE5] = 0x309000,
21072c7a68dSZhou Wang };
21172c7a68dSZhou Wang 
2128f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = {
21372c7a68dSZhou Wang 	{"HZIP_GET_BD_NUM                ",  0x00ull},
21472c7a68dSZhou Wang 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
21572c7a68dSZhou Wang 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
21672c7a68dSZhou Wang 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
21772c7a68dSZhou Wang 	{"HZIP_WORK_CYCLE                ",  0x10ull},
21872c7a68dSZhou Wang 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
21972c7a68dSZhou Wang 	{"HZIP_MAX_DELAY                 ",  0x20ull},
22072c7a68dSZhou Wang 	{"HZIP_MIN_DELAY                 ",  0x24ull},
22172c7a68dSZhou Wang 	{"HZIP_AVG_DELAY                 ",  0x28ull},
22272c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
22372c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
2246e96dbe7SColin Ian King 	{"HZIP_CONSUMED_BYTE             ",  0x38ull},
22572c7a68dSZhou Wang 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
22672c7a68dSZhou Wang 	{"HZIP_COMP_INF                  ",  0x70ull},
22772c7a68dSZhou Wang 	{"HZIP_PRE_OUT                   ",  0x78ull},
22872c7a68dSZhou Wang 	{"HZIP_BD_RD                     ",  0x7cull},
22972c7a68dSZhou Wang 	{"HZIP_BD_WR                     ",  0x80ull},
23072c7a68dSZhou Wang 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
23172c7a68dSZhou Wang 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
23272c7a68dSZhou Wang 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
23372c7a68dSZhou Wang 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
23472c7a68dSZhou Wang 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
23562c455caSZhou Wang };
23662c455caSZhou Wang 
237*5bfabd50SKai Ye static const struct debugfs_reg32 hzip_com_dfx_regs[] = {
238*5bfabd50SKai Ye 	{"HZIP_CLOCK_GATE_CTRL           ",  0x301004},
239*5bfabd50SKai Ye 	{"HZIP_CORE_INT_RAS_CE_ENB       ",  0x301160},
240*5bfabd50SKai Ye 	{"HZIP_CORE_INT_RAS_NFE_ENB      ",  0x301164},
241*5bfabd50SKai Ye 	{"HZIP_CORE_INT_RAS_FE_ENB       ",  0x301168},
242*5bfabd50SKai Ye 	{"HZIP_UNCOM_ERR_RAS_CTRL        ",  0x30116C},
243*5bfabd50SKai Ye };
244*5bfabd50SKai Ye 
245*5bfabd50SKai Ye static const struct debugfs_reg32 hzip_dump_dfx_regs[] = {
246*5bfabd50SKai Ye 	{"HZIP_GET_BD_NUM                ",  0x00ull},
247*5bfabd50SKai Ye 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
248*5bfabd50SKai Ye 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
249*5bfabd50SKai Ye 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
250*5bfabd50SKai Ye 	{"HZIP_MAX_DELAY                 ",  0x20ull},
251*5bfabd50SKai Ye };
252*5bfabd50SKai Ye 
2539b0c97dfSKai Ye /* define the ZIP's dfx regs region and region length */
2549b0c97dfSKai Ye static struct dfx_diff_registers hzip_diff_regs[] = {
2559b0c97dfSKai Ye 	{
2569b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_BASE,
2579b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_BASE_LEN,
2589b0c97dfSKai Ye 	}, {
2599b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_COMP_0,
2609b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2619b0c97dfSKai Ye 	}, {
2629b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_COMP_1,
2639b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2649b0c97dfSKai Ye 	}, {
2659b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_0,
2669b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2679b0c97dfSKai Ye 	}, {
2689b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_1,
2699b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2709b0c97dfSKai Ye 	}, {
2719b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_2,
2729b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2739b0c97dfSKai Ye 	}, {
2749b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_3,
2759b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2769b0c97dfSKai Ye 	}, {
2779b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_4,
2789b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2799b0c97dfSKai Ye 	}, {
2809b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_5,
2819b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
2829b0c97dfSKai Ye 	},
2839b0c97dfSKai Ye };
2849b0c97dfSKai Ye 
2859b0c97dfSKai Ye static int hzip_diff_regs_show(struct seq_file *s, void *unused)
2869b0c97dfSKai Ye {
2879b0c97dfSKai Ye 	struct hisi_qm *qm = s->private;
2889b0c97dfSKai Ye 
2899b0c97dfSKai Ye 	hisi_qm_acc_diff_regs_dump(qm, s, qm->debug.acc_diff_regs,
2909b0c97dfSKai Ye 					ARRAY_SIZE(hzip_diff_regs));
2919b0c97dfSKai Ye 
2929b0c97dfSKai Ye 	return 0;
2939b0c97dfSKai Ye }
2949b0c97dfSKai Ye DEFINE_SHOW_ATTRIBUTE(hzip_diff_regs);
295f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = {
296f8408d2bSKai Ye 	.set = uacce_mode_set,
297f8408d2bSKai Ye 	.get = param_get_int,
298f8408d2bSKai Ye };
299f8408d2bSKai Ye 
300f8408d2bSKai Ye /*
301f8408d2bSKai Ye  * uacce_mode = 0 means zip only register to crypto,
302f8408d2bSKai Ye  * uacce_mode = 1 means zip both register to crypto and uacce.
303f8408d2bSKai Ye  */
304f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE;
305f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444);
306f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC);
307f8408d2bSKai Ye 
30862c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp)
30962c455caSZhou Wang {
310fae74feaSShameer Kolothum 	return q_num_set(val, kp, PCI_DEVICE_ID_HUAWEI_ZIP_PF);
31162c455caSZhou Wang }
31262c455caSZhou Wang 
31362c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = {
31462c455caSZhou Wang 	.set = pf_q_num_set,
31562c455caSZhou Wang 	.get = param_get_int,
31662c455caSZhou Wang };
31762c455caSZhou Wang 
31862c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
31962c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
3200542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)");
32162c455caSZhou Wang 
32235ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = {
32335ee280fSHao Fang 	.set = vfs_num_set,
32435ee280fSHao Fang 	.get = param_get_int,
32535ee280fSHao Fang };
32635ee280fSHao Fang 
32739977f4bSHao Fang static u32 vfs_num;
32835ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
32935ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
33039977f4bSHao Fang 
33162c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = {
332fae74feaSShameer Kolothum 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_PF) },
333fae74feaSShameer Kolothum 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_VF) },
33462c455caSZhou Wang 	{ 0, }
33562c455caSZhou Wang };
33662c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
33762c455caSZhou Wang 
338813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node)
33962c455caSZhou Wang {
340813ec3f1SBarry Song 	if (node == NUMA_NO_NODE)
341813ec3f1SBarry Song 		node = cpu_to_node(smp_processor_id());
34262c455caSZhou Wang 
34318f1ab3fSShukun Tan 	return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps);
34462c455caSZhou Wang }
34562c455caSZhou Wang 
346a5c164b1SLongfang Liu static void hisi_zip_open_sva_prefetch(struct hisi_qm *qm)
347a5c164b1SLongfang Liu {
348a5c164b1SLongfang Liu 	u32 val;
349a5c164b1SLongfang Liu 	int ret;
350a5c164b1SLongfang Liu 
351a5c164b1SLongfang Liu 	if (qm->ver < QM_HW_V3)
352a5c164b1SLongfang Liu 		return;
353a5c164b1SLongfang Liu 
354a5c164b1SLongfang Liu 	/* Enable prefetch */
355a5c164b1SLongfang Liu 	val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG);
356a5c164b1SLongfang Liu 	val &= HZIP_PREFETCH_ENABLE;
357a5c164b1SLongfang Liu 	writel(val, qm->io_base + HZIP_PREFETCH_CFG);
358a5c164b1SLongfang Liu 
359a5c164b1SLongfang Liu 	ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_PREFETCH_CFG,
360a5c164b1SLongfang Liu 					 val, !(val & HZIP_SVA_PREFETCH_DISABLE),
361a5c164b1SLongfang Liu 					 HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US);
362a5c164b1SLongfang Liu 	if (ret)
363a5c164b1SLongfang Liu 		pci_err(qm->pdev, "failed to open sva prefetch\n");
364a5c164b1SLongfang Liu }
365a5c164b1SLongfang Liu 
366a5c164b1SLongfang Liu static void hisi_zip_close_sva_prefetch(struct hisi_qm *qm)
367a5c164b1SLongfang Liu {
368a5c164b1SLongfang Liu 	u32 val;
369a5c164b1SLongfang Liu 	int ret;
370a5c164b1SLongfang Liu 
371a5c164b1SLongfang Liu 	if (qm->ver < QM_HW_V3)
372a5c164b1SLongfang Liu 		return;
373a5c164b1SLongfang Liu 
374a5c164b1SLongfang Liu 	val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG);
375a5c164b1SLongfang Liu 	val |= HZIP_SVA_PREFETCH_DISABLE;
376a5c164b1SLongfang Liu 	writel(val, qm->io_base + HZIP_PREFETCH_CFG);
377a5c164b1SLongfang Liu 
378a5c164b1SLongfang Liu 	ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_SVA_TRANS,
379a5c164b1SLongfang Liu 					 val, !(val & HZIP_SVA_DISABLE_READY),
380a5c164b1SLongfang Liu 					 HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US);
381a5c164b1SLongfang Liu 	if (ret)
382a5c164b1SLongfang Liu 		pci_err(qm->pdev, "failed to close sva prefetch\n");
383a5c164b1SLongfang Liu }
384a5c164b1SLongfang Liu 
385ed5fa39fSWeili Qian static void hisi_zip_enable_clock_gate(struct hisi_qm *qm)
386ed5fa39fSWeili Qian {
387ed5fa39fSWeili Qian 	u32 val;
388ed5fa39fSWeili Qian 
389ed5fa39fSWeili Qian 	if (qm->ver < QM_HW_V3)
390ed5fa39fSWeili Qian 		return;
391ed5fa39fSWeili Qian 
392ed5fa39fSWeili Qian 	val = readl(qm->io_base + HZIP_CLOCK_GATE_CTRL);
393ed5fa39fSWeili Qian 	val |= HZIP_CLOCK_GATED_EN;
394ed5fa39fSWeili Qian 	writel(val, qm->io_base + HZIP_CLOCK_GATE_CTRL);
395ed5fa39fSWeili Qian 
396ed5fa39fSWeili Qian 	val = readl(qm->io_base + HZIP_PEH_CFG_AUTO_GATE);
397ed5fa39fSWeili Qian 	val |= HZIP_PEH_CFG_AUTO_GATE_EN;
398ed5fa39fSWeili Qian 	writel(val, qm->io_base + HZIP_PEH_CFG_AUTO_GATE);
399ed5fa39fSWeili Qian }
400ed5fa39fSWeili Qian 
40184c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm)
40262c455caSZhou Wang {
40384c9b780SShukun Tan 	void __iomem *base = qm->io_base;
40462c455caSZhou Wang 
40562c455caSZhou Wang 	/* qm user domain */
40662c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
40762c455caSZhou Wang 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
40862c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
40962c455caSZhou Wang 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
41062c455caSZhou Wang 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
41162c455caSZhou Wang 
41262c455caSZhou Wang 	/* qm cache */
41362c455caSZhou Wang 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
41462c455caSZhou Wang 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
4152ca73193SYang Shen 
41662c455caSZhou Wang 	/* disable FLR triggered by BME(bus master enable) */
41762c455caSZhou Wang 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
41862c455caSZhou Wang 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
41962c455caSZhou Wang 
42062c455caSZhou Wang 	/* cache */
42115b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
42215b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
42315b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
42415b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
42562c455caSZhou Wang 
42662c455caSZhou Wang 	/* user domain configurations */
42762c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
42862c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
4299e00df71SZhangfei Gao 
430cc3292d1SWeili Qian 	if (qm->use_sva && qm->ver == QM_HW_V2) {
4319e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63);
4329e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63);
433808957baSYang Shen 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_SGL_RUSER_32_63);
4349e00df71SZhangfei Gao 	} else {
43562c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
43662c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
437808957baSYang Shen 		writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
4389e00df71SZhangfei Gao 	}
43962c455caSZhou Wang 
44062c455caSZhou Wang 	/* let's open all compression/decompression cores */
44115b0694fSYang Shen 	writel(HZIP_DECOMP_CHECK_ENABLE | HZIP_ALL_COMP_DECOMP_EN,
44262c455caSZhou Wang 	       base + HZIP_CLOCK_GATE_CTRL);
44362c455caSZhou Wang 
4442a928693SYang Shen 	/* enable sqc,cqc writeback */
44562c455caSZhou Wang 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
44662c455caSZhou Wang 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
44762c455caSZhou Wang 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
44884c9b780SShukun Tan 
449ed5fa39fSWeili Qian 	hisi_zip_enable_clock_gate(qm);
450ed5fa39fSWeili Qian 
45184c9b780SShukun Tan 	return 0;
45262c455caSZhou Wang }
45362c455caSZhou Wang 
454b7da13d0SWeili Qian static void hisi_zip_master_ooo_ctrl(struct hisi_qm *qm, bool enable)
455b7da13d0SWeili Qian {
456b7da13d0SWeili Qian 	u32 val1, val2;
457b7da13d0SWeili Qian 
458b7da13d0SWeili Qian 	val1 = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
459b7da13d0SWeili Qian 	if (enable) {
460b7da13d0SWeili Qian 		val1 |= HZIP_AXI_SHUTDOWN_ENABLE;
461b7da13d0SWeili Qian 		val2 = HZIP_CORE_INT_RAS_NFE_ENABLE;
462b7da13d0SWeili Qian 	} else {
463b7da13d0SWeili Qian 		val1 &= ~HZIP_AXI_SHUTDOWN_ENABLE;
464b7da13d0SWeili Qian 		val2 = 0x0;
465b7da13d0SWeili Qian 	}
466b7da13d0SWeili Qian 
467b7da13d0SWeili Qian 	if (qm->ver > QM_HW_V2)
468b7da13d0SWeili Qian 		writel(val2, qm->io_base + HZIP_OOO_SHUTDOWN_SEL);
469b7da13d0SWeili Qian 
470b7da13d0SWeili Qian 	writel(val1, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
471b7da13d0SWeili Qian }
472b7da13d0SWeili Qian 
473eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
47462c455caSZhou Wang {
47562c455caSZhou Wang 	if (qm->ver == QM_HW_V1) {
476eaebf4c3SShukun Tan 		writel(HZIP_CORE_INT_MASK_ALL,
477eaebf4c3SShukun Tan 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
478ee1788c6SZhou Wang 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
47962c455caSZhou Wang 		return;
48062c455caSZhou Wang 	}
48162c455caSZhou Wang 
48262c455caSZhou Wang 	/* clear ZIP hw error source if having */
483eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE);
484eaebf4c3SShukun Tan 
485de3daf4bSShukun Tan 	/* configure error type */
4861db0016eSWeili Qian 	writel(HZIP_CORE_INT_RAS_CE_ENABLE,
4871db0016eSWeili Qian 	       qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
488de3daf4bSShukun Tan 	writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
489de3daf4bSShukun Tan 	writel(HZIP_CORE_INT_RAS_NFE_ENABLE,
490de3daf4bSShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
491de3daf4bSShukun Tan 
492b7da13d0SWeili Qian 	/* enable ZIP block master OOO when nfe occurs on Kunpeng930 */
493b7da13d0SWeili Qian 	hisi_zip_master_ooo_ctrl(qm, true);
4943b9c24deSWeili Qian 
4953b9c24deSWeili Qian 	/* enable ZIP hw error interrupts */
4963b9c24deSWeili Qian 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
49762c455caSZhou Wang }
498eaebf4c3SShukun Tan 
499eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
500eaebf4c3SShukun Tan {
501eaebf4c3SShukun Tan 	/* disable ZIP hw error interrupts */
502eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG);
5037ce396faSShukun Tan 
504b7da13d0SWeili Qian 	/* disable ZIP block master OOO when nfe occurs on Kunpeng930 */
505b7da13d0SWeili Qian 	hisi_zip_master_ooo_ctrl(qm, false);
50662c455caSZhou Wang }
50762c455caSZhou Wang 
50872c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
50972c7a68dSZhou Wang {
51072c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
51172c7a68dSZhou Wang 
51272c7a68dSZhou Wang 	return &hisi_zip->qm;
51372c7a68dSZhou Wang }
51472c7a68dSZhou Wang 
51574f5edbfSWeili Qian static u32 clear_enable_read(struct hisi_qm *qm)
51672c7a68dSZhou Wang {
51772c7a68dSZhou Wang 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
51815b0694fSYang Shen 		     HZIP_SOFT_CTRL_CNT_CLR_CE_BIT;
51972c7a68dSZhou Wang }
52072c7a68dSZhou Wang 
52174f5edbfSWeili Qian static int clear_enable_write(struct hisi_qm *qm, u32 val)
52272c7a68dSZhou Wang {
52372c7a68dSZhou Wang 	u32 tmp;
52472c7a68dSZhou Wang 
52572c7a68dSZhou Wang 	if (val != 1 && val != 0)
52672c7a68dSZhou Wang 		return -EINVAL;
52772c7a68dSZhou Wang 
52872c7a68dSZhou Wang 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
52915b0694fSYang Shen 	       ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val;
53072c7a68dSZhou Wang 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
53172c7a68dSZhou Wang 
53272c7a68dSZhou Wang 	return  0;
53372c7a68dSZhou Wang }
53472c7a68dSZhou Wang 
53515b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf,
53672c7a68dSZhou Wang 					size_t count, loff_t *pos)
53772c7a68dSZhou Wang {
53872c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
539607c191bSWeili Qian 	struct hisi_qm *qm = file_to_qm(file);
54072c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
54172c7a68dSZhou Wang 	u32 val;
54272c7a68dSZhou Wang 	int ret;
54372c7a68dSZhou Wang 
544607c191bSWeili Qian 	ret = hisi_qm_get_dfx_access(qm);
545607c191bSWeili Qian 	if (ret)
546607c191bSWeili Qian 		return ret;
547607c191bSWeili Qian 
54872c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
54972c7a68dSZhou Wang 	switch (file->index) {
55072c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
55174f5edbfSWeili Qian 		val = clear_enable_read(qm);
55272c7a68dSZhou Wang 		break;
55372c7a68dSZhou Wang 	default:
554607c191bSWeili Qian 		goto err_input;
55572c7a68dSZhou Wang 	}
55672c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
557607c191bSWeili Qian 
558607c191bSWeili Qian 	hisi_qm_put_dfx_access(qm);
559533b2079SYang Shen 	ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val);
56072c7a68dSZhou Wang 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
561607c191bSWeili Qian 
562607c191bSWeili Qian err_input:
563607c191bSWeili Qian 	spin_unlock_irq(&file->lock);
564607c191bSWeili Qian 	hisi_qm_put_dfx_access(qm);
565607c191bSWeili Qian 	return -EINVAL;
56672c7a68dSZhou Wang }
56772c7a68dSZhou Wang 
56815b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp,
56915b0694fSYang Shen 					 const char __user *buf,
57072c7a68dSZhou Wang 					 size_t count, loff_t *pos)
57172c7a68dSZhou Wang {
57272c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
573607c191bSWeili Qian 	struct hisi_qm *qm = file_to_qm(file);
57472c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
57572c7a68dSZhou Wang 	unsigned long val;
57672c7a68dSZhou Wang 	int len, ret;
57772c7a68dSZhou Wang 
57872c7a68dSZhou Wang 	if (*pos != 0)
57972c7a68dSZhou Wang 		return 0;
58072c7a68dSZhou Wang 
58172c7a68dSZhou Wang 	if (count >= HZIP_BUF_SIZE)
58272c7a68dSZhou Wang 		return -ENOSPC;
58372c7a68dSZhou Wang 
58472c7a68dSZhou Wang 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
58572c7a68dSZhou Wang 	if (len < 0)
58672c7a68dSZhou Wang 		return len;
58772c7a68dSZhou Wang 
58872c7a68dSZhou Wang 	tbuf[len] = '\0';
58972c7a68dSZhou Wang 	if (kstrtoul(tbuf, 0, &val))
59072c7a68dSZhou Wang 		return -EFAULT;
59172c7a68dSZhou Wang 
592607c191bSWeili Qian 	ret = hisi_qm_get_dfx_access(qm);
593607c191bSWeili Qian 	if (ret)
594607c191bSWeili Qian 		return ret;
595607c191bSWeili Qian 
59672c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
59772c7a68dSZhou Wang 	switch (file->index) {
59872c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
59974f5edbfSWeili Qian 		ret = clear_enable_write(qm, val);
60072c7a68dSZhou Wang 		if (ret)
60172c7a68dSZhou Wang 			goto err_input;
60272c7a68dSZhou Wang 		break;
60372c7a68dSZhou Wang 	default:
60472c7a68dSZhou Wang 		ret = -EINVAL;
60572c7a68dSZhou Wang 		goto err_input;
60672c7a68dSZhou Wang 	}
60772c7a68dSZhou Wang 
608607c191bSWeili Qian 	ret = count;
60972c7a68dSZhou Wang 
61072c7a68dSZhou Wang err_input:
61172c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
612607c191bSWeili Qian 	hisi_qm_put_dfx_access(qm);
61372c7a68dSZhou Wang 	return ret;
61472c7a68dSZhou Wang }
61572c7a68dSZhou Wang 
61672c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = {
61772c7a68dSZhou Wang 	.owner = THIS_MODULE,
61872c7a68dSZhou Wang 	.open = simple_open,
61915b0694fSYang Shen 	.read = hisi_zip_ctrl_debug_read,
62015b0694fSYang Shen 	.write = hisi_zip_ctrl_debug_write,
62172c7a68dSZhou Wang };
62272c7a68dSZhou Wang 
6236621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val)
6246621e649SLongfang Liu {
6256621e649SLongfang Liu 	if (val)
6266621e649SLongfang Liu 		return -EINVAL;
6276621e649SLongfang Liu 
6286621e649SLongfang Liu 	atomic64_set((atomic64_t *)data, 0);
6296621e649SLongfang Liu 
6306621e649SLongfang Liu 	return 0;
6316621e649SLongfang Liu }
6326621e649SLongfang Liu 
6336621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val)
6346621e649SLongfang Liu {
6356621e649SLongfang Liu 	*val = atomic64_read((atomic64_t *)data);
6366621e649SLongfang Liu 
6376621e649SLongfang Liu 	return 0;
6386621e649SLongfang Liu }
6396621e649SLongfang Liu 
6406621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get,
6416621e649SLongfang Liu 			 zip_debugfs_atomic64_set, "%llu\n");
6426621e649SLongfang Liu 
6431295292dSWeili Qian static int hisi_zip_regs_show(struct seq_file *s, void *unused)
6441295292dSWeili Qian {
6451295292dSWeili Qian 	hisi_qm_regs_dump(s, s->private);
6461295292dSWeili Qian 
6471295292dSWeili Qian 	return 0;
6481295292dSWeili Qian }
6491295292dSWeili Qian 
6501295292dSWeili Qian DEFINE_SHOW_ATTRIBUTE(hisi_zip_regs);
6511295292dSWeili Qian 
6524b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm)
65372c7a68dSZhou Wang {
65472c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
65572c7a68dSZhou Wang 	struct debugfs_regset32 *regset;
6564a97bfc7SGreg Kroah-Hartman 	struct dentry *tmp_d;
65772c7a68dSZhou Wang 	char buf[HZIP_BUF_SIZE];
65872c7a68dSZhou Wang 	int i;
65972c7a68dSZhou Wang 
66072c7a68dSZhou Wang 	for (i = 0; i < HZIP_CORE_NUM; i++) {
66172c7a68dSZhou Wang 		if (i < HZIP_COMP_CORE_NUM)
662533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "comp_core%d", i);
66372c7a68dSZhou Wang 		else
664533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "decomp_core%d",
665533b2079SYang Shen 				  i - HZIP_COMP_CORE_NUM);
66672c7a68dSZhou Wang 
66772c7a68dSZhou Wang 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
66872c7a68dSZhou Wang 		if (!regset)
66972c7a68dSZhou Wang 			return -ENOENT;
67072c7a68dSZhou Wang 
67172c7a68dSZhou Wang 		regset->regs = hzip_dfx_regs;
67272c7a68dSZhou Wang 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
67372c7a68dSZhou Wang 		regset->base = qm->io_base + core_offsets[i];
674607c191bSWeili Qian 		regset->dev = dev;
67572c7a68dSZhou Wang 
6764b33f057SShukun Tan 		tmp_d = debugfs_create_dir(buf, qm->debug.debug_root);
6771295292dSWeili Qian 		debugfs_create_file("regs", 0444, tmp_d, regset,
6781295292dSWeili Qian 				     &hisi_zip_regs_fops);
67972c7a68dSZhou Wang 	}
68072c7a68dSZhou Wang 
68172c7a68dSZhou Wang 	return 0;
68272c7a68dSZhou Wang }
68372c7a68dSZhou Wang 
6846621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm)
6856621e649SLongfang Liu {
6869b0c97dfSKai Ye 	struct dfx_diff_registers *hzip_regs = qm->debug.acc_diff_regs;
6876621e649SLongfang Liu 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
6886621e649SLongfang Liu 	struct hisi_zip_dfx *dfx = &zip->dfx;
6896621e649SLongfang Liu 	struct dentry *tmp_dir;
6906621e649SLongfang Liu 	void *data;
6916621e649SLongfang Liu 	int i;
6926621e649SLongfang Liu 
6936621e649SLongfang Liu 	tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root);
6946621e649SLongfang Liu 	for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) {
6956621e649SLongfang Liu 		data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset);
6966621e649SLongfang Liu 		debugfs_create_file(zip_dfx_files[i].name,
6974b33f057SShukun Tan 				    0644, tmp_dir, data,
6986621e649SLongfang Liu 				    &zip_atomic64_ops);
6996621e649SLongfang Liu 	}
7009b0c97dfSKai Ye 
7019b0c97dfSKai Ye 	if (qm->fun_type == QM_HW_PF && hzip_regs)
7029b0c97dfSKai Ye 		debugfs_create_file("diff_regs", 0444, tmp_dir,
7039b0c97dfSKai Ye 				      qm, &hzip_diff_regs_fops);
7046621e649SLongfang Liu }
7056621e649SLongfang Liu 
7064b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm)
70772c7a68dSZhou Wang {
7084b33f057SShukun Tan 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
70972c7a68dSZhou Wang 	int i;
71072c7a68dSZhou Wang 
711c4392b46SWeili Qian 	for (i = HZIP_CLEAR_ENABLE; i < HZIP_DEBUG_FILE_NUM; i++) {
7124b33f057SShukun Tan 		spin_lock_init(&zip->ctrl->files[i].lock);
7134b33f057SShukun Tan 		zip->ctrl->files[i].ctrl = zip->ctrl;
7144b33f057SShukun Tan 		zip->ctrl->files[i].index = i;
71572c7a68dSZhou Wang 
7164a97bfc7SGreg Kroah-Hartman 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
7174b33f057SShukun Tan 				    qm->debug.debug_root,
7184b33f057SShukun Tan 				    zip->ctrl->files + i,
71972c7a68dSZhou Wang 				    &ctrl_debug_fops);
72072c7a68dSZhou Wang 	}
72172c7a68dSZhou Wang 
7224b33f057SShukun Tan 	return hisi_zip_core_debug_init(qm);
72372c7a68dSZhou Wang }
72472c7a68dSZhou Wang 
7254b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm)
72672c7a68dSZhou Wang {
72772c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
72872c7a68dSZhou Wang 	struct dentry *dev_d;
72972c7a68dSZhou Wang 	int ret;
73072c7a68dSZhou Wang 
73172c7a68dSZhou Wang 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
73272c7a68dSZhou Wang 
733c31dc9feSShukun Tan 	qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET;
734c31dc9feSShukun Tan 	qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN;
73572c7a68dSZhou Wang 	qm->debug.debug_root = dev_d;
7369b0c97dfSKai Ye 	ret = hisi_qm_diff_regs_init(qm, hzip_diff_regs,
7379b0c97dfSKai Ye 				ARRAY_SIZE(hzip_diff_regs));
7389b0c97dfSKai Ye 	if (ret) {
7399b0c97dfSKai Ye 		dev_warn(dev, "Failed to init ZIP diff regs!\n");
7409b0c97dfSKai Ye 		goto debugfs_remove;
7419b0c97dfSKai Ye 	}
7429b0c97dfSKai Ye 
743a8ff38bdSWeili Qian 	hisi_qm_debug_init(qm);
74472c7a68dSZhou Wang 
74572c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF) {
7464b33f057SShukun Tan 		ret = hisi_zip_ctrl_debug_init(qm);
74772c7a68dSZhou Wang 		if (ret)
74872c7a68dSZhou Wang 			goto failed_to_create;
74972c7a68dSZhou Wang 	}
75072c7a68dSZhou Wang 
7516621e649SLongfang Liu 	hisi_zip_dfx_debug_init(qm);
7526621e649SLongfang Liu 
75372c7a68dSZhou Wang 	return 0;
75472c7a68dSZhou Wang 
75572c7a68dSZhou Wang failed_to_create:
7569b0c97dfSKai Ye 	hisi_qm_diff_regs_uninit(qm, ARRAY_SIZE(hzip_diff_regs));
7579b0c97dfSKai Ye debugfs_remove:
75872c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
75972c7a68dSZhou Wang 	return ret;
76072c7a68dSZhou Wang }
76172c7a68dSZhou Wang 
762698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */
7634b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm)
76472c7a68dSZhou Wang {
765698f9523SHao Fang 	int i, j;
766698f9523SHao Fang 
767698f9523SHao Fang 	/* enable register read_clear bit */
768698f9523SHao Fang 	writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
769698f9523SHao Fang 	for (i = 0; i < ARRAY_SIZE(core_offsets); i++)
770698f9523SHao Fang 		for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++)
771698f9523SHao Fang 			readl(qm->io_base + core_offsets[i] +
772698f9523SHao Fang 			      hzip_dfx_regs[j].offset);
773698f9523SHao Fang 
774698f9523SHao Fang 	/* disable register read_clear bit */
77572c7a68dSZhou Wang 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
77672c7a68dSZhou Wang 
77772c7a68dSZhou Wang 	hisi_qm_debug_regs_clear(qm);
77872c7a68dSZhou Wang }
77972c7a68dSZhou Wang 
7804b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm)
78172c7a68dSZhou Wang {
7829b0c97dfSKai Ye 	hisi_qm_diff_regs_uninit(qm, ARRAY_SIZE(hzip_diff_regs));
7839b0c97dfSKai Ye 
78472c7a68dSZhou Wang 	debugfs_remove_recursive(qm->debug.debug_root);
78572c7a68dSZhou Wang 
7864b33f057SShukun Tan 	if (qm->fun_type == QM_HW_PF) {
7874b33f057SShukun Tan 		hisi_zip_debug_regs_clear(qm);
7884b33f057SShukun Tan 		qm->debug.curr_qm_qp_num = 0;
7894b33f057SShukun Tan 	}
79072c7a68dSZhou Wang }
79172c7a68dSZhou Wang 
792*5bfabd50SKai Ye static int hisi_zip_show_last_regs_init(struct hisi_qm *qm)
793*5bfabd50SKai Ye {
794*5bfabd50SKai Ye 	int core_dfx_regs_num =  ARRAY_SIZE(hzip_dump_dfx_regs);
795*5bfabd50SKai Ye 	int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs);
796*5bfabd50SKai Ye 	struct qm_debug *debug = &qm->debug;
797*5bfabd50SKai Ye 	void __iomem *io_base;
798*5bfabd50SKai Ye 	int i, j, idx;
799*5bfabd50SKai Ye 
800*5bfabd50SKai Ye 	debug->last_words = kcalloc(core_dfx_regs_num * HZIP_CORE_NUM +
801*5bfabd50SKai Ye 			com_dfx_regs_num, sizeof(unsigned int), GFP_KERNEL);
802*5bfabd50SKai Ye 	if (!debug->last_words)
803*5bfabd50SKai Ye 		return -ENOMEM;
804*5bfabd50SKai Ye 
805*5bfabd50SKai Ye 	for (i = 0; i < com_dfx_regs_num; i++) {
806*5bfabd50SKai Ye 		io_base = qm->io_base + hzip_com_dfx_regs[i].offset;
807*5bfabd50SKai Ye 		debug->last_words[i] = readl_relaxed(io_base);
808*5bfabd50SKai Ye 	}
809*5bfabd50SKai Ye 
810*5bfabd50SKai Ye 	for (i = 0; i < HZIP_CORE_NUM; i++) {
811*5bfabd50SKai Ye 		io_base = qm->io_base + core_offsets[i];
812*5bfabd50SKai Ye 		for (j = 0; j < core_dfx_regs_num; j++) {
813*5bfabd50SKai Ye 			idx = com_dfx_regs_num + i * core_dfx_regs_num + j;
814*5bfabd50SKai Ye 			debug->last_words[idx] = readl_relaxed(
815*5bfabd50SKai Ye 				io_base + hzip_dump_dfx_regs[j].offset);
816*5bfabd50SKai Ye 		}
817*5bfabd50SKai Ye 	}
818*5bfabd50SKai Ye 
819*5bfabd50SKai Ye 	return 0;
820*5bfabd50SKai Ye }
821*5bfabd50SKai Ye 
822*5bfabd50SKai Ye static void hisi_zip_show_last_regs_uninit(struct hisi_qm *qm)
823*5bfabd50SKai Ye {
824*5bfabd50SKai Ye 	struct qm_debug *debug = &qm->debug;
825*5bfabd50SKai Ye 
826*5bfabd50SKai Ye 	if (qm->fun_type == QM_HW_VF || !debug->last_words)
827*5bfabd50SKai Ye 		return;
828*5bfabd50SKai Ye 
829*5bfabd50SKai Ye 	kfree(debug->last_words);
830*5bfabd50SKai Ye 	debug->last_words = NULL;
831*5bfabd50SKai Ye }
832*5bfabd50SKai Ye 
833*5bfabd50SKai Ye static void hisi_zip_show_last_dfx_regs(struct hisi_qm *qm)
834*5bfabd50SKai Ye {
835*5bfabd50SKai Ye 	int core_dfx_regs_num =  ARRAY_SIZE(hzip_dump_dfx_regs);
836*5bfabd50SKai Ye 	int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs);
837*5bfabd50SKai Ye 	struct qm_debug *debug = &qm->debug;
838*5bfabd50SKai Ye 	char buf[HZIP_BUF_SIZE];
839*5bfabd50SKai Ye 	void __iomem *base;
840*5bfabd50SKai Ye 	int i, j, idx;
841*5bfabd50SKai Ye 	u32 val;
842*5bfabd50SKai Ye 
843*5bfabd50SKai Ye 	if (qm->fun_type == QM_HW_VF || !debug->last_words)
844*5bfabd50SKai Ye 		return;
845*5bfabd50SKai Ye 
846*5bfabd50SKai Ye 	for (i = 0; i < com_dfx_regs_num; i++) {
847*5bfabd50SKai Ye 		val = readl_relaxed(qm->io_base + hzip_com_dfx_regs[i].offset);
848*5bfabd50SKai Ye 		if (debug->last_words[i] != val)
849*5bfabd50SKai Ye 			pci_info(qm->pdev, "com_dfx: %s \t= 0x%08x => 0x%08x\n",
850*5bfabd50SKai Ye 				hzip_com_dfx_regs[i].name, debug->last_words[i], val);
851*5bfabd50SKai Ye 	}
852*5bfabd50SKai Ye 
853*5bfabd50SKai Ye 	for (i = 0; i < HZIP_CORE_NUM; i++) {
854*5bfabd50SKai Ye 		if (i < HZIP_COMP_CORE_NUM)
855*5bfabd50SKai Ye 			scnprintf(buf, sizeof(buf), "Comp_core-%d", i);
856*5bfabd50SKai Ye 		else
857*5bfabd50SKai Ye 			scnprintf(buf, sizeof(buf), "Decomp_core-%d",
858*5bfabd50SKai Ye 				  i - HZIP_COMP_CORE_NUM);
859*5bfabd50SKai Ye 		base = qm->io_base + core_offsets[i];
860*5bfabd50SKai Ye 
861*5bfabd50SKai Ye 		pci_info(qm->pdev, "==>%s:\n", buf);
862*5bfabd50SKai Ye 		/* dump last word for dfx regs during control resetting */
863*5bfabd50SKai Ye 		for (j = 0; j < core_dfx_regs_num; j++) {
864*5bfabd50SKai Ye 			idx = com_dfx_regs_num + i * core_dfx_regs_num + j;
865*5bfabd50SKai Ye 			val = readl_relaxed(base + hzip_dump_dfx_regs[j].offset);
866*5bfabd50SKai Ye 			if (debug->last_words[idx] != val)
867*5bfabd50SKai Ye 				pci_info(qm->pdev, "%s \t= 0x%08x => 0x%08x\n",
868*5bfabd50SKai Ye 					hzip_dump_dfx_regs[j].name, debug->last_words[idx], val);
869*5bfabd50SKai Ye 		}
870*5bfabd50SKai Ye 	}
871*5bfabd50SKai Ye }
872*5bfabd50SKai Ye 
873f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts)
874f826e6efSShukun Tan {
875f826e6efSShukun Tan 	const struct hisi_zip_hw_error *err = zip_hw_error;
876f826e6efSShukun Tan 	struct device *dev = &qm->pdev->dev;
877f826e6efSShukun Tan 	u32 err_val;
878f826e6efSShukun Tan 
879f826e6efSShukun Tan 	while (err->msg) {
880f826e6efSShukun Tan 		if (err->int_msk & err_sts) {
881f826e6efSShukun Tan 			dev_err(dev, "%s [error status=0x%x] found\n",
882f826e6efSShukun Tan 				err->msg, err->int_msk);
883f826e6efSShukun Tan 
884f826e6efSShukun Tan 			if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) {
885f826e6efSShukun Tan 				err_val = readl(qm->io_base +
886f826e6efSShukun Tan 						HZIP_CORE_SRAM_ECC_ERR_INFO);
887f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n",
888f826e6efSShukun Tan 					((err_val >>
889f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF));
890f826e6efSShukun Tan 			}
891f826e6efSShukun Tan 		}
892f826e6efSShukun Tan 		err++;
893f826e6efSShukun Tan 	}
894f826e6efSShukun Tan }
895f826e6efSShukun Tan 
896f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm)
897f826e6efSShukun Tan {
898f826e6efSShukun Tan 	return readl(qm->io_base + HZIP_CORE_INT_STATUS);
899f826e6efSShukun Tan }
900f826e6efSShukun Tan 
90184c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
90284c9b780SShukun Tan {
90384c9b780SShukun Tan 	writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE);
90484c9b780SShukun Tan }
90584c9b780SShukun Tan 
90684c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm)
90784c9b780SShukun Tan {
90884c9b780SShukun Tan 	u32 val;
90984c9b780SShukun Tan 
91084c9b780SShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
91184c9b780SShukun Tan 
91284c9b780SShukun Tan 	writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE,
91384c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
91484c9b780SShukun Tan 
91584c9b780SShukun Tan 	writel(val | HZIP_AXI_SHUTDOWN_ENABLE,
91684c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
91784c9b780SShukun Tan }
91884c9b780SShukun Tan 
91984c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm)
92084c9b780SShukun Tan {
92184c9b780SShukun Tan 	u32 nfe_enb;
92284c9b780SShukun Tan 
92384c9b780SShukun Tan 	/* Disable ECC Mbit error report. */
92484c9b780SShukun Tan 	nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
92584c9b780SShukun Tan 	writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC,
92684c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
92784c9b780SShukun Tan 
92884c9b780SShukun Tan 	/* Inject zip ECC Mbit error to block master ooo. */
92984c9b780SShukun Tan 	writel(HZIP_CORE_INT_STATUS_M_ECC,
93084c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_SET);
93184c9b780SShukun Tan }
93284c9b780SShukun Tan 
933d9e21600SWeili Qian static void hisi_zip_err_info_init(struct hisi_qm *qm)
934d9e21600SWeili Qian {
935d9e21600SWeili Qian 	struct hisi_qm_err_info *err_info = &qm->err_info;
936d9e21600SWeili Qian 
937d9e21600SWeili Qian 	err_info->ce = QM_BASE_CE;
938d9e21600SWeili Qian 	err_info->fe = 0;
939d9e21600SWeili Qian 	err_info->ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC;
940d9e21600SWeili Qian 	err_info->dev_ce_mask = HZIP_CORE_INT_RAS_CE_ENABLE;
941d9e21600SWeili Qian 	err_info->msi_wr_port = HZIP_WR_PORT;
942d9e21600SWeili Qian 	err_info->acpi_rst = "ZRST";
943d9e21600SWeili Qian 	err_info->nfe = QM_BASE_NFE | QM_ACC_WB_NOT_READY_TIMEOUT;
944b7220a74SWeili Qian 
945b7220a74SWeili Qian 	if (qm->ver >= QM_HW_V3)
946b7220a74SWeili Qian 		err_info->nfe |= QM_ACC_DO_TASK_TIMEOUT;
947d9e21600SWeili Qian }
948d9e21600SWeili Qian 
949eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = {
95084c9b780SShukun Tan 	.hw_init		= hisi_zip_set_user_domain_and_cache,
951eaebf4c3SShukun Tan 	.hw_err_enable		= hisi_zip_hw_error_enable,
952eaebf4c3SShukun Tan 	.hw_err_disable		= hisi_zip_hw_error_disable,
953f826e6efSShukun Tan 	.get_dev_hw_err_status	= hisi_zip_get_hw_err_status,
95484c9b780SShukun Tan 	.clear_dev_hw_err_status = hisi_zip_clear_hw_err_status,
955f826e6efSShukun Tan 	.log_dev_hw_err		= hisi_zip_log_hw_error,
95684c9b780SShukun Tan 	.open_axi_master_ooo	= hisi_zip_open_axi_master_ooo,
95784c9b780SShukun Tan 	.close_axi_master_ooo	= hisi_zip_close_axi_master_ooo,
958a5c164b1SLongfang Liu 	.open_sva_prefetch	= hisi_zip_open_sva_prefetch,
959a5c164b1SLongfang Liu 	.close_sva_prefetch	= hisi_zip_close_sva_prefetch,
960*5bfabd50SKai Ye 	.show_last_dfx_regs	= hisi_zip_show_last_dfx_regs,
961d9e21600SWeili Qian 	.err_info_init		= hisi_zip_err_info_init,
962eaebf4c3SShukun Tan };
96362c455caSZhou Wang 
96462c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
96562c455caSZhou Wang {
96662c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
96762c455caSZhou Wang 	struct hisi_zip_ctrl *ctrl;
968*5bfabd50SKai Ye 	int ret;
96962c455caSZhou Wang 
97062c455caSZhou Wang 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
97162c455caSZhou Wang 	if (!ctrl)
97262c455caSZhou Wang 		return -ENOMEM;
97362c455caSZhou Wang 
97462c455caSZhou Wang 	hisi_zip->ctrl = ctrl;
97562c455caSZhou Wang 	ctrl->hisi_zip = hisi_zip;
976eaebf4c3SShukun Tan 	qm->err_ini = &hisi_zip_err_ini;
977d9e21600SWeili Qian 	qm->err_ini->err_info_init(qm);
978eaebf4c3SShukun Tan 
97984c9b780SShukun Tan 	hisi_zip_set_user_domain_and_cache(qm);
980a5c164b1SLongfang Liu 	hisi_zip_open_sva_prefetch(qm);
981eaebf4c3SShukun Tan 	hisi_qm_dev_err_init(qm);
9824b33f057SShukun Tan 	hisi_zip_debug_regs_clear(qm);
98362c455caSZhou Wang 
984*5bfabd50SKai Ye 	ret = hisi_zip_show_last_regs_init(qm);
985*5bfabd50SKai Ye 	if (ret)
986*5bfabd50SKai Ye 		pci_err(qm->pdev, "Failed to init last word regs!\n");
987*5bfabd50SKai Ye 
988*5bfabd50SKai Ye 	return ret;
98962c455caSZhou Wang }
99062c455caSZhou Wang 
991cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
99239977f4bSHao Fang {
9931dc44035SYang Shen 	int ret;
9941dc44035SYang Shen 
99539977f4bSHao Fang 	qm->pdev = pdev;
99658ca0060SWeili Qian 	qm->ver = pdev->revision;
997223a41f5SYang Shen 	if (pdev->revision >= QM_HW_V3)
998223a41f5SYang Shen 		qm->algs = "zlib\ngzip\ndeflate\nlz77_zstd";
999223a41f5SYang Shen 	else
10009e00df71SZhangfei Gao 		qm->algs = "zlib\ngzip";
1001f8408d2bSKai Ye 	qm->mode = uacce_mode;
100239977f4bSHao Fang 	qm->sqe_size = HZIP_SQE_SIZE;
100339977f4bSHao Fang 	qm->dev_name = hisi_zip_name;
1004d9701f8dSWeili Qian 
1005fae74feaSShameer Kolothum 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_HUAWEI_ZIP_PF) ?
1006cfd66a66SLongfang Liu 			QM_HW_PF : QM_HW_VF;
1007d9701f8dSWeili Qian 	if (qm->fun_type == QM_HW_PF) {
1008d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
1009d9701f8dSWeili Qian 		qm->qp_num = pf_q_num;
10102fcb4cc3SSihang Chen 		qm->debug.curr_qm_qp_num = pf_q_num;
1011d9701f8dSWeili Qian 		qm->qm_list = &zip_devices;
1012d9701f8dSWeili Qian 	} else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) {
1013d9701f8dSWeili Qian 		/*
1014d9701f8dSWeili Qian 		 * have no way to get qm configure in VM in v1 hardware,
1015d9701f8dSWeili Qian 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
1016d9701f8dSWeili Qian 		 * to trigger only one VF in v1 hardware.
1017d9701f8dSWeili Qian 		 *
1018d9701f8dSWeili Qian 		 * v2 hardware has no such problem.
1019d9701f8dSWeili Qian 		 */
1020d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_NUM;
1021d9701f8dSWeili Qian 		qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
1022d9701f8dSWeili Qian 	}
1023cfd66a66SLongfang Liu 
10241dc44035SYang Shen 	qm->wq = alloc_workqueue("%s", WQ_HIGHPRI | WQ_MEM_RECLAIM |
10251dc44035SYang Shen 				 WQ_UNBOUND, num_online_cpus(),
10261dc44035SYang Shen 				 pci_name(qm->pdev));
10271dc44035SYang Shen 	if (!qm->wq) {
10281dc44035SYang Shen 		pci_err(qm->pdev, "fail to alloc workqueue\n");
10291dc44035SYang Shen 		return -ENOMEM;
10301dc44035SYang Shen 	}
10311dc44035SYang Shen 
10321dc44035SYang Shen 	ret = hisi_qm_init(qm);
10331dc44035SYang Shen 	if (ret)
10341dc44035SYang Shen 		destroy_workqueue(qm->wq);
10351dc44035SYang Shen 
10361dc44035SYang Shen 	return ret;
10371dc44035SYang Shen }
10381dc44035SYang Shen 
10391dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm)
10401dc44035SYang Shen {
10411dc44035SYang Shen 	hisi_qm_uninit(qm);
10421dc44035SYang Shen 	destroy_workqueue(qm->wq);
104339977f4bSHao Fang }
104439977f4bSHao Fang 
1045cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip)
1046cfd66a66SLongfang Liu {
104738a9eb81SKai Ye 	u32 type_rate = HZIP_SHAPER_RATE_COMPRESS;
1048cfd66a66SLongfang Liu 	struct hisi_qm *qm = &hisi_zip->qm;
1049cfd66a66SLongfang Liu 	int ret;
1050cfd66a66SLongfang Liu 
105139977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF) {
105239977f4bSHao Fang 		ret = hisi_zip_pf_probe_init(hisi_zip);
105339977f4bSHao Fang 		if (ret)
105439977f4bSHao Fang 			return ret;
105538a9eb81SKai Ye 		/* enable shaper type 0 */
105638a9eb81SKai Ye 		if (qm->ver >= QM_HW_V3) {
105738a9eb81SKai Ye 			type_rate |= QM_SHAPER_ENABLE;
105838a9eb81SKai Ye 
105938a9eb81SKai Ye 			/* ZIP need to enable shaper type 1 */
106038a9eb81SKai Ye 			type_rate |= HZIP_SHAPER_RATE_DECOMPRESS << QM_SHAPER_TYPE1_OFFSET;
106138a9eb81SKai Ye 			qm->type_rate = type_rate;
106238a9eb81SKai Ye 		}
1063cfd66a66SLongfang Liu 	}
1064cfd66a66SLongfang Liu 
1065cfd66a66SLongfang Liu 	return 0;
1066cfd66a66SLongfang Liu }
1067cfd66a66SLongfang Liu 
1068cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1069cfd66a66SLongfang Liu {
1070cfd66a66SLongfang Liu 	struct hisi_zip *hisi_zip;
1071cfd66a66SLongfang Liu 	struct hisi_qm *qm;
1072cfd66a66SLongfang Liu 	int ret;
1073cfd66a66SLongfang Liu 
1074cfd66a66SLongfang Liu 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
1075cfd66a66SLongfang Liu 	if (!hisi_zip)
1076cfd66a66SLongfang Liu 		return -ENOMEM;
1077cfd66a66SLongfang Liu 
1078cfd66a66SLongfang Liu 	qm = &hisi_zip->qm;
1079cfd66a66SLongfang Liu 
1080cfd66a66SLongfang Liu 	ret = hisi_zip_qm_init(qm, pdev);
1081cfd66a66SLongfang Liu 	if (ret) {
1082cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret);
1083cfd66a66SLongfang Liu 		return ret;
1084cfd66a66SLongfang Liu 	}
1085cfd66a66SLongfang Liu 
1086cfd66a66SLongfang Liu 	ret = hisi_zip_probe_init(hisi_zip);
1087cfd66a66SLongfang Liu 	if (ret) {
1088cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to probe (%d)!\n", ret);
1089cfd66a66SLongfang Liu 		goto err_qm_uninit;
109039977f4bSHao Fang 	}
109139977f4bSHao Fang 
109239977f4bSHao Fang 	ret = hisi_qm_start(qm);
109339977f4bSHao Fang 	if (ret)
10943d29e98dSYang Shen 		goto err_dev_err_uninit;
109539977f4bSHao Fang 
10964b33f057SShukun Tan 	ret = hisi_zip_debugfs_init(qm);
109739977f4bSHao Fang 	if (ret)
1098b1a25820SYang Shen 		pci_err(pdev, "failed to init debugfs (%d)!\n", ret);
109939977f4bSHao Fang 
11003d29e98dSYang Shen 	ret = hisi_qm_alg_register(qm, &zip_devices);
11013d29e98dSYang Shen 	if (ret < 0) {
1102b1a25820SYang Shen 		pci_err(pdev, "failed to register driver to crypto!\n");
11033d29e98dSYang Shen 		goto err_qm_stop;
11043d29e98dSYang Shen 	}
110539977f4bSHao Fang 
11069e00df71SZhangfei Gao 	if (qm->uacce) {
11079e00df71SZhangfei Gao 		ret = uacce_register(qm->uacce);
1108b1a25820SYang Shen 		if (ret) {
1109b1a25820SYang Shen 			pci_err(pdev, "failed to register uacce (%d)!\n", ret);
11103d29e98dSYang Shen 			goto err_qm_alg_unregister;
11119e00df71SZhangfei Gao 		}
1112b1a25820SYang Shen 	}
11139e00df71SZhangfei Gao 
111439977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
1115cd1b7ae3SShukun Tan 		ret = hisi_qm_sriov_enable(pdev, vfs_num);
111639977f4bSHao Fang 		if (ret < 0)
11173d29e98dSYang Shen 			goto err_qm_alg_unregister;
111839977f4bSHao Fang 	}
111939977f4bSHao Fang 
1120607c191bSWeili Qian 	hisi_qm_pm_init(qm);
1121607c191bSWeili Qian 
112239977f4bSHao Fang 	return 0;
112339977f4bSHao Fang 
11243d29e98dSYang Shen err_qm_alg_unregister:
11253d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
11263d29e98dSYang Shen 
11273d29e98dSYang Shen err_qm_stop:
11284b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
1129e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
11303d29e98dSYang Shen 
11313d29e98dSYang Shen err_dev_err_uninit:
1132*5bfabd50SKai Ye 	hisi_zip_show_last_regs_uninit(qm);
11333d29e98dSYang Shen 	hisi_qm_dev_err_uninit(qm);
11343d29e98dSYang Shen 
113539977f4bSHao Fang err_qm_uninit:
11361dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
1137cfd66a66SLongfang Liu 
113839977f4bSHao Fang 	return ret;
113939977f4bSHao Fang }
114039977f4bSHao Fang 
114162c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev)
114262c455caSZhou Wang {
1143d8140b87SYang Shen 	struct hisi_qm *qm = pci_get_drvdata(pdev);
114462c455caSZhou Wang 
1145607c191bSWeili Qian 	hisi_qm_pm_uninit(qm);
1146daa31783SWeili Qian 	hisi_qm_wait_task_finish(qm, &zip_devices);
11473d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
11483d29e98dSYang Shen 
1149619e464aSShukun Tan 	if (qm->fun_type == QM_HW_PF && qm->vfs_num)
11503e9954feSWeili Qian 		hisi_qm_sriov_disable(pdev, true);
115179e09f30SZhou Wang 
11524b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
1153e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
1154*5bfabd50SKai Ye 	hisi_zip_show_last_regs_uninit(qm);
1155eaebf4c3SShukun Tan 	hisi_qm_dev_err_uninit(qm);
11561dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
115762c455caSZhou Wang }
115862c455caSZhou Wang 
1159607c191bSWeili Qian static const struct dev_pm_ops hisi_zip_pm_ops = {
1160607c191bSWeili Qian 	SET_RUNTIME_PM_OPS(hisi_qm_suspend, hisi_qm_resume, NULL)
1161607c191bSWeili Qian };
1162607c191bSWeili Qian 
116362c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = {
1164f826e6efSShukun Tan 	.error_detected	= hisi_qm_dev_err_detected,
116584c9b780SShukun Tan 	.slot_reset	= hisi_qm_dev_slot_reset,
11667ce396faSShukun Tan 	.reset_prepare	= hisi_qm_reset_prepare,
11677ce396faSShukun Tan 	.reset_done	= hisi_qm_reset_done,
116862c455caSZhou Wang };
116962c455caSZhou Wang 
117062c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = {
117162c455caSZhou Wang 	.name			= "hisi_zip",
117262c455caSZhou Wang 	.id_table		= hisi_zip_dev_ids,
117362c455caSZhou Wang 	.probe			= hisi_zip_probe,
117462c455caSZhou Wang 	.remove			= hisi_zip_remove,
1175bf6a7a5aSArnd Bergmann 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
1176cd1b7ae3SShukun Tan 					hisi_qm_sriov_configure : NULL,
117762c455caSZhou Wang 	.err_handler		= &hisi_zip_err_handler,
117864dfe495SYang Shen 	.shutdown		= hisi_qm_dev_shutdown,
1179607c191bSWeili Qian 	.driver.pm		= &hisi_zip_pm_ops,
118062c455caSZhou Wang };
118162c455caSZhou Wang 
1182442fbc09SShameer Kolothum struct pci_driver *hisi_zip_get_pf_driver(void)
1183442fbc09SShameer Kolothum {
1184442fbc09SShameer Kolothum 	return &hisi_zip_pci_driver;
1185442fbc09SShameer Kolothum }
1186442fbc09SShameer Kolothum EXPORT_SYMBOL_GPL(hisi_zip_get_pf_driver);
1187442fbc09SShameer Kolothum 
118872c7a68dSZhou Wang static void hisi_zip_register_debugfs(void)
118972c7a68dSZhou Wang {
119072c7a68dSZhou Wang 	if (!debugfs_initialized())
119172c7a68dSZhou Wang 		return;
119272c7a68dSZhou Wang 
119372c7a68dSZhou Wang 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
119472c7a68dSZhou Wang }
119572c7a68dSZhou Wang 
119672c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void)
119772c7a68dSZhou Wang {
119872c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
119972c7a68dSZhou Wang }
120072c7a68dSZhou Wang 
120162c455caSZhou Wang static int __init hisi_zip_init(void)
120262c455caSZhou Wang {
120362c455caSZhou Wang 	int ret;
120462c455caSZhou Wang 
120518f1ab3fSShukun Tan 	hisi_qm_init_list(&zip_devices);
120672c7a68dSZhou Wang 	hisi_zip_register_debugfs();
120772c7a68dSZhou Wang 
120862c455caSZhou Wang 	ret = pci_register_driver(&hisi_zip_pci_driver);
120962c455caSZhou Wang 	if (ret < 0) {
121072c7a68dSZhou Wang 		hisi_zip_unregister_debugfs();
12112ca73193SYang Shen 		pr_err("Failed to register pci driver.\n");
12122ca73193SYang Shen 	}
121372c7a68dSZhou Wang 
121462c455caSZhou Wang 	return ret;
121562c455caSZhou Wang }
121662c455caSZhou Wang 
121762c455caSZhou Wang static void __exit hisi_zip_exit(void)
121862c455caSZhou Wang {
121962c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
122072c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
122162c455caSZhou Wang }
122262c455caSZhou Wang 
122362c455caSZhou Wang module_init(hisi_zip_init);
122462c455caSZhou Wang module_exit(hisi_zip_exit);
122562c455caSZhou Wang 
122662c455caSZhou Wang MODULE_LICENSE("GPL v2");
122762c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
122862c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
1229