162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0 262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */ 362c455caSZhou Wang #include <linux/acpi.h> 462c455caSZhou Wang #include <linux/aer.h> 562c455caSZhou Wang #include <linux/bitops.h> 672c7a68dSZhou Wang #include <linux/debugfs.h> 762c455caSZhou Wang #include <linux/init.h> 862c455caSZhou Wang #include <linux/io.h> 962c455caSZhou Wang #include <linux/kernel.h> 1062c455caSZhou Wang #include <linux/module.h> 1162c455caSZhou Wang #include <linux/pci.h> 1272c7a68dSZhou Wang #include <linux/seq_file.h> 1362c455caSZhou Wang #include <linux/topology.h> 149e00df71SZhangfei Gao #include <linux/uacce.h> 1562c455caSZhou Wang #include "zip.h" 1662c455caSZhou Wang 1762c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF 0xa250 1879e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF 0xa251 1962c455caSZhou Wang 2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1 4096 2162c455caSZhou Wang 2262c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL 0x301004 2362c455caSZhou Wang #define COMP0_ENABLE BIT(0) 2462c455caSZhou Wang #define COMP1_ENABLE BIT(1) 2562c455caSZhou Wang #define DECOMP0_ENABLE BIT(2) 2662c455caSZhou Wang #define DECOMP1_ENABLE BIT(3) 2762c455caSZhou Wang #define DECOMP2_ENABLE BIT(4) 2862c455caSZhou Wang #define DECOMP3_ENABLE BIT(5) 2962c455caSZhou Wang #define DECOMP4_ENABLE BIT(6) 3062c455caSZhou Wang #define DECOMP5_ENABLE BIT(7) 3115b0694fSYang Shen #define HZIP_ALL_COMP_DECOMP_EN (COMP0_ENABLE | COMP1_ENABLE | \ 3262c455caSZhou Wang DECOMP0_ENABLE | DECOMP1_ENABLE | \ 3362c455caSZhou Wang DECOMP2_ENABLE | DECOMP3_ENABLE | \ 3462c455caSZhou Wang DECOMP4_ENABLE | DECOMP5_ENABLE) 3515b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE BIT(16) 3672c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT 0x301008 3762c455caSZhou Wang 3862c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0 0x301040 3962c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1 0x301044 4062c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0 0x301060 4162c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1 0x301064 4215b0694fSYang Shen #define HZIP_CACHE_ALL_EN 0xffffffff 4362c455caSZhou Wang 4462c455caSZhou Wang #define HZIP_BD_RUSER_32_63 0x301110 4562c455caSZhou Wang #define HZIP_SGL_RUSER_32_63 0x30111c 4662c455caSZhou Wang #define HZIP_DATA_RUSER_32_63 0x301128 4762c455caSZhou Wang #define HZIP_DATA_WUSER_32_63 0x301134 4862c455caSZhou Wang #define HZIP_BD_WUSER_32_63 0x301140 4962c455caSZhou Wang 5072c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS 0x3040e4 5162c455caSZhou Wang 5272c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0 0x302000 5372c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1 0x303000 5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0 0x304000 5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1 0x305000 5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2 0x306000 5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3 0x307000 5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4 0x308000 5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5 0x309000 6062c455caSZhou Wang 6162c455caSZhou Wang #define HZIP_CORE_INT_SOURCE 0x3010A0 62eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG 0x3010A4 6384c9b780SShukun Tan #define HZIP_CORE_INT_SET 0x3010A8 6462c455caSZhou Wang #define HZIP_CORE_INT_STATUS 0x3010AC 6562c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC BIT(1) 6662c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO 0x301148 67de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB 0x301160 681db0016eSWeili Qian #define HZIP_CORE_INT_RAS_CE_ENABLE 0x1 69de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB 0x301164 70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB 0x301168 71b7da13d0SWeili Qian #define HZIP_OOO_SHUTDOWN_SEL 0x30120C 72b7220a74SWeili Qian #define HZIP_CORE_INT_RAS_NFE_ENABLE 0x1FFE 73f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT 16 74f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT 24 75b7220a74SWeili Qian #define HZIP_CORE_INT_MASK_ALL GENMASK(12, 0) 7672c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM 2 7772c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM 6 7872c7a68dSZhou Wang #define HZIP_CORE_NUM (HZIP_COMP_CORE_NUM + \ 7972c7a68dSZhou Wang HZIP_DECOMP_CORE_NUM) 8062c455caSZhou Wang #define HZIP_SQE_SIZE 128 8172c7a68dSZhou Wang #define HZIP_SQ_SIZE (HZIP_SQE_SIZE * QM_Q_DEPTH) 8262c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM 64 8362c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE 0 8462c455caSZhou Wang 8572c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE 0x301000 8615b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT BIT(0) 8784c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL 0x30100C 8884c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE BIT(14) 8984c9b780SShukun Tan #define HZIP_WR_PORT BIT(11) 9062c455caSZhou Wang 9172c7a68dSZhou Wang #define HZIP_BUF_SIZE 22 92c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET 64 93c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN 48 9462c455caSZhou Wang 95698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN BIT(0) 96698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN BIT(2) 97698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN (HZIP_CNT_CLR_CE_EN | \ 98698f9523SHao Fang HZIP_RO_CNT_CLR_CE_EN) 99698f9523SHao Fang 100a5c164b1SLongfang Liu #define HZIP_PREFETCH_CFG 0x3011B0 101a5c164b1SLongfang Liu #define HZIP_SVA_TRANS 0x3011C4 102a5c164b1SLongfang Liu #define HZIP_PREFETCH_ENABLE (~(BIT(26) | BIT(17) | BIT(0))) 103a5c164b1SLongfang Liu #define HZIP_SVA_PREFETCH_DISABLE BIT(26) 104a5c164b1SLongfang Liu #define HZIP_SVA_DISABLE_READY (BIT(26) | BIT(30)) 105*38a9eb81SKai Ye #define HZIP_SHAPER_RATE_COMPRESS 252 106*38a9eb81SKai Ye #define HZIP_SHAPER_RATE_DECOMPRESS 229 107a5c164b1SLongfang Liu #define HZIP_DELAY_1_US 1 108a5c164b1SLongfang Liu #define HZIP_POLL_TIMEOUT_US 1000 109a5c164b1SLongfang Liu 11062c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip"; 11172c7a68dSZhou Wang static struct dentry *hzip_debugfs_root; 11262c455caSZhou Wang 11362c455caSZhou Wang struct hisi_zip_hw_error { 11462c455caSZhou Wang u32 int_msk; 11562c455caSZhou Wang const char *msg; 11662c455caSZhou Wang }; 11762c455caSZhou Wang 1186621e649SLongfang Liu struct zip_dfx_item { 1196621e649SLongfang Liu const char *name; 1206621e649SLongfang Liu u32 offset; 1216621e649SLongfang Liu }; 1226621e649SLongfang Liu 1233d29e98dSYang Shen static struct hisi_qm_list zip_devices = { 1243d29e98dSYang Shen .register_to_crypto = hisi_zip_register_to_crypto, 1253d29e98dSYang Shen .unregister_from_crypto = hisi_zip_unregister_from_crypto, 1263d29e98dSYang Shen }; 1273d29e98dSYang Shen 1286621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = { 1296621e649SLongfang Liu {"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)}, 1306621e649SLongfang Liu {"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)}, 1316621e649SLongfang Liu {"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)}, 1326621e649SLongfang Liu {"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)}, 1336621e649SLongfang Liu }; 1346621e649SLongfang Liu 13562c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = { 13662c455caSZhou Wang { .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" }, 13762c455caSZhou Wang { .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" }, 13862c455caSZhou Wang { .int_msk = BIT(2), .msg = "zip_axi_rresp_err" }, 13962c455caSZhou Wang { .int_msk = BIT(3), .msg = "zip_axi_bresp_err" }, 14062c455caSZhou Wang { .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" }, 14162c455caSZhou Wang { .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" }, 14262c455caSZhou Wang { .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" }, 14362c455caSZhou Wang { .int_msk = BIT(7), .msg = "zip_pre_in_data_err" }, 14462c455caSZhou Wang { .int_msk = BIT(8), .msg = "zip_com_inf_err" }, 14562c455caSZhou Wang { .int_msk = BIT(9), .msg = "zip_enc_inf_err" }, 14662c455caSZhou Wang { .int_msk = BIT(10), .msg = "zip_pre_out_err" }, 147b7220a74SWeili Qian { .int_msk = BIT(11), .msg = "zip_axi_poison_err" }, 148b7220a74SWeili Qian { .int_msk = BIT(12), .msg = "zip_sva_err" }, 14962c455caSZhou Wang { /* sentinel */ } 15062c455caSZhou Wang }; 15162c455caSZhou Wang 15272c7a68dSZhou Wang enum ctrl_debug_file_index { 15372c7a68dSZhou Wang HZIP_CLEAR_ENABLE, 15472c7a68dSZhou Wang HZIP_DEBUG_FILE_NUM, 15572c7a68dSZhou Wang }; 15672c7a68dSZhou Wang 15772c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = { 15872c7a68dSZhou Wang [HZIP_CLEAR_ENABLE] = "clear_enable", 15972c7a68dSZhou Wang }; 16072c7a68dSZhou Wang 16172c7a68dSZhou Wang struct ctrl_debug_file { 16272c7a68dSZhou Wang enum ctrl_debug_file_index index; 16372c7a68dSZhou Wang spinlock_t lock; 16472c7a68dSZhou Wang struct hisi_zip_ctrl *ctrl; 16572c7a68dSZhou Wang }; 16672c7a68dSZhou Wang 16762c455caSZhou Wang /* 16862c455caSZhou Wang * One ZIP controller has one PF and multiple VFs, some global configurations 16962c455caSZhou Wang * which PF has need this structure. 17062c455caSZhou Wang * 17162c455caSZhou Wang * Just relevant for PF. 17262c455caSZhou Wang */ 17362c455caSZhou Wang struct hisi_zip_ctrl { 17462c455caSZhou Wang struct hisi_zip *hisi_zip; 17572c7a68dSZhou Wang struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM]; 17672c7a68dSZhou Wang }; 17772c7a68dSZhou Wang 17872c7a68dSZhou Wang enum { 17972c7a68dSZhou Wang HZIP_COMP_CORE0, 18072c7a68dSZhou Wang HZIP_COMP_CORE1, 18172c7a68dSZhou Wang HZIP_DECOMP_CORE0, 18272c7a68dSZhou Wang HZIP_DECOMP_CORE1, 18372c7a68dSZhou Wang HZIP_DECOMP_CORE2, 18472c7a68dSZhou Wang HZIP_DECOMP_CORE3, 18572c7a68dSZhou Wang HZIP_DECOMP_CORE4, 18672c7a68dSZhou Wang HZIP_DECOMP_CORE5, 18772c7a68dSZhou Wang }; 18872c7a68dSZhou Wang 18972c7a68dSZhou Wang static const u64 core_offsets[] = { 19072c7a68dSZhou Wang [HZIP_COMP_CORE0] = 0x302000, 19172c7a68dSZhou Wang [HZIP_COMP_CORE1] = 0x303000, 19272c7a68dSZhou Wang [HZIP_DECOMP_CORE0] = 0x304000, 19372c7a68dSZhou Wang [HZIP_DECOMP_CORE1] = 0x305000, 19472c7a68dSZhou Wang [HZIP_DECOMP_CORE2] = 0x306000, 19572c7a68dSZhou Wang [HZIP_DECOMP_CORE3] = 0x307000, 19672c7a68dSZhou Wang [HZIP_DECOMP_CORE4] = 0x308000, 19772c7a68dSZhou Wang [HZIP_DECOMP_CORE5] = 0x309000, 19872c7a68dSZhou Wang }; 19972c7a68dSZhou Wang 2008f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = { 20172c7a68dSZhou Wang {"HZIP_GET_BD_NUM ", 0x00ull}, 20272c7a68dSZhou Wang {"HZIP_GET_RIGHT_BD ", 0x04ull}, 20372c7a68dSZhou Wang {"HZIP_GET_ERROR_BD ", 0x08ull}, 20472c7a68dSZhou Wang {"HZIP_DONE_BD_NUM ", 0x0cull}, 20572c7a68dSZhou Wang {"HZIP_WORK_CYCLE ", 0x10ull}, 20672c7a68dSZhou Wang {"HZIP_IDLE_CYCLE ", 0x18ull}, 20772c7a68dSZhou Wang {"HZIP_MAX_DELAY ", 0x20ull}, 20872c7a68dSZhou Wang {"HZIP_MIN_DELAY ", 0x24ull}, 20972c7a68dSZhou Wang {"HZIP_AVG_DELAY ", 0x28ull}, 21072c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_DATA ", 0x30ull}, 21172c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_ADDR ", 0x34ull}, 21272c7a68dSZhou Wang {"HZIP_COMSUMED_BYTE ", 0x38ull}, 21372c7a68dSZhou Wang {"HZIP_PRODUCED_BYTE ", 0x40ull}, 21472c7a68dSZhou Wang {"HZIP_COMP_INF ", 0x70ull}, 21572c7a68dSZhou Wang {"HZIP_PRE_OUT ", 0x78ull}, 21672c7a68dSZhou Wang {"HZIP_BD_RD ", 0x7cull}, 21772c7a68dSZhou Wang {"HZIP_BD_WR ", 0x80ull}, 21872c7a68dSZhou Wang {"HZIP_GET_BD_AXI_ERR_NUM ", 0x84ull}, 21972c7a68dSZhou Wang {"HZIP_GET_BD_PARSE_ERR_NUM ", 0x88ull}, 22072c7a68dSZhou Wang {"HZIP_ADD_BD_AXI_ERR_NUM ", 0x8cull}, 22172c7a68dSZhou Wang {"HZIP_DECOMP_STF_RELOAD_CURR_ST ", 0x94ull}, 22272c7a68dSZhou Wang {"HZIP_DECOMP_LZ77_CURR_ST ", 0x9cull}, 22362c455caSZhou Wang }; 22462c455caSZhou Wang 225f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = { 226f8408d2bSKai Ye .set = uacce_mode_set, 227f8408d2bSKai Ye .get = param_get_int, 228f8408d2bSKai Ye }; 229f8408d2bSKai Ye 230f8408d2bSKai Ye /* 231f8408d2bSKai Ye * uacce_mode = 0 means zip only register to crypto, 232f8408d2bSKai Ye * uacce_mode = 1 means zip both register to crypto and uacce. 233f8408d2bSKai Ye */ 234f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE; 235f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444); 236f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC); 237f8408d2bSKai Ye 23862c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp) 23962c455caSZhou Wang { 24020b291f5SShukun Tan return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF); 24162c455caSZhou Wang } 24262c455caSZhou Wang 24362c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = { 24462c455caSZhou Wang .set = pf_q_num_set, 24562c455caSZhou Wang .get = param_get_int, 24662c455caSZhou Wang }; 24762c455caSZhou Wang 24862c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM; 24962c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444); 2500542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)"); 25162c455caSZhou Wang 25235ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = { 25335ee280fSHao Fang .set = vfs_num_set, 25435ee280fSHao Fang .get = param_get_int, 25535ee280fSHao Fang }; 25635ee280fSHao Fang 25739977f4bSHao Fang static u32 vfs_num; 25835ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444); 25935ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)"); 26039977f4bSHao Fang 26162c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = { 26262c455caSZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) }, 26379e09f30SZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) }, 26462c455caSZhou Wang { 0, } 26562c455caSZhou Wang }; 26662c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids); 26762c455caSZhou Wang 268813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node) 26962c455caSZhou Wang { 270813ec3f1SBarry Song if (node == NUMA_NO_NODE) 271813ec3f1SBarry Song node = cpu_to_node(smp_processor_id()); 27262c455caSZhou Wang 27318f1ab3fSShukun Tan return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps); 27462c455caSZhou Wang } 27562c455caSZhou Wang 276a5c164b1SLongfang Liu static void hisi_zip_open_sva_prefetch(struct hisi_qm *qm) 277a5c164b1SLongfang Liu { 278a5c164b1SLongfang Liu u32 val; 279a5c164b1SLongfang Liu int ret; 280a5c164b1SLongfang Liu 281a5c164b1SLongfang Liu if (qm->ver < QM_HW_V3) 282a5c164b1SLongfang Liu return; 283a5c164b1SLongfang Liu 284a5c164b1SLongfang Liu /* Enable prefetch */ 285a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 286a5c164b1SLongfang Liu val &= HZIP_PREFETCH_ENABLE; 287a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 288a5c164b1SLongfang Liu 289a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_PREFETCH_CFG, 290a5c164b1SLongfang Liu val, !(val & HZIP_SVA_PREFETCH_DISABLE), 291a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 292a5c164b1SLongfang Liu if (ret) 293a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to open sva prefetch\n"); 294a5c164b1SLongfang Liu } 295a5c164b1SLongfang Liu 296a5c164b1SLongfang Liu static void hisi_zip_close_sva_prefetch(struct hisi_qm *qm) 297a5c164b1SLongfang Liu { 298a5c164b1SLongfang Liu u32 val; 299a5c164b1SLongfang Liu int ret; 300a5c164b1SLongfang Liu 301a5c164b1SLongfang Liu if (qm->ver < QM_HW_V3) 302a5c164b1SLongfang Liu return; 303a5c164b1SLongfang Liu 304a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 305a5c164b1SLongfang Liu val |= HZIP_SVA_PREFETCH_DISABLE; 306a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 307a5c164b1SLongfang Liu 308a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_SVA_TRANS, 309a5c164b1SLongfang Liu val, !(val & HZIP_SVA_DISABLE_READY), 310a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 311a5c164b1SLongfang Liu if (ret) 312a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to close sva prefetch\n"); 313a5c164b1SLongfang Liu } 314a5c164b1SLongfang Liu 31584c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm) 31662c455caSZhou Wang { 31784c9b780SShukun Tan void __iomem *base = qm->io_base; 31862c455caSZhou Wang 31962c455caSZhou Wang /* qm user domain */ 32062c455caSZhou Wang writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1); 32162c455caSZhou Wang writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE); 32262c455caSZhou Wang writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1); 32362c455caSZhou Wang writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE); 32462c455caSZhou Wang writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE); 32562c455caSZhou Wang 32662c455caSZhou Wang /* qm cache */ 32762c455caSZhou Wang writel(AXI_M_CFG, base + QM_AXI_M_CFG); 32862c455caSZhou Wang writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE); 3292ca73193SYang Shen 33062c455caSZhou Wang /* disable FLR triggered by BME(bus master enable) */ 33162c455caSZhou Wang writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG); 33262c455caSZhou Wang writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE); 33362c455caSZhou Wang 33462c455caSZhou Wang /* cache */ 33515b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0); 33615b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1); 33715b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0); 33815b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1); 33962c455caSZhou Wang 34062c455caSZhou Wang /* user domain configurations */ 34162c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63); 34262c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63); 34362c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63); 3449e00df71SZhangfei Gao 345cc3292d1SWeili Qian if (qm->use_sva && qm->ver == QM_HW_V2) { 3469e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63); 3479e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63); 3489e00df71SZhangfei Gao } else { 34962c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63); 35062c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63); 3519e00df71SZhangfei Gao } 35262c455caSZhou Wang 35362c455caSZhou Wang /* let's open all compression/decompression cores */ 35415b0694fSYang Shen writel(HZIP_DECOMP_CHECK_ENABLE | HZIP_ALL_COMP_DECOMP_EN, 35562c455caSZhou Wang base + HZIP_CLOCK_GATE_CTRL); 35662c455caSZhou Wang 3572a928693SYang Shen /* enable sqc,cqc writeback */ 35862c455caSZhou Wang writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE | 35962c455caSZhou Wang CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) | 36062c455caSZhou Wang FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL); 36184c9b780SShukun Tan 36284c9b780SShukun Tan return 0; 36362c455caSZhou Wang } 36462c455caSZhou Wang 365b7da13d0SWeili Qian static void hisi_zip_master_ooo_ctrl(struct hisi_qm *qm, bool enable) 366b7da13d0SWeili Qian { 367b7da13d0SWeili Qian u32 val1, val2; 368b7da13d0SWeili Qian 369b7da13d0SWeili Qian val1 = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 370b7da13d0SWeili Qian if (enable) { 371b7da13d0SWeili Qian val1 |= HZIP_AXI_SHUTDOWN_ENABLE; 372b7da13d0SWeili Qian val2 = HZIP_CORE_INT_RAS_NFE_ENABLE; 373b7da13d0SWeili Qian } else { 374b7da13d0SWeili Qian val1 &= ~HZIP_AXI_SHUTDOWN_ENABLE; 375b7da13d0SWeili Qian val2 = 0x0; 376b7da13d0SWeili Qian } 377b7da13d0SWeili Qian 378b7da13d0SWeili Qian if (qm->ver > QM_HW_V2) 379b7da13d0SWeili Qian writel(val2, qm->io_base + HZIP_OOO_SHUTDOWN_SEL); 380b7da13d0SWeili Qian 381b7da13d0SWeili Qian writel(val1, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 382b7da13d0SWeili Qian } 383b7da13d0SWeili Qian 384eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm) 38562c455caSZhou Wang { 38662c455caSZhou Wang if (qm->ver == QM_HW_V1) { 387eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, 388eaebf4c3SShukun Tan qm->io_base + HZIP_CORE_INT_MASK_REG); 389ee1788c6SZhou Wang dev_info(&qm->pdev->dev, "Does not support hw error handle\n"); 39062c455caSZhou Wang return; 39162c455caSZhou Wang } 39262c455caSZhou Wang 39362c455caSZhou Wang /* clear ZIP hw error source if having */ 394eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE); 395eaebf4c3SShukun Tan 396de3daf4bSShukun Tan /* configure error type */ 3971db0016eSWeili Qian writel(HZIP_CORE_INT_RAS_CE_ENABLE, 3981db0016eSWeili Qian qm->io_base + HZIP_CORE_INT_RAS_CE_ENB); 399de3daf4bSShukun Tan writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB); 400de3daf4bSShukun Tan writel(HZIP_CORE_INT_RAS_NFE_ENABLE, 401de3daf4bSShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 402de3daf4bSShukun Tan 403b7da13d0SWeili Qian /* enable ZIP block master OOO when nfe occurs on Kunpeng930 */ 404b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, true); 4053b9c24deSWeili Qian 4063b9c24deSWeili Qian /* enable ZIP hw error interrupts */ 4073b9c24deSWeili Qian writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG); 40862c455caSZhou Wang } 409eaebf4c3SShukun Tan 410eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm) 411eaebf4c3SShukun Tan { 412eaebf4c3SShukun Tan /* disable ZIP hw error interrupts */ 413eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG); 4147ce396faSShukun Tan 415b7da13d0SWeili Qian /* disable ZIP block master OOO when nfe occurs on Kunpeng930 */ 416b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, false); 41762c455caSZhou Wang } 41862c455caSZhou Wang 41972c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file) 42072c7a68dSZhou Wang { 42172c7a68dSZhou Wang struct hisi_zip *hisi_zip = file->ctrl->hisi_zip; 42272c7a68dSZhou Wang 42372c7a68dSZhou Wang return &hisi_zip->qm; 42472c7a68dSZhou Wang } 42572c7a68dSZhou Wang 42672c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file) 42772c7a68dSZhou Wang { 42872c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 42972c7a68dSZhou Wang 43072c7a68dSZhou Wang return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 43115b0694fSYang Shen HZIP_SOFT_CTRL_CNT_CLR_CE_BIT; 43272c7a68dSZhou Wang } 43372c7a68dSZhou Wang 43472c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val) 43572c7a68dSZhou Wang { 43672c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 43772c7a68dSZhou Wang u32 tmp; 43872c7a68dSZhou Wang 43972c7a68dSZhou Wang if (val != 1 && val != 0) 44072c7a68dSZhou Wang return -EINVAL; 44172c7a68dSZhou Wang 44272c7a68dSZhou Wang tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 44315b0694fSYang Shen ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val; 44472c7a68dSZhou Wang writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 44572c7a68dSZhou Wang 44672c7a68dSZhou Wang return 0; 44772c7a68dSZhou Wang } 44872c7a68dSZhou Wang 44915b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf, 45072c7a68dSZhou Wang size_t count, loff_t *pos) 45172c7a68dSZhou Wang { 45272c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 45372c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 45472c7a68dSZhou Wang u32 val; 45572c7a68dSZhou Wang int ret; 45672c7a68dSZhou Wang 45772c7a68dSZhou Wang spin_lock_irq(&file->lock); 45872c7a68dSZhou Wang switch (file->index) { 45972c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 46072c7a68dSZhou Wang val = clear_enable_read(file); 46172c7a68dSZhou Wang break; 46272c7a68dSZhou Wang default: 46372c7a68dSZhou Wang spin_unlock_irq(&file->lock); 46472c7a68dSZhou Wang return -EINVAL; 46572c7a68dSZhou Wang } 46672c7a68dSZhou Wang spin_unlock_irq(&file->lock); 467533b2079SYang Shen ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val); 46872c7a68dSZhou Wang return simple_read_from_buffer(buf, count, pos, tbuf, ret); 46972c7a68dSZhou Wang } 47072c7a68dSZhou Wang 47115b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp, 47215b0694fSYang Shen const char __user *buf, 47372c7a68dSZhou Wang size_t count, loff_t *pos) 47472c7a68dSZhou Wang { 47572c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 47672c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 47772c7a68dSZhou Wang unsigned long val; 47872c7a68dSZhou Wang int len, ret; 47972c7a68dSZhou Wang 48072c7a68dSZhou Wang if (*pos != 0) 48172c7a68dSZhou Wang return 0; 48272c7a68dSZhou Wang 48372c7a68dSZhou Wang if (count >= HZIP_BUF_SIZE) 48472c7a68dSZhou Wang return -ENOSPC; 48572c7a68dSZhou Wang 48672c7a68dSZhou Wang len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count); 48772c7a68dSZhou Wang if (len < 0) 48872c7a68dSZhou Wang return len; 48972c7a68dSZhou Wang 49072c7a68dSZhou Wang tbuf[len] = '\0'; 49172c7a68dSZhou Wang if (kstrtoul(tbuf, 0, &val)) 49272c7a68dSZhou Wang return -EFAULT; 49372c7a68dSZhou Wang 49472c7a68dSZhou Wang spin_lock_irq(&file->lock); 49572c7a68dSZhou Wang switch (file->index) { 49672c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 49772c7a68dSZhou Wang ret = clear_enable_write(file, val); 49872c7a68dSZhou Wang if (ret) 49972c7a68dSZhou Wang goto err_input; 50072c7a68dSZhou Wang break; 50172c7a68dSZhou Wang default: 50272c7a68dSZhou Wang ret = -EINVAL; 50372c7a68dSZhou Wang goto err_input; 50472c7a68dSZhou Wang } 50572c7a68dSZhou Wang spin_unlock_irq(&file->lock); 50672c7a68dSZhou Wang 50772c7a68dSZhou Wang return count; 50872c7a68dSZhou Wang 50972c7a68dSZhou Wang err_input: 51072c7a68dSZhou Wang spin_unlock_irq(&file->lock); 51172c7a68dSZhou Wang return ret; 51272c7a68dSZhou Wang } 51372c7a68dSZhou Wang 51472c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = { 51572c7a68dSZhou Wang .owner = THIS_MODULE, 51672c7a68dSZhou Wang .open = simple_open, 51715b0694fSYang Shen .read = hisi_zip_ctrl_debug_read, 51815b0694fSYang Shen .write = hisi_zip_ctrl_debug_write, 51972c7a68dSZhou Wang }; 52072c7a68dSZhou Wang 5216621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val) 5226621e649SLongfang Liu { 5236621e649SLongfang Liu if (val) 5246621e649SLongfang Liu return -EINVAL; 5256621e649SLongfang Liu 5266621e649SLongfang Liu atomic64_set((atomic64_t *)data, 0); 5276621e649SLongfang Liu 5286621e649SLongfang Liu return 0; 5296621e649SLongfang Liu } 5306621e649SLongfang Liu 5316621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val) 5326621e649SLongfang Liu { 5336621e649SLongfang Liu *val = atomic64_read((atomic64_t *)data); 5346621e649SLongfang Liu 5356621e649SLongfang Liu return 0; 5366621e649SLongfang Liu } 5376621e649SLongfang Liu 5386621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get, 5396621e649SLongfang Liu zip_debugfs_atomic64_set, "%llu\n"); 5406621e649SLongfang Liu 5414b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm) 54272c7a68dSZhou Wang { 54372c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 54472c7a68dSZhou Wang struct debugfs_regset32 *regset; 5454a97bfc7SGreg Kroah-Hartman struct dentry *tmp_d; 54672c7a68dSZhou Wang char buf[HZIP_BUF_SIZE]; 54772c7a68dSZhou Wang int i; 54872c7a68dSZhou Wang 54972c7a68dSZhou Wang for (i = 0; i < HZIP_CORE_NUM; i++) { 55072c7a68dSZhou Wang if (i < HZIP_COMP_CORE_NUM) 551533b2079SYang Shen scnprintf(buf, sizeof(buf), "comp_core%d", i); 55272c7a68dSZhou Wang else 553533b2079SYang Shen scnprintf(buf, sizeof(buf), "decomp_core%d", 554533b2079SYang Shen i - HZIP_COMP_CORE_NUM); 55572c7a68dSZhou Wang 55672c7a68dSZhou Wang regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL); 55772c7a68dSZhou Wang if (!regset) 55872c7a68dSZhou Wang return -ENOENT; 55972c7a68dSZhou Wang 56072c7a68dSZhou Wang regset->regs = hzip_dfx_regs; 56172c7a68dSZhou Wang regset->nregs = ARRAY_SIZE(hzip_dfx_regs); 56272c7a68dSZhou Wang regset->base = qm->io_base + core_offsets[i]; 56372c7a68dSZhou Wang 5644b33f057SShukun Tan tmp_d = debugfs_create_dir(buf, qm->debug.debug_root); 5654a97bfc7SGreg Kroah-Hartman debugfs_create_regset32("regs", 0444, tmp_d, regset); 56672c7a68dSZhou Wang } 56772c7a68dSZhou Wang 56872c7a68dSZhou Wang return 0; 56972c7a68dSZhou Wang } 57072c7a68dSZhou Wang 5716621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm) 5726621e649SLongfang Liu { 5736621e649SLongfang Liu struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 5746621e649SLongfang Liu struct hisi_zip_dfx *dfx = &zip->dfx; 5756621e649SLongfang Liu struct dentry *tmp_dir; 5766621e649SLongfang Liu void *data; 5776621e649SLongfang Liu int i; 5786621e649SLongfang Liu 5796621e649SLongfang Liu tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root); 5806621e649SLongfang Liu for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) { 5816621e649SLongfang Liu data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset); 5826621e649SLongfang Liu debugfs_create_file(zip_dfx_files[i].name, 5834b33f057SShukun Tan 0644, tmp_dir, data, 5846621e649SLongfang Liu &zip_atomic64_ops); 5856621e649SLongfang Liu } 5866621e649SLongfang Liu } 5876621e649SLongfang Liu 5884b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm) 58972c7a68dSZhou Wang { 5904b33f057SShukun Tan struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 59172c7a68dSZhou Wang int i; 59272c7a68dSZhou Wang 593c4392b46SWeili Qian for (i = HZIP_CLEAR_ENABLE; i < HZIP_DEBUG_FILE_NUM; i++) { 5944b33f057SShukun Tan spin_lock_init(&zip->ctrl->files[i].lock); 5954b33f057SShukun Tan zip->ctrl->files[i].ctrl = zip->ctrl; 5964b33f057SShukun Tan zip->ctrl->files[i].index = i; 59772c7a68dSZhou Wang 5984a97bfc7SGreg Kroah-Hartman debugfs_create_file(ctrl_debug_file_name[i], 0600, 5994b33f057SShukun Tan qm->debug.debug_root, 6004b33f057SShukun Tan zip->ctrl->files + i, 60172c7a68dSZhou Wang &ctrl_debug_fops); 60272c7a68dSZhou Wang } 60372c7a68dSZhou Wang 6044b33f057SShukun Tan return hisi_zip_core_debug_init(qm); 60572c7a68dSZhou Wang } 60672c7a68dSZhou Wang 6074b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm) 60872c7a68dSZhou Wang { 60972c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 61072c7a68dSZhou Wang struct dentry *dev_d; 61172c7a68dSZhou Wang int ret; 61272c7a68dSZhou Wang 61372c7a68dSZhou Wang dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root); 61472c7a68dSZhou Wang 615c31dc9feSShukun Tan qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET; 616c31dc9feSShukun Tan qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN; 61772c7a68dSZhou Wang qm->debug.debug_root = dev_d; 618a8ff38bdSWeili Qian hisi_qm_debug_init(qm); 61972c7a68dSZhou Wang 62072c7a68dSZhou Wang if (qm->fun_type == QM_HW_PF) { 6214b33f057SShukun Tan ret = hisi_zip_ctrl_debug_init(qm); 62272c7a68dSZhou Wang if (ret) 62372c7a68dSZhou Wang goto failed_to_create; 62472c7a68dSZhou Wang } 62572c7a68dSZhou Wang 6266621e649SLongfang Liu hisi_zip_dfx_debug_init(qm); 6276621e649SLongfang Liu 62872c7a68dSZhou Wang return 0; 62972c7a68dSZhou Wang 63072c7a68dSZhou Wang failed_to_create: 63172c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 63272c7a68dSZhou Wang return ret; 63372c7a68dSZhou Wang } 63472c7a68dSZhou Wang 635698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */ 6364b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm) 63772c7a68dSZhou Wang { 638698f9523SHao Fang int i, j; 639698f9523SHao Fang 640698f9523SHao Fang /* enable register read_clear bit */ 641698f9523SHao Fang writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 642698f9523SHao Fang for (i = 0; i < ARRAY_SIZE(core_offsets); i++) 643698f9523SHao Fang for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++) 644698f9523SHao Fang readl(qm->io_base + core_offsets[i] + 645698f9523SHao Fang hzip_dfx_regs[j].offset); 646698f9523SHao Fang 647698f9523SHao Fang /* disable register read_clear bit */ 64872c7a68dSZhou Wang writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 64972c7a68dSZhou Wang 65072c7a68dSZhou Wang hisi_qm_debug_regs_clear(qm); 65172c7a68dSZhou Wang } 65272c7a68dSZhou Wang 6534b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm) 65472c7a68dSZhou Wang { 65572c7a68dSZhou Wang debugfs_remove_recursive(qm->debug.debug_root); 65672c7a68dSZhou Wang 6574b33f057SShukun Tan if (qm->fun_type == QM_HW_PF) { 6584b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 6594b33f057SShukun Tan qm->debug.curr_qm_qp_num = 0; 6604b33f057SShukun Tan } 66172c7a68dSZhou Wang } 66272c7a68dSZhou Wang 663f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts) 664f826e6efSShukun Tan { 665f826e6efSShukun Tan const struct hisi_zip_hw_error *err = zip_hw_error; 666f826e6efSShukun Tan struct device *dev = &qm->pdev->dev; 667f826e6efSShukun Tan u32 err_val; 668f826e6efSShukun Tan 669f826e6efSShukun Tan while (err->msg) { 670f826e6efSShukun Tan if (err->int_msk & err_sts) { 671f826e6efSShukun Tan dev_err(dev, "%s [error status=0x%x] found\n", 672f826e6efSShukun Tan err->msg, err->int_msk); 673f826e6efSShukun Tan 674f826e6efSShukun Tan if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) { 675f826e6efSShukun Tan err_val = readl(qm->io_base + 676f826e6efSShukun Tan HZIP_CORE_SRAM_ECC_ERR_INFO); 677f826e6efSShukun Tan dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n", 678f826e6efSShukun Tan ((err_val >> 679f826e6efSShukun Tan HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF)); 680f826e6efSShukun Tan } 681f826e6efSShukun Tan } 682f826e6efSShukun Tan err++; 683f826e6efSShukun Tan } 684f826e6efSShukun Tan } 685f826e6efSShukun Tan 686f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm) 687f826e6efSShukun Tan { 688f826e6efSShukun Tan return readl(qm->io_base + HZIP_CORE_INT_STATUS); 689f826e6efSShukun Tan } 690f826e6efSShukun Tan 69184c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts) 69284c9b780SShukun Tan { 69384c9b780SShukun Tan writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE); 69484c9b780SShukun Tan } 69584c9b780SShukun Tan 69684c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm) 69784c9b780SShukun Tan { 69884c9b780SShukun Tan u32 val; 69984c9b780SShukun Tan 70084c9b780SShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 70184c9b780SShukun Tan 70284c9b780SShukun Tan writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE, 70384c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 70484c9b780SShukun Tan 70584c9b780SShukun Tan writel(val | HZIP_AXI_SHUTDOWN_ENABLE, 70684c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 70784c9b780SShukun Tan } 70884c9b780SShukun Tan 70984c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm) 71084c9b780SShukun Tan { 71184c9b780SShukun Tan u32 nfe_enb; 71284c9b780SShukun Tan 71384c9b780SShukun Tan /* Disable ECC Mbit error report. */ 71484c9b780SShukun Tan nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 71584c9b780SShukun Tan writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC, 71684c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 71784c9b780SShukun Tan 71884c9b780SShukun Tan /* Inject zip ECC Mbit error to block master ooo. */ 71984c9b780SShukun Tan writel(HZIP_CORE_INT_STATUS_M_ECC, 72084c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_SET); 72184c9b780SShukun Tan } 72284c9b780SShukun Tan 723d9e21600SWeili Qian static void hisi_zip_err_info_init(struct hisi_qm *qm) 724d9e21600SWeili Qian { 725d9e21600SWeili Qian struct hisi_qm_err_info *err_info = &qm->err_info; 726d9e21600SWeili Qian 727d9e21600SWeili Qian err_info->ce = QM_BASE_CE; 728d9e21600SWeili Qian err_info->fe = 0; 729d9e21600SWeili Qian err_info->ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC; 730d9e21600SWeili Qian err_info->dev_ce_mask = HZIP_CORE_INT_RAS_CE_ENABLE; 731d9e21600SWeili Qian err_info->msi_wr_port = HZIP_WR_PORT; 732d9e21600SWeili Qian err_info->acpi_rst = "ZRST"; 733d9e21600SWeili Qian err_info->nfe = QM_BASE_NFE | QM_ACC_WB_NOT_READY_TIMEOUT; 734b7220a74SWeili Qian 735b7220a74SWeili Qian if (qm->ver >= QM_HW_V3) 736b7220a74SWeili Qian err_info->nfe |= QM_ACC_DO_TASK_TIMEOUT; 737d9e21600SWeili Qian } 738d9e21600SWeili Qian 739eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = { 74084c9b780SShukun Tan .hw_init = hisi_zip_set_user_domain_and_cache, 741eaebf4c3SShukun Tan .hw_err_enable = hisi_zip_hw_error_enable, 742eaebf4c3SShukun Tan .hw_err_disable = hisi_zip_hw_error_disable, 743f826e6efSShukun Tan .get_dev_hw_err_status = hisi_zip_get_hw_err_status, 74484c9b780SShukun Tan .clear_dev_hw_err_status = hisi_zip_clear_hw_err_status, 745f826e6efSShukun Tan .log_dev_hw_err = hisi_zip_log_hw_error, 74684c9b780SShukun Tan .open_axi_master_ooo = hisi_zip_open_axi_master_ooo, 74784c9b780SShukun Tan .close_axi_master_ooo = hisi_zip_close_axi_master_ooo, 748a5c164b1SLongfang Liu .open_sva_prefetch = hisi_zip_open_sva_prefetch, 749a5c164b1SLongfang Liu .close_sva_prefetch = hisi_zip_close_sva_prefetch, 750d9e21600SWeili Qian .err_info_init = hisi_zip_err_info_init, 751eaebf4c3SShukun Tan }; 75262c455caSZhou Wang 75362c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip) 75462c455caSZhou Wang { 75562c455caSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 75662c455caSZhou Wang struct hisi_zip_ctrl *ctrl; 75762c455caSZhou Wang 75862c455caSZhou Wang ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL); 75962c455caSZhou Wang if (!ctrl) 76062c455caSZhou Wang return -ENOMEM; 76162c455caSZhou Wang 76262c455caSZhou Wang hisi_zip->ctrl = ctrl; 76362c455caSZhou Wang ctrl->hisi_zip = hisi_zip; 764eaebf4c3SShukun Tan qm->err_ini = &hisi_zip_err_ini; 765d9e21600SWeili Qian qm->err_ini->err_info_init(qm); 766eaebf4c3SShukun Tan 76784c9b780SShukun Tan hisi_zip_set_user_domain_and_cache(qm); 768a5c164b1SLongfang Liu hisi_zip_open_sva_prefetch(qm); 769eaebf4c3SShukun Tan hisi_qm_dev_err_init(qm); 7704b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 77162c455caSZhou Wang 77262c455caSZhou Wang return 0; 77362c455caSZhou Wang } 77462c455caSZhou Wang 775cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev) 77639977f4bSHao Fang { 7771dc44035SYang Shen int ret; 7781dc44035SYang Shen 77939977f4bSHao Fang qm->pdev = pdev; 78058ca0060SWeili Qian qm->ver = pdev->revision; 7819e00df71SZhangfei Gao qm->algs = "zlib\ngzip"; 782f8408d2bSKai Ye qm->mode = uacce_mode; 78339977f4bSHao Fang qm->sqe_size = HZIP_SQE_SIZE; 78439977f4bSHao Fang qm->dev_name = hisi_zip_name; 785d9701f8dSWeili Qian 786cfd66a66SLongfang Liu qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ? 787cfd66a66SLongfang Liu QM_HW_PF : QM_HW_VF; 788d9701f8dSWeili Qian if (qm->fun_type == QM_HW_PF) { 789d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_BASE; 790d9701f8dSWeili Qian qm->qp_num = pf_q_num; 7912fcb4cc3SSihang Chen qm->debug.curr_qm_qp_num = pf_q_num; 792d9701f8dSWeili Qian qm->qm_list = &zip_devices; 793d9701f8dSWeili Qian } else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) { 794d9701f8dSWeili Qian /* 795d9701f8dSWeili Qian * have no way to get qm configure in VM in v1 hardware, 796d9701f8dSWeili Qian * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force 797d9701f8dSWeili Qian * to trigger only one VF in v1 hardware. 798d9701f8dSWeili Qian * 799d9701f8dSWeili Qian * v2 hardware has no such problem. 800d9701f8dSWeili Qian */ 801d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_NUM; 802d9701f8dSWeili Qian qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM; 803d9701f8dSWeili Qian } 804cfd66a66SLongfang Liu 8051dc44035SYang Shen qm->wq = alloc_workqueue("%s", WQ_HIGHPRI | WQ_MEM_RECLAIM | 8061dc44035SYang Shen WQ_UNBOUND, num_online_cpus(), 8071dc44035SYang Shen pci_name(qm->pdev)); 8081dc44035SYang Shen if (!qm->wq) { 8091dc44035SYang Shen pci_err(qm->pdev, "fail to alloc workqueue\n"); 8101dc44035SYang Shen return -ENOMEM; 8111dc44035SYang Shen } 8121dc44035SYang Shen 8131dc44035SYang Shen ret = hisi_qm_init(qm); 8141dc44035SYang Shen if (ret) 8151dc44035SYang Shen destroy_workqueue(qm->wq); 8161dc44035SYang Shen 8171dc44035SYang Shen return ret; 8181dc44035SYang Shen } 8191dc44035SYang Shen 8201dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm) 8211dc44035SYang Shen { 8221dc44035SYang Shen hisi_qm_uninit(qm); 8231dc44035SYang Shen destroy_workqueue(qm->wq); 82439977f4bSHao Fang } 82539977f4bSHao Fang 826cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip) 827cfd66a66SLongfang Liu { 828*38a9eb81SKai Ye u32 type_rate = HZIP_SHAPER_RATE_COMPRESS; 829cfd66a66SLongfang Liu struct hisi_qm *qm = &hisi_zip->qm; 830cfd66a66SLongfang Liu int ret; 831cfd66a66SLongfang Liu 83239977f4bSHao Fang if (qm->fun_type == QM_HW_PF) { 83339977f4bSHao Fang ret = hisi_zip_pf_probe_init(hisi_zip); 83439977f4bSHao Fang if (ret) 83539977f4bSHao Fang return ret; 836*38a9eb81SKai Ye /* enable shaper type 0 */ 837*38a9eb81SKai Ye if (qm->ver >= QM_HW_V3) { 838*38a9eb81SKai Ye type_rate |= QM_SHAPER_ENABLE; 839*38a9eb81SKai Ye 840*38a9eb81SKai Ye /* ZIP need to enable shaper type 1 */ 841*38a9eb81SKai Ye type_rate |= HZIP_SHAPER_RATE_DECOMPRESS << QM_SHAPER_TYPE1_OFFSET; 842*38a9eb81SKai Ye qm->type_rate = type_rate; 843*38a9eb81SKai Ye } 844cfd66a66SLongfang Liu } 845cfd66a66SLongfang Liu 846cfd66a66SLongfang Liu return 0; 847cfd66a66SLongfang Liu } 848cfd66a66SLongfang Liu 849cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id) 850cfd66a66SLongfang Liu { 851cfd66a66SLongfang Liu struct hisi_zip *hisi_zip; 852cfd66a66SLongfang Liu struct hisi_qm *qm; 853cfd66a66SLongfang Liu int ret; 854cfd66a66SLongfang Liu 855cfd66a66SLongfang Liu hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL); 856cfd66a66SLongfang Liu if (!hisi_zip) 857cfd66a66SLongfang Liu return -ENOMEM; 858cfd66a66SLongfang Liu 859cfd66a66SLongfang Liu qm = &hisi_zip->qm; 860cfd66a66SLongfang Liu 861cfd66a66SLongfang Liu ret = hisi_zip_qm_init(qm, pdev); 862cfd66a66SLongfang Liu if (ret) { 863cfd66a66SLongfang Liu pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret); 864cfd66a66SLongfang Liu return ret; 865cfd66a66SLongfang Liu } 866cfd66a66SLongfang Liu 867cfd66a66SLongfang Liu ret = hisi_zip_probe_init(hisi_zip); 868cfd66a66SLongfang Liu if (ret) { 869cfd66a66SLongfang Liu pci_err(pdev, "Failed to probe (%d)!\n", ret); 870cfd66a66SLongfang Liu goto err_qm_uninit; 87139977f4bSHao Fang } 87239977f4bSHao Fang 87339977f4bSHao Fang ret = hisi_qm_start(qm); 87439977f4bSHao Fang if (ret) 8753d29e98dSYang Shen goto err_dev_err_uninit; 87639977f4bSHao Fang 8774b33f057SShukun Tan ret = hisi_zip_debugfs_init(qm); 87839977f4bSHao Fang if (ret) 879b1a25820SYang Shen pci_err(pdev, "failed to init debugfs (%d)!\n", ret); 88039977f4bSHao Fang 8813d29e98dSYang Shen ret = hisi_qm_alg_register(qm, &zip_devices); 8823d29e98dSYang Shen if (ret < 0) { 883b1a25820SYang Shen pci_err(pdev, "failed to register driver to crypto!\n"); 8843d29e98dSYang Shen goto err_qm_stop; 8853d29e98dSYang Shen } 88639977f4bSHao Fang 8879e00df71SZhangfei Gao if (qm->uacce) { 8889e00df71SZhangfei Gao ret = uacce_register(qm->uacce); 889b1a25820SYang Shen if (ret) { 890b1a25820SYang Shen pci_err(pdev, "failed to register uacce (%d)!\n", ret); 8913d29e98dSYang Shen goto err_qm_alg_unregister; 8929e00df71SZhangfei Gao } 893b1a25820SYang Shen } 8949e00df71SZhangfei Gao 89539977f4bSHao Fang if (qm->fun_type == QM_HW_PF && vfs_num > 0) { 896cd1b7ae3SShukun Tan ret = hisi_qm_sriov_enable(pdev, vfs_num); 89739977f4bSHao Fang if (ret < 0) 8983d29e98dSYang Shen goto err_qm_alg_unregister; 89939977f4bSHao Fang } 90039977f4bSHao Fang 90139977f4bSHao Fang return 0; 90239977f4bSHao Fang 9033d29e98dSYang Shen err_qm_alg_unregister: 9043d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 9053d29e98dSYang Shen 9063d29e98dSYang Shen err_qm_stop: 9074b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 908e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 9093d29e98dSYang Shen 9103d29e98dSYang Shen err_dev_err_uninit: 9113d29e98dSYang Shen hisi_qm_dev_err_uninit(qm); 9123d29e98dSYang Shen 91339977f4bSHao Fang err_qm_uninit: 9141dc44035SYang Shen hisi_zip_qm_uninit(qm); 915cfd66a66SLongfang Liu 91639977f4bSHao Fang return ret; 91739977f4bSHao Fang } 91839977f4bSHao Fang 91962c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev) 92062c455caSZhou Wang { 921d8140b87SYang Shen struct hisi_qm *qm = pci_get_drvdata(pdev); 92262c455caSZhou Wang 923daa31783SWeili Qian hisi_qm_wait_task_finish(qm, &zip_devices); 9243d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 9253d29e98dSYang Shen 926619e464aSShukun Tan if (qm->fun_type == QM_HW_PF && qm->vfs_num) 9273e9954feSWeili Qian hisi_qm_sriov_disable(pdev, true); 92879e09f30SZhou Wang 9294b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 930e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 931eaebf4c3SShukun Tan hisi_qm_dev_err_uninit(qm); 9321dc44035SYang Shen hisi_zip_qm_uninit(qm); 93362c455caSZhou Wang } 93462c455caSZhou Wang 93562c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = { 936f826e6efSShukun Tan .error_detected = hisi_qm_dev_err_detected, 93784c9b780SShukun Tan .slot_reset = hisi_qm_dev_slot_reset, 9387ce396faSShukun Tan .reset_prepare = hisi_qm_reset_prepare, 9397ce396faSShukun Tan .reset_done = hisi_qm_reset_done, 94062c455caSZhou Wang }; 94162c455caSZhou Wang 94262c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = { 94362c455caSZhou Wang .name = "hisi_zip", 94462c455caSZhou Wang .id_table = hisi_zip_dev_ids, 94562c455caSZhou Wang .probe = hisi_zip_probe, 94662c455caSZhou Wang .remove = hisi_zip_remove, 947bf6a7a5aSArnd Bergmann .sriov_configure = IS_ENABLED(CONFIG_PCI_IOV) ? 948cd1b7ae3SShukun Tan hisi_qm_sriov_configure : NULL, 94962c455caSZhou Wang .err_handler = &hisi_zip_err_handler, 95064dfe495SYang Shen .shutdown = hisi_qm_dev_shutdown, 95162c455caSZhou Wang }; 95262c455caSZhou Wang 95372c7a68dSZhou Wang static void hisi_zip_register_debugfs(void) 95472c7a68dSZhou Wang { 95572c7a68dSZhou Wang if (!debugfs_initialized()) 95672c7a68dSZhou Wang return; 95772c7a68dSZhou Wang 95872c7a68dSZhou Wang hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL); 95972c7a68dSZhou Wang } 96072c7a68dSZhou Wang 96172c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void) 96272c7a68dSZhou Wang { 96372c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 96472c7a68dSZhou Wang } 96572c7a68dSZhou Wang 96662c455caSZhou Wang static int __init hisi_zip_init(void) 96762c455caSZhou Wang { 96862c455caSZhou Wang int ret; 96962c455caSZhou Wang 97018f1ab3fSShukun Tan hisi_qm_init_list(&zip_devices); 97172c7a68dSZhou Wang hisi_zip_register_debugfs(); 97272c7a68dSZhou Wang 97362c455caSZhou Wang ret = pci_register_driver(&hisi_zip_pci_driver); 97462c455caSZhou Wang if (ret < 0) { 97572c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 9762ca73193SYang Shen pr_err("Failed to register pci driver.\n"); 9772ca73193SYang Shen } 97872c7a68dSZhou Wang 97962c455caSZhou Wang return ret; 98062c455caSZhou Wang } 98162c455caSZhou Wang 98262c455caSZhou Wang static void __exit hisi_zip_exit(void) 98362c455caSZhou Wang { 98462c455caSZhou Wang pci_unregister_driver(&hisi_zip_pci_driver); 98572c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 98662c455caSZhou Wang } 98762c455caSZhou Wang 98862c455caSZhou Wang module_init(hisi_zip_init); 98962c455caSZhou Wang module_exit(hisi_zip_exit); 99062c455caSZhou Wang 99162c455caSZhou Wang MODULE_LICENSE("GPL v2"); 99262c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>"); 99362c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator"); 994