162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0 262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */ 362c455caSZhou Wang #include <linux/acpi.h> 462c455caSZhou Wang #include <linux/aer.h> 562c455caSZhou Wang #include <linux/bitops.h> 672c7a68dSZhou Wang #include <linux/debugfs.h> 762c455caSZhou Wang #include <linux/init.h> 862c455caSZhou Wang #include <linux/io.h> 962c455caSZhou Wang #include <linux/kernel.h> 1062c455caSZhou Wang #include <linux/module.h> 1162c455caSZhou Wang #include <linux/pci.h> 12607c191bSWeili Qian #include <linux/pm_runtime.h> 1372c7a68dSZhou Wang #include <linux/seq_file.h> 1462c455caSZhou Wang #include <linux/topology.h> 159e00df71SZhangfei Gao #include <linux/uacce.h> 1662c455caSZhou Wang #include "zip.h" 1762c455caSZhou Wang 1862c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF 0xa250 1979e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF 0xa251 2062c455caSZhou Wang 2162c455caSZhou Wang #define HZIP_QUEUE_NUM_V1 4096 2262c455caSZhou Wang 2362c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL 0x301004 2462c455caSZhou Wang #define COMP0_ENABLE BIT(0) 2562c455caSZhou Wang #define COMP1_ENABLE BIT(1) 2662c455caSZhou Wang #define DECOMP0_ENABLE BIT(2) 2762c455caSZhou Wang #define DECOMP1_ENABLE BIT(3) 2862c455caSZhou Wang #define DECOMP2_ENABLE BIT(4) 2962c455caSZhou Wang #define DECOMP3_ENABLE BIT(5) 3062c455caSZhou Wang #define DECOMP4_ENABLE BIT(6) 3162c455caSZhou Wang #define DECOMP5_ENABLE BIT(7) 3215b0694fSYang Shen #define HZIP_ALL_COMP_DECOMP_EN (COMP0_ENABLE | COMP1_ENABLE | \ 3362c455caSZhou Wang DECOMP0_ENABLE | DECOMP1_ENABLE | \ 3462c455caSZhou Wang DECOMP2_ENABLE | DECOMP3_ENABLE | \ 3562c455caSZhou Wang DECOMP4_ENABLE | DECOMP5_ENABLE) 3615b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE BIT(16) 3772c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT 0x301008 3862c455caSZhou Wang 3962c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0 0x301040 4062c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1 0x301044 4162c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0 0x301060 4262c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1 0x301064 4315b0694fSYang Shen #define HZIP_CACHE_ALL_EN 0xffffffff 4462c455caSZhou Wang 4562c455caSZhou Wang #define HZIP_BD_RUSER_32_63 0x301110 4662c455caSZhou Wang #define HZIP_SGL_RUSER_32_63 0x30111c 4762c455caSZhou Wang #define HZIP_DATA_RUSER_32_63 0x301128 4862c455caSZhou Wang #define HZIP_DATA_WUSER_32_63 0x301134 4962c455caSZhou Wang #define HZIP_BD_WUSER_32_63 0x301140 5062c455caSZhou Wang 5172c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS 0x3040e4 5262c455caSZhou Wang 5372c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0 0x302000 5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1 0x303000 5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0 0x304000 5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1 0x305000 5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2 0x306000 5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3 0x307000 5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4 0x308000 6072c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5 0x309000 6162c455caSZhou Wang 6262c455caSZhou Wang #define HZIP_CORE_INT_SOURCE 0x3010A0 63eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG 0x3010A4 6484c9b780SShukun Tan #define HZIP_CORE_INT_SET 0x3010A8 6562c455caSZhou Wang #define HZIP_CORE_INT_STATUS 0x3010AC 6662c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC BIT(1) 6762c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO 0x301148 68de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB 0x301160 691db0016eSWeili Qian #define HZIP_CORE_INT_RAS_CE_ENABLE 0x1 70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB 0x301164 71de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB 0x301168 72b7da13d0SWeili Qian #define HZIP_OOO_SHUTDOWN_SEL 0x30120C 73b7220a74SWeili Qian #define HZIP_CORE_INT_RAS_NFE_ENABLE 0x1FFE 74f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT 16 75f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT 24 76b7220a74SWeili Qian #define HZIP_CORE_INT_MASK_ALL GENMASK(12, 0) 7772c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM 2 7872c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM 6 7972c7a68dSZhou Wang #define HZIP_CORE_NUM (HZIP_COMP_CORE_NUM + \ 8072c7a68dSZhou Wang HZIP_DECOMP_CORE_NUM) 8162c455caSZhou Wang #define HZIP_SQE_SIZE 128 8272c7a68dSZhou Wang #define HZIP_SQ_SIZE (HZIP_SQE_SIZE * QM_Q_DEPTH) 8362c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM 64 8462c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE 0 8562c455caSZhou Wang 8672c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE 0x301000 8715b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT BIT(0) 8884c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL 0x30100C 8984c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE BIT(14) 9084c9b780SShukun Tan #define HZIP_WR_PORT BIT(11) 9162c455caSZhou Wang 9272c7a68dSZhou Wang #define HZIP_BUF_SIZE 22 93c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET 64 94c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN 48 9562c455caSZhou Wang 96698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN BIT(0) 97698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN BIT(2) 98698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN (HZIP_CNT_CLR_CE_EN | \ 99698f9523SHao Fang HZIP_RO_CNT_CLR_CE_EN) 100698f9523SHao Fang 101a5c164b1SLongfang Liu #define HZIP_PREFETCH_CFG 0x3011B0 102a5c164b1SLongfang Liu #define HZIP_SVA_TRANS 0x3011C4 103a5c164b1SLongfang Liu #define HZIP_PREFETCH_ENABLE (~(BIT(26) | BIT(17) | BIT(0))) 104a5c164b1SLongfang Liu #define HZIP_SVA_PREFETCH_DISABLE BIT(26) 105a5c164b1SLongfang Liu #define HZIP_SVA_DISABLE_READY (BIT(26) | BIT(30)) 106376a5c3cSKai Ye #define HZIP_SHAPER_RATE_COMPRESS 750 107376a5c3cSKai Ye #define HZIP_SHAPER_RATE_DECOMPRESS 140 108a5c164b1SLongfang Liu #define HZIP_DELAY_1_US 1 109a5c164b1SLongfang Liu #define HZIP_POLL_TIMEOUT_US 1000 110a5c164b1SLongfang Liu 111ed5fa39fSWeili Qian /* clock gating */ 112ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE 0x3011A8 113ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE_EN BIT(0) 114ed5fa39fSWeili Qian #define HZIP_CORE_GATED_EN GENMASK(15, 8) 115ed5fa39fSWeili Qian #define HZIP_CORE_GATED_OOO_EN BIT(29) 116ed5fa39fSWeili Qian #define HZIP_CLOCK_GATED_EN (HZIP_CORE_GATED_EN | \ 117ed5fa39fSWeili Qian HZIP_CORE_GATED_OOO_EN) 118ed5fa39fSWeili Qian 11962c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip"; 12072c7a68dSZhou Wang static struct dentry *hzip_debugfs_root; 12162c455caSZhou Wang 12262c455caSZhou Wang struct hisi_zip_hw_error { 12362c455caSZhou Wang u32 int_msk; 12462c455caSZhou Wang const char *msg; 12562c455caSZhou Wang }; 12662c455caSZhou Wang 1276621e649SLongfang Liu struct zip_dfx_item { 1286621e649SLongfang Liu const char *name; 1296621e649SLongfang Liu u32 offset; 1306621e649SLongfang Liu }; 1316621e649SLongfang Liu 1323d29e98dSYang Shen static struct hisi_qm_list zip_devices = { 1333d29e98dSYang Shen .register_to_crypto = hisi_zip_register_to_crypto, 1343d29e98dSYang Shen .unregister_from_crypto = hisi_zip_unregister_from_crypto, 1353d29e98dSYang Shen }; 1363d29e98dSYang Shen 1376621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = { 1386621e649SLongfang Liu {"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)}, 1396621e649SLongfang Liu {"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)}, 1406621e649SLongfang Liu {"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)}, 1416621e649SLongfang Liu {"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)}, 1426621e649SLongfang Liu }; 1436621e649SLongfang Liu 14462c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = { 14562c455caSZhou Wang { .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" }, 14662c455caSZhou Wang { .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" }, 14762c455caSZhou Wang { .int_msk = BIT(2), .msg = "zip_axi_rresp_err" }, 14862c455caSZhou Wang { .int_msk = BIT(3), .msg = "zip_axi_bresp_err" }, 14962c455caSZhou Wang { .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" }, 15062c455caSZhou Wang { .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" }, 15162c455caSZhou Wang { .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" }, 15262c455caSZhou Wang { .int_msk = BIT(7), .msg = "zip_pre_in_data_err" }, 15362c455caSZhou Wang { .int_msk = BIT(8), .msg = "zip_com_inf_err" }, 15462c455caSZhou Wang { .int_msk = BIT(9), .msg = "zip_enc_inf_err" }, 15562c455caSZhou Wang { .int_msk = BIT(10), .msg = "zip_pre_out_err" }, 156b7220a74SWeili Qian { .int_msk = BIT(11), .msg = "zip_axi_poison_err" }, 157b7220a74SWeili Qian { .int_msk = BIT(12), .msg = "zip_sva_err" }, 15862c455caSZhou Wang { /* sentinel */ } 15962c455caSZhou Wang }; 16062c455caSZhou Wang 16172c7a68dSZhou Wang enum ctrl_debug_file_index { 16272c7a68dSZhou Wang HZIP_CLEAR_ENABLE, 16372c7a68dSZhou Wang HZIP_DEBUG_FILE_NUM, 16472c7a68dSZhou Wang }; 16572c7a68dSZhou Wang 16672c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = { 16772c7a68dSZhou Wang [HZIP_CLEAR_ENABLE] = "clear_enable", 16872c7a68dSZhou Wang }; 16972c7a68dSZhou Wang 17072c7a68dSZhou Wang struct ctrl_debug_file { 17172c7a68dSZhou Wang enum ctrl_debug_file_index index; 17272c7a68dSZhou Wang spinlock_t lock; 17372c7a68dSZhou Wang struct hisi_zip_ctrl *ctrl; 17472c7a68dSZhou Wang }; 17572c7a68dSZhou Wang 17662c455caSZhou Wang /* 17762c455caSZhou Wang * One ZIP controller has one PF and multiple VFs, some global configurations 17862c455caSZhou Wang * which PF has need this structure. 17962c455caSZhou Wang * 18062c455caSZhou Wang * Just relevant for PF. 18162c455caSZhou Wang */ 18262c455caSZhou Wang struct hisi_zip_ctrl { 18362c455caSZhou Wang struct hisi_zip *hisi_zip; 18472c7a68dSZhou Wang struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM]; 18572c7a68dSZhou Wang }; 18672c7a68dSZhou Wang 18772c7a68dSZhou Wang enum { 18872c7a68dSZhou Wang HZIP_COMP_CORE0, 18972c7a68dSZhou Wang HZIP_COMP_CORE1, 19072c7a68dSZhou Wang HZIP_DECOMP_CORE0, 19172c7a68dSZhou Wang HZIP_DECOMP_CORE1, 19272c7a68dSZhou Wang HZIP_DECOMP_CORE2, 19372c7a68dSZhou Wang HZIP_DECOMP_CORE3, 19472c7a68dSZhou Wang HZIP_DECOMP_CORE4, 19572c7a68dSZhou Wang HZIP_DECOMP_CORE5, 19672c7a68dSZhou Wang }; 19772c7a68dSZhou Wang 19872c7a68dSZhou Wang static const u64 core_offsets[] = { 19972c7a68dSZhou Wang [HZIP_COMP_CORE0] = 0x302000, 20072c7a68dSZhou Wang [HZIP_COMP_CORE1] = 0x303000, 20172c7a68dSZhou Wang [HZIP_DECOMP_CORE0] = 0x304000, 20272c7a68dSZhou Wang [HZIP_DECOMP_CORE1] = 0x305000, 20372c7a68dSZhou Wang [HZIP_DECOMP_CORE2] = 0x306000, 20472c7a68dSZhou Wang [HZIP_DECOMP_CORE3] = 0x307000, 20572c7a68dSZhou Wang [HZIP_DECOMP_CORE4] = 0x308000, 20672c7a68dSZhou Wang [HZIP_DECOMP_CORE5] = 0x309000, 20772c7a68dSZhou Wang }; 20872c7a68dSZhou Wang 2098f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = { 21072c7a68dSZhou Wang {"HZIP_GET_BD_NUM ", 0x00ull}, 21172c7a68dSZhou Wang {"HZIP_GET_RIGHT_BD ", 0x04ull}, 21272c7a68dSZhou Wang {"HZIP_GET_ERROR_BD ", 0x08ull}, 21372c7a68dSZhou Wang {"HZIP_DONE_BD_NUM ", 0x0cull}, 21472c7a68dSZhou Wang {"HZIP_WORK_CYCLE ", 0x10ull}, 21572c7a68dSZhou Wang {"HZIP_IDLE_CYCLE ", 0x18ull}, 21672c7a68dSZhou Wang {"HZIP_MAX_DELAY ", 0x20ull}, 21772c7a68dSZhou Wang {"HZIP_MIN_DELAY ", 0x24ull}, 21872c7a68dSZhou Wang {"HZIP_AVG_DELAY ", 0x28ull}, 21972c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_DATA ", 0x30ull}, 22072c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_ADDR ", 0x34ull}, 2216e96dbe7SColin Ian King {"HZIP_CONSUMED_BYTE ", 0x38ull}, 22272c7a68dSZhou Wang {"HZIP_PRODUCED_BYTE ", 0x40ull}, 22372c7a68dSZhou Wang {"HZIP_COMP_INF ", 0x70ull}, 22472c7a68dSZhou Wang {"HZIP_PRE_OUT ", 0x78ull}, 22572c7a68dSZhou Wang {"HZIP_BD_RD ", 0x7cull}, 22672c7a68dSZhou Wang {"HZIP_BD_WR ", 0x80ull}, 22772c7a68dSZhou Wang {"HZIP_GET_BD_AXI_ERR_NUM ", 0x84ull}, 22872c7a68dSZhou Wang {"HZIP_GET_BD_PARSE_ERR_NUM ", 0x88ull}, 22972c7a68dSZhou Wang {"HZIP_ADD_BD_AXI_ERR_NUM ", 0x8cull}, 23072c7a68dSZhou Wang {"HZIP_DECOMP_STF_RELOAD_CURR_ST ", 0x94ull}, 23172c7a68dSZhou Wang {"HZIP_DECOMP_LZ77_CURR_ST ", 0x9cull}, 23262c455caSZhou Wang }; 23362c455caSZhou Wang 234f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = { 235f8408d2bSKai Ye .set = uacce_mode_set, 236f8408d2bSKai Ye .get = param_get_int, 237f8408d2bSKai Ye }; 238f8408d2bSKai Ye 239f8408d2bSKai Ye /* 240f8408d2bSKai Ye * uacce_mode = 0 means zip only register to crypto, 241f8408d2bSKai Ye * uacce_mode = 1 means zip both register to crypto and uacce. 242f8408d2bSKai Ye */ 243f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE; 244f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444); 245f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC); 246f8408d2bSKai Ye 24762c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp) 24862c455caSZhou Wang { 24920b291f5SShukun Tan return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF); 25062c455caSZhou Wang } 25162c455caSZhou Wang 25262c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = { 25362c455caSZhou Wang .set = pf_q_num_set, 25462c455caSZhou Wang .get = param_get_int, 25562c455caSZhou Wang }; 25662c455caSZhou Wang 25762c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM; 25862c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444); 2590542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)"); 26062c455caSZhou Wang 26135ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = { 26235ee280fSHao Fang .set = vfs_num_set, 26335ee280fSHao Fang .get = param_get_int, 26435ee280fSHao Fang }; 26535ee280fSHao Fang 26639977f4bSHao Fang static u32 vfs_num; 26735ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444); 26835ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)"); 26939977f4bSHao Fang 27062c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = { 27162c455caSZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) }, 27279e09f30SZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) }, 27362c455caSZhou Wang { 0, } 27462c455caSZhou Wang }; 27562c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids); 27662c455caSZhou Wang 277813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node) 27862c455caSZhou Wang { 279813ec3f1SBarry Song if (node == NUMA_NO_NODE) 280813ec3f1SBarry Song node = cpu_to_node(smp_processor_id()); 28162c455caSZhou Wang 28218f1ab3fSShukun Tan return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps); 28362c455caSZhou Wang } 28462c455caSZhou Wang 285a5c164b1SLongfang Liu static void hisi_zip_open_sva_prefetch(struct hisi_qm *qm) 286a5c164b1SLongfang Liu { 287a5c164b1SLongfang Liu u32 val; 288a5c164b1SLongfang Liu int ret; 289a5c164b1SLongfang Liu 290a5c164b1SLongfang Liu if (qm->ver < QM_HW_V3) 291a5c164b1SLongfang Liu return; 292a5c164b1SLongfang Liu 293a5c164b1SLongfang Liu /* Enable prefetch */ 294a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 295a5c164b1SLongfang Liu val &= HZIP_PREFETCH_ENABLE; 296a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 297a5c164b1SLongfang Liu 298a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_PREFETCH_CFG, 299a5c164b1SLongfang Liu val, !(val & HZIP_SVA_PREFETCH_DISABLE), 300a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 301a5c164b1SLongfang Liu if (ret) 302a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to open sva prefetch\n"); 303a5c164b1SLongfang Liu } 304a5c164b1SLongfang Liu 305a5c164b1SLongfang Liu static void hisi_zip_close_sva_prefetch(struct hisi_qm *qm) 306a5c164b1SLongfang Liu { 307a5c164b1SLongfang Liu u32 val; 308a5c164b1SLongfang Liu int ret; 309a5c164b1SLongfang Liu 310a5c164b1SLongfang Liu if (qm->ver < QM_HW_V3) 311a5c164b1SLongfang Liu return; 312a5c164b1SLongfang Liu 313a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 314a5c164b1SLongfang Liu val |= HZIP_SVA_PREFETCH_DISABLE; 315a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 316a5c164b1SLongfang Liu 317a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_SVA_TRANS, 318a5c164b1SLongfang Liu val, !(val & HZIP_SVA_DISABLE_READY), 319a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 320a5c164b1SLongfang Liu if (ret) 321a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to close sva prefetch\n"); 322a5c164b1SLongfang Liu } 323a5c164b1SLongfang Liu 324ed5fa39fSWeili Qian static void hisi_zip_enable_clock_gate(struct hisi_qm *qm) 325ed5fa39fSWeili Qian { 326ed5fa39fSWeili Qian u32 val; 327ed5fa39fSWeili Qian 328ed5fa39fSWeili Qian if (qm->ver < QM_HW_V3) 329ed5fa39fSWeili Qian return; 330ed5fa39fSWeili Qian 331ed5fa39fSWeili Qian val = readl(qm->io_base + HZIP_CLOCK_GATE_CTRL); 332ed5fa39fSWeili Qian val |= HZIP_CLOCK_GATED_EN; 333ed5fa39fSWeili Qian writel(val, qm->io_base + HZIP_CLOCK_GATE_CTRL); 334ed5fa39fSWeili Qian 335ed5fa39fSWeili Qian val = readl(qm->io_base + HZIP_PEH_CFG_AUTO_GATE); 336ed5fa39fSWeili Qian val |= HZIP_PEH_CFG_AUTO_GATE_EN; 337ed5fa39fSWeili Qian writel(val, qm->io_base + HZIP_PEH_CFG_AUTO_GATE); 338ed5fa39fSWeili Qian } 339ed5fa39fSWeili Qian 34084c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm) 34162c455caSZhou Wang { 34284c9b780SShukun Tan void __iomem *base = qm->io_base; 34362c455caSZhou Wang 34462c455caSZhou Wang /* qm user domain */ 34562c455caSZhou Wang writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1); 34662c455caSZhou Wang writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE); 34762c455caSZhou Wang writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1); 34862c455caSZhou Wang writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE); 34962c455caSZhou Wang writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE); 35062c455caSZhou Wang 35162c455caSZhou Wang /* qm cache */ 35262c455caSZhou Wang writel(AXI_M_CFG, base + QM_AXI_M_CFG); 35362c455caSZhou Wang writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE); 3542ca73193SYang Shen 35562c455caSZhou Wang /* disable FLR triggered by BME(bus master enable) */ 35662c455caSZhou Wang writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG); 35762c455caSZhou Wang writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE); 35862c455caSZhou Wang 35962c455caSZhou Wang /* cache */ 36015b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0); 36115b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1); 36215b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0); 36315b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1); 36462c455caSZhou Wang 36562c455caSZhou Wang /* user domain configurations */ 36662c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63); 36762c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63); 3689e00df71SZhangfei Gao 369cc3292d1SWeili Qian if (qm->use_sva && qm->ver == QM_HW_V2) { 3709e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63); 3719e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63); 372808957baSYang Shen writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_SGL_RUSER_32_63); 3739e00df71SZhangfei Gao } else { 37462c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63); 37562c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63); 376808957baSYang Shen writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63); 3779e00df71SZhangfei Gao } 37862c455caSZhou Wang 37962c455caSZhou Wang /* let's open all compression/decompression cores */ 38015b0694fSYang Shen writel(HZIP_DECOMP_CHECK_ENABLE | HZIP_ALL_COMP_DECOMP_EN, 38162c455caSZhou Wang base + HZIP_CLOCK_GATE_CTRL); 38262c455caSZhou Wang 3832a928693SYang Shen /* enable sqc,cqc writeback */ 38462c455caSZhou Wang writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE | 38562c455caSZhou Wang CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) | 38662c455caSZhou Wang FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL); 38784c9b780SShukun Tan 388ed5fa39fSWeili Qian hisi_zip_enable_clock_gate(qm); 389ed5fa39fSWeili Qian 39084c9b780SShukun Tan return 0; 39162c455caSZhou Wang } 39262c455caSZhou Wang 393b7da13d0SWeili Qian static void hisi_zip_master_ooo_ctrl(struct hisi_qm *qm, bool enable) 394b7da13d0SWeili Qian { 395b7da13d0SWeili Qian u32 val1, val2; 396b7da13d0SWeili Qian 397b7da13d0SWeili Qian val1 = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 398b7da13d0SWeili Qian if (enable) { 399b7da13d0SWeili Qian val1 |= HZIP_AXI_SHUTDOWN_ENABLE; 400b7da13d0SWeili Qian val2 = HZIP_CORE_INT_RAS_NFE_ENABLE; 401b7da13d0SWeili Qian } else { 402b7da13d0SWeili Qian val1 &= ~HZIP_AXI_SHUTDOWN_ENABLE; 403b7da13d0SWeili Qian val2 = 0x0; 404b7da13d0SWeili Qian } 405b7da13d0SWeili Qian 406b7da13d0SWeili Qian if (qm->ver > QM_HW_V2) 407b7da13d0SWeili Qian writel(val2, qm->io_base + HZIP_OOO_SHUTDOWN_SEL); 408b7da13d0SWeili Qian 409b7da13d0SWeili Qian writel(val1, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 410b7da13d0SWeili Qian } 411b7da13d0SWeili Qian 412eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm) 41362c455caSZhou Wang { 41462c455caSZhou Wang if (qm->ver == QM_HW_V1) { 415eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, 416eaebf4c3SShukun Tan qm->io_base + HZIP_CORE_INT_MASK_REG); 417ee1788c6SZhou Wang dev_info(&qm->pdev->dev, "Does not support hw error handle\n"); 41862c455caSZhou Wang return; 41962c455caSZhou Wang } 42062c455caSZhou Wang 42162c455caSZhou Wang /* clear ZIP hw error source if having */ 422eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE); 423eaebf4c3SShukun Tan 424de3daf4bSShukun Tan /* configure error type */ 4251db0016eSWeili Qian writel(HZIP_CORE_INT_RAS_CE_ENABLE, 4261db0016eSWeili Qian qm->io_base + HZIP_CORE_INT_RAS_CE_ENB); 427de3daf4bSShukun Tan writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB); 428de3daf4bSShukun Tan writel(HZIP_CORE_INT_RAS_NFE_ENABLE, 429de3daf4bSShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 430de3daf4bSShukun Tan 431b7da13d0SWeili Qian /* enable ZIP block master OOO when nfe occurs on Kunpeng930 */ 432b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, true); 4333b9c24deSWeili Qian 4343b9c24deSWeili Qian /* enable ZIP hw error interrupts */ 4353b9c24deSWeili Qian writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG); 43662c455caSZhou Wang } 437eaebf4c3SShukun Tan 438eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm) 439eaebf4c3SShukun Tan { 440eaebf4c3SShukun Tan /* disable ZIP hw error interrupts */ 441eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG); 4427ce396faSShukun Tan 443b7da13d0SWeili Qian /* disable ZIP block master OOO when nfe occurs on Kunpeng930 */ 444b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, false); 44562c455caSZhou Wang } 44662c455caSZhou Wang 44772c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file) 44872c7a68dSZhou Wang { 44972c7a68dSZhou Wang struct hisi_zip *hisi_zip = file->ctrl->hisi_zip; 45072c7a68dSZhou Wang 45172c7a68dSZhou Wang return &hisi_zip->qm; 45272c7a68dSZhou Wang } 45372c7a68dSZhou Wang 45474f5edbfSWeili Qian static u32 clear_enable_read(struct hisi_qm *qm) 45572c7a68dSZhou Wang { 45672c7a68dSZhou Wang return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 45715b0694fSYang Shen HZIP_SOFT_CTRL_CNT_CLR_CE_BIT; 45872c7a68dSZhou Wang } 45972c7a68dSZhou Wang 46074f5edbfSWeili Qian static int clear_enable_write(struct hisi_qm *qm, u32 val) 46172c7a68dSZhou Wang { 46272c7a68dSZhou Wang u32 tmp; 46372c7a68dSZhou Wang 46472c7a68dSZhou Wang if (val != 1 && val != 0) 46572c7a68dSZhou Wang return -EINVAL; 46672c7a68dSZhou Wang 46772c7a68dSZhou Wang tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 46815b0694fSYang Shen ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val; 46972c7a68dSZhou Wang writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 47072c7a68dSZhou Wang 47172c7a68dSZhou Wang return 0; 47272c7a68dSZhou Wang } 47372c7a68dSZhou Wang 47415b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf, 47572c7a68dSZhou Wang size_t count, loff_t *pos) 47672c7a68dSZhou Wang { 47772c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 478607c191bSWeili Qian struct hisi_qm *qm = file_to_qm(file); 47972c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 48072c7a68dSZhou Wang u32 val; 48172c7a68dSZhou Wang int ret; 48272c7a68dSZhou Wang 483607c191bSWeili Qian ret = hisi_qm_get_dfx_access(qm); 484607c191bSWeili Qian if (ret) 485607c191bSWeili Qian return ret; 486607c191bSWeili Qian 48772c7a68dSZhou Wang spin_lock_irq(&file->lock); 48872c7a68dSZhou Wang switch (file->index) { 48972c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 49074f5edbfSWeili Qian val = clear_enable_read(qm); 49172c7a68dSZhou Wang break; 49272c7a68dSZhou Wang default: 493607c191bSWeili Qian goto err_input; 49472c7a68dSZhou Wang } 49572c7a68dSZhou Wang spin_unlock_irq(&file->lock); 496607c191bSWeili Qian 497607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 498533b2079SYang Shen ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val); 49972c7a68dSZhou Wang return simple_read_from_buffer(buf, count, pos, tbuf, ret); 500607c191bSWeili Qian 501607c191bSWeili Qian err_input: 502607c191bSWeili Qian spin_unlock_irq(&file->lock); 503607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 504607c191bSWeili Qian return -EINVAL; 50572c7a68dSZhou Wang } 50672c7a68dSZhou Wang 50715b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp, 50815b0694fSYang Shen const char __user *buf, 50972c7a68dSZhou Wang size_t count, loff_t *pos) 51072c7a68dSZhou Wang { 51172c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 512607c191bSWeili Qian struct hisi_qm *qm = file_to_qm(file); 51372c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 51472c7a68dSZhou Wang unsigned long val; 51572c7a68dSZhou Wang int len, ret; 51672c7a68dSZhou Wang 51772c7a68dSZhou Wang if (*pos != 0) 51872c7a68dSZhou Wang return 0; 51972c7a68dSZhou Wang 52072c7a68dSZhou Wang if (count >= HZIP_BUF_SIZE) 52172c7a68dSZhou Wang return -ENOSPC; 52272c7a68dSZhou Wang 52372c7a68dSZhou Wang len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count); 52472c7a68dSZhou Wang if (len < 0) 52572c7a68dSZhou Wang return len; 52672c7a68dSZhou Wang 52772c7a68dSZhou Wang tbuf[len] = '\0'; 52872c7a68dSZhou Wang if (kstrtoul(tbuf, 0, &val)) 52972c7a68dSZhou Wang return -EFAULT; 53072c7a68dSZhou Wang 531607c191bSWeili Qian ret = hisi_qm_get_dfx_access(qm); 532607c191bSWeili Qian if (ret) 533607c191bSWeili Qian return ret; 534607c191bSWeili Qian 53572c7a68dSZhou Wang spin_lock_irq(&file->lock); 53672c7a68dSZhou Wang switch (file->index) { 53772c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 53874f5edbfSWeili Qian ret = clear_enable_write(qm, val); 53972c7a68dSZhou Wang if (ret) 54072c7a68dSZhou Wang goto err_input; 54172c7a68dSZhou Wang break; 54272c7a68dSZhou Wang default: 54372c7a68dSZhou Wang ret = -EINVAL; 54472c7a68dSZhou Wang goto err_input; 54572c7a68dSZhou Wang } 54672c7a68dSZhou Wang 547607c191bSWeili Qian ret = count; 54872c7a68dSZhou Wang 54972c7a68dSZhou Wang err_input: 55072c7a68dSZhou Wang spin_unlock_irq(&file->lock); 551607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 55272c7a68dSZhou Wang return ret; 55372c7a68dSZhou Wang } 55472c7a68dSZhou Wang 55572c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = { 55672c7a68dSZhou Wang .owner = THIS_MODULE, 55772c7a68dSZhou Wang .open = simple_open, 55815b0694fSYang Shen .read = hisi_zip_ctrl_debug_read, 55915b0694fSYang Shen .write = hisi_zip_ctrl_debug_write, 56072c7a68dSZhou Wang }; 56172c7a68dSZhou Wang 5626621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val) 5636621e649SLongfang Liu { 5646621e649SLongfang Liu if (val) 5656621e649SLongfang Liu return -EINVAL; 5666621e649SLongfang Liu 5676621e649SLongfang Liu atomic64_set((atomic64_t *)data, 0); 5686621e649SLongfang Liu 5696621e649SLongfang Liu return 0; 5706621e649SLongfang Liu } 5716621e649SLongfang Liu 5726621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val) 5736621e649SLongfang Liu { 5746621e649SLongfang Liu *val = atomic64_read((atomic64_t *)data); 5756621e649SLongfang Liu 5766621e649SLongfang Liu return 0; 5776621e649SLongfang Liu } 5786621e649SLongfang Liu 5796621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get, 5806621e649SLongfang Liu zip_debugfs_atomic64_set, "%llu\n"); 5816621e649SLongfang Liu 5821295292dSWeili Qian static int hisi_zip_regs_show(struct seq_file *s, void *unused) 5831295292dSWeili Qian { 5841295292dSWeili Qian hisi_qm_regs_dump(s, s->private); 5851295292dSWeili Qian 5861295292dSWeili Qian return 0; 5871295292dSWeili Qian } 5881295292dSWeili Qian 5891295292dSWeili Qian DEFINE_SHOW_ATTRIBUTE(hisi_zip_regs); 5901295292dSWeili Qian 5914b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm) 59272c7a68dSZhou Wang { 59372c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 59472c7a68dSZhou Wang struct debugfs_regset32 *regset; 5954a97bfc7SGreg Kroah-Hartman struct dentry *tmp_d; 59672c7a68dSZhou Wang char buf[HZIP_BUF_SIZE]; 59772c7a68dSZhou Wang int i; 59872c7a68dSZhou Wang 59972c7a68dSZhou Wang for (i = 0; i < HZIP_CORE_NUM; i++) { 60072c7a68dSZhou Wang if (i < HZIP_COMP_CORE_NUM) 601533b2079SYang Shen scnprintf(buf, sizeof(buf), "comp_core%d", i); 60272c7a68dSZhou Wang else 603533b2079SYang Shen scnprintf(buf, sizeof(buf), "decomp_core%d", 604533b2079SYang Shen i - HZIP_COMP_CORE_NUM); 60572c7a68dSZhou Wang 60672c7a68dSZhou Wang regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL); 60772c7a68dSZhou Wang if (!regset) 60872c7a68dSZhou Wang return -ENOENT; 60972c7a68dSZhou Wang 61072c7a68dSZhou Wang regset->regs = hzip_dfx_regs; 61172c7a68dSZhou Wang regset->nregs = ARRAY_SIZE(hzip_dfx_regs); 61272c7a68dSZhou Wang regset->base = qm->io_base + core_offsets[i]; 613607c191bSWeili Qian regset->dev = dev; 61472c7a68dSZhou Wang 6154b33f057SShukun Tan tmp_d = debugfs_create_dir(buf, qm->debug.debug_root); 6161295292dSWeili Qian debugfs_create_file("regs", 0444, tmp_d, regset, 6171295292dSWeili Qian &hisi_zip_regs_fops); 61872c7a68dSZhou Wang } 61972c7a68dSZhou Wang 62072c7a68dSZhou Wang return 0; 62172c7a68dSZhou Wang } 62272c7a68dSZhou Wang 6236621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm) 6246621e649SLongfang Liu { 6256621e649SLongfang Liu struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 6266621e649SLongfang Liu struct hisi_zip_dfx *dfx = &zip->dfx; 6276621e649SLongfang Liu struct dentry *tmp_dir; 6286621e649SLongfang Liu void *data; 6296621e649SLongfang Liu int i; 6306621e649SLongfang Liu 6316621e649SLongfang Liu tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root); 6326621e649SLongfang Liu for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) { 6336621e649SLongfang Liu data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset); 6346621e649SLongfang Liu debugfs_create_file(zip_dfx_files[i].name, 6354b33f057SShukun Tan 0644, tmp_dir, data, 6366621e649SLongfang Liu &zip_atomic64_ops); 6376621e649SLongfang Liu } 6386621e649SLongfang Liu } 6396621e649SLongfang Liu 6404b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm) 64172c7a68dSZhou Wang { 6424b33f057SShukun Tan struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 64372c7a68dSZhou Wang int i; 64472c7a68dSZhou Wang 645c4392b46SWeili Qian for (i = HZIP_CLEAR_ENABLE; i < HZIP_DEBUG_FILE_NUM; i++) { 6464b33f057SShukun Tan spin_lock_init(&zip->ctrl->files[i].lock); 6474b33f057SShukun Tan zip->ctrl->files[i].ctrl = zip->ctrl; 6484b33f057SShukun Tan zip->ctrl->files[i].index = i; 64972c7a68dSZhou Wang 6504a97bfc7SGreg Kroah-Hartman debugfs_create_file(ctrl_debug_file_name[i], 0600, 6514b33f057SShukun Tan qm->debug.debug_root, 6524b33f057SShukun Tan zip->ctrl->files + i, 65372c7a68dSZhou Wang &ctrl_debug_fops); 65472c7a68dSZhou Wang } 65572c7a68dSZhou Wang 6564b33f057SShukun Tan return hisi_zip_core_debug_init(qm); 65772c7a68dSZhou Wang } 65872c7a68dSZhou Wang 6594b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm) 66072c7a68dSZhou Wang { 66172c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 66272c7a68dSZhou Wang struct dentry *dev_d; 66372c7a68dSZhou Wang int ret; 66472c7a68dSZhou Wang 66572c7a68dSZhou Wang dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root); 66672c7a68dSZhou Wang 667c31dc9feSShukun Tan qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET; 668c31dc9feSShukun Tan qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN; 66972c7a68dSZhou Wang qm->debug.debug_root = dev_d; 670a8ff38bdSWeili Qian hisi_qm_debug_init(qm); 67172c7a68dSZhou Wang 67272c7a68dSZhou Wang if (qm->fun_type == QM_HW_PF) { 6734b33f057SShukun Tan ret = hisi_zip_ctrl_debug_init(qm); 67472c7a68dSZhou Wang if (ret) 67572c7a68dSZhou Wang goto failed_to_create; 67672c7a68dSZhou Wang } 67772c7a68dSZhou Wang 6786621e649SLongfang Liu hisi_zip_dfx_debug_init(qm); 6796621e649SLongfang Liu 68072c7a68dSZhou Wang return 0; 68172c7a68dSZhou Wang 68272c7a68dSZhou Wang failed_to_create: 68372c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 68472c7a68dSZhou Wang return ret; 68572c7a68dSZhou Wang } 68672c7a68dSZhou Wang 687698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */ 6884b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm) 68972c7a68dSZhou Wang { 690698f9523SHao Fang int i, j; 691698f9523SHao Fang 692698f9523SHao Fang /* enable register read_clear bit */ 693698f9523SHao Fang writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 694698f9523SHao Fang for (i = 0; i < ARRAY_SIZE(core_offsets); i++) 695698f9523SHao Fang for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++) 696698f9523SHao Fang readl(qm->io_base + core_offsets[i] + 697698f9523SHao Fang hzip_dfx_regs[j].offset); 698698f9523SHao Fang 699698f9523SHao Fang /* disable register read_clear bit */ 70072c7a68dSZhou Wang writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 70172c7a68dSZhou Wang 70272c7a68dSZhou Wang hisi_qm_debug_regs_clear(qm); 70372c7a68dSZhou Wang } 70472c7a68dSZhou Wang 7054b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm) 70672c7a68dSZhou Wang { 70772c7a68dSZhou Wang debugfs_remove_recursive(qm->debug.debug_root); 70872c7a68dSZhou Wang 7094b33f057SShukun Tan if (qm->fun_type == QM_HW_PF) { 7104b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 7114b33f057SShukun Tan qm->debug.curr_qm_qp_num = 0; 7124b33f057SShukun Tan } 71372c7a68dSZhou Wang } 71472c7a68dSZhou Wang 715f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts) 716f826e6efSShukun Tan { 717f826e6efSShukun Tan const struct hisi_zip_hw_error *err = zip_hw_error; 718f826e6efSShukun Tan struct device *dev = &qm->pdev->dev; 719f826e6efSShukun Tan u32 err_val; 720f826e6efSShukun Tan 721f826e6efSShukun Tan while (err->msg) { 722f826e6efSShukun Tan if (err->int_msk & err_sts) { 723f826e6efSShukun Tan dev_err(dev, "%s [error status=0x%x] found\n", 724f826e6efSShukun Tan err->msg, err->int_msk); 725f826e6efSShukun Tan 726f826e6efSShukun Tan if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) { 727f826e6efSShukun Tan err_val = readl(qm->io_base + 728f826e6efSShukun Tan HZIP_CORE_SRAM_ECC_ERR_INFO); 729f826e6efSShukun Tan dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n", 730f826e6efSShukun Tan ((err_val >> 731f826e6efSShukun Tan HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF)); 732f826e6efSShukun Tan } 733f826e6efSShukun Tan } 734f826e6efSShukun Tan err++; 735f826e6efSShukun Tan } 736f826e6efSShukun Tan } 737f826e6efSShukun Tan 738f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm) 739f826e6efSShukun Tan { 740f826e6efSShukun Tan return readl(qm->io_base + HZIP_CORE_INT_STATUS); 741f826e6efSShukun Tan } 742f826e6efSShukun Tan 74384c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts) 74484c9b780SShukun Tan { 74584c9b780SShukun Tan writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE); 74684c9b780SShukun Tan } 74784c9b780SShukun Tan 74884c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm) 74984c9b780SShukun Tan { 75084c9b780SShukun Tan u32 val; 75184c9b780SShukun Tan 75284c9b780SShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 75384c9b780SShukun Tan 75484c9b780SShukun Tan writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE, 75584c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 75684c9b780SShukun Tan 75784c9b780SShukun Tan writel(val | HZIP_AXI_SHUTDOWN_ENABLE, 75884c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 75984c9b780SShukun Tan } 76084c9b780SShukun Tan 76184c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm) 76284c9b780SShukun Tan { 76384c9b780SShukun Tan u32 nfe_enb; 76484c9b780SShukun Tan 76584c9b780SShukun Tan /* Disable ECC Mbit error report. */ 76684c9b780SShukun Tan nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 76784c9b780SShukun Tan writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC, 76884c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 76984c9b780SShukun Tan 77084c9b780SShukun Tan /* Inject zip ECC Mbit error to block master ooo. */ 77184c9b780SShukun Tan writel(HZIP_CORE_INT_STATUS_M_ECC, 77284c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_SET); 77384c9b780SShukun Tan } 77484c9b780SShukun Tan 775d9e21600SWeili Qian static void hisi_zip_err_info_init(struct hisi_qm *qm) 776d9e21600SWeili Qian { 777d9e21600SWeili Qian struct hisi_qm_err_info *err_info = &qm->err_info; 778d9e21600SWeili Qian 779d9e21600SWeili Qian err_info->ce = QM_BASE_CE; 780d9e21600SWeili Qian err_info->fe = 0; 781d9e21600SWeili Qian err_info->ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC; 782d9e21600SWeili Qian err_info->dev_ce_mask = HZIP_CORE_INT_RAS_CE_ENABLE; 783d9e21600SWeili Qian err_info->msi_wr_port = HZIP_WR_PORT; 784d9e21600SWeili Qian err_info->acpi_rst = "ZRST"; 785d9e21600SWeili Qian err_info->nfe = QM_BASE_NFE | QM_ACC_WB_NOT_READY_TIMEOUT; 786b7220a74SWeili Qian 787b7220a74SWeili Qian if (qm->ver >= QM_HW_V3) 788b7220a74SWeili Qian err_info->nfe |= QM_ACC_DO_TASK_TIMEOUT; 789d9e21600SWeili Qian } 790d9e21600SWeili Qian 791eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = { 79284c9b780SShukun Tan .hw_init = hisi_zip_set_user_domain_and_cache, 793eaebf4c3SShukun Tan .hw_err_enable = hisi_zip_hw_error_enable, 794eaebf4c3SShukun Tan .hw_err_disable = hisi_zip_hw_error_disable, 795f826e6efSShukun Tan .get_dev_hw_err_status = hisi_zip_get_hw_err_status, 79684c9b780SShukun Tan .clear_dev_hw_err_status = hisi_zip_clear_hw_err_status, 797f826e6efSShukun Tan .log_dev_hw_err = hisi_zip_log_hw_error, 79884c9b780SShukun Tan .open_axi_master_ooo = hisi_zip_open_axi_master_ooo, 79984c9b780SShukun Tan .close_axi_master_ooo = hisi_zip_close_axi_master_ooo, 800a5c164b1SLongfang Liu .open_sva_prefetch = hisi_zip_open_sva_prefetch, 801a5c164b1SLongfang Liu .close_sva_prefetch = hisi_zip_close_sva_prefetch, 802d9e21600SWeili Qian .err_info_init = hisi_zip_err_info_init, 803eaebf4c3SShukun Tan }; 80462c455caSZhou Wang 80562c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip) 80662c455caSZhou Wang { 80762c455caSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 80862c455caSZhou Wang struct hisi_zip_ctrl *ctrl; 80962c455caSZhou Wang 81062c455caSZhou Wang ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL); 81162c455caSZhou Wang if (!ctrl) 81262c455caSZhou Wang return -ENOMEM; 81362c455caSZhou Wang 81462c455caSZhou Wang hisi_zip->ctrl = ctrl; 81562c455caSZhou Wang ctrl->hisi_zip = hisi_zip; 816eaebf4c3SShukun Tan qm->err_ini = &hisi_zip_err_ini; 817d9e21600SWeili Qian qm->err_ini->err_info_init(qm); 818eaebf4c3SShukun Tan 81984c9b780SShukun Tan hisi_zip_set_user_domain_and_cache(qm); 820a5c164b1SLongfang Liu hisi_zip_open_sva_prefetch(qm); 821eaebf4c3SShukun Tan hisi_qm_dev_err_init(qm); 8224b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 82362c455caSZhou Wang 82462c455caSZhou Wang return 0; 82562c455caSZhou Wang } 82662c455caSZhou Wang 827cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev) 82839977f4bSHao Fang { 8291dc44035SYang Shen int ret; 8301dc44035SYang Shen 83139977f4bSHao Fang qm->pdev = pdev; 83258ca0060SWeili Qian qm->ver = pdev->revision; 833*223a41f5SYang Shen if (pdev->revision >= QM_HW_V3) 834*223a41f5SYang Shen qm->algs = "zlib\ngzip\ndeflate\nlz77_zstd"; 835*223a41f5SYang Shen else 8369e00df71SZhangfei Gao qm->algs = "zlib\ngzip"; 837f8408d2bSKai Ye qm->mode = uacce_mode; 83839977f4bSHao Fang qm->sqe_size = HZIP_SQE_SIZE; 83939977f4bSHao Fang qm->dev_name = hisi_zip_name; 840d9701f8dSWeili Qian 841cfd66a66SLongfang Liu qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ? 842cfd66a66SLongfang Liu QM_HW_PF : QM_HW_VF; 843d9701f8dSWeili Qian if (qm->fun_type == QM_HW_PF) { 844d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_BASE; 845d9701f8dSWeili Qian qm->qp_num = pf_q_num; 8462fcb4cc3SSihang Chen qm->debug.curr_qm_qp_num = pf_q_num; 847d9701f8dSWeili Qian qm->qm_list = &zip_devices; 848d9701f8dSWeili Qian } else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) { 849d9701f8dSWeili Qian /* 850d9701f8dSWeili Qian * have no way to get qm configure in VM in v1 hardware, 851d9701f8dSWeili Qian * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force 852d9701f8dSWeili Qian * to trigger only one VF in v1 hardware. 853d9701f8dSWeili Qian * 854d9701f8dSWeili Qian * v2 hardware has no such problem. 855d9701f8dSWeili Qian */ 856d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_NUM; 857d9701f8dSWeili Qian qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM; 858d9701f8dSWeili Qian } 859cfd66a66SLongfang Liu 8601dc44035SYang Shen qm->wq = alloc_workqueue("%s", WQ_HIGHPRI | WQ_MEM_RECLAIM | 8611dc44035SYang Shen WQ_UNBOUND, num_online_cpus(), 8621dc44035SYang Shen pci_name(qm->pdev)); 8631dc44035SYang Shen if (!qm->wq) { 8641dc44035SYang Shen pci_err(qm->pdev, "fail to alloc workqueue\n"); 8651dc44035SYang Shen return -ENOMEM; 8661dc44035SYang Shen } 8671dc44035SYang Shen 8681dc44035SYang Shen ret = hisi_qm_init(qm); 8691dc44035SYang Shen if (ret) 8701dc44035SYang Shen destroy_workqueue(qm->wq); 8711dc44035SYang Shen 8721dc44035SYang Shen return ret; 8731dc44035SYang Shen } 8741dc44035SYang Shen 8751dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm) 8761dc44035SYang Shen { 8771dc44035SYang Shen hisi_qm_uninit(qm); 8781dc44035SYang Shen destroy_workqueue(qm->wq); 87939977f4bSHao Fang } 88039977f4bSHao Fang 881cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip) 882cfd66a66SLongfang Liu { 88338a9eb81SKai Ye u32 type_rate = HZIP_SHAPER_RATE_COMPRESS; 884cfd66a66SLongfang Liu struct hisi_qm *qm = &hisi_zip->qm; 885cfd66a66SLongfang Liu int ret; 886cfd66a66SLongfang Liu 88739977f4bSHao Fang if (qm->fun_type == QM_HW_PF) { 88839977f4bSHao Fang ret = hisi_zip_pf_probe_init(hisi_zip); 88939977f4bSHao Fang if (ret) 89039977f4bSHao Fang return ret; 89138a9eb81SKai Ye /* enable shaper type 0 */ 89238a9eb81SKai Ye if (qm->ver >= QM_HW_V3) { 89338a9eb81SKai Ye type_rate |= QM_SHAPER_ENABLE; 89438a9eb81SKai Ye 89538a9eb81SKai Ye /* ZIP need to enable shaper type 1 */ 89638a9eb81SKai Ye type_rate |= HZIP_SHAPER_RATE_DECOMPRESS << QM_SHAPER_TYPE1_OFFSET; 89738a9eb81SKai Ye qm->type_rate = type_rate; 89838a9eb81SKai Ye } 899cfd66a66SLongfang Liu } 900cfd66a66SLongfang Liu 901cfd66a66SLongfang Liu return 0; 902cfd66a66SLongfang Liu } 903cfd66a66SLongfang Liu 904cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id) 905cfd66a66SLongfang Liu { 906cfd66a66SLongfang Liu struct hisi_zip *hisi_zip; 907cfd66a66SLongfang Liu struct hisi_qm *qm; 908cfd66a66SLongfang Liu int ret; 909cfd66a66SLongfang Liu 910cfd66a66SLongfang Liu hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL); 911cfd66a66SLongfang Liu if (!hisi_zip) 912cfd66a66SLongfang Liu return -ENOMEM; 913cfd66a66SLongfang Liu 914cfd66a66SLongfang Liu qm = &hisi_zip->qm; 915cfd66a66SLongfang Liu 916cfd66a66SLongfang Liu ret = hisi_zip_qm_init(qm, pdev); 917cfd66a66SLongfang Liu if (ret) { 918cfd66a66SLongfang Liu pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret); 919cfd66a66SLongfang Liu return ret; 920cfd66a66SLongfang Liu } 921cfd66a66SLongfang Liu 922cfd66a66SLongfang Liu ret = hisi_zip_probe_init(hisi_zip); 923cfd66a66SLongfang Liu if (ret) { 924cfd66a66SLongfang Liu pci_err(pdev, "Failed to probe (%d)!\n", ret); 925cfd66a66SLongfang Liu goto err_qm_uninit; 92639977f4bSHao Fang } 92739977f4bSHao Fang 92839977f4bSHao Fang ret = hisi_qm_start(qm); 92939977f4bSHao Fang if (ret) 9303d29e98dSYang Shen goto err_dev_err_uninit; 93139977f4bSHao Fang 9324b33f057SShukun Tan ret = hisi_zip_debugfs_init(qm); 93339977f4bSHao Fang if (ret) 934b1a25820SYang Shen pci_err(pdev, "failed to init debugfs (%d)!\n", ret); 93539977f4bSHao Fang 9363d29e98dSYang Shen ret = hisi_qm_alg_register(qm, &zip_devices); 9373d29e98dSYang Shen if (ret < 0) { 938b1a25820SYang Shen pci_err(pdev, "failed to register driver to crypto!\n"); 9393d29e98dSYang Shen goto err_qm_stop; 9403d29e98dSYang Shen } 94139977f4bSHao Fang 9429e00df71SZhangfei Gao if (qm->uacce) { 9439e00df71SZhangfei Gao ret = uacce_register(qm->uacce); 944b1a25820SYang Shen if (ret) { 945b1a25820SYang Shen pci_err(pdev, "failed to register uacce (%d)!\n", ret); 9463d29e98dSYang Shen goto err_qm_alg_unregister; 9479e00df71SZhangfei Gao } 948b1a25820SYang Shen } 9499e00df71SZhangfei Gao 95039977f4bSHao Fang if (qm->fun_type == QM_HW_PF && vfs_num > 0) { 951cd1b7ae3SShukun Tan ret = hisi_qm_sriov_enable(pdev, vfs_num); 95239977f4bSHao Fang if (ret < 0) 9533d29e98dSYang Shen goto err_qm_alg_unregister; 95439977f4bSHao Fang } 95539977f4bSHao Fang 956607c191bSWeili Qian hisi_qm_pm_init(qm); 957607c191bSWeili Qian 95839977f4bSHao Fang return 0; 95939977f4bSHao Fang 9603d29e98dSYang Shen err_qm_alg_unregister: 9613d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 9623d29e98dSYang Shen 9633d29e98dSYang Shen err_qm_stop: 9644b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 965e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 9663d29e98dSYang Shen 9673d29e98dSYang Shen err_dev_err_uninit: 9683d29e98dSYang Shen hisi_qm_dev_err_uninit(qm); 9693d29e98dSYang Shen 97039977f4bSHao Fang err_qm_uninit: 9711dc44035SYang Shen hisi_zip_qm_uninit(qm); 972cfd66a66SLongfang Liu 97339977f4bSHao Fang return ret; 97439977f4bSHao Fang } 97539977f4bSHao Fang 97662c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev) 97762c455caSZhou Wang { 978d8140b87SYang Shen struct hisi_qm *qm = pci_get_drvdata(pdev); 97962c455caSZhou Wang 980607c191bSWeili Qian hisi_qm_pm_uninit(qm); 981daa31783SWeili Qian hisi_qm_wait_task_finish(qm, &zip_devices); 9823d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 9833d29e98dSYang Shen 984619e464aSShukun Tan if (qm->fun_type == QM_HW_PF && qm->vfs_num) 9853e9954feSWeili Qian hisi_qm_sriov_disable(pdev, true); 98679e09f30SZhou Wang 9874b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 988e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 989eaebf4c3SShukun Tan hisi_qm_dev_err_uninit(qm); 9901dc44035SYang Shen hisi_zip_qm_uninit(qm); 99162c455caSZhou Wang } 99262c455caSZhou Wang 993607c191bSWeili Qian static const struct dev_pm_ops hisi_zip_pm_ops = { 994607c191bSWeili Qian SET_RUNTIME_PM_OPS(hisi_qm_suspend, hisi_qm_resume, NULL) 995607c191bSWeili Qian }; 996607c191bSWeili Qian 99762c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = { 998f826e6efSShukun Tan .error_detected = hisi_qm_dev_err_detected, 99984c9b780SShukun Tan .slot_reset = hisi_qm_dev_slot_reset, 10007ce396faSShukun Tan .reset_prepare = hisi_qm_reset_prepare, 10017ce396faSShukun Tan .reset_done = hisi_qm_reset_done, 100262c455caSZhou Wang }; 100362c455caSZhou Wang 100462c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = { 100562c455caSZhou Wang .name = "hisi_zip", 100662c455caSZhou Wang .id_table = hisi_zip_dev_ids, 100762c455caSZhou Wang .probe = hisi_zip_probe, 100862c455caSZhou Wang .remove = hisi_zip_remove, 1009bf6a7a5aSArnd Bergmann .sriov_configure = IS_ENABLED(CONFIG_PCI_IOV) ? 1010cd1b7ae3SShukun Tan hisi_qm_sriov_configure : NULL, 101162c455caSZhou Wang .err_handler = &hisi_zip_err_handler, 101264dfe495SYang Shen .shutdown = hisi_qm_dev_shutdown, 1013607c191bSWeili Qian .driver.pm = &hisi_zip_pm_ops, 101462c455caSZhou Wang }; 101562c455caSZhou Wang 101672c7a68dSZhou Wang static void hisi_zip_register_debugfs(void) 101772c7a68dSZhou Wang { 101872c7a68dSZhou Wang if (!debugfs_initialized()) 101972c7a68dSZhou Wang return; 102072c7a68dSZhou Wang 102172c7a68dSZhou Wang hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL); 102272c7a68dSZhou Wang } 102372c7a68dSZhou Wang 102472c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void) 102572c7a68dSZhou Wang { 102672c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 102772c7a68dSZhou Wang } 102872c7a68dSZhou Wang 102962c455caSZhou Wang static int __init hisi_zip_init(void) 103062c455caSZhou Wang { 103162c455caSZhou Wang int ret; 103262c455caSZhou Wang 103318f1ab3fSShukun Tan hisi_qm_init_list(&zip_devices); 103472c7a68dSZhou Wang hisi_zip_register_debugfs(); 103572c7a68dSZhou Wang 103662c455caSZhou Wang ret = pci_register_driver(&hisi_zip_pci_driver); 103762c455caSZhou Wang if (ret < 0) { 103872c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 10392ca73193SYang Shen pr_err("Failed to register pci driver.\n"); 10402ca73193SYang Shen } 104172c7a68dSZhou Wang 104262c455caSZhou Wang return ret; 104362c455caSZhou Wang } 104462c455caSZhou Wang 104562c455caSZhou Wang static void __exit hisi_zip_exit(void) 104662c455caSZhou Wang { 104762c455caSZhou Wang pci_unregister_driver(&hisi_zip_pci_driver); 104872c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 104962c455caSZhou Wang } 105062c455caSZhou Wang 105162c455caSZhou Wang module_init(hisi_zip_init); 105262c455caSZhou Wang module_exit(hisi_zip_exit); 105362c455caSZhou Wang 105462c455caSZhou Wang MODULE_LICENSE("GPL v2"); 105562c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>"); 105662c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator"); 1057