xref: /openbmc/linux/drivers/crypto/hisilicon/zip/zip_main.c (revision 1db0016e0d223b644d2c77a4569e8939f5c55a7c)
162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0
262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
362c455caSZhou Wang #include <linux/acpi.h>
462c455caSZhou Wang #include <linux/aer.h>
562c455caSZhou Wang #include <linux/bitops.h>
672c7a68dSZhou Wang #include <linux/debugfs.h>
762c455caSZhou Wang #include <linux/init.h>
862c455caSZhou Wang #include <linux/io.h>
962c455caSZhou Wang #include <linux/kernel.h>
1062c455caSZhou Wang #include <linux/module.h>
1162c455caSZhou Wang #include <linux/pci.h>
1272c7a68dSZhou Wang #include <linux/seq_file.h>
1362c455caSZhou Wang #include <linux/topology.h>
149e00df71SZhangfei Gao #include <linux/uacce.h>
1562c455caSZhou Wang #include "zip.h"
1662c455caSZhou Wang 
1762c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF		0xa250
1879e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF		0xa251
1962c455caSZhou Wang 
2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1		4096
2162c455caSZhou Wang #define HZIP_QUEUE_NUM_V2		1024
2262c455caSZhou Wang 
2362c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL		0x301004
2462c455caSZhou Wang #define COMP0_ENABLE			BIT(0)
2562c455caSZhou Wang #define COMP1_ENABLE			BIT(1)
2662c455caSZhou Wang #define DECOMP0_ENABLE			BIT(2)
2762c455caSZhou Wang #define DECOMP1_ENABLE			BIT(3)
2862c455caSZhou Wang #define DECOMP2_ENABLE			BIT(4)
2962c455caSZhou Wang #define DECOMP3_ENABLE			BIT(5)
3062c455caSZhou Wang #define DECOMP4_ENABLE			BIT(6)
3162c455caSZhou Wang #define DECOMP5_ENABLE			BIT(7)
3215b0694fSYang Shen #define HZIP_ALL_COMP_DECOMP_EN		(COMP0_ENABLE | COMP1_ENABLE | \
3362c455caSZhou Wang 					 DECOMP0_ENABLE | DECOMP1_ENABLE | \
3462c455caSZhou Wang 					 DECOMP2_ENABLE | DECOMP3_ENABLE | \
3562c455caSZhou Wang 					 DECOMP4_ENABLE | DECOMP5_ENABLE)
3615b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE	BIT(16)
3772c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT		0x301008
3862c455caSZhou Wang 
3962c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0		0x301040
4062c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1		0x301044
4162c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0		0x301060
4262c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1		0x301064
4315b0694fSYang Shen #define HZIP_CACHE_ALL_EN		0xffffffff
4462c455caSZhou Wang 
4562c455caSZhou Wang #define HZIP_BD_RUSER_32_63		0x301110
4662c455caSZhou Wang #define HZIP_SGL_RUSER_32_63		0x30111c
4762c455caSZhou Wang #define HZIP_DATA_RUSER_32_63		0x301128
4862c455caSZhou Wang #define HZIP_DATA_WUSER_32_63		0x301134
4962c455caSZhou Wang #define HZIP_BD_WUSER_32_63		0x301140
5062c455caSZhou Wang 
5172c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS		0x3040e4
5262c455caSZhou Wang 
5372c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0		0x302000
5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1		0x303000
5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0	0x304000
5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1	0x305000
5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2	0x306000
5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3	0x307000
5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4	0x308000
6072c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5	0x309000
6162c455caSZhou Wang 
6262c455caSZhou Wang #define HZIP_CORE_INT_SOURCE		0x3010A0
63eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG		0x3010A4
6484c9b780SShukun Tan #define HZIP_CORE_INT_SET		0x3010A8
6562c455caSZhou Wang #define HZIP_CORE_INT_STATUS		0x3010AC
6662c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
6762c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
68de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
69*1db0016eSWeili Qian #define HZIP_CORE_INT_RAS_CE_ENABLE	0x1
70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
71de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
72de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENABLE	0x7FE
73f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT	16
74f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT	24
75eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_ALL		GENMASK(10, 0)
7672c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM		2
7772c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM		6
7872c7a68dSZhou Wang #define HZIP_CORE_NUM			(HZIP_COMP_CORE_NUM + \
7972c7a68dSZhou Wang 					 HZIP_DECOMP_CORE_NUM)
8062c455caSZhou Wang #define HZIP_SQE_SIZE			128
8172c7a68dSZhou Wang #define HZIP_SQ_SIZE			(HZIP_SQE_SIZE * QM_Q_DEPTH)
8262c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM		64
8362c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE		0
8462c455caSZhou Wang 
8572c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
8615b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
8784c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL	0x30100C
8884c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE	BIT(14)
8984c9b780SShukun Tan #define HZIP_WR_PORT			BIT(11)
9062c455caSZhou Wang 
9172c7a68dSZhou Wang #define HZIP_BUF_SIZE			22
92c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET		64
93c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN		48
9462c455caSZhou Wang 
95698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN		BIT(0)
96698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN		BIT(2)
97698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN		(HZIP_CNT_CLR_CE_EN | \
98698f9523SHao Fang 					 HZIP_RO_CNT_CLR_CE_EN)
99698f9523SHao Fang 
10062c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip";
10172c7a68dSZhou Wang static struct dentry *hzip_debugfs_root;
10262c455caSZhou Wang 
10362c455caSZhou Wang struct hisi_zip_hw_error {
10462c455caSZhou Wang 	u32 int_msk;
10562c455caSZhou Wang 	const char *msg;
10662c455caSZhou Wang };
10762c455caSZhou Wang 
1086621e649SLongfang Liu struct zip_dfx_item {
1096621e649SLongfang Liu 	const char *name;
1106621e649SLongfang Liu 	u32 offset;
1116621e649SLongfang Liu };
1126621e649SLongfang Liu 
1133d29e98dSYang Shen static struct hisi_qm_list zip_devices = {
1143d29e98dSYang Shen 	.register_to_crypto	= hisi_zip_register_to_crypto,
1153d29e98dSYang Shen 	.unregister_from_crypto	= hisi_zip_unregister_from_crypto,
1163d29e98dSYang Shen };
1173d29e98dSYang Shen 
1186621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = {
1196621e649SLongfang Liu 	{"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)},
1206621e649SLongfang Liu 	{"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)},
1216621e649SLongfang Liu 	{"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)},
1226621e649SLongfang Liu 	{"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)},
1236621e649SLongfang Liu };
1246621e649SLongfang Liu 
12562c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = {
12662c455caSZhou Wang 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
12762c455caSZhou Wang 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
12862c455caSZhou Wang 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
12962c455caSZhou Wang 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
13062c455caSZhou Wang 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
13162c455caSZhou Wang 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
13262c455caSZhou Wang 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
13362c455caSZhou Wang 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
13462c455caSZhou Wang 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
13562c455caSZhou Wang 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
13662c455caSZhou Wang 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
13762c455caSZhou Wang 	{ /* sentinel */ }
13862c455caSZhou Wang };
13962c455caSZhou Wang 
14072c7a68dSZhou Wang enum ctrl_debug_file_index {
14172c7a68dSZhou Wang 	HZIP_CURRENT_QM,
14272c7a68dSZhou Wang 	HZIP_CLEAR_ENABLE,
14372c7a68dSZhou Wang 	HZIP_DEBUG_FILE_NUM,
14472c7a68dSZhou Wang };
14572c7a68dSZhou Wang 
14672c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = {
14772c7a68dSZhou Wang 	[HZIP_CURRENT_QM]   = "current_qm",
14872c7a68dSZhou Wang 	[HZIP_CLEAR_ENABLE] = "clear_enable",
14972c7a68dSZhou Wang };
15072c7a68dSZhou Wang 
15172c7a68dSZhou Wang struct ctrl_debug_file {
15272c7a68dSZhou Wang 	enum ctrl_debug_file_index index;
15372c7a68dSZhou Wang 	spinlock_t lock;
15472c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl;
15572c7a68dSZhou Wang };
15672c7a68dSZhou Wang 
15762c455caSZhou Wang /*
15862c455caSZhou Wang  * One ZIP controller has one PF and multiple VFs, some global configurations
15962c455caSZhou Wang  * which PF has need this structure.
16062c455caSZhou Wang  *
16162c455caSZhou Wang  * Just relevant for PF.
16262c455caSZhou Wang  */
16362c455caSZhou Wang struct hisi_zip_ctrl {
16462c455caSZhou Wang 	struct hisi_zip *hisi_zip;
16572c7a68dSZhou Wang 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
16672c7a68dSZhou Wang };
16772c7a68dSZhou Wang 
16872c7a68dSZhou Wang enum {
16972c7a68dSZhou Wang 	HZIP_COMP_CORE0,
17072c7a68dSZhou Wang 	HZIP_COMP_CORE1,
17172c7a68dSZhou Wang 	HZIP_DECOMP_CORE0,
17272c7a68dSZhou Wang 	HZIP_DECOMP_CORE1,
17372c7a68dSZhou Wang 	HZIP_DECOMP_CORE2,
17472c7a68dSZhou Wang 	HZIP_DECOMP_CORE3,
17572c7a68dSZhou Wang 	HZIP_DECOMP_CORE4,
17672c7a68dSZhou Wang 	HZIP_DECOMP_CORE5,
17772c7a68dSZhou Wang };
17872c7a68dSZhou Wang 
17972c7a68dSZhou Wang static const u64 core_offsets[] = {
18072c7a68dSZhou Wang 	[HZIP_COMP_CORE0]   = 0x302000,
18172c7a68dSZhou Wang 	[HZIP_COMP_CORE1]   = 0x303000,
18272c7a68dSZhou Wang 	[HZIP_DECOMP_CORE0] = 0x304000,
18372c7a68dSZhou Wang 	[HZIP_DECOMP_CORE1] = 0x305000,
18472c7a68dSZhou Wang 	[HZIP_DECOMP_CORE2] = 0x306000,
18572c7a68dSZhou Wang 	[HZIP_DECOMP_CORE3] = 0x307000,
18672c7a68dSZhou Wang 	[HZIP_DECOMP_CORE4] = 0x308000,
18772c7a68dSZhou Wang 	[HZIP_DECOMP_CORE5] = 0x309000,
18872c7a68dSZhou Wang };
18972c7a68dSZhou Wang 
1908f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = {
19172c7a68dSZhou Wang 	{"HZIP_GET_BD_NUM                ",  0x00ull},
19272c7a68dSZhou Wang 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
19372c7a68dSZhou Wang 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
19472c7a68dSZhou Wang 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
19572c7a68dSZhou Wang 	{"HZIP_WORK_CYCLE                ",  0x10ull},
19672c7a68dSZhou Wang 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
19772c7a68dSZhou Wang 	{"HZIP_MAX_DELAY                 ",  0x20ull},
19872c7a68dSZhou Wang 	{"HZIP_MIN_DELAY                 ",  0x24ull},
19972c7a68dSZhou Wang 	{"HZIP_AVG_DELAY                 ",  0x28ull},
20072c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
20172c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
20272c7a68dSZhou Wang 	{"HZIP_COMSUMED_BYTE             ",  0x38ull},
20372c7a68dSZhou Wang 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
20472c7a68dSZhou Wang 	{"HZIP_COMP_INF                  ",  0x70ull},
20572c7a68dSZhou Wang 	{"HZIP_PRE_OUT                   ",  0x78ull},
20672c7a68dSZhou Wang 	{"HZIP_BD_RD                     ",  0x7cull},
20772c7a68dSZhou Wang 	{"HZIP_BD_WR                     ",  0x80ull},
20872c7a68dSZhou Wang 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
20972c7a68dSZhou Wang 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
21072c7a68dSZhou Wang 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
21172c7a68dSZhou Wang 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
21272c7a68dSZhou Wang 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
21362c455caSZhou Wang };
21462c455caSZhou Wang 
215f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = {
216f8408d2bSKai Ye 	.set = uacce_mode_set,
217f8408d2bSKai Ye 	.get = param_get_int,
218f8408d2bSKai Ye };
219f8408d2bSKai Ye 
220f8408d2bSKai Ye /*
221f8408d2bSKai Ye  * uacce_mode = 0 means zip only register to crypto,
222f8408d2bSKai Ye  * uacce_mode = 1 means zip both register to crypto and uacce.
223f8408d2bSKai Ye  */
224f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE;
225f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444);
226f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC);
227f8408d2bSKai Ye 
22862c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp)
22962c455caSZhou Wang {
23020b291f5SShukun Tan 	return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF);
23162c455caSZhou Wang }
23262c455caSZhou Wang 
23362c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = {
23462c455caSZhou Wang 	.set = pf_q_num_set,
23562c455caSZhou Wang 	.get = param_get_int,
23662c455caSZhou Wang };
23762c455caSZhou Wang 
23862c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
23962c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
2400542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)");
24162c455caSZhou Wang 
24235ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = {
24335ee280fSHao Fang 	.set = vfs_num_set,
24435ee280fSHao Fang 	.get = param_get_int,
24535ee280fSHao Fang };
24635ee280fSHao Fang 
24739977f4bSHao Fang static u32 vfs_num;
24835ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
24935ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
25039977f4bSHao Fang 
25162c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = {
25262c455caSZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) },
25379e09f30SZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) },
25462c455caSZhou Wang 	{ 0, }
25562c455caSZhou Wang };
25662c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
25762c455caSZhou Wang 
258813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node)
25962c455caSZhou Wang {
260813ec3f1SBarry Song 	if (node == NUMA_NO_NODE)
261813ec3f1SBarry Song 		node = cpu_to_node(smp_processor_id());
26262c455caSZhou Wang 
26318f1ab3fSShukun Tan 	return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps);
26462c455caSZhou Wang }
26562c455caSZhou Wang 
26684c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm)
26762c455caSZhou Wang {
26884c9b780SShukun Tan 	void __iomem *base = qm->io_base;
26962c455caSZhou Wang 
27062c455caSZhou Wang 	/* qm user domain */
27162c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
27262c455caSZhou Wang 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
27362c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
27462c455caSZhou Wang 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
27562c455caSZhou Wang 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
27662c455caSZhou Wang 
27762c455caSZhou Wang 	/* qm cache */
27862c455caSZhou Wang 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
27962c455caSZhou Wang 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
2802ca73193SYang Shen 
28162c455caSZhou Wang 	/* disable FLR triggered by BME(bus master enable) */
28262c455caSZhou Wang 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
28362c455caSZhou Wang 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
28462c455caSZhou Wang 
28562c455caSZhou Wang 	/* cache */
28615b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
28715b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
28815b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
28915b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
29062c455caSZhou Wang 
29162c455caSZhou Wang 	/* user domain configurations */
29262c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
29362c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
29462c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
2959e00df71SZhangfei Gao 
296cc3292d1SWeili Qian 	if (qm->use_sva && qm->ver == QM_HW_V2) {
2979e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63);
2989e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63);
2999e00df71SZhangfei Gao 	} else {
30062c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
30162c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
3029e00df71SZhangfei Gao 	}
30362c455caSZhou Wang 
30462c455caSZhou Wang 	/* let's open all compression/decompression cores */
30515b0694fSYang Shen 	writel(HZIP_DECOMP_CHECK_ENABLE | HZIP_ALL_COMP_DECOMP_EN,
30662c455caSZhou Wang 	       base + HZIP_CLOCK_GATE_CTRL);
30762c455caSZhou Wang 
3082a928693SYang Shen 	/* enable sqc,cqc writeback */
30962c455caSZhou Wang 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
31062c455caSZhou Wang 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
31162c455caSZhou Wang 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
31284c9b780SShukun Tan 
31384c9b780SShukun Tan 	return 0;
31462c455caSZhou Wang }
31562c455caSZhou Wang 
316eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
31762c455caSZhou Wang {
3187ce396faSShukun Tan 	u32 val;
3197ce396faSShukun Tan 
32062c455caSZhou Wang 	if (qm->ver == QM_HW_V1) {
321eaebf4c3SShukun Tan 		writel(HZIP_CORE_INT_MASK_ALL,
322eaebf4c3SShukun Tan 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
323ee1788c6SZhou Wang 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
32462c455caSZhou Wang 		return;
32562c455caSZhou Wang 	}
32662c455caSZhou Wang 
32762c455caSZhou Wang 	/* clear ZIP hw error source if having */
328eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE);
329eaebf4c3SShukun Tan 
330de3daf4bSShukun Tan 	/* configure error type */
331*1db0016eSWeili Qian 	writel(HZIP_CORE_INT_RAS_CE_ENABLE,
332*1db0016eSWeili Qian 	       qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
333de3daf4bSShukun Tan 	writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
334de3daf4bSShukun Tan 	writel(HZIP_CORE_INT_RAS_NFE_ENABLE,
335de3daf4bSShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
336de3daf4bSShukun Tan 
33762c455caSZhou Wang 	/* enable ZIP hw error interrupts */
338eaebf4c3SShukun Tan 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
3397ce396faSShukun Tan 
3407ce396faSShukun Tan 	/* enable ZIP block master OOO when m-bit error occur */
3417ce396faSShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
3427ce396faSShukun Tan 	val = val | HZIP_AXI_SHUTDOWN_ENABLE;
3437ce396faSShukun Tan 	writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
34462c455caSZhou Wang }
345eaebf4c3SShukun Tan 
346eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
347eaebf4c3SShukun Tan {
3487ce396faSShukun Tan 	u32 val;
3497ce396faSShukun Tan 
350eaebf4c3SShukun Tan 	/* disable ZIP hw error interrupts */
351eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG);
3527ce396faSShukun Tan 
3537ce396faSShukun Tan 	/* disable ZIP block master OOO when m-bit error occur */
3547ce396faSShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
3557ce396faSShukun Tan 	val = val & ~HZIP_AXI_SHUTDOWN_ENABLE;
3567ce396faSShukun Tan 	writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
35762c455caSZhou Wang }
35862c455caSZhou Wang 
35972c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
36072c7a68dSZhou Wang {
36172c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
36272c7a68dSZhou Wang 
36372c7a68dSZhou Wang 	return &hisi_zip->qm;
36472c7a68dSZhou Wang }
36572c7a68dSZhou Wang 
36672c7a68dSZhou Wang static u32 current_qm_read(struct ctrl_debug_file *file)
36772c7a68dSZhou Wang {
36872c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
36972c7a68dSZhou Wang 
37072c7a68dSZhou Wang 	return readl(qm->io_base + QM_DFX_MB_CNT_VF);
37172c7a68dSZhou Wang }
37272c7a68dSZhou Wang 
37372c7a68dSZhou Wang static int current_qm_write(struct ctrl_debug_file *file, u32 val)
37472c7a68dSZhou Wang {
37572c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
37672c7a68dSZhou Wang 	u32 vfq_num;
37772c7a68dSZhou Wang 	u32 tmp;
37872c7a68dSZhou Wang 
379619e464aSShukun Tan 	if (val > qm->vfs_num)
38072c7a68dSZhou Wang 		return -EINVAL;
38172c7a68dSZhou Wang 
3822a928693SYang Shen 	/* According PF or VF Dev ID to calculation curr_qm_qp_num and store */
38372c7a68dSZhou Wang 	if (val == 0) {
38472c7a68dSZhou Wang 		qm->debug.curr_qm_qp_num = qm->qp_num;
38572c7a68dSZhou Wang 	} else {
386619e464aSShukun Tan 		vfq_num = (qm->ctrl_qp_num - qm->qp_num) / qm->vfs_num;
387619e464aSShukun Tan 		if (val == qm->vfs_num)
38872c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = qm->ctrl_qp_num -
389619e464aSShukun Tan 				qm->qp_num - (qm->vfs_num - 1) * vfq_num;
39072c7a68dSZhou Wang 		else
39172c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = vfq_num;
39272c7a68dSZhou Wang 	}
39372c7a68dSZhou Wang 
39472c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_MB_CNT_VF);
39572c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_DB_CNT_VF);
39672c7a68dSZhou Wang 
39772c7a68dSZhou Wang 	tmp = val |
39872c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK);
39972c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN);
40072c7a68dSZhou Wang 
40172c7a68dSZhou Wang 	tmp = val |
40272c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK);
40372c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN);
40472c7a68dSZhou Wang 
40572c7a68dSZhou Wang 	return  0;
40672c7a68dSZhou Wang }
40772c7a68dSZhou Wang 
40872c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file)
40972c7a68dSZhou Wang {
41072c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
41172c7a68dSZhou Wang 
41272c7a68dSZhou Wang 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
41315b0694fSYang Shen 		     HZIP_SOFT_CTRL_CNT_CLR_CE_BIT;
41472c7a68dSZhou Wang }
41572c7a68dSZhou Wang 
41672c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val)
41772c7a68dSZhou Wang {
41872c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
41972c7a68dSZhou Wang 	u32 tmp;
42072c7a68dSZhou Wang 
42172c7a68dSZhou Wang 	if (val != 1 && val != 0)
42272c7a68dSZhou Wang 		return -EINVAL;
42372c7a68dSZhou Wang 
42472c7a68dSZhou Wang 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
42515b0694fSYang Shen 	       ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val;
42672c7a68dSZhou Wang 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
42772c7a68dSZhou Wang 
42872c7a68dSZhou Wang 	return  0;
42972c7a68dSZhou Wang }
43072c7a68dSZhou Wang 
43115b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf,
43272c7a68dSZhou Wang 					size_t count, loff_t *pos)
43372c7a68dSZhou Wang {
43472c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
43572c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
43672c7a68dSZhou Wang 	u32 val;
43772c7a68dSZhou Wang 	int ret;
43872c7a68dSZhou Wang 
43972c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
44072c7a68dSZhou Wang 	switch (file->index) {
44172c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
44272c7a68dSZhou Wang 		val = current_qm_read(file);
44372c7a68dSZhou Wang 		break;
44472c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
44572c7a68dSZhou Wang 		val = clear_enable_read(file);
44672c7a68dSZhou Wang 		break;
44772c7a68dSZhou Wang 	default:
44872c7a68dSZhou Wang 		spin_unlock_irq(&file->lock);
44972c7a68dSZhou Wang 		return -EINVAL;
45072c7a68dSZhou Wang 	}
45172c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
452533b2079SYang Shen 	ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val);
45372c7a68dSZhou Wang 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
45472c7a68dSZhou Wang }
45572c7a68dSZhou Wang 
45615b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp,
45715b0694fSYang Shen 					 const char __user *buf,
45872c7a68dSZhou Wang 					 size_t count, loff_t *pos)
45972c7a68dSZhou Wang {
46072c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
46172c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
46272c7a68dSZhou Wang 	unsigned long val;
46372c7a68dSZhou Wang 	int len, ret;
46472c7a68dSZhou Wang 
46572c7a68dSZhou Wang 	if (*pos != 0)
46672c7a68dSZhou Wang 		return 0;
46772c7a68dSZhou Wang 
46872c7a68dSZhou Wang 	if (count >= HZIP_BUF_SIZE)
46972c7a68dSZhou Wang 		return -ENOSPC;
47072c7a68dSZhou Wang 
47172c7a68dSZhou Wang 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
47272c7a68dSZhou Wang 	if (len < 0)
47372c7a68dSZhou Wang 		return len;
47472c7a68dSZhou Wang 
47572c7a68dSZhou Wang 	tbuf[len] = '\0';
47672c7a68dSZhou Wang 	if (kstrtoul(tbuf, 0, &val))
47772c7a68dSZhou Wang 		return -EFAULT;
47872c7a68dSZhou Wang 
47972c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
48072c7a68dSZhou Wang 	switch (file->index) {
48172c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
48272c7a68dSZhou Wang 		ret = current_qm_write(file, val);
48372c7a68dSZhou Wang 		if (ret)
48472c7a68dSZhou Wang 			goto err_input;
48572c7a68dSZhou Wang 		break;
48672c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
48772c7a68dSZhou Wang 		ret = clear_enable_write(file, val);
48872c7a68dSZhou Wang 		if (ret)
48972c7a68dSZhou Wang 			goto err_input;
49072c7a68dSZhou Wang 		break;
49172c7a68dSZhou Wang 	default:
49272c7a68dSZhou Wang 		ret = -EINVAL;
49372c7a68dSZhou Wang 		goto err_input;
49472c7a68dSZhou Wang 	}
49572c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
49672c7a68dSZhou Wang 
49772c7a68dSZhou Wang 	return count;
49872c7a68dSZhou Wang 
49972c7a68dSZhou Wang err_input:
50072c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
50172c7a68dSZhou Wang 	return ret;
50272c7a68dSZhou Wang }
50372c7a68dSZhou Wang 
50472c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = {
50572c7a68dSZhou Wang 	.owner = THIS_MODULE,
50672c7a68dSZhou Wang 	.open = simple_open,
50715b0694fSYang Shen 	.read = hisi_zip_ctrl_debug_read,
50815b0694fSYang Shen 	.write = hisi_zip_ctrl_debug_write,
50972c7a68dSZhou Wang };
51072c7a68dSZhou Wang 
5116621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val)
5126621e649SLongfang Liu {
5136621e649SLongfang Liu 	if (val)
5146621e649SLongfang Liu 		return -EINVAL;
5156621e649SLongfang Liu 
5166621e649SLongfang Liu 	atomic64_set((atomic64_t *)data, 0);
5176621e649SLongfang Liu 
5186621e649SLongfang Liu 	return 0;
5196621e649SLongfang Liu }
5206621e649SLongfang Liu 
5216621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val)
5226621e649SLongfang Liu {
5236621e649SLongfang Liu 	*val = atomic64_read((atomic64_t *)data);
5246621e649SLongfang Liu 
5256621e649SLongfang Liu 	return 0;
5266621e649SLongfang Liu }
5276621e649SLongfang Liu 
5286621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get,
5296621e649SLongfang Liu 			 zip_debugfs_atomic64_set, "%llu\n");
5306621e649SLongfang Liu 
5314b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm)
53272c7a68dSZhou Wang {
53372c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
53472c7a68dSZhou Wang 	struct debugfs_regset32 *regset;
5354a97bfc7SGreg Kroah-Hartman 	struct dentry *tmp_d;
53672c7a68dSZhou Wang 	char buf[HZIP_BUF_SIZE];
53772c7a68dSZhou Wang 	int i;
53872c7a68dSZhou Wang 
53972c7a68dSZhou Wang 	for (i = 0; i < HZIP_CORE_NUM; i++) {
54072c7a68dSZhou Wang 		if (i < HZIP_COMP_CORE_NUM)
541533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "comp_core%d", i);
54272c7a68dSZhou Wang 		else
543533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "decomp_core%d",
544533b2079SYang Shen 				  i - HZIP_COMP_CORE_NUM);
54572c7a68dSZhou Wang 
54672c7a68dSZhou Wang 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
54772c7a68dSZhou Wang 		if (!regset)
54872c7a68dSZhou Wang 			return -ENOENT;
54972c7a68dSZhou Wang 
55072c7a68dSZhou Wang 		regset->regs = hzip_dfx_regs;
55172c7a68dSZhou Wang 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
55272c7a68dSZhou Wang 		regset->base = qm->io_base + core_offsets[i];
55372c7a68dSZhou Wang 
5544b33f057SShukun Tan 		tmp_d = debugfs_create_dir(buf, qm->debug.debug_root);
5554a97bfc7SGreg Kroah-Hartman 		debugfs_create_regset32("regs", 0444, tmp_d, regset);
55672c7a68dSZhou Wang 	}
55772c7a68dSZhou Wang 
55872c7a68dSZhou Wang 	return 0;
55972c7a68dSZhou Wang }
56072c7a68dSZhou Wang 
5616621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm)
5626621e649SLongfang Liu {
5636621e649SLongfang Liu 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
5646621e649SLongfang Liu 	struct hisi_zip_dfx *dfx = &zip->dfx;
5656621e649SLongfang Liu 	struct dentry *tmp_dir;
5666621e649SLongfang Liu 	void *data;
5676621e649SLongfang Liu 	int i;
5686621e649SLongfang Liu 
5696621e649SLongfang Liu 	tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root);
5706621e649SLongfang Liu 	for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) {
5716621e649SLongfang Liu 		data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset);
5726621e649SLongfang Liu 		debugfs_create_file(zip_dfx_files[i].name,
5734b33f057SShukun Tan 				    0644, tmp_dir, data,
5746621e649SLongfang Liu 				    &zip_atomic64_ops);
5756621e649SLongfang Liu 	}
5766621e649SLongfang Liu }
5776621e649SLongfang Liu 
5784b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm)
57972c7a68dSZhou Wang {
5804b33f057SShukun Tan 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
58172c7a68dSZhou Wang 	int i;
58272c7a68dSZhou Wang 
58372c7a68dSZhou Wang 	for (i = HZIP_CURRENT_QM; i < HZIP_DEBUG_FILE_NUM; i++) {
5844b33f057SShukun Tan 		spin_lock_init(&zip->ctrl->files[i].lock);
5854b33f057SShukun Tan 		zip->ctrl->files[i].ctrl = zip->ctrl;
5864b33f057SShukun Tan 		zip->ctrl->files[i].index = i;
58772c7a68dSZhou Wang 
5884a97bfc7SGreg Kroah-Hartman 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
5894b33f057SShukun Tan 				    qm->debug.debug_root,
5904b33f057SShukun Tan 				    zip->ctrl->files + i,
59172c7a68dSZhou Wang 				    &ctrl_debug_fops);
59272c7a68dSZhou Wang 	}
59372c7a68dSZhou Wang 
5944b33f057SShukun Tan 	return hisi_zip_core_debug_init(qm);
59572c7a68dSZhou Wang }
59672c7a68dSZhou Wang 
5974b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm)
59872c7a68dSZhou Wang {
59972c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
60072c7a68dSZhou Wang 	struct dentry *dev_d;
60172c7a68dSZhou Wang 	int ret;
60272c7a68dSZhou Wang 
60372c7a68dSZhou Wang 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
60472c7a68dSZhou Wang 
605c31dc9feSShukun Tan 	qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET;
606c31dc9feSShukun Tan 	qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN;
60772c7a68dSZhou Wang 	qm->debug.debug_root = dev_d;
608a8ff38bdSWeili Qian 	hisi_qm_debug_init(qm);
60972c7a68dSZhou Wang 
61072c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF) {
6114b33f057SShukun Tan 		ret = hisi_zip_ctrl_debug_init(qm);
61272c7a68dSZhou Wang 		if (ret)
61372c7a68dSZhou Wang 			goto failed_to_create;
61472c7a68dSZhou Wang 	}
61572c7a68dSZhou Wang 
6166621e649SLongfang Liu 	hisi_zip_dfx_debug_init(qm);
6176621e649SLongfang Liu 
61872c7a68dSZhou Wang 	return 0;
61972c7a68dSZhou Wang 
62072c7a68dSZhou Wang failed_to_create:
62172c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
62272c7a68dSZhou Wang 	return ret;
62372c7a68dSZhou Wang }
62472c7a68dSZhou Wang 
625698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */
6264b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm)
62772c7a68dSZhou Wang {
628698f9523SHao Fang 	int i, j;
629698f9523SHao Fang 
630698f9523SHao Fang 	/* clear current_qm */
63172c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF);
63272c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF);
633698f9523SHao Fang 
634698f9523SHao Fang 	/* enable register read_clear bit */
635698f9523SHao Fang 	writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
636698f9523SHao Fang 	for (i = 0; i < ARRAY_SIZE(core_offsets); i++)
637698f9523SHao Fang 		for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++)
638698f9523SHao Fang 			readl(qm->io_base + core_offsets[i] +
639698f9523SHao Fang 			      hzip_dfx_regs[j].offset);
640698f9523SHao Fang 
641698f9523SHao Fang 	/* disable register read_clear bit */
64272c7a68dSZhou Wang 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
64372c7a68dSZhou Wang 
64472c7a68dSZhou Wang 	hisi_qm_debug_regs_clear(qm);
64572c7a68dSZhou Wang }
64672c7a68dSZhou Wang 
6474b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm)
64872c7a68dSZhou Wang {
64972c7a68dSZhou Wang 	debugfs_remove_recursive(qm->debug.debug_root);
65072c7a68dSZhou Wang 
6514b33f057SShukun Tan 	if (qm->fun_type == QM_HW_PF) {
6524b33f057SShukun Tan 		hisi_zip_debug_regs_clear(qm);
6534b33f057SShukun Tan 		qm->debug.curr_qm_qp_num = 0;
6544b33f057SShukun Tan 	}
65572c7a68dSZhou Wang }
65672c7a68dSZhou Wang 
657f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts)
658f826e6efSShukun Tan {
659f826e6efSShukun Tan 	const struct hisi_zip_hw_error *err = zip_hw_error;
660f826e6efSShukun Tan 	struct device *dev = &qm->pdev->dev;
661f826e6efSShukun Tan 	u32 err_val;
662f826e6efSShukun Tan 
663f826e6efSShukun Tan 	while (err->msg) {
664f826e6efSShukun Tan 		if (err->int_msk & err_sts) {
665f826e6efSShukun Tan 			dev_err(dev, "%s [error status=0x%x] found\n",
666f826e6efSShukun Tan 				err->msg, err->int_msk);
667f826e6efSShukun Tan 
668f826e6efSShukun Tan 			if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) {
669f826e6efSShukun Tan 				err_val = readl(qm->io_base +
670f826e6efSShukun Tan 						HZIP_CORE_SRAM_ECC_ERR_INFO);
671f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n",
672f826e6efSShukun Tan 					((err_val >>
673f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF));
674f826e6efSShukun Tan 			}
675f826e6efSShukun Tan 		}
676f826e6efSShukun Tan 		err++;
677f826e6efSShukun Tan 	}
678f826e6efSShukun Tan }
679f826e6efSShukun Tan 
680f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm)
681f826e6efSShukun Tan {
682f826e6efSShukun Tan 	return readl(qm->io_base + HZIP_CORE_INT_STATUS);
683f826e6efSShukun Tan }
684f826e6efSShukun Tan 
68584c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
68684c9b780SShukun Tan {
68784c9b780SShukun Tan 	writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE);
68884c9b780SShukun Tan }
68984c9b780SShukun Tan 
69084c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm)
69184c9b780SShukun Tan {
69284c9b780SShukun Tan 	u32 val;
69384c9b780SShukun Tan 
69484c9b780SShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
69584c9b780SShukun Tan 
69684c9b780SShukun Tan 	writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE,
69784c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
69884c9b780SShukun Tan 
69984c9b780SShukun Tan 	writel(val | HZIP_AXI_SHUTDOWN_ENABLE,
70084c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
70184c9b780SShukun Tan }
70284c9b780SShukun Tan 
70384c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm)
70484c9b780SShukun Tan {
70584c9b780SShukun Tan 	u32 nfe_enb;
70684c9b780SShukun Tan 
70784c9b780SShukun Tan 	/* Disable ECC Mbit error report. */
70884c9b780SShukun Tan 	nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
70984c9b780SShukun Tan 	writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC,
71084c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
71184c9b780SShukun Tan 
71284c9b780SShukun Tan 	/* Inject zip ECC Mbit error to block master ooo. */
71384c9b780SShukun Tan 	writel(HZIP_CORE_INT_STATUS_M_ECC,
71484c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_SET);
71584c9b780SShukun Tan }
71684c9b780SShukun Tan 
717eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = {
71884c9b780SShukun Tan 	.hw_init		= hisi_zip_set_user_domain_and_cache,
719eaebf4c3SShukun Tan 	.hw_err_enable		= hisi_zip_hw_error_enable,
720eaebf4c3SShukun Tan 	.hw_err_disable		= hisi_zip_hw_error_disable,
721f826e6efSShukun Tan 	.get_dev_hw_err_status	= hisi_zip_get_hw_err_status,
72284c9b780SShukun Tan 	.clear_dev_hw_err_status = hisi_zip_clear_hw_err_status,
723f826e6efSShukun Tan 	.log_dev_hw_err		= hisi_zip_log_hw_error,
72484c9b780SShukun Tan 	.open_axi_master_ooo	= hisi_zip_open_axi_master_ooo,
72584c9b780SShukun Tan 	.close_axi_master_ooo	= hisi_zip_close_axi_master_ooo,
726eaebf4c3SShukun Tan 	.err_info		= {
727eaebf4c3SShukun Tan 		.ce			= QM_BASE_CE,
728f826e6efSShukun Tan 		.nfe			= QM_BASE_NFE |
729f826e6efSShukun Tan 					  QM_ACC_WB_NOT_READY_TIMEOUT,
730eaebf4c3SShukun Tan 		.fe			= 0,
73184c9b780SShukun Tan 		.ecc_2bits_mask		= HZIP_CORE_INT_STATUS_M_ECC,
732*1db0016eSWeili Qian 		.dev_ce_mask		= HZIP_CORE_INT_RAS_CE_ENABLE,
73384c9b780SShukun Tan 		.msi_wr_port		= HZIP_WR_PORT,
73484c9b780SShukun Tan 		.acpi_rst		= "ZRST",
73562c455caSZhou Wang 	}
736eaebf4c3SShukun Tan };
73762c455caSZhou Wang 
73862c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
73962c455caSZhou Wang {
74062c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
74162c455caSZhou Wang 	struct hisi_zip_ctrl *ctrl;
74262c455caSZhou Wang 
74362c455caSZhou Wang 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
74462c455caSZhou Wang 	if (!ctrl)
74562c455caSZhou Wang 		return -ENOMEM;
74662c455caSZhou Wang 
74762c455caSZhou Wang 	hisi_zip->ctrl = ctrl;
74862c455caSZhou Wang 	ctrl->hisi_zip = hisi_zip;
74962c455caSZhou Wang 
75058ca0060SWeili Qian 	if (qm->ver == QM_HW_V1)
75162c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V1;
75258ca0060SWeili Qian 	else
75362c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V2;
75462c455caSZhou Wang 
755eaebf4c3SShukun Tan 	qm->err_ini = &hisi_zip_err_ini;
756eaebf4c3SShukun Tan 
75784c9b780SShukun Tan 	hisi_zip_set_user_domain_and_cache(qm);
758eaebf4c3SShukun Tan 	hisi_qm_dev_err_init(qm);
7594b33f057SShukun Tan 	hisi_zip_debug_regs_clear(qm);
76062c455caSZhou Wang 
76162c455caSZhou Wang 	return 0;
76262c455caSZhou Wang }
76362c455caSZhou Wang 
764cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
76539977f4bSHao Fang {
7661dc44035SYang Shen 	int ret;
7671dc44035SYang Shen 
76839977f4bSHao Fang 	qm->pdev = pdev;
76958ca0060SWeili Qian 	qm->ver = pdev->revision;
7709e00df71SZhangfei Gao 	qm->algs = "zlib\ngzip";
771f8408d2bSKai Ye 	qm->mode = uacce_mode;
77239977f4bSHao Fang 	qm->sqe_size = HZIP_SQE_SIZE;
77339977f4bSHao Fang 	qm->dev_name = hisi_zip_name;
774d9701f8dSWeili Qian 
775cfd66a66SLongfang Liu 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ?
776cfd66a66SLongfang Liu 			QM_HW_PF : QM_HW_VF;
777d9701f8dSWeili Qian 	if (qm->fun_type == QM_HW_PF) {
778d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
779d9701f8dSWeili Qian 		qm->qp_num = pf_q_num;
7802fcb4cc3SSihang Chen 		qm->debug.curr_qm_qp_num = pf_q_num;
781d9701f8dSWeili Qian 		qm->qm_list = &zip_devices;
782d9701f8dSWeili Qian 	} else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) {
783d9701f8dSWeili Qian 		/*
784d9701f8dSWeili Qian 		 * have no way to get qm configure in VM in v1 hardware,
785d9701f8dSWeili Qian 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
786d9701f8dSWeili Qian 		 * to trigger only one VF in v1 hardware.
787d9701f8dSWeili Qian 		 *
788d9701f8dSWeili Qian 		 * v2 hardware has no such problem.
789d9701f8dSWeili Qian 		 */
790d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_NUM;
791d9701f8dSWeili Qian 		qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
792d9701f8dSWeili Qian 	}
793cfd66a66SLongfang Liu 
7941dc44035SYang Shen 	qm->wq = alloc_workqueue("%s", WQ_HIGHPRI | WQ_MEM_RECLAIM |
7951dc44035SYang Shen 				 WQ_UNBOUND, num_online_cpus(),
7961dc44035SYang Shen 				 pci_name(qm->pdev));
7971dc44035SYang Shen 	if (!qm->wq) {
7981dc44035SYang Shen 		pci_err(qm->pdev, "fail to alloc workqueue\n");
7991dc44035SYang Shen 		return -ENOMEM;
8001dc44035SYang Shen 	}
8011dc44035SYang Shen 
8021dc44035SYang Shen 	ret = hisi_qm_init(qm);
8031dc44035SYang Shen 	if (ret)
8041dc44035SYang Shen 		destroy_workqueue(qm->wq);
8051dc44035SYang Shen 
8061dc44035SYang Shen 	return ret;
8071dc44035SYang Shen }
8081dc44035SYang Shen 
8091dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm)
8101dc44035SYang Shen {
8111dc44035SYang Shen 	hisi_qm_uninit(qm);
8121dc44035SYang Shen 	destroy_workqueue(qm->wq);
81339977f4bSHao Fang }
81439977f4bSHao Fang 
815cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip)
816cfd66a66SLongfang Liu {
817cfd66a66SLongfang Liu 	struct hisi_qm *qm = &hisi_zip->qm;
818cfd66a66SLongfang Liu 	int ret;
819cfd66a66SLongfang Liu 
82039977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF) {
82139977f4bSHao Fang 		ret = hisi_zip_pf_probe_init(hisi_zip);
82239977f4bSHao Fang 		if (ret)
82339977f4bSHao Fang 			return ret;
824cfd66a66SLongfang Liu 	}
825cfd66a66SLongfang Liu 
826cfd66a66SLongfang Liu 	return 0;
827cfd66a66SLongfang Liu }
828cfd66a66SLongfang Liu 
829cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
830cfd66a66SLongfang Liu {
831cfd66a66SLongfang Liu 	struct hisi_zip *hisi_zip;
832cfd66a66SLongfang Liu 	struct hisi_qm *qm;
833cfd66a66SLongfang Liu 	int ret;
834cfd66a66SLongfang Liu 
835cfd66a66SLongfang Liu 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
836cfd66a66SLongfang Liu 	if (!hisi_zip)
837cfd66a66SLongfang Liu 		return -ENOMEM;
838cfd66a66SLongfang Liu 
839cfd66a66SLongfang Liu 	qm = &hisi_zip->qm;
840cfd66a66SLongfang Liu 
841cfd66a66SLongfang Liu 	ret = hisi_zip_qm_init(qm, pdev);
842cfd66a66SLongfang Liu 	if (ret) {
843cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret);
844cfd66a66SLongfang Liu 		return ret;
845cfd66a66SLongfang Liu 	}
846cfd66a66SLongfang Liu 
847cfd66a66SLongfang Liu 	ret = hisi_zip_probe_init(hisi_zip);
848cfd66a66SLongfang Liu 	if (ret) {
849cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to probe (%d)!\n", ret);
850cfd66a66SLongfang Liu 		goto err_qm_uninit;
85139977f4bSHao Fang 	}
85239977f4bSHao Fang 
85339977f4bSHao Fang 	ret = hisi_qm_start(qm);
85439977f4bSHao Fang 	if (ret)
8553d29e98dSYang Shen 		goto err_dev_err_uninit;
85639977f4bSHao Fang 
8574b33f057SShukun Tan 	ret = hisi_zip_debugfs_init(qm);
85839977f4bSHao Fang 	if (ret)
859b1a25820SYang Shen 		pci_err(pdev, "failed to init debugfs (%d)!\n", ret);
86039977f4bSHao Fang 
8613d29e98dSYang Shen 	ret = hisi_qm_alg_register(qm, &zip_devices);
8623d29e98dSYang Shen 	if (ret < 0) {
863b1a25820SYang Shen 		pci_err(pdev, "failed to register driver to crypto!\n");
8643d29e98dSYang Shen 		goto err_qm_stop;
8653d29e98dSYang Shen 	}
86639977f4bSHao Fang 
8679e00df71SZhangfei Gao 	if (qm->uacce) {
8689e00df71SZhangfei Gao 		ret = uacce_register(qm->uacce);
869b1a25820SYang Shen 		if (ret) {
870b1a25820SYang Shen 			pci_err(pdev, "failed to register uacce (%d)!\n", ret);
8713d29e98dSYang Shen 			goto err_qm_alg_unregister;
8729e00df71SZhangfei Gao 		}
873b1a25820SYang Shen 	}
8749e00df71SZhangfei Gao 
87539977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
876cd1b7ae3SShukun Tan 		ret = hisi_qm_sriov_enable(pdev, vfs_num);
87739977f4bSHao Fang 		if (ret < 0)
8783d29e98dSYang Shen 			goto err_qm_alg_unregister;
87939977f4bSHao Fang 	}
88039977f4bSHao Fang 
88139977f4bSHao Fang 	return 0;
88239977f4bSHao Fang 
8833d29e98dSYang Shen err_qm_alg_unregister:
8843d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
8853d29e98dSYang Shen 
8863d29e98dSYang Shen err_qm_stop:
8874b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
888e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
8893d29e98dSYang Shen 
8903d29e98dSYang Shen err_dev_err_uninit:
8913d29e98dSYang Shen 	hisi_qm_dev_err_uninit(qm);
8923d29e98dSYang Shen 
89339977f4bSHao Fang err_qm_uninit:
8941dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
895cfd66a66SLongfang Liu 
89639977f4bSHao Fang 	return ret;
89739977f4bSHao Fang }
89839977f4bSHao Fang 
89962c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev)
90062c455caSZhou Wang {
901d8140b87SYang Shen 	struct hisi_qm *qm = pci_get_drvdata(pdev);
90262c455caSZhou Wang 
903daa31783SWeili Qian 	hisi_qm_wait_task_finish(qm, &zip_devices);
9043d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
9053d29e98dSYang Shen 
906619e464aSShukun Tan 	if (qm->fun_type == QM_HW_PF && qm->vfs_num)
9073e9954feSWeili Qian 		hisi_qm_sriov_disable(pdev, true);
90879e09f30SZhou Wang 
9094b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
910e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
911eaebf4c3SShukun Tan 	hisi_qm_dev_err_uninit(qm);
9121dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
91362c455caSZhou Wang }
91462c455caSZhou Wang 
91562c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = {
916f826e6efSShukun Tan 	.error_detected	= hisi_qm_dev_err_detected,
91784c9b780SShukun Tan 	.slot_reset	= hisi_qm_dev_slot_reset,
9187ce396faSShukun Tan 	.reset_prepare	= hisi_qm_reset_prepare,
9197ce396faSShukun Tan 	.reset_done	= hisi_qm_reset_done,
92062c455caSZhou Wang };
92162c455caSZhou Wang 
92262c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = {
92362c455caSZhou Wang 	.name			= "hisi_zip",
92462c455caSZhou Wang 	.id_table		= hisi_zip_dev_ids,
92562c455caSZhou Wang 	.probe			= hisi_zip_probe,
92662c455caSZhou Wang 	.remove			= hisi_zip_remove,
927bf6a7a5aSArnd Bergmann 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
928cd1b7ae3SShukun Tan 					hisi_qm_sriov_configure : NULL,
92962c455caSZhou Wang 	.err_handler		= &hisi_zip_err_handler,
93064dfe495SYang Shen 	.shutdown		= hisi_qm_dev_shutdown,
93162c455caSZhou Wang };
93262c455caSZhou Wang 
93372c7a68dSZhou Wang static void hisi_zip_register_debugfs(void)
93472c7a68dSZhou Wang {
93572c7a68dSZhou Wang 	if (!debugfs_initialized())
93672c7a68dSZhou Wang 		return;
93772c7a68dSZhou Wang 
93872c7a68dSZhou Wang 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
93972c7a68dSZhou Wang }
94072c7a68dSZhou Wang 
94172c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void)
94272c7a68dSZhou Wang {
94372c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
94472c7a68dSZhou Wang }
94572c7a68dSZhou Wang 
94662c455caSZhou Wang static int __init hisi_zip_init(void)
94762c455caSZhou Wang {
94862c455caSZhou Wang 	int ret;
94962c455caSZhou Wang 
95018f1ab3fSShukun Tan 	hisi_qm_init_list(&zip_devices);
95172c7a68dSZhou Wang 	hisi_zip_register_debugfs();
95272c7a68dSZhou Wang 
95362c455caSZhou Wang 	ret = pci_register_driver(&hisi_zip_pci_driver);
95462c455caSZhou Wang 	if (ret < 0) {
95572c7a68dSZhou Wang 		hisi_zip_unregister_debugfs();
9562ca73193SYang Shen 		pr_err("Failed to register pci driver.\n");
9572ca73193SYang Shen 	}
95872c7a68dSZhou Wang 
95962c455caSZhou Wang 	return ret;
96062c455caSZhou Wang }
96162c455caSZhou Wang 
96262c455caSZhou Wang static void __exit hisi_zip_exit(void)
96362c455caSZhou Wang {
96462c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
96572c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
96662c455caSZhou Wang }
96762c455caSZhou Wang 
96862c455caSZhou Wang module_init(hisi_zip_init);
96962c455caSZhou Wang module_exit(hisi_zip_exit);
97062c455caSZhou Wang 
97162c455caSZhou Wang MODULE_LICENSE("GPL v2");
97262c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
97362c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
974