1263c9959SZhou Wang // SPDX-License-Identifier: GPL-2.0
2263c9959SZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
3263c9959SZhou Wang #include <asm/page.h>
46c6dd580SShukun Tan #include <linux/acpi.h>
5263c9959SZhou Wang #include <linux/bitmap.h>
6263c9959SZhou Wang #include <linux/dma-mapping.h>
75308f660SWeili Qian #include <linux/idr.h>
8263c9959SZhou Wang #include <linux/io.h>
9263c9959SZhou Wang #include <linux/irqreturn.h>
10263c9959SZhou Wang #include <linux/log2.h>
11607c191bSWeili Qian #include <linux/pm_runtime.h>
1272c7a68dSZhou Wang #include <linux/seq_file.h>
13263c9959SZhou Wang #include <linux/slab.h>
149e00df71SZhangfei Gao #include <linux/uacce.h>
159e00df71SZhangfei Gao #include <linux/uaccess.h>
169e00df71SZhangfei Gao #include <uapi/misc/uacce/hisi_qm.h>
17ff5812e0SShameer Kolothum #include <linux/hisi_acc_qm.h>
1894476b2bSKai Ye #include "qm_common.h"
19263c9959SZhou Wang
20263c9959SZhou Wang /* eq/aeq irq enable */
21263c9959SZhou Wang #define QM_VF_AEQ_INT_SOURCE 0x0
22263c9959SZhou Wang #define QM_VF_AEQ_INT_MASK 0x4
23263c9959SZhou Wang #define QM_VF_EQ_INT_SOURCE 0x8
24263c9959SZhou Wang #define QM_VF_EQ_INT_MASK 0xc
25263c9959SZhou Wang
263536cc55SWeili Qian #define QM_IRQ_VECTOR_MASK GENMASK(15, 0)
273536cc55SWeili Qian #define QM_IRQ_TYPE_MASK GENMASK(15, 0)
283536cc55SWeili Qian #define QM_IRQ_TYPE_SHIFT 16
293536cc55SWeili Qian #define QM_ABN_IRQ_TYPE_MASK GENMASK(7, 0)
30263c9959SZhou Wang
31263c9959SZhou Wang /* mailbox */
323cd53a27SWeili Qian #define QM_MB_PING_ALL_VFS 0xffff
333bbf0783SKai Ye #define QM_MB_CMD_DATA_SHIFT 32
343cd53a27SWeili Qian #define QM_MB_CMD_DATA_MASK GENMASK(31, 0)
3595b66bc4SWeili Qian #define QM_MB_STATUS_MASK GENMASK(12, 9)
36263c9959SZhou Wang
37263c9959SZhou Wang /* sqc shift */
38263c9959SZhou Wang #define QM_SQ_HOP_NUM_SHIFT 0
39263c9959SZhou Wang #define QM_SQ_PAGE_SIZE_SHIFT 4
40263c9959SZhou Wang #define QM_SQ_BUF_SIZE_SHIFT 8
41263c9959SZhou Wang #define QM_SQ_SQE_SIZE_SHIFT 12
42263c9959SZhou Wang #define QM_SQ_PRIORITY_SHIFT 0
43263c9959SZhou Wang #define QM_SQ_ORDERS_SHIFT 4
44263c9959SZhou Wang #define QM_SQ_TYPE_SHIFT 8
45cc3292d1SWeili Qian #define QM_QC_PASID_ENABLE 0x1
46cc3292d1SWeili Qian #define QM_QC_PASID_ENABLE_SHIFT 7
47263c9959SZhou Wang
48263c9959SZhou Wang #define QM_SQ_TYPE_MASK GENMASK(3, 0)
49f037fc5fSYang Shen #define QM_SQ_TAIL_IDX(sqc) ((le16_to_cpu((sqc)->w11) >> 6) & 0x1)
50263c9959SZhou Wang
51263c9959SZhou Wang /* cqc shift */
52263c9959SZhou Wang #define QM_CQ_HOP_NUM_SHIFT 0
53263c9959SZhou Wang #define QM_CQ_PAGE_SIZE_SHIFT 4
54263c9959SZhou Wang #define QM_CQ_BUF_SIZE_SHIFT 8
55263c9959SZhou Wang #define QM_CQ_CQE_SIZE_SHIFT 12
56263c9959SZhou Wang #define QM_CQ_PHASE_SHIFT 0
57263c9959SZhou Wang #define QM_CQ_FLAG_SHIFT 1
58263c9959SZhou Wang
599a8641a7SShukun Tan #define QM_CQE_PHASE(cqe) (le16_to_cpu((cqe)->w7) & 0x1)
60263c9959SZhou Wang #define QM_QC_CQE_SIZE 4
61f037fc5fSYang Shen #define QM_CQ_TAIL_IDX(cqc) ((le16_to_cpu((cqc)->w11) >> 6) & 0x1)
62263c9959SZhou Wang
63263c9959SZhou Wang /* eqc shift */
64263c9959SZhou Wang #define QM_EQE_AEQE_SIZE (2UL << 12)
65263c9959SZhou Wang #define QM_EQC_PHASE_SHIFT 16
66263c9959SZhou Wang
679a8641a7SShukun Tan #define QM_EQE_PHASE(eqe) ((le32_to_cpu((eqe)->dw0) >> 16) & 0x1)
68263c9959SZhou Wang #define QM_EQE_CQN_MASK GENMASK(15, 0)
69263c9959SZhou Wang
709a8641a7SShukun Tan #define QM_AEQE_PHASE(aeqe) ((le32_to_cpu((aeqe)->dw0) >> 16) & 0x1)
71263c9959SZhou Wang #define QM_AEQE_TYPE_SHIFT 17
72696645d2SWeili Qian #define QM_AEQE_CQN_MASK GENMASK(15, 0)
73696645d2SWeili Qian #define QM_CQ_OVERFLOW 0
7495f0b6d5SWeili Qian #define QM_EQ_OVERFLOW 1
75696645d2SWeili Qian #define QM_CQE_ERROR 2
76263c9959SZhou Wang
77129a9f34SWeili Qian #define QM_XQ_DEPTH_SHIFT 16
78129a9f34SWeili Qian #define QM_XQ_DEPTH_MASK GENMASK(15, 0)
79129a9f34SWeili Qian
80263c9959SZhou Wang #define QM_DOORBELL_CMD_SQ 0
81263c9959SZhou Wang #define QM_DOORBELL_CMD_CQ 1
82263c9959SZhou Wang #define QM_DOORBELL_CMD_EQ 2
83263c9959SZhou Wang #define QM_DOORBELL_CMD_AEQ 3
84263c9959SZhou Wang
85263c9959SZhou Wang #define QM_DOORBELL_BASE_V1 0x340
86263c9959SZhou Wang #define QM_DB_CMD_SHIFT_V1 16
87263c9959SZhou Wang #define QM_DB_INDEX_SHIFT_V1 32
88263c9959SZhou Wang #define QM_DB_PRIORITY_SHIFT_V1 48
89a5c164b1SLongfang Liu #define QM_PAGE_SIZE 0x0034
908bbecfb4SWeili Qian #define QM_QP_DB_INTERVAL 0x10000
91b925a0ccSWeili Qian #define QM_DB_TIMEOUT_CFG 0x100074
92b925a0ccSWeili Qian #define QM_DB_TIMEOUT_SET 0x1fffff
93263c9959SZhou Wang
94263c9959SZhou Wang #define QM_MEM_START_INIT 0x100040
95263c9959SZhou Wang #define QM_MEM_INIT_DONE 0x100044
96263c9959SZhou Wang #define QM_VFT_CFG_RDY 0x10006c
97263c9959SZhou Wang #define QM_VFT_CFG_OP_WR 0x100058
98263c9959SZhou Wang #define QM_VFT_CFG_TYPE 0x10005c
99263c9959SZhou Wang #define QM_VFT_CFG 0x100060
100263c9959SZhou Wang #define QM_VFT_CFG_OP_ENABLE 0x100054
1014cee0700SWeili Qian #define QM_PM_CTRL 0x100148
1024cee0700SWeili Qian #define QM_IDLE_DISABLE BIT(9)
103263c9959SZhou Wang
104263c9959SZhou Wang #define QM_VFT_CFG_DATA_L 0x100064
105263c9959SZhou Wang #define QM_VFT_CFG_DATA_H 0x100068
106263c9959SZhou Wang #define QM_SQC_VFT_BUF_SIZE (7ULL << 8)
107263c9959SZhou Wang #define QM_SQC_VFT_SQC_SIZE (5ULL << 12)
108263c9959SZhou Wang #define QM_SQC_VFT_INDEX_NUMBER (1ULL << 16)
109263c9959SZhou Wang #define QM_SQC_VFT_START_SQN_SHIFT 28
110263c9959SZhou Wang #define QM_SQC_VFT_VALID (1ULL << 44)
111263c9959SZhou Wang #define QM_SQC_VFT_SQN_SHIFT 45
112263c9959SZhou Wang #define QM_CQC_VFT_BUF_SIZE (7ULL << 8)
113263c9959SZhou Wang #define QM_CQC_VFT_SQC_SIZE (5ULL << 12)
114263c9959SZhou Wang #define QM_CQC_VFT_INDEX_NUMBER (1ULL << 16)
115263c9959SZhou Wang #define QM_CQC_VFT_VALID (1ULL << 28)
116263c9959SZhou Wang
117263c9959SZhou Wang #define QM_SQC_VFT_BASE_SHIFT_V2 28
1187f5151e5SWeili Qian #define QM_SQC_VFT_BASE_MASK_V2 GENMASK(15, 0)
119263c9959SZhou Wang #define QM_SQC_VFT_NUM_SHIFT_V2 45
120ced18fd1SWeili Qian #define QM_SQC_VFT_NUM_MASK_V2 GENMASK(9, 0)
121263c9959SZhou Wang
122263c9959SZhou Wang #define QM_ABNORMAL_INT_SOURCE 0x100000
123263c9959SZhou Wang #define QM_ABNORMAL_INT_MASK 0x100004
124c4aab244SWeili Qian #define QM_ABNORMAL_INT_MASK_VALUE 0x7fff
125263c9959SZhou Wang #define QM_ABNORMAL_INT_STATUS 0x100008
1266c6dd580SShukun Tan #define QM_ABNORMAL_INT_SET 0x10000c
127263c9959SZhou Wang #define QM_ABNORMAL_INF00 0x100010
128263c9959SZhou Wang #define QM_FIFO_OVERFLOW_TYPE 0xc0
129263c9959SZhou Wang #define QM_FIFO_OVERFLOW_TYPE_SHIFT 6
130263c9959SZhou Wang #define QM_FIFO_OVERFLOW_VF 0x3f
131263c9959SZhou Wang #define QM_ABNORMAL_INF01 0x100014
132263c9959SZhou Wang #define QM_DB_TIMEOUT_TYPE 0xc0
133263c9959SZhou Wang #define QM_DB_TIMEOUT_TYPE_SHIFT 6
134263c9959SZhou Wang #define QM_DB_TIMEOUT_VF 0x3f
135263c9959SZhou Wang #define QM_RAS_CE_ENABLE 0x1000ec
136263c9959SZhou Wang #define QM_RAS_FE_ENABLE 0x1000f0
137263c9959SZhou Wang #define QM_RAS_NFE_ENABLE 0x1000f4
138263c9959SZhou Wang #define QM_RAS_CE_THRESHOLD 0x1000f8
139263c9959SZhou Wang #define QM_RAS_CE_TIMES_PER_IRQ 1
140b7da13d0SWeili Qian #define QM_OOO_SHUTDOWN_SEL 0x1040f8
141d90fab0dSWeili Qian #define QM_ECC_MBIT BIT(2)
142d90fab0dSWeili Qian #define QM_DB_TIMEOUT BIT(10)
143d90fab0dSWeili Qian #define QM_OF_FIFO_OF BIT(11)
144263c9959SZhou Wang
1456c6dd580SShukun Tan #define QM_RESET_WAIT_TIMEOUT 400
1466c6dd580SShukun Tan #define QM_PEH_VENDOR_ID 0x1000d8
1476c6dd580SShukun Tan #define ACC_VENDOR_ID_VALUE 0x5a5a
1486c6dd580SShukun Tan #define QM_PEH_DFX_INFO0 0x1000fc
1499b75e311SWeili Qian #define QM_PEH_DFX_INFO1 0x100100
1509b75e311SWeili Qian #define QM_PEH_DFX_MASK (BIT(0) | BIT(2))
1519b75e311SWeili Qian #define QM_PEH_MSI_FINISH_MASK GENMASK(19, 16)
1526c6dd580SShukun Tan #define ACC_PEH_SRIOV_CTRL_VF_MSE_SHIFT 3
1536c6dd580SShukun Tan #define ACC_PEH_MSI_DISABLE GENMASK(31, 0)
1546c6dd580SShukun Tan #define ACC_MASTER_GLOBAL_CTRL_SHUTDOWN 0x1
1556c6dd580SShukun Tan #define ACC_MASTER_TRANS_RETURN_RW 3
1566c6dd580SShukun Tan #define ACC_MASTER_TRANS_RETURN 0x300150
1576c6dd580SShukun Tan #define ACC_MASTER_GLOBAL_CTRL 0x300000
1586c6dd580SShukun Tan #define ACC_AM_CFG_PORT_WR_EN 0x30001c
1596c6dd580SShukun Tan #define QM_RAS_NFE_MBIT_DISABLE ~QM_ECC_MBIT
1606c6dd580SShukun Tan #define ACC_AM_ROB_ECC_INT_STS 0x300104
1616c6dd580SShukun Tan #define ACC_ROB_ECC_ERR_MULTPL BIT(1)
1629b75e311SWeili Qian #define QM_MSI_CAP_ENABLE BIT(16)
1636c6dd580SShukun Tan
164e3ac4d20SWeili Qian /* interfunction communication */
1653cd53a27SWeili Qian #define QM_IFC_READY_STATUS 0x100128
1663cd53a27SWeili Qian #define QM_IFC_INT_SET_P 0x100130
1673cd53a27SWeili Qian #define QM_IFC_INT_CFG 0x100134
168e3ac4d20SWeili Qian #define QM_IFC_INT_SOURCE_P 0x100138
169e3ac4d20SWeili Qian #define QM_IFC_INT_SOURCE_V 0x0020
170e3ac4d20SWeili Qian #define QM_IFC_INT_MASK 0x0024
171e3ac4d20SWeili Qian #define QM_IFC_INT_STATUS 0x0028
1723cd53a27SWeili Qian #define QM_IFC_INT_SET_V 0x002C
1733cd53a27SWeili Qian #define QM_IFC_SEND_ALL_VFS GENMASK(6, 0)
174e3ac4d20SWeili Qian #define QM_IFC_INT_SOURCE_CLR GENMASK(63, 0)
175e3ac4d20SWeili Qian #define QM_IFC_INT_SOURCE_MASK BIT(0)
176e3ac4d20SWeili Qian #define QM_IFC_INT_DISABLE BIT(0)
177e3ac4d20SWeili Qian #define QM_IFC_INT_STATUS_MASK BIT(0)
1783cd53a27SWeili Qian #define QM_IFC_INT_SET_MASK BIT(0)
1793cd53a27SWeili Qian #define QM_WAIT_DST_ACK 10
1803cd53a27SWeili Qian #define QM_MAX_PF_WAIT_COUNT 10
1813cd53a27SWeili Qian #define QM_MAX_VF_WAIT_COUNT 40
182760fe22cSWeili Qian #define QM_VF_RESET_WAIT_US 20000
183760fe22cSWeili Qian #define QM_VF_RESET_WAIT_CNT 3000
184760fe22cSWeili Qian #define QM_VF_RESET_WAIT_TIMEOUT_US \
185760fe22cSWeili Qian (QM_VF_RESET_WAIT_US * QM_VF_RESET_WAIT_CNT)
186e3ac4d20SWeili Qian
1876c6dd580SShukun Tan #define POLL_PERIOD 10
1886c6dd580SShukun Tan #define POLL_TIMEOUT 1000
189f037fc5fSYang Shen #define WAIT_PERIOD_US_MAX 200
190f037fc5fSYang Shen #define WAIT_PERIOD_US_MIN 100
1916c6dd580SShukun Tan #define MAX_WAIT_COUNTS 1000
192263c9959SZhou Wang #define QM_CACHE_WB_START 0x204
193263c9959SZhou Wang #define QM_CACHE_WB_DONE 0x208
19482f00b24SWeili Qian #define QM_FUNC_CAPS_REG 0x3100
19582f00b24SWeili Qian #define QM_CAPBILITY_VERSION GENMASK(7, 0)
196263c9959SZhou Wang
197263c9959SZhou Wang #define PCI_BAR_2 2
1988bbecfb4SWeili Qian #define PCI_BAR_4 4
199263c9959SZhou Wang #define QMC_ALIGN(sz) ALIGN(sz, 32)
200263c9959SZhou Wang
2010a3a3960SLongfang Liu #define QM_DBG_READ_LEN 256
2027ce396faSShukun Tan #define QM_PCI_COMMAND_INVALID ~0
2038bb76527SKai Ye #define QM_RESET_STOP_TX_OFFSET 1
2048bb76527SKai Ye #define QM_RESET_STOP_RX_OFFSET 2
205263c9959SZhou Wang
206daa31783SWeili Qian #define WAIT_PERIOD 20
207daa31783SWeili Qian #define REMOVE_WAIT_DELAY 10
208c31dc9feSShukun Tan
20972b010dcSKai Ye #define QM_QOS_PARAM_NUM 2
21072b010dcSKai Ye #define QM_QOS_MAX_VAL 1000
21172b010dcSKai Ye #define QM_QOS_RATE 100
21272b010dcSKai Ye #define QM_QOS_EXPAND_RATE 1000
21372b010dcSKai Ye #define QM_SHAPER_CIR_B_MASK GENMASK(7, 0)
21472b010dcSKai Ye #define QM_SHAPER_CIR_U_MASK GENMASK(10, 8)
21572b010dcSKai Ye #define QM_SHAPER_CIR_S_MASK GENMASK(14, 11)
21672b010dcSKai Ye #define QM_SHAPER_FACTOR_CIR_U_SHIFT 8
21772b010dcSKai Ye #define QM_SHAPER_FACTOR_CIR_S_SHIFT 11
21872b010dcSKai Ye #define QM_SHAPER_FACTOR_CBS_B_SHIFT 15
21972b010dcSKai Ye #define QM_SHAPER_FACTOR_CBS_S_SHIFT 19
22072b010dcSKai Ye #define QM_SHAPER_CBS_B 1
22172b010dcSKai Ye #define QM_SHAPER_VFT_OFFSET 6
22272b010dcSKai Ye #define QM_QOS_MIN_ERROR_RATE 5
22372b010dcSKai Ye #define QM_SHAPER_MIN_CBS_S 8
22472b010dcSKai Ye #define QM_QOS_TICK 0x300U
22572b010dcSKai Ye #define QM_QOS_DIVISOR_CLK 0x1f40U
22672b010dcSKai Ye #define QM_QOS_MAX_CIR_B 200
22772b010dcSKai Ye #define QM_QOS_MIN_CIR_B 100
22872b010dcSKai Ye #define QM_QOS_MAX_CIR_U 6
229607c191bSWeili Qian #define QM_AUTOSUSPEND_DELAY 3000
230607c191bSWeili Qian
2311e8102e2SWenkai Lin #define QM_DEV_ALG_MAX_LEN 256
2321e8102e2SWenkai Lin
233263c9959SZhou Wang #define QM_MK_CQC_DW3_V1(hop_num, pg_sz, buf_sz, cqe_sz) \
234263c9959SZhou Wang (((hop_num) << QM_CQ_HOP_NUM_SHIFT) | \
235263c9959SZhou Wang ((pg_sz) << QM_CQ_PAGE_SIZE_SHIFT) | \
236263c9959SZhou Wang ((buf_sz) << QM_CQ_BUF_SIZE_SHIFT) | \
237263c9959SZhou Wang ((cqe_sz) << QM_CQ_CQE_SIZE_SHIFT))
238263c9959SZhou Wang
239129a9f34SWeili Qian #define QM_MK_CQC_DW3_V2(cqe_sz, cq_depth) \
240129a9f34SWeili Qian ((((u32)cq_depth) - 1) | ((cqe_sz) << QM_CQ_CQE_SIZE_SHIFT))
241263c9959SZhou Wang
242263c9959SZhou Wang #define QM_MK_SQC_W13(priority, orders, alg_type) \
243263c9959SZhou Wang (((priority) << QM_SQ_PRIORITY_SHIFT) | \
244263c9959SZhou Wang ((orders) << QM_SQ_ORDERS_SHIFT) | \
245263c9959SZhou Wang (((alg_type) & QM_SQ_TYPE_MASK) << QM_SQ_TYPE_SHIFT))
246263c9959SZhou Wang
247263c9959SZhou Wang #define QM_MK_SQC_DW3_V1(hop_num, pg_sz, buf_sz, sqe_sz) \
248263c9959SZhou Wang (((hop_num) << QM_SQ_HOP_NUM_SHIFT) | \
249263c9959SZhou Wang ((pg_sz) << QM_SQ_PAGE_SIZE_SHIFT) | \
250263c9959SZhou Wang ((buf_sz) << QM_SQ_BUF_SIZE_SHIFT) | \
251263c9959SZhou Wang ((u32)ilog2(sqe_sz) << QM_SQ_SQE_SIZE_SHIFT))
252263c9959SZhou Wang
253129a9f34SWeili Qian #define QM_MK_SQC_DW3_V2(sqe_sz, sq_depth) \
254129a9f34SWeili Qian ((((u32)sq_depth) - 1) | ((u32)ilog2(sqe_sz) << QM_SQ_SQE_SIZE_SHIFT))
255263c9959SZhou Wang
256263c9959SZhou Wang #define INIT_QC_COMMON(qc, base, pasid) do { \
257263c9959SZhou Wang (qc)->head = 0; \
258263c9959SZhou Wang (qc)->tail = 0; \
2599a8641a7SShukun Tan (qc)->base_l = cpu_to_le32(lower_32_bits(base)); \
2609a8641a7SShukun Tan (qc)->base_h = cpu_to_le32(upper_32_bits(base)); \
261263c9959SZhou Wang (qc)->dw3 = 0; \
262263c9959SZhou Wang (qc)->w8 = 0; \
263263c9959SZhou Wang (qc)->rsvd0 = 0; \
2649a8641a7SShukun Tan (qc)->pasid = cpu_to_le16(pasid); \
265263c9959SZhou Wang (qc)->w11 = 0; \
266263c9959SZhou Wang (qc)->rsvd1 = 0; \
267263c9959SZhou Wang } while (0)
268263c9959SZhou Wang
269263c9959SZhou Wang enum vft_type {
270263c9959SZhou Wang SQC_VFT = 0,
271263c9959SZhou Wang CQC_VFT,
27272b010dcSKai Ye SHAPER_VFT,
273263c9959SZhou Wang };
274263c9959SZhou Wang
27572b010dcSKai Ye enum qm_alg_type {
27672b010dcSKai Ye ALG_TYPE_0,
27772b010dcSKai Ye ALG_TYPE_1,
27872b010dcSKai Ye };
27972b010dcSKai Ye
280760fe22cSWeili Qian enum qm_mb_cmd {
281760fe22cSWeili Qian QM_PF_FLR_PREPARE = 0x01,
282760fe22cSWeili Qian QM_PF_SRST_PREPARE,
283760fe22cSWeili Qian QM_PF_RESET_DONE,
284760fe22cSWeili Qian QM_VF_PREPARE_DONE,
285760fe22cSWeili Qian QM_VF_PREPARE_FAIL,
286760fe22cSWeili Qian QM_VF_START_DONE,
287760fe22cSWeili Qian QM_VF_START_FAIL,
2883bbf0783SKai Ye QM_PF_SET_QOS,
2893bbf0783SKai Ye QM_VF_GET_QOS,
290760fe22cSWeili Qian };
291760fe22cSWeili Qian
292129a9f34SWeili Qian enum qm_basic_type {
293129a9f34SWeili Qian QM_TOTAL_QP_NUM_CAP = 0x0,
294129a9f34SWeili Qian QM_FUNC_MAX_QP_CAP,
295129a9f34SWeili Qian QM_XEQ_DEPTH_CAP,
296129a9f34SWeili Qian QM_QP_DEPTH_CAP,
2973536cc55SWeili Qian QM_EQ_IRQ_TYPE_CAP,
2983536cc55SWeili Qian QM_AEQ_IRQ_TYPE_CAP,
2993536cc55SWeili Qian QM_ABN_IRQ_TYPE_CAP,
3003536cc55SWeili Qian QM_PF2VF_IRQ_TYPE_CAP,
3013536cc55SWeili Qian QM_PF_IRQ_NUM_CAP,
3023536cc55SWeili Qian QM_VF_IRQ_NUM_CAP,
303129a9f34SWeili Qian };
304129a9f34SWeili Qian
305eaf99549SZhiqi Song enum qm_pre_store_cap_idx {
306eaf99549SZhiqi Song QM_EQ_IRQ_TYPE_CAP_IDX = 0x0,
307eaf99549SZhiqi Song QM_AEQ_IRQ_TYPE_CAP_IDX,
308eaf99549SZhiqi Song QM_ABN_IRQ_TYPE_CAP_IDX,
309eaf99549SZhiqi Song QM_PF2VF_IRQ_TYPE_CAP_IDX,
310eaf99549SZhiqi Song };
311eaf99549SZhiqi Song
31282f00b24SWeili Qian static const struct hisi_qm_cap_info qm_cap_info_comm[] = {
31382f00b24SWeili Qian {QM_SUPPORT_DB_ISOLATION, 0x30, 0, BIT(0), 0x0, 0x0, 0x0},
31482f00b24SWeili Qian {QM_SUPPORT_FUNC_QOS, 0x3100, 0, BIT(8), 0x0, 0x0, 0x1},
31582f00b24SWeili Qian {QM_SUPPORT_STOP_QP, 0x3100, 0, BIT(9), 0x0, 0x0, 0x1},
31682f00b24SWeili Qian {QM_SUPPORT_MB_COMMAND, 0x3100, 0, BIT(11), 0x0, 0x0, 0x1},
31782f00b24SWeili Qian {QM_SUPPORT_SVA_PREFETCH, 0x3100, 0, BIT(14), 0x0, 0x0, 0x1},
31882f00b24SWeili Qian };
31982f00b24SWeili Qian
32082f00b24SWeili Qian static const struct hisi_qm_cap_info qm_cap_info_pf[] = {
32182f00b24SWeili Qian {QM_SUPPORT_RPM, 0x3100, 0, BIT(13), 0x0, 0x0, 0x1},
32282f00b24SWeili Qian };
32382f00b24SWeili Qian
32482f00b24SWeili Qian static const struct hisi_qm_cap_info qm_cap_info_vf[] = {
32582f00b24SWeili Qian {QM_SUPPORT_RPM, 0x3100, 0, BIT(12), 0x0, 0x0, 0x0},
32682f00b24SWeili Qian };
32782f00b24SWeili Qian
328129a9f34SWeili Qian static const struct hisi_qm_cap_info qm_basic_info[] = {
329129a9f34SWeili Qian {QM_TOTAL_QP_NUM_CAP, 0x100158, 0, GENMASK(10, 0), 0x1000, 0x400, 0x400},
330129a9f34SWeili Qian {QM_FUNC_MAX_QP_CAP, 0x100158, 11, GENMASK(10, 0), 0x1000, 0x400, 0x400},
33139013556SWeili Qian {QM_XEQ_DEPTH_CAP, 0x3104, 0, GENMASK(31, 0), 0x800, 0x4000800, 0x4000800},
332129a9f34SWeili Qian {QM_QP_DEPTH_CAP, 0x3108, 0, GENMASK(31, 0), 0x4000400, 0x4000400, 0x4000400},
3333536cc55SWeili Qian {QM_EQ_IRQ_TYPE_CAP, 0x310c, 0, GENMASK(31, 0), 0x10000, 0x10000, 0x10000},
3343536cc55SWeili Qian {QM_AEQ_IRQ_TYPE_CAP, 0x3110, 0, GENMASK(31, 0), 0x0, 0x10001, 0x10001},
3353536cc55SWeili Qian {QM_ABN_IRQ_TYPE_CAP, 0x3114, 0, GENMASK(31, 0), 0x0, 0x10003, 0x10003},
3363536cc55SWeili Qian {QM_PF2VF_IRQ_TYPE_CAP, 0x3118, 0, GENMASK(31, 0), 0x0, 0x0, 0x10002},
3373536cc55SWeili Qian {QM_PF_IRQ_NUM_CAP, 0x311c, 16, GENMASK(15, 0), 0x1, 0x4, 0x4},
3383536cc55SWeili Qian {QM_VF_IRQ_NUM_CAP, 0x311c, 0, GENMASK(15, 0), 0x1, 0x2, 0x3},
339129a9f34SWeili Qian };
340129a9f34SWeili Qian
341eaf99549SZhiqi Song static const u32 qm_pre_store_caps[] = {
342eaf99549SZhiqi Song QM_EQ_IRQ_TYPE_CAP,
343eaf99549SZhiqi Song QM_AEQ_IRQ_TYPE_CAP,
344eaf99549SZhiqi Song QM_ABN_IRQ_TYPE_CAP,
345eaf99549SZhiqi Song QM_PF2VF_IRQ_TYPE_CAP,
346eaf99549SZhiqi Song };
347eaf99549SZhiqi Song
348263c9959SZhou Wang struct qm_mailbox {
349263c9959SZhou Wang __le16 w0;
350263c9959SZhou Wang __le16 queue_num;
351263c9959SZhou Wang __le32 base_l;
352263c9959SZhou Wang __le32 base_h;
353263c9959SZhou Wang __le32 rsvd;
354263c9959SZhou Wang };
355263c9959SZhou Wang
356263c9959SZhou Wang struct qm_doorbell {
357263c9959SZhou Wang __le16 queue_num;
358263c9959SZhou Wang __le16 cmd;
359263c9959SZhou Wang __le16 index;
360263c9959SZhou Wang __le16 priority;
361263c9959SZhou Wang };
362263c9959SZhou Wang
3633f1ec97aSWeili Qian struct hisi_qm_resource {
3643f1ec97aSWeili Qian struct hisi_qm *qm;
3653f1ec97aSWeili Qian int distance;
3663f1ec97aSWeili Qian struct list_head list;
3673f1ec97aSWeili Qian };
3683f1ec97aSWeili Qian
369cd0ac51cSKai Ye /**
370cd0ac51cSKai Ye * struct qm_hw_err - Structure describing the device errors
371cd0ac51cSKai Ye * @list: hardware error list
372cd0ac51cSKai Ye * @timestamp: timestamp when the error occurred
373cd0ac51cSKai Ye */
374cd0ac51cSKai Ye struct qm_hw_err {
375cd0ac51cSKai Ye struct list_head list;
376cd0ac51cSKai Ye unsigned long long timestamp;
377cd0ac51cSKai Ye };
378cd0ac51cSKai Ye
379263c9959SZhou Wang struct hisi_qm_hw_ops {
38079e09f30SZhou Wang int (*get_vft)(struct hisi_qm *qm, u32 *base, u32 *number);
381263c9959SZhou Wang void (*qm_db)(struct hisi_qm *qm, u16 qn,
382263c9959SZhou Wang u8 cmd, u16 index, u8 priority);
38372c7a68dSZhou Wang int (*debug_init)(struct hisi_qm *qm);
384d90fab0dSWeili Qian void (*hw_error_init)(struct hisi_qm *qm);
385eaebf4c3SShukun Tan void (*hw_error_uninit)(struct hisi_qm *qm);
386dbdc1ec3SShukun Tan enum acc_err_result (*hw_error_handle)(struct hisi_qm *qm);
3879b75e311SWeili Qian int (*set_msi)(struct hisi_qm *qm, bool set);
388263c9959SZhou Wang };
389263c9959SZhou Wang
390263c9959SZhou Wang struct hisi_qm_hw_error {
391263c9959SZhou Wang u32 int_msk;
392263c9959SZhou Wang const char *msg;
393263c9959SZhou Wang };
394263c9959SZhou Wang
395263c9959SZhou Wang static const struct hisi_qm_hw_error qm_hw_error[] = {
396263c9959SZhou Wang { .int_msk = BIT(0), .msg = "qm_axi_rresp" },
397263c9959SZhou Wang { .int_msk = BIT(1), .msg = "qm_axi_bresp" },
398263c9959SZhou Wang { .int_msk = BIT(2), .msg = "qm_ecc_mbit" },
399263c9959SZhou Wang { .int_msk = BIT(3), .msg = "qm_ecc_1bit" },
400263c9959SZhou Wang { .int_msk = BIT(4), .msg = "qm_acc_get_task_timeout" },
401263c9959SZhou Wang { .int_msk = BIT(5), .msg = "qm_acc_do_task_timeout" },
402263c9959SZhou Wang { .int_msk = BIT(6), .msg = "qm_acc_wb_not_ready_timeout" },
403263c9959SZhou Wang { .int_msk = BIT(7), .msg = "qm_sq_cq_vf_invalid" },
404263c9959SZhou Wang { .int_msk = BIT(8), .msg = "qm_cq_vf_invalid" },
405263c9959SZhou Wang { .int_msk = BIT(9), .msg = "qm_sq_vf_invalid" },
406263c9959SZhou Wang { .int_msk = BIT(10), .msg = "qm_db_timeout" },
407263c9959SZhou Wang { .int_msk = BIT(11), .msg = "qm_of_fifo_of" },
408263c9959SZhou Wang { .int_msk = BIT(12), .msg = "qm_db_random_invalid" },
409c4aab244SWeili Qian { .int_msk = BIT(13), .msg = "qm_mailbox_timeout" },
410c4aab244SWeili Qian { .int_msk = BIT(14), .msg = "qm_flr_timeout" },
411263c9959SZhou Wang { /* sentinel */ }
412263c9959SZhou Wang };
413263c9959SZhou Wang
414263c9959SZhou Wang static const char * const qm_db_timeout[] = {
415263c9959SZhou Wang "sq", "cq", "eq", "aeq",
416263c9959SZhou Wang };
417263c9959SZhou Wang
418263c9959SZhou Wang static const char * const qm_fifo_overflow[] = {
419263c9959SZhou Wang "cq", "eq", "aeq",
420263c9959SZhou Wang };
421263c9959SZhou Wang
422b67202e8SZhou Wang static const char * const qp_s[] = {
423b67202e8SZhou Wang "none", "init", "start", "stop", "close",
424b67202e8SZhou Wang };
425b67202e8SZhou Wang
42613389403SKai Ye struct qm_typical_qos_table {
42713389403SKai Ye u32 start;
42813389403SKai Ye u32 end;
42913389403SKai Ye u32 val;
43013389403SKai Ye };
43113389403SKai Ye
43213389403SKai Ye /* the qos step is 100 */
43313389403SKai Ye static struct qm_typical_qos_table shaper_cir_s[] = {
43413389403SKai Ye {100, 100, 4},
43513389403SKai Ye {200, 200, 3},
43613389403SKai Ye {300, 500, 2},
43713389403SKai Ye {600, 1000, 1},
43813389403SKai Ye {1100, 100000, 0},
43913389403SKai Ye };
44013389403SKai Ye
44113389403SKai Ye static struct qm_typical_qos_table shaper_cbs_s[] = {
44213389403SKai Ye {100, 200, 9},
44313389403SKai Ye {300, 500, 11},
44413389403SKai Ye {600, 1000, 12},
44513389403SKai Ye {1100, 10000, 16},
44613389403SKai Ye {10100, 25000, 17},
44713389403SKai Ye {25100, 50000, 18},
44813389403SKai Ye {50100, 100000, 19}
44913389403SKai Ye };
45072b010dcSKai Ye
4513536cc55SWeili Qian static void qm_irqs_unregister(struct hisi_qm *qm);
4528b21a9b1SWeili Qian static int qm_reset_device(struct hisi_qm *qm);
4533536cc55SWeili Qian
qm_avail_state(struct hisi_qm * qm,enum qm_state new)454b67202e8SZhou Wang static bool qm_avail_state(struct hisi_qm *qm, enum qm_state new)
455b67202e8SZhou Wang {
456b67202e8SZhou Wang enum qm_state curr = atomic_read(&qm->status.flags);
457b67202e8SZhou Wang bool avail = false;
458b67202e8SZhou Wang
459b67202e8SZhou Wang switch (curr) {
460b67202e8SZhou Wang case QM_INIT:
461b67202e8SZhou Wang if (new == QM_START || new == QM_CLOSE)
462b67202e8SZhou Wang avail = true;
463b67202e8SZhou Wang break;
464b67202e8SZhou Wang case QM_START:
465b67202e8SZhou Wang if (new == QM_STOP)
466b67202e8SZhou Wang avail = true;
467b67202e8SZhou Wang break;
468b67202e8SZhou Wang case QM_STOP:
469b67202e8SZhou Wang if (new == QM_CLOSE || new == QM_START)
470b67202e8SZhou Wang avail = true;
471b67202e8SZhou Wang break;
472b67202e8SZhou Wang default:
473b67202e8SZhou Wang break;
474b67202e8SZhou Wang }
475b67202e8SZhou Wang
476b67202e8SZhou Wang dev_dbg(&qm->pdev->dev, "change qm state from %s to %s\n",
477b67202e8SZhou Wang qm_s[curr], qm_s[new]);
478b67202e8SZhou Wang
479b67202e8SZhou Wang if (!avail)
480b67202e8SZhou Wang dev_warn(&qm->pdev->dev, "Can not change qm state from %s to %s\n",
481b67202e8SZhou Wang qm_s[curr], qm_s[new]);
482b67202e8SZhou Wang
483b67202e8SZhou Wang return avail;
484b67202e8SZhou Wang }
485b67202e8SZhou Wang
qm_qp_avail_state(struct hisi_qm * qm,struct hisi_qp * qp,enum qp_state new)486b67202e8SZhou Wang static bool qm_qp_avail_state(struct hisi_qm *qm, struct hisi_qp *qp,
487b67202e8SZhou Wang enum qp_state new)
488b67202e8SZhou Wang {
489b67202e8SZhou Wang enum qm_state qm_curr = atomic_read(&qm->status.flags);
490b67202e8SZhou Wang enum qp_state qp_curr = 0;
491b67202e8SZhou Wang bool avail = false;
492b67202e8SZhou Wang
493b67202e8SZhou Wang if (qp)
494b67202e8SZhou Wang qp_curr = atomic_read(&qp->qp_status.flags);
495b67202e8SZhou Wang
496b67202e8SZhou Wang switch (new) {
497b67202e8SZhou Wang case QP_INIT:
498b67202e8SZhou Wang if (qm_curr == QM_START || qm_curr == QM_INIT)
499b67202e8SZhou Wang avail = true;
500b67202e8SZhou Wang break;
501b67202e8SZhou Wang case QP_START:
502b67202e8SZhou Wang if ((qm_curr == QM_START && qp_curr == QP_INIT) ||
503b67202e8SZhou Wang (qm_curr == QM_START && qp_curr == QP_STOP))
504b67202e8SZhou Wang avail = true;
505b67202e8SZhou Wang break;
506b67202e8SZhou Wang case QP_STOP:
507b67202e8SZhou Wang if ((qm_curr == QM_START && qp_curr == QP_START) ||
508b67202e8SZhou Wang (qp_curr == QP_INIT))
509b67202e8SZhou Wang avail = true;
510b67202e8SZhou Wang break;
511b67202e8SZhou Wang case QP_CLOSE:
512b67202e8SZhou Wang if ((qm_curr == QM_START && qp_curr == QP_INIT) ||
513b67202e8SZhou Wang (qm_curr == QM_START && qp_curr == QP_STOP) ||
514b67202e8SZhou Wang (qm_curr == QM_STOP && qp_curr == QP_STOP) ||
515b67202e8SZhou Wang (qm_curr == QM_STOP && qp_curr == QP_INIT))
516b67202e8SZhou Wang avail = true;
517b67202e8SZhou Wang break;
518b67202e8SZhou Wang default:
519b67202e8SZhou Wang break;
520b67202e8SZhou Wang }
521b67202e8SZhou Wang
522b67202e8SZhou Wang dev_dbg(&qm->pdev->dev, "change qp state from %s to %s in QM %s\n",
523b67202e8SZhou Wang qp_s[qp_curr], qp_s[new], qm_s[qm_curr]);
524b67202e8SZhou Wang
525b67202e8SZhou Wang if (!avail)
526b67202e8SZhou Wang dev_warn(&qm->pdev->dev,
527b67202e8SZhou Wang "Can not change qp state from %s to %s in QM %s\n",
528b67202e8SZhou Wang qp_s[qp_curr], qp_s[new], qm_s[qm_curr]);
529b67202e8SZhou Wang
530b67202e8SZhou Wang return avail;
531b67202e8SZhou Wang }
532b67202e8SZhou Wang
qm_get_hw_error_status(struct hisi_qm * qm)5339ee401eaSWeili Qian static u32 qm_get_hw_error_status(struct hisi_qm *qm)
5349ee401eaSWeili Qian {
5359ee401eaSWeili Qian return readl(qm->io_base + QM_ABNORMAL_INT_STATUS);
5369ee401eaSWeili Qian }
5379ee401eaSWeili Qian
qm_get_dev_err_status(struct hisi_qm * qm)5389ee401eaSWeili Qian static u32 qm_get_dev_err_status(struct hisi_qm *qm)
5399ee401eaSWeili Qian {
5409ee401eaSWeili Qian return qm->err_ini->get_dev_hw_err_status(qm);
5419ee401eaSWeili Qian }
5429ee401eaSWeili Qian
5439ee401eaSWeili Qian /* Check if the error causes the master ooo block */
qm_check_dev_error(struct hisi_qm * qm)544d90fab0dSWeili Qian static bool qm_check_dev_error(struct hisi_qm *qm)
5459ee401eaSWeili Qian {
5469ee401eaSWeili Qian u32 val, dev_val;
5479ee401eaSWeili Qian
5489ee401eaSWeili Qian if (qm->fun_type == QM_HW_VF)
549d90fab0dSWeili Qian return false;
5509ee401eaSWeili Qian
551d90fab0dSWeili Qian val = qm_get_hw_error_status(qm) & qm->err_info.qm_shutdown_mask;
552d90fab0dSWeili Qian dev_val = qm_get_dev_err_status(qm) & qm->err_info.dev_shutdown_mask;
5539ee401eaSWeili Qian
554d90fab0dSWeili Qian return val || dev_val;
5559ee401eaSWeili Qian }
5569ee401eaSWeili Qian
qm_wait_reset_finish(struct hisi_qm * qm)5579ee401eaSWeili Qian static int qm_wait_reset_finish(struct hisi_qm *qm)
5589ee401eaSWeili Qian {
5599ee401eaSWeili Qian int delay = 0;
5609ee401eaSWeili Qian
5619ee401eaSWeili Qian /* All reset requests need to be queued for processing */
5629ee401eaSWeili Qian while (test_and_set_bit(QM_RESETTING, &qm->misc_ctl)) {
5639ee401eaSWeili Qian msleep(++delay);
5649ee401eaSWeili Qian if (delay > QM_RESET_WAIT_TIMEOUT)
5659ee401eaSWeili Qian return -EBUSY;
5669ee401eaSWeili Qian }
5679ee401eaSWeili Qian
5689ee401eaSWeili Qian return 0;
5699ee401eaSWeili Qian }
5709ee401eaSWeili Qian
qm_reset_prepare_ready(struct hisi_qm * qm)5719ee401eaSWeili Qian static int qm_reset_prepare_ready(struct hisi_qm *qm)
5729ee401eaSWeili Qian {
5739ee401eaSWeili Qian struct pci_dev *pdev = qm->pdev;
5749ee401eaSWeili Qian struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
5759ee401eaSWeili Qian
5769ee401eaSWeili Qian /*
5779ee401eaSWeili Qian * PF and VF on host doesnot support resetting at the
5789ee401eaSWeili Qian * same time on Kunpeng920.
5799ee401eaSWeili Qian */
5809ee401eaSWeili Qian if (qm->ver < QM_HW_V3)
5819ee401eaSWeili Qian return qm_wait_reset_finish(pf_qm);
5829ee401eaSWeili Qian
5839ee401eaSWeili Qian return qm_wait_reset_finish(qm);
5849ee401eaSWeili Qian }
5859ee401eaSWeili Qian
qm_reset_bit_clear(struct hisi_qm * qm)5869ee401eaSWeili Qian static void qm_reset_bit_clear(struct hisi_qm *qm)
5879ee401eaSWeili Qian {
5889ee401eaSWeili Qian struct pci_dev *pdev = qm->pdev;
5899ee401eaSWeili Qian struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
5909ee401eaSWeili Qian
5919ee401eaSWeili Qian if (qm->ver < QM_HW_V3)
5929ee401eaSWeili Qian clear_bit(QM_RESETTING, &pf_qm->misc_ctl);
5939ee401eaSWeili Qian
5949ee401eaSWeili Qian clear_bit(QM_RESETTING, &qm->misc_ctl);
5959ee401eaSWeili Qian }
5969ee401eaSWeili Qian
qm_mb_pre_init(struct qm_mailbox * mailbox,u8 cmd,u64 base,u16 queue,bool op)5973cd53a27SWeili Qian static void qm_mb_pre_init(struct qm_mailbox *mailbox, u8 cmd,
5983cd53a27SWeili Qian u64 base, u16 queue, bool op)
5993cd53a27SWeili Qian {
6003cd53a27SWeili Qian mailbox->w0 = cpu_to_le16((cmd) |
6013cd53a27SWeili Qian ((op) ? 0x1 << QM_MB_OP_SHIFT : 0) |
6023cd53a27SWeili Qian (0x1 << QM_MB_BUSY_SHIFT));
6033cd53a27SWeili Qian mailbox->queue_num = cpu_to_le16(queue);
6043cd53a27SWeili Qian mailbox->base_l = cpu_to_le32(lower_32_bits(base));
6053cd53a27SWeili Qian mailbox->base_h = cpu_to_le32(upper_32_bits(base));
6063cd53a27SWeili Qian mailbox->rsvd = 0;
6073cd53a27SWeili Qian }
6083cd53a27SWeili Qian
609263c9959SZhou Wang /* return 0 mailbox ready, -ETIMEDOUT hardware timeout */
hisi_qm_wait_mb_ready(struct hisi_qm * qm)610b4b084d7SLongfang Liu int hisi_qm_wait_mb_ready(struct hisi_qm *qm)
611263c9959SZhou Wang {
612263c9959SZhou Wang u32 val;
613263c9959SZhou Wang
614263c9959SZhou Wang return readl_relaxed_poll_timeout(qm->io_base + QM_MB_CMD_SEND_BASE,
615263c9959SZhou Wang val, !((val >> QM_MB_BUSY_SHIFT) &
6161b5644f2SWeili Qian 0x1), POLL_PERIOD, POLL_TIMEOUT);
617263c9959SZhou Wang }
618b4b084d7SLongfang Liu EXPORT_SYMBOL_GPL(hisi_qm_wait_mb_ready);
619263c9959SZhou Wang
620263c9959SZhou Wang /* 128 bit should be written to hardware at one time to trigger a mailbox */
qm_mb_write(struct hisi_qm * qm,const void * src)621263c9959SZhou Wang static void qm_mb_write(struct hisi_qm *qm, const void *src)
622263c9959SZhou Wang {
623263c9959SZhou Wang void __iomem *fun_base = qm->io_base + QM_MB_CMD_SEND_BASE;
624fbb995a7SSunil V L
625fbb995a7SSunil V L #if IS_ENABLED(CONFIG_ARM64)
626263c9959SZhou Wang unsigned long tmp0 = 0, tmp1 = 0;
627fbb995a7SSunil V L #endif
628263c9959SZhou Wang
629a7174f97SArnd Bergmann if (!IS_ENABLED(CONFIG_ARM64)) {
630a7174f97SArnd Bergmann memcpy_toio(fun_base, src, 16);
6314cda2f4aSHui Tang dma_wmb();
632a7174f97SArnd Bergmann return;
633a7174f97SArnd Bergmann }
634a7174f97SArnd Bergmann
635fbb995a7SSunil V L #if IS_ENABLED(CONFIG_ARM64)
636263c9959SZhou Wang asm volatile("ldp %0, %1, %3\n"
637263c9959SZhou Wang "stp %0, %1, %2\n"
6384cda2f4aSHui Tang "dmb oshst\n"
639263c9959SZhou Wang : "=&r" (tmp0),
640263c9959SZhou Wang "=&r" (tmp1),
6419a8641a7SShukun Tan "+Q" (*((char __iomem *)fun_base))
642263c9959SZhou Wang : "Q" (*((char *)src))
643263c9959SZhou Wang : "memory");
644fbb995a7SSunil V L #endif
645263c9959SZhou Wang }
646263c9959SZhou Wang
qm_mb_nolock(struct hisi_qm * qm,struct qm_mailbox * mailbox)6473cd53a27SWeili Qian static int qm_mb_nolock(struct hisi_qm *qm, struct qm_mailbox *mailbox)
6483cd53a27SWeili Qian {
64995b66bc4SWeili Qian int ret;
65095b66bc4SWeili Qian u32 val;
65195b66bc4SWeili Qian
652b4b084d7SLongfang Liu if (unlikely(hisi_qm_wait_mb_ready(qm))) {
6533cd53a27SWeili Qian dev_err(&qm->pdev->dev, "QM mailbox is busy to start!\n");
65495b66bc4SWeili Qian ret = -EBUSY;
6553cd53a27SWeili Qian goto mb_busy;
6563cd53a27SWeili Qian }
6573cd53a27SWeili Qian
6583cd53a27SWeili Qian qm_mb_write(qm, mailbox);
6593cd53a27SWeili Qian
660b4b084d7SLongfang Liu if (unlikely(hisi_qm_wait_mb_ready(qm))) {
6613cd53a27SWeili Qian dev_err(&qm->pdev->dev, "QM mailbox operation timeout!\n");
66295b66bc4SWeili Qian ret = -ETIMEDOUT;
66395b66bc4SWeili Qian goto mb_busy;
66495b66bc4SWeili Qian }
66595b66bc4SWeili Qian
66695b66bc4SWeili Qian val = readl(qm->io_base + QM_MB_CMD_SEND_BASE);
66795b66bc4SWeili Qian if (val & QM_MB_STATUS_MASK) {
66895b66bc4SWeili Qian dev_err(&qm->pdev->dev, "QM mailbox operation failed!\n");
66995b66bc4SWeili Qian ret = -EIO;
6703cd53a27SWeili Qian goto mb_busy;
6713cd53a27SWeili Qian }
6723cd53a27SWeili Qian
6733cd53a27SWeili Qian return 0;
6743cd53a27SWeili Qian
6753cd53a27SWeili Qian mb_busy:
6763cd53a27SWeili Qian atomic64_inc(&qm->debug.dfx.mb_err_cnt);
67795b66bc4SWeili Qian return ret;
6783cd53a27SWeili Qian }
6793cd53a27SWeili Qian
hisi_qm_mb(struct hisi_qm * qm,u8 cmd,dma_addr_t dma_addr,u16 queue,bool op)680b4b084d7SLongfang Liu int hisi_qm_mb(struct hisi_qm *qm, u8 cmd, dma_addr_t dma_addr, u16 queue,
681263c9959SZhou Wang bool op)
682263c9959SZhou Wang {
683263c9959SZhou Wang struct qm_mailbox mailbox;
6843cd53a27SWeili Qian int ret;
685263c9959SZhou Wang
686b395ed4fSHerbert Xu dev_dbg(&qm->pdev->dev, "QM mailbox request to q%u: %u-%llx\n",
687b395ed4fSHerbert Xu queue, cmd, (unsigned long long)dma_addr);
688263c9959SZhou Wang
6893cd53a27SWeili Qian qm_mb_pre_init(&mailbox, cmd, dma_addr, queue, op);
690263c9959SZhou Wang
691263c9959SZhou Wang mutex_lock(&qm->mailbox_lock);
6923cd53a27SWeili Qian ret = qm_mb_nolock(qm, &mailbox);
693263c9959SZhou Wang mutex_unlock(&qm->mailbox_lock);
694263c9959SZhou Wang
695263c9959SZhou Wang return ret;
696263c9959SZhou Wang }
697b4b084d7SLongfang Liu EXPORT_SYMBOL_GPL(hisi_qm_mb);
698263c9959SZhou Wang
qm_db_v1(struct hisi_qm * qm,u16 qn,u8 cmd,u16 index,u8 priority)699263c9959SZhou Wang static void qm_db_v1(struct hisi_qm *qm, u16 qn, u8 cmd, u16 index, u8 priority)
700263c9959SZhou Wang {
701263c9959SZhou Wang u64 doorbell;
702263c9959SZhou Wang
703263c9959SZhou Wang doorbell = qn | ((u64)cmd << QM_DB_CMD_SHIFT_V1) |
704263c9959SZhou Wang ((u64)index << QM_DB_INDEX_SHIFT_V1) |
705263c9959SZhou Wang ((u64)priority << QM_DB_PRIORITY_SHIFT_V1);
706263c9959SZhou Wang
707263c9959SZhou Wang writeq(doorbell, qm->io_base + QM_DOORBELL_BASE_V1);
708263c9959SZhou Wang }
709263c9959SZhou Wang
qm_db_v2(struct hisi_qm * qm,u16 qn,u8 cmd,u16 index,u8 priority)710263c9959SZhou Wang static void qm_db_v2(struct hisi_qm *qm, u16 qn, u8 cmd, u16 index, u8 priority)
711263c9959SZhou Wang {
7128bbecfb4SWeili Qian void __iomem *io_base = qm->io_base;
713263c9959SZhou Wang u16 randata = 0;
7148bbecfb4SWeili Qian u64 doorbell;
715263c9959SZhou Wang
716263c9959SZhou Wang if (cmd == QM_DOORBELL_CMD_SQ || cmd == QM_DOORBELL_CMD_CQ)
7178bbecfb4SWeili Qian io_base = qm->db_io_base + (u64)qn * qm->db_interval +
7188bbecfb4SWeili Qian QM_DOORBELL_SQ_CQ_BASE_V2;
719263c9959SZhou Wang else
7208bbecfb4SWeili Qian io_base += QM_DOORBELL_EQ_AEQ_BASE_V2;
721263c9959SZhou Wang
722263c9959SZhou Wang doorbell = qn | ((u64)cmd << QM_DB_CMD_SHIFT_V2) |
723263c9959SZhou Wang ((u64)randata << QM_DB_RAND_SHIFT_V2) |
724263c9959SZhou Wang ((u64)index << QM_DB_INDEX_SHIFT_V2) |
725263c9959SZhou Wang ((u64)priority << QM_DB_PRIORITY_SHIFT_V2);
726263c9959SZhou Wang
7278bbecfb4SWeili Qian writeq(doorbell, io_base);
728263c9959SZhou Wang }
729263c9959SZhou Wang
qm_db(struct hisi_qm * qm,u16 qn,u8 cmd,u16 index,u8 priority)730263c9959SZhou Wang static void qm_db(struct hisi_qm *qm, u16 qn, u8 cmd, u16 index, u8 priority)
731263c9959SZhou Wang {
732263c9959SZhou Wang dev_dbg(&qm->pdev->dev, "QM doorbell request: qn=%u, cmd=%u, index=%u\n",
733263c9959SZhou Wang qn, cmd, index);
734263c9959SZhou Wang
735263c9959SZhou Wang qm->ops->qm_db(qm, qn, cmd, index, priority);
736263c9959SZhou Wang }
737263c9959SZhou Wang
qm_disable_clock_gate(struct hisi_qm * qm)7384cee0700SWeili Qian static void qm_disable_clock_gate(struct hisi_qm *qm)
7394cee0700SWeili Qian {
7404cee0700SWeili Qian u32 val;
7414cee0700SWeili Qian
7424cee0700SWeili Qian /* if qm enables clock gating in Kunpeng930, qos will be inaccurate. */
7434cee0700SWeili Qian if (qm->ver < QM_HW_V3)
7444cee0700SWeili Qian return;
7454cee0700SWeili Qian
7464cee0700SWeili Qian val = readl(qm->io_base + QM_PM_CTRL);
7474cee0700SWeili Qian val |= QM_IDLE_DISABLE;
7484cee0700SWeili Qian writel(val, qm->io_base + QM_PM_CTRL);
7494cee0700SWeili Qian }
7504cee0700SWeili Qian
qm_dev_mem_reset(struct hisi_qm * qm)751263c9959SZhou Wang static int qm_dev_mem_reset(struct hisi_qm *qm)
752263c9959SZhou Wang {
753263c9959SZhou Wang u32 val;
754263c9959SZhou Wang
755263c9959SZhou Wang writel(0x1, qm->io_base + QM_MEM_START_INIT);
756263c9959SZhou Wang return readl_relaxed_poll_timeout(qm->io_base + QM_MEM_INIT_DONE, val,
7571b5644f2SWeili Qian val & BIT(0), POLL_PERIOD,
7581b5644f2SWeili Qian POLL_TIMEOUT);
759263c9959SZhou Wang }
760263c9959SZhou Wang
76182f00b24SWeili Qian /**
76282f00b24SWeili Qian * hisi_qm_get_hw_info() - Get device information.
76382f00b24SWeili Qian * @qm: The qm which want to get information.
76482f00b24SWeili Qian * @info_table: Array for storing device information.
76582f00b24SWeili Qian * @index: Index in info_table.
76682f00b24SWeili Qian * @is_read: Whether read from reg, 0: not support read from reg.
76782f00b24SWeili Qian *
76882f00b24SWeili Qian * This function returns device information the caller needs.
76982f00b24SWeili Qian */
hisi_qm_get_hw_info(struct hisi_qm * qm,const struct hisi_qm_cap_info * info_table,u32 index,bool is_read)77082f00b24SWeili Qian u32 hisi_qm_get_hw_info(struct hisi_qm *qm,
77182f00b24SWeili Qian const struct hisi_qm_cap_info *info_table,
77282f00b24SWeili Qian u32 index, bool is_read)
77382f00b24SWeili Qian {
77482f00b24SWeili Qian u32 val;
77582f00b24SWeili Qian
77682f00b24SWeili Qian switch (qm->ver) {
77782f00b24SWeili Qian case QM_HW_V1:
77882f00b24SWeili Qian return info_table[index].v1_val;
77982f00b24SWeili Qian case QM_HW_V2:
78082f00b24SWeili Qian return info_table[index].v2_val;
78182f00b24SWeili Qian default:
78282f00b24SWeili Qian if (!is_read)
78382f00b24SWeili Qian return info_table[index].v3_val;
78482f00b24SWeili Qian
78582f00b24SWeili Qian val = readl(qm->io_base + info_table[index].offset);
78682f00b24SWeili Qian return (val >> info_table[index].shift) & info_table[index].mask;
78782f00b24SWeili Qian }
78882f00b24SWeili Qian }
78982f00b24SWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_get_hw_info);
79082f00b24SWeili Qian
qm_get_xqc_depth(struct hisi_qm * qm,u16 * low_bits,u16 * high_bits,enum qm_basic_type type)791129a9f34SWeili Qian static void qm_get_xqc_depth(struct hisi_qm *qm, u16 *low_bits,
792129a9f34SWeili Qian u16 *high_bits, enum qm_basic_type type)
793129a9f34SWeili Qian {
794129a9f34SWeili Qian u32 depth;
795129a9f34SWeili Qian
796129a9f34SWeili Qian depth = hisi_qm_get_hw_info(qm, qm_basic_info, type, qm->cap_ver);
797f57e2928SWeili Qian *low_bits = depth & QM_XQ_DEPTH_MASK;
798f57e2928SWeili Qian *high_bits = (depth >> QM_XQ_DEPTH_SHIFT) & QM_XQ_DEPTH_MASK;
799129a9f34SWeili Qian }
800129a9f34SWeili Qian
hisi_qm_set_algs(struct hisi_qm * qm,u64 alg_msk,const struct qm_dev_alg * dev_algs,u32 dev_algs_size)8011e8102e2SWenkai Lin int hisi_qm_set_algs(struct hisi_qm *qm, u64 alg_msk, const struct qm_dev_alg *dev_algs,
8021e8102e2SWenkai Lin u32 dev_algs_size)
8031e8102e2SWenkai Lin {
8041e8102e2SWenkai Lin struct device *dev = &qm->pdev->dev;
8051e8102e2SWenkai Lin char *algs, *ptr;
8061e8102e2SWenkai Lin int i;
8071e8102e2SWenkai Lin
8081e8102e2SWenkai Lin if (!qm->uacce)
8091e8102e2SWenkai Lin return 0;
8101e8102e2SWenkai Lin
8111e8102e2SWenkai Lin if (dev_algs_size >= QM_DEV_ALG_MAX_LEN) {
8121e8102e2SWenkai Lin dev_err(dev, "algs size %u is equal or larger than %d.\n",
8131e8102e2SWenkai Lin dev_algs_size, QM_DEV_ALG_MAX_LEN);
8141e8102e2SWenkai Lin return -EINVAL;
8151e8102e2SWenkai Lin }
8161e8102e2SWenkai Lin
8171e8102e2SWenkai Lin algs = devm_kzalloc(dev, QM_DEV_ALG_MAX_LEN * sizeof(char), GFP_KERNEL);
8181e8102e2SWenkai Lin if (!algs)
8191e8102e2SWenkai Lin return -ENOMEM;
8201e8102e2SWenkai Lin
8211e8102e2SWenkai Lin for (i = 0; i < dev_algs_size; i++)
8221e8102e2SWenkai Lin if (alg_msk & dev_algs[i].alg_msk)
8231e8102e2SWenkai Lin strcat(algs, dev_algs[i].alg);
8241e8102e2SWenkai Lin
8251e8102e2SWenkai Lin ptr = strrchr(algs, '\n');
8261e8102e2SWenkai Lin if (ptr) {
8271e8102e2SWenkai Lin *ptr = '\0';
8281e8102e2SWenkai Lin qm->uacce->algs = algs;
8291e8102e2SWenkai Lin }
8301e8102e2SWenkai Lin
8311e8102e2SWenkai Lin return 0;
8321e8102e2SWenkai Lin }
8331e8102e2SWenkai Lin EXPORT_SYMBOL_GPL(hisi_qm_set_algs);
8341e8102e2SWenkai Lin
qm_get_irq_num(struct hisi_qm * qm)8353536cc55SWeili Qian static u32 qm_get_irq_num(struct hisi_qm *qm)
836263c9959SZhou Wang {
83779e09f30SZhou Wang if (qm->fun_type == QM_HW_PF)
8383536cc55SWeili Qian return hisi_qm_get_hw_info(qm, qm_basic_info, QM_PF_IRQ_NUM_CAP, qm->cap_ver);
839263c9959SZhou Wang
8403536cc55SWeili Qian return hisi_qm_get_hw_info(qm, qm_basic_info, QM_VF_IRQ_NUM_CAP, qm->cap_ver);
841e3ac4d20SWeili Qian }
842e3ac4d20SWeili Qian
qm_pm_get_sync(struct hisi_qm * qm)843607c191bSWeili Qian static int qm_pm_get_sync(struct hisi_qm *qm)
844607c191bSWeili Qian {
845607c191bSWeili Qian struct device *dev = &qm->pdev->dev;
846607c191bSWeili Qian int ret;
847607c191bSWeili Qian
84882f00b24SWeili Qian if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
849607c191bSWeili Qian return 0;
850607c191bSWeili Qian
851607c191bSWeili Qian ret = pm_runtime_resume_and_get(dev);
852607c191bSWeili Qian if (ret < 0) {
853607c191bSWeili Qian dev_err(dev, "failed to get_sync(%d).\n", ret);
854607c191bSWeili Qian return ret;
855607c191bSWeili Qian }
856607c191bSWeili Qian
857607c191bSWeili Qian return 0;
858607c191bSWeili Qian }
859607c191bSWeili Qian
qm_pm_put_sync(struct hisi_qm * qm)860607c191bSWeili Qian static void qm_pm_put_sync(struct hisi_qm *qm)
861607c191bSWeili Qian {
862607c191bSWeili Qian struct device *dev = &qm->pdev->dev;
863607c191bSWeili Qian
86482f00b24SWeili Qian if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
865607c191bSWeili Qian return;
866607c191bSWeili Qian
867607c191bSWeili Qian pm_runtime_mark_last_busy(dev);
868607c191bSWeili Qian pm_runtime_put_autosuspend(dev);
869607c191bSWeili Qian }
870607c191bSWeili Qian
qm_cq_head_update(struct hisi_qp * qp)871263c9959SZhou Wang static void qm_cq_head_update(struct hisi_qp *qp)
872263c9959SZhou Wang {
873129a9f34SWeili Qian if (qp->qp_status.cq_head == qp->cq_depth - 1) {
874263c9959SZhou Wang qp->qp_status.cqc_phase = !qp->qp_status.cqc_phase;
875263c9959SZhou Wang qp->qp_status.cq_head = 0;
876263c9959SZhou Wang } else {
877263c9959SZhou Wang qp->qp_status.cq_head++;
878263c9959SZhou Wang }
879263c9959SZhou Wang }
880263c9959SZhou Wang
qm_poll_req_cb(struct hisi_qp * qp)881d64de977SWeili Qian static void qm_poll_req_cb(struct hisi_qp *qp)
882263c9959SZhou Wang {
8839e00df71SZhangfei Gao struct qm_cqe *cqe = qp->cqe + qp->qp_status.cq_head;
884d64de977SWeili Qian struct hisi_qm *qm = qp->qm;
8859e00df71SZhangfei Gao
886263c9959SZhou Wang while (QM_CQE_PHASE(cqe) == qp->qp_status.cqc_phase) {
887263c9959SZhou Wang dma_rmb();
8889a8641a7SShukun Tan qp->req_cb(qp, qp->sqe + qm->sqe_size *
8899a8641a7SShukun Tan le16_to_cpu(cqe->sq_head));
890263c9959SZhou Wang qm_cq_head_update(qp);
891263c9959SZhou Wang cqe = qp->cqe + qp->qp_status.cq_head;
892263c9959SZhou Wang qm_db(qm, qp->qp_id, QM_DOORBELL_CMD_CQ,
893263c9959SZhou Wang qp->qp_status.cq_head, 0);
894263c9959SZhou Wang atomic_dec(&qp->qp_status.used);
895c7f514e2SLongfang Liu
896c7f514e2SLongfang Liu cond_resched();
897263c9959SZhou Wang }
898263c9959SZhou Wang
899263c9959SZhou Wang /* set c_flag */
900d64de977SWeili Qian qm_db(qm, qp->qp_id, QM_DOORBELL_CMD_CQ, qp->qp_status.cq_head, 1);
901263c9959SZhou Wang }
902263c9959SZhou Wang
qm_work_process(struct work_struct * work)9036feb483aSLongfang Liu static void qm_work_process(struct work_struct *work)
904263c9959SZhou Wang {
9056feb483aSLongfang Liu struct hisi_qm_poll_data *poll_data =
9066feb483aSLongfang Liu container_of(work, struct hisi_qm_poll_data, work);
907d64de977SWeili Qian struct hisi_qm *qm = poll_data->qm;
9086feb483aSLongfang Liu u16 eqe_num = poll_data->eqe_num;
9096feb483aSLongfang Liu struct hisi_qp *qp;
9106feb483aSLongfang Liu int i;
9116feb483aSLongfang Liu
9126feb483aSLongfang Liu for (i = eqe_num - 1; i >= 0; i--) {
9136feb483aSLongfang Liu qp = &qm->qp_array[poll_data->qp_finish_id[i]];
9146feb483aSLongfang Liu if (unlikely(atomic_read(&qp->qp_status.flags) == QP_STOP))
9156feb483aSLongfang Liu continue;
9166feb483aSLongfang Liu
9176feb483aSLongfang Liu if (qp->event_cb) {
9186feb483aSLongfang Liu qp->event_cb(qp);
9196feb483aSLongfang Liu continue;
9206feb483aSLongfang Liu }
9216feb483aSLongfang Liu
9226feb483aSLongfang Liu if (likely(qp->req_cb))
9236feb483aSLongfang Liu qm_poll_req_cb(qp);
9246feb483aSLongfang Liu }
9256feb483aSLongfang Liu }
9266feb483aSLongfang Liu
qm_get_complete_eqe_num(struct hisi_qm * qm)9276feb483aSLongfang Liu static void qm_get_complete_eqe_num(struct hisi_qm *qm)
9286feb483aSLongfang Liu {
929263c9959SZhou Wang struct qm_eqe *eqe = qm->eqe + qm->status.eq_head;
9306feb483aSLongfang Liu struct hisi_qm_poll_data *poll_data = NULL;
931129a9f34SWeili Qian u16 eq_depth = qm->eq_depth;
9326feb483aSLongfang Liu u16 cqn, eqe_num = 0;
9336feb483aSLongfang Liu
9346feb483aSLongfang Liu if (QM_EQE_PHASE(eqe) != qm->status.eqc_phase) {
9356feb483aSLongfang Liu atomic64_inc(&qm->debug.dfx.err_irq_cnt);
9366feb483aSLongfang Liu qm_db(qm, 0, QM_DOORBELL_CMD_EQ, qm->status.eq_head, 0);
9376feb483aSLongfang Liu return;
9386feb483aSLongfang Liu }
9396feb483aSLongfang Liu
9406feb483aSLongfang Liu cqn = le32_to_cpu(eqe->dw0) & QM_EQE_CQN_MASK;
9416feb483aSLongfang Liu if (unlikely(cqn >= qm->qp_num))
9426feb483aSLongfang Liu return;
9436feb483aSLongfang Liu poll_data = &qm->poll_data[cqn];
944263c9959SZhou Wang
945263c9959SZhou Wang while (QM_EQE_PHASE(eqe) == qm->status.eqc_phase) {
946d64de977SWeili Qian cqn = le32_to_cpu(eqe->dw0) & QM_EQE_CQN_MASK;
947d64de977SWeili Qian poll_data->qp_finish_id[eqe_num] = cqn;
948263c9959SZhou Wang eqe_num++;
949263c9959SZhou Wang
950129a9f34SWeili Qian if (qm->status.eq_head == eq_depth - 1) {
951263c9959SZhou Wang qm->status.eqc_phase = !qm->status.eqc_phase;
952263c9959SZhou Wang eqe = qm->eqe;
953263c9959SZhou Wang qm->status.eq_head = 0;
954263c9959SZhou Wang } else {
955263c9959SZhou Wang eqe++;
956263c9959SZhou Wang qm->status.eq_head++;
957263c9959SZhou Wang }
958263c9959SZhou Wang
959129a9f34SWeili Qian if (eqe_num == (eq_depth >> 1) - 1)
960d64de977SWeili Qian break;
961263c9959SZhou Wang }
962263c9959SZhou Wang
9636feb483aSLongfang Liu poll_data->eqe_num = eqe_num;
964d64de977SWeili Qian queue_work(qm->wq, &poll_data->work);
9656feb483aSLongfang Liu qm_db(qm, 0, QM_DOORBELL_CMD_EQ, qm->status.eq_head, 0);
966263c9959SZhou Wang }
967263c9959SZhou Wang
qm_eq_irq(int irq,void * data)968ac80056fSWeili Qian static irqreturn_t qm_eq_irq(int irq, void *data)
969263c9959SZhou Wang {
970263c9959SZhou Wang struct hisi_qm *qm = data;
971263c9959SZhou Wang
9726feb483aSLongfang Liu /* Get qp id of completed tasks and re-enable the interrupt */
9736feb483aSLongfang Liu qm_get_complete_eqe_num(qm);
9746feb483aSLongfang Liu
975d64de977SWeili Qian return IRQ_HANDLED;
976263c9959SZhou Wang }
977263c9959SZhou Wang
qm_mb_cmd_irq(int irq,void * data)978e3ac4d20SWeili Qian static irqreturn_t qm_mb_cmd_irq(int irq, void *data)
979e3ac4d20SWeili Qian {
980e3ac4d20SWeili Qian struct hisi_qm *qm = data;
981e3ac4d20SWeili Qian u32 val;
982e3ac4d20SWeili Qian
983e3ac4d20SWeili Qian val = readl(qm->io_base + QM_IFC_INT_STATUS);
984e3ac4d20SWeili Qian val &= QM_IFC_INT_STATUS_MASK;
985e3ac4d20SWeili Qian if (!val)
986e3ac4d20SWeili Qian return IRQ_NONE;
987e3ac4d20SWeili Qian
9885cd4ed98SWeili Qian if (test_bit(QM_DRIVER_REMOVING, &qm->misc_ctl)) {
9895cd4ed98SWeili Qian dev_warn(&qm->pdev->dev, "Driver is down, message cannot be processed!\n");
9905cd4ed98SWeili Qian return IRQ_HANDLED;
9915cd4ed98SWeili Qian }
9925cd4ed98SWeili Qian
993e3ac4d20SWeili Qian schedule_work(&qm->cmd_process);
994e3ac4d20SWeili Qian
995e3ac4d20SWeili Qian return IRQ_HANDLED;
996e3ac4d20SWeili Qian }
997e3ac4d20SWeili Qian
qm_set_qp_disable(struct hisi_qp * qp,int offset)9988bb76527SKai Ye static void qm_set_qp_disable(struct hisi_qp *qp, int offset)
9998bb76527SKai Ye {
10008bb76527SKai Ye u32 *addr;
10018bb76527SKai Ye
10028bb76527SKai Ye if (qp->is_in_kernel)
10038bb76527SKai Ye return;
10048bb76527SKai Ye
10058bb76527SKai Ye addr = (u32 *)(qp->qdma.va + qp->qdma.size) - offset;
10068bb76527SKai Ye *addr = 1;
10078bb76527SKai Ye
10088bb76527SKai Ye /* make sure setup is completed */
10094cda2f4aSHui Tang smp_wmb();
10108bb76527SKai Ye }
10118bb76527SKai Ye
qm_disable_qp(struct hisi_qm * qm,u32 qp_id)1012696645d2SWeili Qian static void qm_disable_qp(struct hisi_qm *qm, u32 qp_id)
1013696645d2SWeili Qian {
1014696645d2SWeili Qian struct hisi_qp *qp = &qm->qp_array[qp_id];
1015696645d2SWeili Qian
1016696645d2SWeili Qian qm_set_qp_disable(qp, QM_RESET_STOP_TX_OFFSET);
1017696645d2SWeili Qian hisi_qm_stop_qp(qp);
1018696645d2SWeili Qian qm_set_qp_disable(qp, QM_RESET_STOP_RX_OFFSET);
1019696645d2SWeili Qian }
1020696645d2SWeili Qian
qm_reset_function(struct hisi_qm * qm)102195f0b6d5SWeili Qian static void qm_reset_function(struct hisi_qm *qm)
102295f0b6d5SWeili Qian {
102395f0b6d5SWeili Qian struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(qm->pdev));
102495f0b6d5SWeili Qian struct device *dev = &qm->pdev->dev;
102595f0b6d5SWeili Qian int ret;
102695f0b6d5SWeili Qian
102795f0b6d5SWeili Qian if (qm_check_dev_error(pf_qm))
102895f0b6d5SWeili Qian return;
102995f0b6d5SWeili Qian
103095f0b6d5SWeili Qian ret = qm_reset_prepare_ready(qm);
103195f0b6d5SWeili Qian if (ret) {
103295f0b6d5SWeili Qian dev_err(dev, "reset function not ready\n");
103395f0b6d5SWeili Qian return;
103495f0b6d5SWeili Qian }
103595f0b6d5SWeili Qian
10364b3ee3ffSWeili Qian ret = hisi_qm_stop(qm, QM_DOWN);
103795f0b6d5SWeili Qian if (ret) {
103895f0b6d5SWeili Qian dev_err(dev, "failed to stop qm when reset function\n");
103995f0b6d5SWeili Qian goto clear_bit;
104095f0b6d5SWeili Qian }
104195f0b6d5SWeili Qian
104295f0b6d5SWeili Qian ret = hisi_qm_start(qm);
104395f0b6d5SWeili Qian if (ret)
104495f0b6d5SWeili Qian dev_err(dev, "failed to start qm when reset function\n");
104595f0b6d5SWeili Qian
104695f0b6d5SWeili Qian clear_bit:
104795f0b6d5SWeili Qian qm_reset_bit_clear(qm);
104895f0b6d5SWeili Qian }
104995f0b6d5SWeili Qian
qm_aeq_thread(int irq,void * data)1050a0a9486bSWeili Qian static irqreturn_t qm_aeq_thread(int irq, void *data)
1051263c9959SZhou Wang {
1052263c9959SZhou Wang struct hisi_qm *qm = data;
1053263c9959SZhou Wang struct qm_aeqe *aeqe = qm->aeqe + qm->status.aeq_head;
1054129a9f34SWeili Qian u16 aeq_depth = qm->aeq_depth;
1055696645d2SWeili Qian u32 type, qp_id;
1056263c9959SZhou Wang
10576feb483aSLongfang Liu atomic64_inc(&qm->debug.dfx.aeq_irq_cnt);
10586feb483aSLongfang Liu
1059263c9959SZhou Wang while (QM_AEQE_PHASE(aeqe) == qm->status.aeqc_phase) {
10609a8641a7SShukun Tan type = le32_to_cpu(aeqe->dw0) >> QM_AEQE_TYPE_SHIFT;
1061696645d2SWeili Qian qp_id = le32_to_cpu(aeqe->dw0) & QM_AEQE_CQN_MASK;
106295f0b6d5SWeili Qian
106395f0b6d5SWeili Qian switch (type) {
106495f0b6d5SWeili Qian case QM_EQ_OVERFLOW:
106595f0b6d5SWeili Qian dev_err(&qm->pdev->dev, "eq overflow, reset function\n");
106695f0b6d5SWeili Qian qm_reset_function(qm);
106795f0b6d5SWeili Qian return IRQ_HANDLED;
1068696645d2SWeili Qian case QM_CQ_OVERFLOW:
1069696645d2SWeili Qian dev_err(&qm->pdev->dev, "cq overflow, stop qp(%u)\n",
1070696645d2SWeili Qian qp_id);
1071696645d2SWeili Qian fallthrough;
1072696645d2SWeili Qian case QM_CQE_ERROR:
1073696645d2SWeili Qian qm_disable_qp(qm, qp_id);
1074696645d2SWeili Qian break;
107595f0b6d5SWeili Qian default:
10764cf0806eSWeili Qian dev_err(&qm->pdev->dev, "unknown error type %u\n",
1077263c9959SZhou Wang type);
107895f0b6d5SWeili Qian break;
107995f0b6d5SWeili Qian }
1080263c9959SZhou Wang
1081129a9f34SWeili Qian if (qm->status.aeq_head == aeq_depth - 1) {
1082263c9959SZhou Wang qm->status.aeqc_phase = !qm->status.aeqc_phase;
1083263c9959SZhou Wang aeqe = qm->aeqe;
1084263c9959SZhou Wang qm->status.aeq_head = 0;
1085263c9959SZhou Wang } else {
1086263c9959SZhou Wang aeqe++;
1087263c9959SZhou Wang qm->status.aeq_head++;
1088263c9959SZhou Wang }
1089145dceddSWeili Qian }
1090263c9959SZhou Wang
1091263c9959SZhou Wang qm_db(qm, 0, QM_DOORBELL_CMD_AEQ, qm->status.aeq_head, 0);
1092263c9959SZhou Wang
1093263c9959SZhou Wang return IRQ_HANDLED;
1094263c9959SZhou Wang }
1095263c9959SZhou Wang
qm_init_qp_status(struct hisi_qp * qp)1096263c9959SZhou Wang static void qm_init_qp_status(struct hisi_qp *qp)
1097263c9959SZhou Wang {
1098263c9959SZhou Wang struct hisi_qp_status *qp_status = &qp->qp_status;
1099263c9959SZhou Wang
1100263c9959SZhou Wang qp_status->sq_tail = 0;
1101263c9959SZhou Wang qp_status->cq_head = 0;
11029a8641a7SShukun Tan qp_status->cqc_phase = true;
11033c829d6dSShukun Tan atomic_set(&qp_status->used, 0);
1104263c9959SZhou Wang }
1105263c9959SZhou Wang
qm_init_prefetch(struct hisi_qm * qm)1106a5c164b1SLongfang Liu static void qm_init_prefetch(struct hisi_qm *qm)
1107a5c164b1SLongfang Liu {
1108a5c164b1SLongfang Liu struct device *dev = &qm->pdev->dev;
1109a5c164b1SLongfang Liu u32 page_type = 0x0;
1110a5c164b1SLongfang Liu
111182f00b24SWeili Qian if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps))
1112a5c164b1SLongfang Liu return;
1113a5c164b1SLongfang Liu
1114a5c164b1SLongfang Liu switch (PAGE_SIZE) {
1115a5c164b1SLongfang Liu case SZ_4K:
1116a5c164b1SLongfang Liu page_type = 0x0;
1117a5c164b1SLongfang Liu break;
1118a5c164b1SLongfang Liu case SZ_16K:
1119a5c164b1SLongfang Liu page_type = 0x1;
1120a5c164b1SLongfang Liu break;
1121a5c164b1SLongfang Liu case SZ_64K:
1122a5c164b1SLongfang Liu page_type = 0x2;
1123a5c164b1SLongfang Liu break;
1124a5c164b1SLongfang Liu default:
1125a5c164b1SLongfang Liu dev_err(dev, "system page size is not support: %lu, default set to 4KB",
1126a5c164b1SLongfang Liu PAGE_SIZE);
1127a5c164b1SLongfang Liu }
1128a5c164b1SLongfang Liu
1129a5c164b1SLongfang Liu writel(page_type, qm->io_base + QM_PAGE_SIZE);
1130a5c164b1SLongfang Liu }
1131a5c164b1SLongfang Liu
113272b010dcSKai Ye /*
113313389403SKai Ye * acc_shaper_para_calc() Get the IR value by the qos formula, the return value
113413389403SKai Ye * is the expected qos calculated.
113572b010dcSKai Ye * the formula:
113672b010dcSKai Ye * IR = X Mbps if ir = 1 means IR = 100 Mbps, if ir = 10000 means = 10Gbps
113772b010dcSKai Ye *
113813389403SKai Ye * IR_b * (2 ^ IR_u) * 8000
113913389403SKai Ye * IR(Mbps) = -------------------------
114072b010dcSKai Ye * Tick * (2 ^ IR_s)
114172b010dcSKai Ye */
acc_shaper_para_calc(u64 cir_b,u64 cir_u,u64 cir_s)114272b010dcSKai Ye static u32 acc_shaper_para_calc(u64 cir_b, u64 cir_u, u64 cir_s)
114372b010dcSKai Ye {
114472b010dcSKai Ye return ((cir_b * QM_QOS_DIVISOR_CLK) * (1 << cir_u)) /
114572b010dcSKai Ye (QM_QOS_TICK * (1 << cir_s));
114672b010dcSKai Ye }
114772b010dcSKai Ye
acc_shaper_calc_cbs_s(u32 ir)114872b010dcSKai Ye static u32 acc_shaper_calc_cbs_s(u32 ir)
114972b010dcSKai Ye {
115013389403SKai Ye int table_size = ARRAY_SIZE(shaper_cbs_s);
115172b010dcSKai Ye int i;
115272b010dcSKai Ye
115313389403SKai Ye for (i = 0; i < table_size; i++) {
115413389403SKai Ye if (ir >= shaper_cbs_s[i].start && ir <= shaper_cbs_s[i].end)
115513389403SKai Ye return shaper_cbs_s[i].val;
115672b010dcSKai Ye }
115772b010dcSKai Ye
115813389403SKai Ye return QM_SHAPER_MIN_CBS_S;
115913389403SKai Ye }
116013389403SKai Ye
acc_shaper_calc_cir_s(u32 ir)116113389403SKai Ye static u32 acc_shaper_calc_cir_s(u32 ir)
116213389403SKai Ye {
116313389403SKai Ye int table_size = ARRAY_SIZE(shaper_cir_s);
116413389403SKai Ye int i;
116513389403SKai Ye
116613389403SKai Ye for (i = 0; i < table_size; i++) {
116713389403SKai Ye if (ir >= shaper_cir_s[i].start && ir <= shaper_cir_s[i].end)
116813389403SKai Ye return shaper_cir_s[i].val;
116913389403SKai Ye }
117013389403SKai Ye
117113389403SKai Ye return 0;
117272b010dcSKai Ye }
117372b010dcSKai Ye
qm_get_shaper_para(u32 ir,struct qm_shaper_factor * factor)117472b010dcSKai Ye static int qm_get_shaper_para(u32 ir, struct qm_shaper_factor *factor)
117572b010dcSKai Ye {
117672b010dcSKai Ye u32 cir_b, cir_u, cir_s, ir_calc;
117772b010dcSKai Ye u32 error_rate;
117872b010dcSKai Ye
117972b010dcSKai Ye factor->cbs_s = acc_shaper_calc_cbs_s(ir);
118013389403SKai Ye cir_s = acc_shaper_calc_cir_s(ir);
118172b010dcSKai Ye
118272b010dcSKai Ye for (cir_b = QM_QOS_MIN_CIR_B; cir_b <= QM_QOS_MAX_CIR_B; cir_b++) {
118372b010dcSKai Ye for (cir_u = 0; cir_u <= QM_QOS_MAX_CIR_U; cir_u++) {
118413389403SKai Ye ir_calc = acc_shaper_para_calc(cir_b, cir_u, cir_s);
118513389403SKai Ye
118672b010dcSKai Ye error_rate = QM_QOS_EXPAND_RATE * (u32)abs(ir_calc - ir) / ir;
118772b010dcSKai Ye if (error_rate <= QM_QOS_MIN_ERROR_RATE) {
118872b010dcSKai Ye factor->cir_b = cir_b;
118972b010dcSKai Ye factor->cir_u = cir_u;
119072b010dcSKai Ye factor->cir_s = cir_s;
119172b010dcSKai Ye return 0;
119272b010dcSKai Ye }
119372b010dcSKai Ye }
119472b010dcSKai Ye }
119572b010dcSKai Ye
119672b010dcSKai Ye return -EINVAL;
119772b010dcSKai Ye }
119872b010dcSKai Ye
qm_vft_data_cfg(struct hisi_qm * qm,enum vft_type type,u32 base,u32 number,struct qm_shaper_factor * factor)1199263c9959SZhou Wang static void qm_vft_data_cfg(struct hisi_qm *qm, enum vft_type type, u32 base,
120072b010dcSKai Ye u32 number, struct qm_shaper_factor *factor)
1201263c9959SZhou Wang {
1202263c9959SZhou Wang u64 tmp = 0;
1203263c9959SZhou Wang
1204263c9959SZhou Wang if (number > 0) {
1205263c9959SZhou Wang switch (type) {
1206263c9959SZhou Wang case SQC_VFT:
120758ca0060SWeili Qian if (qm->ver == QM_HW_V1) {
1208263c9959SZhou Wang tmp = QM_SQC_VFT_BUF_SIZE |
1209263c9959SZhou Wang QM_SQC_VFT_SQC_SIZE |
1210263c9959SZhou Wang QM_SQC_VFT_INDEX_NUMBER |
1211263c9959SZhou Wang QM_SQC_VFT_VALID |
1212263c9959SZhou Wang (u64)base << QM_SQC_VFT_START_SQN_SHIFT;
121358ca0060SWeili Qian } else {
1214263c9959SZhou Wang tmp = (u64)base << QM_SQC_VFT_START_SQN_SHIFT |
1215263c9959SZhou Wang QM_SQC_VFT_VALID |
1216263c9959SZhou Wang (u64)(number - 1) << QM_SQC_VFT_SQN_SHIFT;
1217263c9959SZhou Wang }
1218263c9959SZhou Wang break;
1219263c9959SZhou Wang case CQC_VFT:
122058ca0060SWeili Qian if (qm->ver == QM_HW_V1) {
1221263c9959SZhou Wang tmp = QM_CQC_VFT_BUF_SIZE |
1222263c9959SZhou Wang QM_CQC_VFT_SQC_SIZE |
1223263c9959SZhou Wang QM_CQC_VFT_INDEX_NUMBER |
1224263c9959SZhou Wang QM_CQC_VFT_VALID;
122558ca0060SWeili Qian } else {
1226263c9959SZhou Wang tmp = QM_CQC_VFT_VALID;
1227263c9959SZhou Wang }
1228263c9959SZhou Wang break;
122972b010dcSKai Ye case SHAPER_VFT:
123082f00b24SWeili Qian if (factor) {
123172b010dcSKai Ye tmp = factor->cir_b |
123272b010dcSKai Ye (factor->cir_u << QM_SHAPER_FACTOR_CIR_U_SHIFT) |
123372b010dcSKai Ye (factor->cir_s << QM_SHAPER_FACTOR_CIR_S_SHIFT) |
123472b010dcSKai Ye (QM_SHAPER_CBS_B << QM_SHAPER_FACTOR_CBS_B_SHIFT) |
123572b010dcSKai Ye (factor->cbs_s << QM_SHAPER_FACTOR_CBS_S_SHIFT);
123672b010dcSKai Ye }
123772b010dcSKai Ye break;
1238263c9959SZhou Wang }
1239263c9959SZhou Wang }
1240263c9959SZhou Wang
1241263c9959SZhou Wang writel(lower_32_bits(tmp), qm->io_base + QM_VFT_CFG_DATA_L);
1242263c9959SZhou Wang writel(upper_32_bits(tmp), qm->io_base + QM_VFT_CFG_DATA_H);
1243263c9959SZhou Wang }
1244263c9959SZhou Wang
qm_set_vft_common(struct hisi_qm * qm,enum vft_type type,u32 fun_num,u32 base,u32 number)1245263c9959SZhou Wang static int qm_set_vft_common(struct hisi_qm *qm, enum vft_type type,
1246263c9959SZhou Wang u32 fun_num, u32 base, u32 number)
1247263c9959SZhou Wang {
124882f00b24SWeili Qian struct qm_shaper_factor *factor = NULL;
1249263c9959SZhou Wang unsigned int val;
1250263c9959SZhou Wang int ret;
1251263c9959SZhou Wang
125282f00b24SWeili Qian if (type == SHAPER_VFT && test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
125382f00b24SWeili Qian factor = &qm->factor[fun_num];
125482f00b24SWeili Qian
1255263c9959SZhou Wang ret = readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
12561b5644f2SWeili Qian val & BIT(0), POLL_PERIOD,
12571b5644f2SWeili Qian POLL_TIMEOUT);
1258263c9959SZhou Wang if (ret)
1259263c9959SZhou Wang return ret;
1260263c9959SZhou Wang
1261263c9959SZhou Wang writel(0x0, qm->io_base + QM_VFT_CFG_OP_WR);
1262263c9959SZhou Wang writel(type, qm->io_base + QM_VFT_CFG_TYPE);
126372b010dcSKai Ye if (type == SHAPER_VFT)
126472b010dcSKai Ye fun_num |= base << QM_SHAPER_VFT_OFFSET;
126572b010dcSKai Ye
1266263c9959SZhou Wang writel(fun_num, qm->io_base + QM_VFT_CFG);
1267263c9959SZhou Wang
126872b010dcSKai Ye qm_vft_data_cfg(qm, type, base, number, factor);
1269263c9959SZhou Wang
1270263c9959SZhou Wang writel(0x0, qm->io_base + QM_VFT_CFG_RDY);
1271263c9959SZhou Wang writel(0x1, qm->io_base + QM_VFT_CFG_OP_ENABLE);
1272263c9959SZhou Wang
1273263c9959SZhou Wang return readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
12741b5644f2SWeili Qian val & BIT(0), POLL_PERIOD,
12751b5644f2SWeili Qian POLL_TIMEOUT);
1276263c9959SZhou Wang }
1277263c9959SZhou Wang
qm_shaper_init_vft(struct hisi_qm * qm,u32 fun_num)127872b010dcSKai Ye static int qm_shaper_init_vft(struct hisi_qm *qm, u32 fun_num)
127972b010dcSKai Ye {
1280ecc7169dSKai Ye u32 qos = qm->factor[fun_num].func_qos;
128172b010dcSKai Ye int ret, i;
128272b010dcSKai Ye
1283ecc7169dSKai Ye ret = qm_get_shaper_para(qos * QM_QOS_RATE, &qm->factor[fun_num]);
128472b010dcSKai Ye if (ret) {
128572b010dcSKai Ye dev_err(&qm->pdev->dev, "failed to calculate shaper parameter!\n");
128672b010dcSKai Ye return ret;
128772b010dcSKai Ye }
128872b010dcSKai Ye writel(qm->type_rate, qm->io_base + QM_SHAPER_CFG);
128972b010dcSKai Ye for (i = ALG_TYPE_0; i <= ALG_TYPE_1; i++) {
129072b010dcSKai Ye /* The base number of queue reuse for different alg type */
129172b010dcSKai Ye ret = qm_set_vft_common(qm, SHAPER_VFT, fun_num, i, 1);
129272b010dcSKai Ye if (ret)
129372b010dcSKai Ye return ret;
129472b010dcSKai Ye }
129572b010dcSKai Ye
129672b010dcSKai Ye return 0;
129772b010dcSKai Ye }
129872b010dcSKai Ye
1299263c9959SZhou Wang /* The config should be conducted after qm_dev_mem_reset() */
qm_set_sqc_cqc_vft(struct hisi_qm * qm,u32 fun_num,u32 base,u32 number)1300263c9959SZhou Wang static int qm_set_sqc_cqc_vft(struct hisi_qm *qm, u32 fun_num, u32 base,
1301263c9959SZhou Wang u32 number)
1302263c9959SZhou Wang {
1303263c9959SZhou Wang int ret, i;
1304263c9959SZhou Wang
1305263c9959SZhou Wang for (i = SQC_VFT; i <= CQC_VFT; i++) {
1306263c9959SZhou Wang ret = qm_set_vft_common(qm, i, fun_num, base, number);
1307263c9959SZhou Wang if (ret)
1308263c9959SZhou Wang return ret;
1309263c9959SZhou Wang }
1310263c9959SZhou Wang
131172b010dcSKai Ye /* init default shaper qos val */
131282f00b24SWeili Qian if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps)) {
131372b010dcSKai Ye ret = qm_shaper_init_vft(qm, fun_num);
131472b010dcSKai Ye if (ret)
131572b010dcSKai Ye goto back_sqc_cqc;
131672b010dcSKai Ye }
131772b010dcSKai Ye
1318263c9959SZhou Wang return 0;
131972b010dcSKai Ye back_sqc_cqc:
1320d03e89b3SKai Ye for (i = SQC_VFT; i <= CQC_VFT; i++)
1321d03e89b3SKai Ye qm_set_vft_common(qm, i, fun_num, 0, 0);
1322d03e89b3SKai Ye
132372b010dcSKai Ye return ret;
1324263c9959SZhou Wang }
1325263c9959SZhou Wang
qm_get_vft_v2(struct hisi_qm * qm,u32 * base,u32 * number)132679e09f30SZhou Wang static int qm_get_vft_v2(struct hisi_qm *qm, u32 *base, u32 *number)
132779e09f30SZhou Wang {
132879e09f30SZhou Wang u64 sqc_vft;
132979e09f30SZhou Wang int ret;
133079e09f30SZhou Wang
1331b4b084d7SLongfang Liu ret = hisi_qm_mb(qm, QM_MB_CMD_SQC_VFT_V2, 0, 0, 1);
133279e09f30SZhou Wang if (ret)
133379e09f30SZhou Wang return ret;
133479e09f30SZhou Wang
133579e09f30SZhou Wang sqc_vft = readl(qm->io_base + QM_MB_CMD_DATA_ADDR_L) |
133679e09f30SZhou Wang ((u64)readl(qm->io_base + QM_MB_CMD_DATA_ADDR_H) << 32);
133779e09f30SZhou Wang *base = QM_SQC_VFT_BASE_MASK_V2 & (sqc_vft >> QM_SQC_VFT_BASE_SHIFT_V2);
1338ced18fd1SWeili Qian *number = (QM_SQC_VFT_NUM_MASK_V2 &
133979e09f30SZhou Wang (sqc_vft >> QM_SQC_VFT_NUM_SHIFT_V2)) + 1;
134079e09f30SZhou Wang
134179e09f30SZhou Wang return 0;
134279e09f30SZhou Wang }
134379e09f30SZhou Wang
hisi_qm_ctx_alloc(struct hisi_qm * qm,size_t ctx_size,dma_addr_t * dma_addr)134494476b2bSKai Ye void *hisi_qm_ctx_alloc(struct hisi_qm *qm, size_t ctx_size,
1345c31dc9feSShukun Tan dma_addr_t *dma_addr)
1346c31dc9feSShukun Tan {
1347c31dc9feSShukun Tan struct device *dev = &qm->pdev->dev;
1348c31dc9feSShukun Tan void *ctx_addr;
1349c31dc9feSShukun Tan
1350c31dc9feSShukun Tan ctx_addr = kzalloc(ctx_size, GFP_KERNEL);
1351c31dc9feSShukun Tan if (!ctx_addr)
1352c31dc9feSShukun Tan return ERR_PTR(-ENOMEM);
1353c31dc9feSShukun Tan
1354c31dc9feSShukun Tan *dma_addr = dma_map_single(dev, ctx_addr, ctx_size, DMA_FROM_DEVICE);
1355c31dc9feSShukun Tan if (dma_mapping_error(dev, *dma_addr)) {
1356c31dc9feSShukun Tan dev_err(dev, "DMA mapping error!\n");
1357c31dc9feSShukun Tan kfree(ctx_addr);
1358c31dc9feSShukun Tan return ERR_PTR(-ENOMEM);
1359c31dc9feSShukun Tan }
1360c31dc9feSShukun Tan
1361c31dc9feSShukun Tan return ctx_addr;
1362c31dc9feSShukun Tan }
1363c31dc9feSShukun Tan
hisi_qm_ctx_free(struct hisi_qm * qm,size_t ctx_size,const void * ctx_addr,dma_addr_t * dma_addr)136494476b2bSKai Ye void hisi_qm_ctx_free(struct hisi_qm *qm, size_t ctx_size,
1365c31dc9feSShukun Tan const void *ctx_addr, dma_addr_t *dma_addr)
1366c31dc9feSShukun Tan {
1367c31dc9feSShukun Tan struct device *dev = &qm->pdev->dev;
1368c31dc9feSShukun Tan
1369c31dc9feSShukun Tan dma_unmap_single(dev, *dma_addr, ctx_size, DMA_FROM_DEVICE);
1370c31dc9feSShukun Tan kfree(ctx_addr);
1371c31dc9feSShukun Tan }
1372c31dc9feSShukun Tan
qm_dump_sqc_raw(struct hisi_qm * qm,dma_addr_t dma_addr,u16 qp_id)1373c31dc9feSShukun Tan static int qm_dump_sqc_raw(struct hisi_qm *qm, dma_addr_t dma_addr, u16 qp_id)
1374c31dc9feSShukun Tan {
1375b4b084d7SLongfang Liu return hisi_qm_mb(qm, QM_MB_CMD_SQC, dma_addr, qp_id, 1);
1376c31dc9feSShukun Tan }
1377c31dc9feSShukun Tan
qm_dump_cqc_raw(struct hisi_qm * qm,dma_addr_t dma_addr,u16 qp_id)1378c31dc9feSShukun Tan static int qm_dump_cqc_raw(struct hisi_qm *qm, dma_addr_t dma_addr, u16 qp_id)
1379c31dc9feSShukun Tan {
1380b4b084d7SLongfang Liu return hisi_qm_mb(qm, QM_MB_CMD_CQC, dma_addr, qp_id, 1);
1381c31dc9feSShukun Tan }
1382c31dc9feSShukun Tan
qm_hw_error_init_v1(struct hisi_qm * qm)1383d90fab0dSWeili Qian static void qm_hw_error_init_v1(struct hisi_qm *qm)
1384263c9959SZhou Wang {
1385263c9959SZhou Wang writel(QM_ABNORMAL_INT_MASK_VALUE, qm->io_base + QM_ABNORMAL_INT_MASK);
1386263c9959SZhou Wang }
1387263c9959SZhou Wang
qm_hw_error_cfg(struct hisi_qm * qm)1388d90fab0dSWeili Qian static void qm_hw_error_cfg(struct hisi_qm *qm)
1389263c9959SZhou Wang {
1390d90fab0dSWeili Qian struct hisi_qm_err_info *err_info = &qm->err_info;
1391d90fab0dSWeili Qian
1392d90fab0dSWeili Qian qm->error_mask = err_info->nfe | err_info->ce | err_info->fe;
13936c6dd580SShukun Tan /* clear QM hw residual error source */
1394d90fab0dSWeili Qian writel(qm->error_mask, qm->io_base + QM_ABNORMAL_INT_SOURCE);
13956c6dd580SShukun Tan
1396263c9959SZhou Wang /* configure error type */
1397d90fab0dSWeili Qian writel(err_info->ce, qm->io_base + QM_RAS_CE_ENABLE);
1398263c9959SZhou Wang writel(QM_RAS_CE_TIMES_PER_IRQ, qm->io_base + QM_RAS_CE_THRESHOLD);
1399d90fab0dSWeili Qian writel(err_info->nfe, qm->io_base + QM_RAS_NFE_ENABLE);
1400d90fab0dSWeili Qian writel(err_info->fe, qm->io_base + QM_RAS_FE_ENABLE);
1401b7da13d0SWeili Qian }
1402b7da13d0SWeili Qian
qm_hw_error_init_v2(struct hisi_qm * qm)1403d90fab0dSWeili Qian static void qm_hw_error_init_v2(struct hisi_qm *qm)
1404b7da13d0SWeili Qian {
1405d90fab0dSWeili Qian u32 irq_unmask;
1406b7da13d0SWeili Qian
1407d90fab0dSWeili Qian qm_hw_error_cfg(qm);
1408263c9959SZhou Wang
1409d90fab0dSWeili Qian irq_unmask = ~qm->error_mask;
1410263c9959SZhou Wang irq_unmask &= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
1411263c9959SZhou Wang writel(irq_unmask, qm->io_base + QM_ABNORMAL_INT_MASK);
1412263c9959SZhou Wang }
1413263c9959SZhou Wang
qm_hw_error_uninit_v2(struct hisi_qm * qm)1414eaebf4c3SShukun Tan static void qm_hw_error_uninit_v2(struct hisi_qm *qm)
1415eaebf4c3SShukun Tan {
1416d90fab0dSWeili Qian u32 irq_mask = qm->error_mask;
1417d90fab0dSWeili Qian
1418d90fab0dSWeili Qian irq_mask |= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
1419d90fab0dSWeili Qian writel(irq_mask, qm->io_base + QM_ABNORMAL_INT_MASK);
1420eaebf4c3SShukun Tan }
1421eaebf4c3SShukun Tan
qm_hw_error_init_v3(struct hisi_qm * qm)1422d90fab0dSWeili Qian static void qm_hw_error_init_v3(struct hisi_qm *qm)
1423b7da13d0SWeili Qian {
1424d90fab0dSWeili Qian u32 irq_unmask;
1425b7da13d0SWeili Qian
1426d90fab0dSWeili Qian qm_hw_error_cfg(qm);
1427b7da13d0SWeili Qian
1428b7da13d0SWeili Qian /* enable close master ooo when hardware error happened */
1429d90fab0dSWeili Qian writel(qm->err_info.qm_shutdown_mask, qm->io_base + QM_OOO_SHUTDOWN_SEL);
1430b7da13d0SWeili Qian
1431d90fab0dSWeili Qian irq_unmask = ~qm->error_mask;
1432b7da13d0SWeili Qian irq_unmask &= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
1433b7da13d0SWeili Qian writel(irq_unmask, qm->io_base + QM_ABNORMAL_INT_MASK);
1434b7da13d0SWeili Qian }
1435b7da13d0SWeili Qian
qm_hw_error_uninit_v3(struct hisi_qm * qm)1436b7da13d0SWeili Qian static void qm_hw_error_uninit_v3(struct hisi_qm *qm)
1437b7da13d0SWeili Qian {
1438d90fab0dSWeili Qian u32 irq_mask = qm->error_mask;
1439d90fab0dSWeili Qian
1440d90fab0dSWeili Qian irq_mask |= readl(qm->io_base + QM_ABNORMAL_INT_MASK);
1441d90fab0dSWeili Qian writel(irq_mask, qm->io_base + QM_ABNORMAL_INT_MASK);
1442b7da13d0SWeili Qian
1443b7da13d0SWeili Qian /* disable close master ooo when hardware error happened */
1444b7da13d0SWeili Qian writel(0x0, qm->io_base + QM_OOO_SHUTDOWN_SEL);
1445b7da13d0SWeili Qian }
1446b7da13d0SWeili Qian
qm_log_hw_error(struct hisi_qm * qm,u32 error_status)1447263c9959SZhou Wang static void qm_log_hw_error(struct hisi_qm *qm, u32 error_status)
1448263c9959SZhou Wang {
144900e62e86SShukun Tan const struct hisi_qm_hw_error *err;
1450263c9959SZhou Wang struct device *dev = &qm->pdev->dev;
1451263c9959SZhou Wang u32 reg_val, type, vf_num;
145200e62e86SShukun Tan int i;
1453263c9959SZhou Wang
145400e62e86SShukun Tan for (i = 0; i < ARRAY_SIZE(qm_hw_error); i++) {
145500e62e86SShukun Tan err = &qm_hw_error[i];
145600e62e86SShukun Tan if (!(err->int_msk & error_status))
145700e62e86SShukun Tan continue;
145800e62e86SShukun Tan
1459263c9959SZhou Wang dev_err(dev, "%s [error status=0x%x] found\n",
1460263c9959SZhou Wang err->msg, err->int_msk);
1461263c9959SZhou Wang
146200e62e86SShukun Tan if (err->int_msk & QM_DB_TIMEOUT) {
146300e62e86SShukun Tan reg_val = readl(qm->io_base + QM_ABNORMAL_INF01);
1464263c9959SZhou Wang type = (reg_val & QM_DB_TIMEOUT_TYPE) >>
1465263c9959SZhou Wang QM_DB_TIMEOUT_TYPE_SHIFT;
1466263c9959SZhou Wang vf_num = reg_val & QM_DB_TIMEOUT_VF;
1467263c9959SZhou Wang dev_err(dev, "qm %s doorbell timeout in function %u\n",
1468263c9959SZhou Wang qm_db_timeout[type], vf_num);
146900e62e86SShukun Tan } else if (err->int_msk & QM_OF_FIFO_OF) {
147000e62e86SShukun Tan reg_val = readl(qm->io_base + QM_ABNORMAL_INF00);
1471263c9959SZhou Wang type = (reg_val & QM_FIFO_OVERFLOW_TYPE) >>
1472263c9959SZhou Wang QM_FIFO_OVERFLOW_TYPE_SHIFT;
1473263c9959SZhou Wang vf_num = reg_val & QM_FIFO_OVERFLOW_VF;
1474263c9959SZhou Wang
1475263c9959SZhou Wang if (type < ARRAY_SIZE(qm_fifo_overflow))
1476263c9959SZhou Wang dev_err(dev, "qm %s fifo overflow in function %u\n",
147700e62e86SShukun Tan qm_fifo_overflow[type], vf_num);
1478263c9959SZhou Wang else
1479263c9959SZhou Wang dev_err(dev, "unknown error type\n");
1480263c9959SZhou Wang }
1481263c9959SZhou Wang }
1482263c9959SZhou Wang }
1483263c9959SZhou Wang
qm_hw_error_handle_v2(struct hisi_qm * qm)1484dbdc1ec3SShukun Tan static enum acc_err_result qm_hw_error_handle_v2(struct hisi_qm *qm)
1485263c9959SZhou Wang {
1486*6a975fbaSWeili Qian u32 error_status;
1487263c9959SZhou Wang
1488*6a975fbaSWeili Qian error_status = qm_get_hw_error_status(qm);
1489*6a975fbaSWeili Qian if (error_status & qm->error_mask) {
14906c6dd580SShukun Tan if (error_status & QM_ECC_MBIT)
14916c6dd580SShukun Tan qm->err_status.is_qm_ecc_mbit = true;
14926c6dd580SShukun Tan
1493263c9959SZhou Wang qm_log_hw_error(qm, error_status);
1494*6a975fbaSWeili Qian if (error_status & qm->err_info.qm_reset_mask) {
1495*6a975fbaSWeili Qian /* Disable the same error reporting until device is recovered. */
1496*6a975fbaSWeili Qian writel(qm->err_info.nfe & (~error_status),
1497*6a975fbaSWeili Qian qm->io_base + QM_RAS_NFE_ENABLE);
1498dbdc1ec3SShukun Tan return ACC_ERR_NEED_RESET;
1499*6a975fbaSWeili Qian }
1500d90fab0dSWeili Qian
1501*6a975fbaSWeili Qian /* Clear error source if not need reset. */
1502d90fab0dSWeili Qian writel(error_status, qm->io_base + QM_ABNORMAL_INT_SOURCE);
1503d90fab0dSWeili Qian writel(qm->err_info.nfe, qm->io_base + QM_RAS_NFE_ENABLE);
1504*6a975fbaSWeili Qian writel(qm->err_info.ce, qm->io_base + QM_RAS_CE_ENABLE);
1505263c9959SZhou Wang }
1506263c9959SZhou Wang
1507dbdc1ec3SShukun Tan return ACC_ERR_RECOVERED;
1508263c9959SZhou Wang }
1509263c9959SZhou Wang
qm_get_mb_cmd(struct hisi_qm * qm,u64 * msg,u16 fun_num)15103cd53a27SWeili Qian static int qm_get_mb_cmd(struct hisi_qm *qm, u64 *msg, u16 fun_num)
15113cd53a27SWeili Qian {
15123cd53a27SWeili Qian struct qm_mailbox mailbox;
15133cd53a27SWeili Qian int ret;
15143cd53a27SWeili Qian
15153cd53a27SWeili Qian qm_mb_pre_init(&mailbox, QM_MB_CMD_DST, 0, fun_num, 0);
15163cd53a27SWeili Qian mutex_lock(&qm->mailbox_lock);
15173cd53a27SWeili Qian ret = qm_mb_nolock(qm, &mailbox);
15183cd53a27SWeili Qian if (ret)
15193cd53a27SWeili Qian goto err_unlock;
15203cd53a27SWeili Qian
15213cd53a27SWeili Qian *msg = readl(qm->io_base + QM_MB_CMD_DATA_ADDR_L) |
15223cd53a27SWeili Qian ((u64)readl(qm->io_base + QM_MB_CMD_DATA_ADDR_H) << 32);
15233cd53a27SWeili Qian
15243cd53a27SWeili Qian err_unlock:
15253cd53a27SWeili Qian mutex_unlock(&qm->mailbox_lock);
15263cd53a27SWeili Qian return ret;
15273cd53a27SWeili Qian }
15283cd53a27SWeili Qian
qm_clear_cmd_interrupt(struct hisi_qm * qm,u64 vf_mask)1529e3ac4d20SWeili Qian static void qm_clear_cmd_interrupt(struct hisi_qm *qm, u64 vf_mask)
1530e3ac4d20SWeili Qian {
1531e3ac4d20SWeili Qian u32 val;
1532e3ac4d20SWeili Qian
1533e3ac4d20SWeili Qian if (qm->fun_type == QM_HW_PF)
1534e3ac4d20SWeili Qian writeq(vf_mask, qm->io_base + QM_IFC_INT_SOURCE_P);
1535e3ac4d20SWeili Qian
1536e3ac4d20SWeili Qian val = readl(qm->io_base + QM_IFC_INT_SOURCE_V);
1537e3ac4d20SWeili Qian val |= QM_IFC_INT_SOURCE_MASK;
1538e3ac4d20SWeili Qian writel(val, qm->io_base + QM_IFC_INT_SOURCE_V);
1539e3ac4d20SWeili Qian }
1540e3ac4d20SWeili Qian
qm_handle_vf_msg(struct hisi_qm * qm,u32 vf_id)1541760fe22cSWeili Qian static void qm_handle_vf_msg(struct hisi_qm *qm, u32 vf_id)
1542760fe22cSWeili Qian {
1543760fe22cSWeili Qian struct device *dev = &qm->pdev->dev;
1544760fe22cSWeili Qian u32 cmd;
1545760fe22cSWeili Qian u64 msg;
1546760fe22cSWeili Qian int ret;
1547760fe22cSWeili Qian
1548760fe22cSWeili Qian ret = qm_get_mb_cmd(qm, &msg, vf_id);
1549760fe22cSWeili Qian if (ret) {
1550760fe22cSWeili Qian dev_err(dev, "failed to get msg from VF(%u)!\n", vf_id);
1551760fe22cSWeili Qian return;
1552760fe22cSWeili Qian }
1553760fe22cSWeili Qian
1554760fe22cSWeili Qian cmd = msg & QM_MB_CMD_DATA_MASK;
1555760fe22cSWeili Qian switch (cmd) {
1556760fe22cSWeili Qian case QM_VF_PREPARE_FAIL:
1557760fe22cSWeili Qian dev_err(dev, "failed to stop VF(%u)!\n", vf_id);
1558760fe22cSWeili Qian break;
1559760fe22cSWeili Qian case QM_VF_START_FAIL:
1560760fe22cSWeili Qian dev_err(dev, "failed to start VF(%u)!\n", vf_id);
1561760fe22cSWeili Qian break;
1562760fe22cSWeili Qian case QM_VF_PREPARE_DONE:
1563760fe22cSWeili Qian case QM_VF_START_DONE:
1564760fe22cSWeili Qian break;
1565760fe22cSWeili Qian default:
1566760fe22cSWeili Qian dev_err(dev, "unsupported cmd %u sent by VF(%u)!\n", cmd, vf_id);
1567760fe22cSWeili Qian break;
1568760fe22cSWeili Qian }
1569760fe22cSWeili Qian }
1570760fe22cSWeili Qian
qm_wait_vf_prepare_finish(struct hisi_qm * qm)157138cd3968SWeili Qian static int qm_wait_vf_prepare_finish(struct hisi_qm *qm)
157238cd3968SWeili Qian {
1573760fe22cSWeili Qian struct device *dev = &qm->pdev->dev;
1574760fe22cSWeili Qian u32 vfs_num = qm->vfs_num;
1575760fe22cSWeili Qian int cnt = 0;
1576760fe22cSWeili Qian int ret = 0;
1577760fe22cSWeili Qian u64 val;
1578760fe22cSWeili Qian u32 i;
1579760fe22cSWeili Qian
158082f00b24SWeili Qian if (!qm->vfs_num || !test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
158138cd3968SWeili Qian return 0;
1582760fe22cSWeili Qian
1583760fe22cSWeili Qian while (true) {
1584760fe22cSWeili Qian val = readq(qm->io_base + QM_IFC_INT_SOURCE_P);
1585760fe22cSWeili Qian /* All VFs send command to PF, break */
1586760fe22cSWeili Qian if ((val & GENMASK(vfs_num, 1)) == GENMASK(vfs_num, 1))
1587760fe22cSWeili Qian break;
1588760fe22cSWeili Qian
1589760fe22cSWeili Qian if (++cnt > QM_MAX_PF_WAIT_COUNT) {
1590760fe22cSWeili Qian ret = -EBUSY;
1591760fe22cSWeili Qian break;
1592760fe22cSWeili Qian }
1593760fe22cSWeili Qian
1594760fe22cSWeili Qian msleep(QM_WAIT_DST_ACK);
1595760fe22cSWeili Qian }
1596760fe22cSWeili Qian
1597760fe22cSWeili Qian /* PF check VFs msg */
1598760fe22cSWeili Qian for (i = 1; i <= vfs_num; i++) {
1599760fe22cSWeili Qian if (val & BIT(i))
1600760fe22cSWeili Qian qm_handle_vf_msg(qm, i);
1601760fe22cSWeili Qian else
1602760fe22cSWeili Qian dev_err(dev, "VF(%u) not ping PF!\n", i);
1603760fe22cSWeili Qian }
1604760fe22cSWeili Qian
1605760fe22cSWeili Qian /* PF clear interrupt to ack VFs */
1606760fe22cSWeili Qian qm_clear_cmd_interrupt(qm, val);
1607760fe22cSWeili Qian
1608760fe22cSWeili Qian return ret;
160938cd3968SWeili Qian }
161038cd3968SWeili Qian
qm_trigger_vf_interrupt(struct hisi_qm * qm,u32 fun_num)16113cd53a27SWeili Qian static void qm_trigger_vf_interrupt(struct hisi_qm *qm, u32 fun_num)
16123cd53a27SWeili Qian {
16133cd53a27SWeili Qian u32 val;
16143cd53a27SWeili Qian
16153cd53a27SWeili Qian val = readl(qm->io_base + QM_IFC_INT_CFG);
16163bbf0783SKai Ye val &= ~QM_IFC_SEND_ALL_VFS;
16173cd53a27SWeili Qian val |= fun_num;
16183cd53a27SWeili Qian writel(val, qm->io_base + QM_IFC_INT_CFG);
16193cd53a27SWeili Qian
16203cd53a27SWeili Qian val = readl(qm->io_base + QM_IFC_INT_SET_P);
16213cd53a27SWeili Qian val |= QM_IFC_INT_SET_MASK;
16223cd53a27SWeili Qian writel(val, qm->io_base + QM_IFC_INT_SET_P);
16233cd53a27SWeili Qian }
16243cd53a27SWeili Qian
qm_trigger_pf_interrupt(struct hisi_qm * qm)16253cd53a27SWeili Qian static void qm_trigger_pf_interrupt(struct hisi_qm *qm)
16263cd53a27SWeili Qian {
16273cd53a27SWeili Qian u32 val;
16283cd53a27SWeili Qian
16293cd53a27SWeili Qian val = readl(qm->io_base + QM_IFC_INT_SET_V);
16303cd53a27SWeili Qian val |= QM_IFC_INT_SET_MASK;
16313cd53a27SWeili Qian writel(val, qm->io_base + QM_IFC_INT_SET_V);
16323cd53a27SWeili Qian }
16333cd53a27SWeili Qian
qm_ping_single_vf(struct hisi_qm * qm,u64 cmd,u32 fun_num)16342966d9d3SKai Ye static int qm_ping_single_vf(struct hisi_qm *qm, u64 cmd, u32 fun_num)
16352966d9d3SKai Ye {
16362966d9d3SKai Ye struct device *dev = &qm->pdev->dev;
16372966d9d3SKai Ye struct qm_mailbox mailbox;
16382966d9d3SKai Ye int cnt = 0;
16392966d9d3SKai Ye u64 val;
16402966d9d3SKai Ye int ret;
16412966d9d3SKai Ye
16422966d9d3SKai Ye qm_mb_pre_init(&mailbox, QM_MB_CMD_SRC, cmd, fun_num, 0);
16432966d9d3SKai Ye mutex_lock(&qm->mailbox_lock);
16442966d9d3SKai Ye ret = qm_mb_nolock(qm, &mailbox);
16452966d9d3SKai Ye if (ret) {
16462966d9d3SKai Ye dev_err(dev, "failed to send command to vf(%u)!\n", fun_num);
16472966d9d3SKai Ye goto err_unlock;
16482966d9d3SKai Ye }
16492966d9d3SKai Ye
16502966d9d3SKai Ye qm_trigger_vf_interrupt(qm, fun_num);
16512966d9d3SKai Ye while (true) {
16522966d9d3SKai Ye msleep(QM_WAIT_DST_ACK);
16532966d9d3SKai Ye val = readq(qm->io_base + QM_IFC_READY_STATUS);
16542966d9d3SKai Ye /* if VF respond, PF notifies VF successfully. */
16552966d9d3SKai Ye if (!(val & BIT(fun_num)))
16562966d9d3SKai Ye goto err_unlock;
16572966d9d3SKai Ye
16582966d9d3SKai Ye if (++cnt > QM_MAX_PF_WAIT_COUNT) {
16592966d9d3SKai Ye dev_err(dev, "failed to get response from VF(%u)!\n", fun_num);
16602966d9d3SKai Ye ret = -ETIMEDOUT;
16612966d9d3SKai Ye break;
16622966d9d3SKai Ye }
16632966d9d3SKai Ye }
16642966d9d3SKai Ye
16652966d9d3SKai Ye err_unlock:
16662966d9d3SKai Ye mutex_unlock(&qm->mailbox_lock);
16672966d9d3SKai Ye return ret;
16682966d9d3SKai Ye }
16692966d9d3SKai Ye
qm_ping_all_vfs(struct hisi_qm * qm,u64 cmd)16703cd53a27SWeili Qian static int qm_ping_all_vfs(struct hisi_qm *qm, u64 cmd)
16713cd53a27SWeili Qian {
16723cd53a27SWeili Qian struct device *dev = &qm->pdev->dev;
16733cd53a27SWeili Qian u32 vfs_num = qm->vfs_num;
16743cd53a27SWeili Qian struct qm_mailbox mailbox;
16753cd53a27SWeili Qian u64 val = 0;
16763cd53a27SWeili Qian int cnt = 0;
16773cd53a27SWeili Qian int ret;
16783cd53a27SWeili Qian u32 i;
16793cd53a27SWeili Qian
16803cd53a27SWeili Qian qm_mb_pre_init(&mailbox, QM_MB_CMD_SRC, cmd, QM_MB_PING_ALL_VFS, 0);
16813cd53a27SWeili Qian mutex_lock(&qm->mailbox_lock);
16823cd53a27SWeili Qian /* PF sends command to all VFs by mailbox */
16833cd53a27SWeili Qian ret = qm_mb_nolock(qm, &mailbox);
16843cd53a27SWeili Qian if (ret) {
16853cd53a27SWeili Qian dev_err(dev, "failed to send command to VFs!\n");
16863cd53a27SWeili Qian mutex_unlock(&qm->mailbox_lock);
16873cd53a27SWeili Qian return ret;
16883cd53a27SWeili Qian }
16893cd53a27SWeili Qian
16903cd53a27SWeili Qian qm_trigger_vf_interrupt(qm, QM_IFC_SEND_ALL_VFS);
16913cd53a27SWeili Qian while (true) {
16923cd53a27SWeili Qian msleep(QM_WAIT_DST_ACK);
16933cd53a27SWeili Qian val = readq(qm->io_base + QM_IFC_READY_STATUS);
16943cd53a27SWeili Qian /* If all VFs acked, PF notifies VFs successfully. */
16953cd53a27SWeili Qian if (!(val & GENMASK(vfs_num, 1))) {
16963cd53a27SWeili Qian mutex_unlock(&qm->mailbox_lock);
16973cd53a27SWeili Qian return 0;
16983cd53a27SWeili Qian }
16993cd53a27SWeili Qian
17003cd53a27SWeili Qian if (++cnt > QM_MAX_PF_WAIT_COUNT)
17013cd53a27SWeili Qian break;
17023cd53a27SWeili Qian }
17033cd53a27SWeili Qian
17043cd53a27SWeili Qian mutex_unlock(&qm->mailbox_lock);
17053cd53a27SWeili Qian
17063cd53a27SWeili Qian /* Check which vf respond timeout. */
17073cd53a27SWeili Qian for (i = 1; i <= vfs_num; i++) {
17083cd53a27SWeili Qian if (val & BIT(i))
17093cd53a27SWeili Qian dev_err(dev, "failed to get response from VF(%u)!\n", i);
17103cd53a27SWeili Qian }
17113cd53a27SWeili Qian
17123cd53a27SWeili Qian return -ETIMEDOUT;
17133cd53a27SWeili Qian }
17143cd53a27SWeili Qian
qm_ping_pf(struct hisi_qm * qm,u64 cmd)17153cd53a27SWeili Qian static int qm_ping_pf(struct hisi_qm *qm, u64 cmd)
17163cd53a27SWeili Qian {
17173cd53a27SWeili Qian struct qm_mailbox mailbox;
17183cd53a27SWeili Qian int cnt = 0;
17193cd53a27SWeili Qian u32 val;
17203cd53a27SWeili Qian int ret;
17213cd53a27SWeili Qian
17223cd53a27SWeili Qian qm_mb_pre_init(&mailbox, QM_MB_CMD_SRC, cmd, 0, 0);
17233cd53a27SWeili Qian mutex_lock(&qm->mailbox_lock);
17243cd53a27SWeili Qian ret = qm_mb_nolock(qm, &mailbox);
17253cd53a27SWeili Qian if (ret) {
17263cd53a27SWeili Qian dev_err(&qm->pdev->dev, "failed to send command to PF!\n");
17273cd53a27SWeili Qian goto unlock;
17283cd53a27SWeili Qian }
17293cd53a27SWeili Qian
17303cd53a27SWeili Qian qm_trigger_pf_interrupt(qm);
17313cd53a27SWeili Qian /* Waiting for PF response */
17323cd53a27SWeili Qian while (true) {
17333cd53a27SWeili Qian msleep(QM_WAIT_DST_ACK);
17343cd53a27SWeili Qian val = readl(qm->io_base + QM_IFC_INT_SET_V);
17353cd53a27SWeili Qian if (!(val & QM_IFC_INT_STATUS_MASK))
17363cd53a27SWeili Qian break;
17373cd53a27SWeili Qian
17383cd53a27SWeili Qian if (++cnt > QM_MAX_VF_WAIT_COUNT) {
17393cd53a27SWeili Qian ret = -ETIMEDOUT;
17403cd53a27SWeili Qian break;
17413cd53a27SWeili Qian }
17423cd53a27SWeili Qian }
17433cd53a27SWeili Qian
17443cd53a27SWeili Qian unlock:
17453cd53a27SWeili Qian mutex_unlock(&qm->mailbox_lock);
17463cd53a27SWeili Qian return ret;
17473cd53a27SWeili Qian }
17483cd53a27SWeili Qian
qm_stop_qp(struct hisi_qp * qp)17497ed83901SWeili Qian static int qm_stop_qp(struct hisi_qp *qp)
17507ed83901SWeili Qian {
1751b4b084d7SLongfang Liu return hisi_qm_mb(qp->qm, QM_MB_CMD_STOP_QP, 0, qp->qp_id, 0);
17527ed83901SWeili Qian }
17537ed83901SWeili Qian
qm_set_msi(struct hisi_qm * qm,bool set)17549b75e311SWeili Qian static int qm_set_msi(struct hisi_qm *qm, bool set)
17559b75e311SWeili Qian {
17569b75e311SWeili Qian struct pci_dev *pdev = qm->pdev;
17579b75e311SWeili Qian
17589b75e311SWeili Qian if (set) {
17599b75e311SWeili Qian pci_write_config_dword(pdev, pdev->msi_cap + PCI_MSI_MASK_64,
17609b75e311SWeili Qian 0);
17619b75e311SWeili Qian } else {
17629b75e311SWeili Qian pci_write_config_dword(pdev, pdev->msi_cap + PCI_MSI_MASK_64,
17639b75e311SWeili Qian ACC_PEH_MSI_DISABLE);
17649b75e311SWeili Qian if (qm->err_status.is_qm_ecc_mbit ||
17659b75e311SWeili Qian qm->err_status.is_dev_ecc_mbit)
17669b75e311SWeili Qian return 0;
17679b75e311SWeili Qian
17689b75e311SWeili Qian mdelay(1);
17699b75e311SWeili Qian if (readl(qm->io_base + QM_PEH_DFX_INFO0))
17709b75e311SWeili Qian return -EFAULT;
17719b75e311SWeili Qian }
17729b75e311SWeili Qian
17739b75e311SWeili Qian return 0;
17749b75e311SWeili Qian }
17759b75e311SWeili Qian
qm_wait_msi_finish(struct hisi_qm * qm)17769b75e311SWeili Qian static void qm_wait_msi_finish(struct hisi_qm *qm)
17779b75e311SWeili Qian {
17789b75e311SWeili Qian struct pci_dev *pdev = qm->pdev;
17799b75e311SWeili Qian u32 cmd = ~0;
17809b75e311SWeili Qian int cnt = 0;
17819b75e311SWeili Qian u32 val;
17829b75e311SWeili Qian int ret;
17839b75e311SWeili Qian
17849b75e311SWeili Qian while (true) {
17859b75e311SWeili Qian pci_read_config_dword(pdev, pdev->msi_cap +
17869b75e311SWeili Qian PCI_MSI_PENDING_64, &cmd);
17879b75e311SWeili Qian if (!cmd)
17889b75e311SWeili Qian break;
17899b75e311SWeili Qian
17909b75e311SWeili Qian if (++cnt > MAX_WAIT_COUNTS) {
17919b75e311SWeili Qian pci_warn(pdev, "failed to empty MSI PENDING!\n");
17929b75e311SWeili Qian break;
17939b75e311SWeili Qian }
17949b75e311SWeili Qian
17959b75e311SWeili Qian udelay(1);
17969b75e311SWeili Qian }
17979b75e311SWeili Qian
17989b75e311SWeili Qian ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_DFX_INFO0,
17999b75e311SWeili Qian val, !(val & QM_PEH_DFX_MASK),
18009b75e311SWeili Qian POLL_PERIOD, POLL_TIMEOUT);
18019b75e311SWeili Qian if (ret)
18029b75e311SWeili Qian pci_warn(pdev, "failed to empty PEH MSI!\n");
18039b75e311SWeili Qian
18049b75e311SWeili Qian ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_DFX_INFO1,
18059b75e311SWeili Qian val, !(val & QM_PEH_MSI_FINISH_MASK),
18069b75e311SWeili Qian POLL_PERIOD, POLL_TIMEOUT);
18079b75e311SWeili Qian if (ret)
18089b75e311SWeili Qian pci_warn(pdev, "failed to finish MSI operation!\n");
18099b75e311SWeili Qian }
18109b75e311SWeili Qian
qm_set_msi_v3(struct hisi_qm * qm,bool set)18119b75e311SWeili Qian static int qm_set_msi_v3(struct hisi_qm *qm, bool set)
18129b75e311SWeili Qian {
18139b75e311SWeili Qian struct pci_dev *pdev = qm->pdev;
18149b75e311SWeili Qian int ret = -ETIMEDOUT;
18159b75e311SWeili Qian u32 cmd, i;
18169b75e311SWeili Qian
18179b75e311SWeili Qian pci_read_config_dword(pdev, pdev->msi_cap, &cmd);
18189b75e311SWeili Qian if (set)
18199b75e311SWeili Qian cmd |= QM_MSI_CAP_ENABLE;
18209b75e311SWeili Qian else
18219b75e311SWeili Qian cmd &= ~QM_MSI_CAP_ENABLE;
18229b75e311SWeili Qian
18239b75e311SWeili Qian pci_write_config_dword(pdev, pdev->msi_cap, cmd);
18249b75e311SWeili Qian if (set) {
18259b75e311SWeili Qian for (i = 0; i < MAX_WAIT_COUNTS; i++) {
18269b75e311SWeili Qian pci_read_config_dword(pdev, pdev->msi_cap, &cmd);
18279b75e311SWeili Qian if (cmd & QM_MSI_CAP_ENABLE)
18289b75e311SWeili Qian return 0;
18299b75e311SWeili Qian
18309b75e311SWeili Qian udelay(1);
18319b75e311SWeili Qian }
18329b75e311SWeili Qian } else {
18339b75e311SWeili Qian udelay(WAIT_PERIOD_US_MIN);
18349b75e311SWeili Qian qm_wait_msi_finish(qm);
18359b75e311SWeili Qian ret = 0;
18369b75e311SWeili Qian }
18379b75e311SWeili Qian
18389b75e311SWeili Qian return ret;
18399b75e311SWeili Qian }
18409b75e311SWeili Qian
1841263c9959SZhou Wang static const struct hisi_qm_hw_ops qm_hw_ops_v1 = {
1842263c9959SZhou Wang .qm_db = qm_db_v1,
1843263c9959SZhou Wang .hw_error_init = qm_hw_error_init_v1,
18449b75e311SWeili Qian .set_msi = qm_set_msi,
1845263c9959SZhou Wang };
1846263c9959SZhou Wang
1847263c9959SZhou Wang static const struct hisi_qm_hw_ops qm_hw_ops_v2 = {
184879e09f30SZhou Wang .get_vft = qm_get_vft_v2,
1849263c9959SZhou Wang .qm_db = qm_db_v2,
1850263c9959SZhou Wang .hw_error_init = qm_hw_error_init_v2,
1851eaebf4c3SShukun Tan .hw_error_uninit = qm_hw_error_uninit_v2,
1852263c9959SZhou Wang .hw_error_handle = qm_hw_error_handle_v2,
18539b75e311SWeili Qian .set_msi = qm_set_msi,
1854263c9959SZhou Wang };
1855263c9959SZhou Wang
18567ed83901SWeili Qian static const struct hisi_qm_hw_ops qm_hw_ops_v3 = {
18577ed83901SWeili Qian .get_vft = qm_get_vft_v2,
18587ed83901SWeili Qian .qm_db = qm_db_v2,
1859b7da13d0SWeili Qian .hw_error_init = qm_hw_error_init_v3,
1860b7da13d0SWeili Qian .hw_error_uninit = qm_hw_error_uninit_v3,
18617ed83901SWeili Qian .hw_error_handle = qm_hw_error_handle_v2,
18629b75e311SWeili Qian .set_msi = qm_set_msi_v3,
18637ed83901SWeili Qian };
18647ed83901SWeili Qian
qm_get_avail_sqe(struct hisi_qp * qp)1865263c9959SZhou Wang static void *qm_get_avail_sqe(struct hisi_qp *qp)
1866263c9959SZhou Wang {
1867263c9959SZhou Wang struct hisi_qp_status *qp_status = &qp->qp_status;
1868263c9959SZhou Wang u16 sq_tail = qp_status->sq_tail;
1869263c9959SZhou Wang
1870129a9f34SWeili Qian if (unlikely(atomic_read(&qp->qp_status.used) == qp->sq_depth - 1))
1871263c9959SZhou Wang return NULL;
1872263c9959SZhou Wang
1873263c9959SZhou Wang return qp->sqe + sq_tail * qp->qm->sqe_size;
1874263c9959SZhou Wang }
1875263c9959SZhou Wang
hisi_qm_unset_hw_reset(struct hisi_qp * qp)18768bb76527SKai Ye static void hisi_qm_unset_hw_reset(struct hisi_qp *qp)
18778bb76527SKai Ye {
18788bb76527SKai Ye u64 *addr;
18798bb76527SKai Ye
18808bb76527SKai Ye /* Use last 64 bits of DUS to reset status. */
18818bb76527SKai Ye addr = (u64 *)(qp->qdma.va + qp->qdma.size) - QM_RESET_STOP_TX_OFFSET;
18828bb76527SKai Ye *addr = 0;
18838bb76527SKai Ye }
18848bb76527SKai Ye
qm_create_qp_nolock(struct hisi_qm * qm,u8 alg_type)1885b67202e8SZhou Wang static struct hisi_qp *qm_create_qp_nolock(struct hisi_qm *qm, u8 alg_type)
1886263c9959SZhou Wang {
1887263c9959SZhou Wang struct device *dev = &qm->pdev->dev;
1888263c9959SZhou Wang struct hisi_qp *qp;
18895308f660SWeili Qian int qp_id;
1890263c9959SZhou Wang
1891b67202e8SZhou Wang if (!qm_qp_avail_state(qm, NULL, QP_INIT))
1892b67202e8SZhou Wang return ERR_PTR(-EPERM);
1893b67202e8SZhou Wang
18945308f660SWeili Qian if (qm->qp_in_used == qm->qp_num) {
18955308f660SWeili Qian dev_info_ratelimited(dev, "All %u queues of QM are busy!\n",
18965308f660SWeili Qian qm->qp_num);
189785026525SLongfang Liu atomic64_inc(&qm->debug.dfx.create_qp_err_cnt);
18985308f660SWeili Qian return ERR_PTR(-EBUSY);
1899263c9959SZhou Wang }
1900263c9959SZhou Wang
19015308f660SWeili Qian qp_id = idr_alloc_cyclic(&qm->qp_idr, NULL, 0, qm->qp_num, GFP_ATOMIC);
19025308f660SWeili Qian if (qp_id < 0) {
19035308f660SWeili Qian dev_info_ratelimited(dev, "All %u queues of QM are busy!\n",
19045308f660SWeili Qian qm->qp_num);
190585026525SLongfang Liu atomic64_inc(&qm->debug.dfx.create_qp_err_cnt);
19065308f660SWeili Qian return ERR_PTR(-EBUSY);
19075308f660SWeili Qian }
1908263c9959SZhou Wang
19095308f660SWeili Qian qp = &qm->qp_array[qp_id];
19108bb76527SKai Ye hisi_qm_unset_hw_reset(qp);
1911129a9f34SWeili Qian memset(qp->cqe, 0, sizeof(struct qm_cqe) * qp->cq_depth);
19125308f660SWeili Qian
19135308f660SWeili Qian qp->event_cb = NULL;
19145308f660SWeili Qian qp->req_cb = NULL;
1915263c9959SZhou Wang qp->qp_id = qp_id;
1916263c9959SZhou Wang qp->alg_type = alg_type;
1917cc3292d1SWeili Qian qp->is_in_kernel = true;
19185308f660SWeili Qian qm->qp_in_used++;
1919b67202e8SZhou Wang atomic_set(&qp->qp_status.flags, QP_INIT);
1920263c9959SZhou Wang
1921263c9959SZhou Wang return qp;
1922263c9959SZhou Wang }
1923b67202e8SZhou Wang
1924b67202e8SZhou Wang /**
1925b67202e8SZhou Wang * hisi_qm_create_qp() - Create a queue pair from qm.
1926b67202e8SZhou Wang * @qm: The qm we create a qp from.
1927b67202e8SZhou Wang * @alg_type: Accelerator specific algorithm type in sqc.
1928b67202e8SZhou Wang *
19299b4eb8f8SWeili Qian * Return created qp, negative error code if failed.
1930b67202e8SZhou Wang */
hisi_qm_create_qp(struct hisi_qm * qm,u8 alg_type)1931fb06eb97SWeili Qian static struct hisi_qp *hisi_qm_create_qp(struct hisi_qm *qm, u8 alg_type)
1932b67202e8SZhou Wang {
1933b67202e8SZhou Wang struct hisi_qp *qp;
1934607c191bSWeili Qian int ret;
1935607c191bSWeili Qian
1936607c191bSWeili Qian ret = qm_pm_get_sync(qm);
1937607c191bSWeili Qian if (ret)
1938607c191bSWeili Qian return ERR_PTR(ret);
1939b67202e8SZhou Wang
1940b67202e8SZhou Wang down_write(&qm->qps_lock);
1941b67202e8SZhou Wang qp = qm_create_qp_nolock(qm, alg_type);
1942b67202e8SZhou Wang up_write(&qm->qps_lock);
1943b67202e8SZhou Wang
1944607c191bSWeili Qian if (IS_ERR(qp))
1945607c191bSWeili Qian qm_pm_put_sync(qm);
1946607c191bSWeili Qian
1947b67202e8SZhou Wang return qp;
1948b67202e8SZhou Wang }
1949263c9959SZhou Wang
1950263c9959SZhou Wang /**
1951263c9959SZhou Wang * hisi_qm_release_qp() - Release a qp back to its qm.
1952263c9959SZhou Wang * @qp: The qp we want to release.
1953263c9959SZhou Wang *
1954263c9959SZhou Wang * This function releases the resource of a qp.
1955263c9959SZhou Wang */
hisi_qm_release_qp(struct hisi_qp * qp)19567982996cSWeili Qian static void hisi_qm_release_qp(struct hisi_qp *qp)
1957263c9959SZhou Wang {
1958263c9959SZhou Wang struct hisi_qm *qm = qp->qm;
1959263c9959SZhou Wang
1960b67202e8SZhou Wang down_write(&qm->qps_lock);
1961b67202e8SZhou Wang
1962b67202e8SZhou Wang if (!qm_qp_avail_state(qm, qp, QP_CLOSE)) {
1963b67202e8SZhou Wang up_write(&qm->qps_lock);
1964b67202e8SZhou Wang return;
1965b67202e8SZhou Wang }
1966b67202e8SZhou Wang
1967700f7d0dSZhou Wang qm->qp_in_used--;
19685308f660SWeili Qian idr_remove(&qm->qp_idr, qp->qp_id);
1969b67202e8SZhou Wang
1970b67202e8SZhou Wang up_write(&qm->qps_lock);
1971607c191bSWeili Qian
1972607c191bSWeili Qian qm_pm_put_sync(qm);
1973263c9959SZhou Wang }
1974263c9959SZhou Wang
qm_sq_ctx_cfg(struct hisi_qp * qp,int qp_id,u32 pasid)197553737881SWeili Qian static int qm_sq_ctx_cfg(struct hisi_qp *qp, int qp_id, u32 pasid)
1976263c9959SZhou Wang {
1977263c9959SZhou Wang struct hisi_qm *qm = qp->qm;
1978263c9959SZhou Wang struct device *dev = &qm->pdev->dev;
1979263c9959SZhou Wang enum qm_hw_ver ver = qm->ver;
1980263c9959SZhou Wang struct qm_sqc *sqc;
1981263c9959SZhou Wang dma_addr_t sqc_dma;
1982263c9959SZhou Wang int ret;
1983263c9959SZhou Wang
1984263c9959SZhou Wang sqc = kzalloc(sizeof(struct qm_sqc), GFP_KERNEL);
1985263c9959SZhou Wang if (!sqc)
1986263c9959SZhou Wang return -ENOMEM;
1987263c9959SZhou Wang
1988263c9959SZhou Wang INIT_QC_COMMON(sqc, qp->sqe_dma, pasid);
1989263c9959SZhou Wang if (ver == QM_HW_V1) {
19909a8641a7SShukun Tan sqc->dw3 = cpu_to_le32(QM_MK_SQC_DW3_V1(0, 0, 0, qm->sqe_size));
1991129a9f34SWeili Qian sqc->w8 = cpu_to_le16(qp->sq_depth - 1);
199258ca0060SWeili Qian } else {
1993129a9f34SWeili Qian sqc->dw3 = cpu_to_le32(QM_MK_SQC_DW3_V2(qm->sqe_size, qp->sq_depth));
1994263c9959SZhou Wang sqc->w8 = 0; /* rand_qc */
1995263c9959SZhou Wang }
19969a8641a7SShukun Tan sqc->cq_num = cpu_to_le16(qp_id);
19979a8641a7SShukun Tan sqc->w13 = cpu_to_le16(QM_MK_SQC_W13(0, 1, qp->alg_type));
1998263c9959SZhou Wang
1999cc3292d1SWeili Qian if (ver >= QM_HW_V3 && qm->use_sva && !qp->is_in_kernel)
2000cc3292d1SWeili Qian sqc->w11 = cpu_to_le16(QM_QC_PASID_ENABLE <<
2001cc3292d1SWeili Qian QM_QC_PASID_ENABLE_SHIFT);
2002cc3292d1SWeili Qian
2003553d09b3SWeili Qian sqc_dma = dma_map_single(dev, sqc, sizeof(struct qm_sqc),
2004553d09b3SWeili Qian DMA_TO_DEVICE);
2005553d09b3SWeili Qian if (dma_mapping_error(dev, sqc_dma)) {
2006553d09b3SWeili Qian kfree(sqc);
2007553d09b3SWeili Qian return -ENOMEM;
2008553d09b3SWeili Qian }
2009553d09b3SWeili Qian
2010b4b084d7SLongfang Liu ret = hisi_qm_mb(qm, QM_MB_CMD_SQC, sqc_dma, qp_id, 0);
2011263c9959SZhou Wang dma_unmap_single(dev, sqc_dma, sizeof(struct qm_sqc), DMA_TO_DEVICE);
2012263c9959SZhou Wang kfree(sqc);
20133bf1ef9dSWeili Qian
2014263c9959SZhou Wang return ret;
20153bf1ef9dSWeili Qian }
20163bf1ef9dSWeili Qian
qm_cq_ctx_cfg(struct hisi_qp * qp,int qp_id,u32 pasid)201753737881SWeili Qian static int qm_cq_ctx_cfg(struct hisi_qp *qp, int qp_id, u32 pasid)
20183bf1ef9dSWeili Qian {
20193bf1ef9dSWeili Qian struct hisi_qm *qm = qp->qm;
20203bf1ef9dSWeili Qian struct device *dev = &qm->pdev->dev;
20213bf1ef9dSWeili Qian enum qm_hw_ver ver = qm->ver;
20223bf1ef9dSWeili Qian struct qm_cqc *cqc;
20233bf1ef9dSWeili Qian dma_addr_t cqc_dma;
20243bf1ef9dSWeili Qian int ret;
2025263c9959SZhou Wang
2026263c9959SZhou Wang cqc = kzalloc(sizeof(struct qm_cqc), GFP_KERNEL);
2027263c9959SZhou Wang if (!cqc)
2028263c9959SZhou Wang return -ENOMEM;
2029263c9959SZhou Wang
2030263c9959SZhou Wang INIT_QC_COMMON(cqc, qp->cqe_dma, pasid);
2031263c9959SZhou Wang if (ver == QM_HW_V1) {
20321b5644f2SWeili Qian cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V1(0, 0, 0,
20331b5644f2SWeili Qian QM_QC_CQE_SIZE));
2034129a9f34SWeili Qian cqc->w8 = cpu_to_le16(qp->cq_depth - 1);
203558ca0060SWeili Qian } else {
2036129a9f34SWeili Qian cqc->dw3 = cpu_to_le32(QM_MK_CQC_DW3_V2(QM_QC_CQE_SIZE, qp->cq_depth));
20373bf1ef9dSWeili Qian cqc->w8 = 0; /* rand_qc */
2038263c9959SZhou Wang }
20399a8641a7SShukun Tan cqc->dw6 = cpu_to_le32(1 << QM_CQ_PHASE_SHIFT | 1 << QM_CQ_FLAG_SHIFT);
2040263c9959SZhou Wang
2041cc3292d1SWeili Qian if (ver >= QM_HW_V3 && qm->use_sva && !qp->is_in_kernel)
2042cc3292d1SWeili Qian cqc->w11 = cpu_to_le16(QM_QC_PASID_ENABLE);
2043cc3292d1SWeili Qian
2044553d09b3SWeili Qian cqc_dma = dma_map_single(dev, cqc, sizeof(struct qm_cqc),
2045553d09b3SWeili Qian DMA_TO_DEVICE);
2046553d09b3SWeili Qian if (dma_mapping_error(dev, cqc_dma)) {
2047553d09b3SWeili Qian kfree(cqc);
2048553d09b3SWeili Qian return -ENOMEM;
2049553d09b3SWeili Qian }
2050553d09b3SWeili Qian
2051b4b084d7SLongfang Liu ret = hisi_qm_mb(qm, QM_MB_CMD_CQC, cqc_dma, qp_id, 0);
2052263c9959SZhou Wang dma_unmap_single(dev, cqc_dma, sizeof(struct qm_cqc), DMA_TO_DEVICE);
2053263c9959SZhou Wang kfree(cqc);
2054263c9959SZhou Wang
2055263c9959SZhou Wang return ret;
2056263c9959SZhou Wang }
2057263c9959SZhou Wang
qm_qp_ctx_cfg(struct hisi_qp * qp,int qp_id,u32 pasid)205853737881SWeili Qian static int qm_qp_ctx_cfg(struct hisi_qp *qp, int qp_id, u32 pasid)
20593bf1ef9dSWeili Qian {
20603bf1ef9dSWeili Qian int ret;
20613bf1ef9dSWeili Qian
20623bf1ef9dSWeili Qian qm_init_qp_status(qp);
20633bf1ef9dSWeili Qian
20643bf1ef9dSWeili Qian ret = qm_sq_ctx_cfg(qp, qp_id, pasid);
20653bf1ef9dSWeili Qian if (ret)
20663bf1ef9dSWeili Qian return ret;
20673bf1ef9dSWeili Qian
20683bf1ef9dSWeili Qian return qm_cq_ctx_cfg(qp, qp_id, pasid);
20693bf1ef9dSWeili Qian }
20703bf1ef9dSWeili Qian
qm_start_qp_nolock(struct hisi_qp * qp,unsigned long arg)2071b67202e8SZhou Wang static int qm_start_qp_nolock(struct hisi_qp *qp, unsigned long arg)
2072263c9959SZhou Wang {
2073263c9959SZhou Wang struct hisi_qm *qm = qp->qm;
2074263c9959SZhou Wang struct device *dev = &qm->pdev->dev;
2075263c9959SZhou Wang int qp_id = qp->qp_id;
2076f532ed2aSFenghua Yu u32 pasid = arg;
2077263c9959SZhou Wang int ret;
2078263c9959SZhou Wang
2079b67202e8SZhou Wang if (!qm_qp_avail_state(qm, qp, QP_START))
2080b67202e8SZhou Wang return -EPERM;
2081b67202e8SZhou Wang
2082263c9959SZhou Wang ret = qm_qp_ctx_cfg(qp, qp_id, pasid);
2083263c9959SZhou Wang if (ret)
2084263c9959SZhou Wang return ret;
2085263c9959SZhou Wang
2086b67202e8SZhou Wang atomic_set(&qp->qp_status.flags, QP_START);
2087263c9959SZhou Wang dev_dbg(dev, "queue %d started\n", qp_id);
2088263c9959SZhou Wang
20899e00df71SZhangfei Gao return 0;
2090263c9959SZhou Wang }
2091b67202e8SZhou Wang
2092b67202e8SZhou Wang /**
2093b67202e8SZhou Wang * hisi_qm_start_qp() - Start a qp into running.
2094b67202e8SZhou Wang * @qp: The qp we want to start to run.
2095b67202e8SZhou Wang * @arg: Accelerator specific argument.
2096b67202e8SZhou Wang *
2097b67202e8SZhou Wang * After this function, qp can receive request from user. Return 0 if
20989b4eb8f8SWeili Qian * successful, negative error code if failed.
2099b67202e8SZhou Wang */
hisi_qm_start_qp(struct hisi_qp * qp,unsigned long arg)2100b67202e8SZhou Wang int hisi_qm_start_qp(struct hisi_qp *qp, unsigned long arg)
2101b67202e8SZhou Wang {
2102b67202e8SZhou Wang struct hisi_qm *qm = qp->qm;
2103b67202e8SZhou Wang int ret;
2104b67202e8SZhou Wang
2105b67202e8SZhou Wang down_write(&qm->qps_lock);
2106b67202e8SZhou Wang ret = qm_start_qp_nolock(qp, arg);
2107b67202e8SZhou Wang up_write(&qm->qps_lock);
2108b67202e8SZhou Wang
2109b67202e8SZhou Wang return ret;
2110b67202e8SZhou Wang }
2111263c9959SZhou Wang EXPORT_SYMBOL_GPL(hisi_qm_start_qp);
2112263c9959SZhou Wang
2113f037fc5fSYang Shen /**
211480d89fa2SWeili Qian * qp_stop_fail_cb() - call request cb.
211580d89fa2SWeili Qian * @qp: stopped failed qp.
211680d89fa2SWeili Qian *
211780d89fa2SWeili Qian * Callback function should be called whether task completed or not.
211880d89fa2SWeili Qian */
qp_stop_fail_cb(struct hisi_qp * qp)211980d89fa2SWeili Qian static void qp_stop_fail_cb(struct hisi_qp *qp)
212080d89fa2SWeili Qian {
212180d89fa2SWeili Qian int qp_used = atomic_read(&qp->qp_status.used);
212280d89fa2SWeili Qian u16 cur_tail = qp->qp_status.sq_tail;
2123129a9f34SWeili Qian u16 sq_depth = qp->sq_depth;
2124129a9f34SWeili Qian u16 cur_head = (cur_tail + sq_depth - qp_used) % sq_depth;
212580d89fa2SWeili Qian struct hisi_qm *qm = qp->qm;
212680d89fa2SWeili Qian u16 pos;
212780d89fa2SWeili Qian int i;
212880d89fa2SWeili Qian
212980d89fa2SWeili Qian for (i = 0; i < qp_used; i++) {
2130129a9f34SWeili Qian pos = (i + cur_head) % sq_depth;
213180d89fa2SWeili Qian qp->req_cb(qp, qp->sqe + (u32)(qm->sqe_size * pos));
213280d89fa2SWeili Qian atomic_dec(&qp->qp_status.used);
213380d89fa2SWeili Qian }
213480d89fa2SWeili Qian }
213580d89fa2SWeili Qian
213680d89fa2SWeili Qian /**
2137b2161cc0SShiju Jose * qm_drain_qp() - Drain a qp.
2138b2161cc0SShiju Jose * @qp: The qp we want to drain.
2139b2161cc0SShiju Jose *
2140f037fc5fSYang Shen * Determine whether the queue is cleared by judging the tail pointers of
2141f037fc5fSYang Shen * sq and cq.
2142f037fc5fSYang Shen */
qm_drain_qp(struct hisi_qp * qp)2143f037fc5fSYang Shen static int qm_drain_qp(struct hisi_qp *qp)
2144f037fc5fSYang Shen {
2145f037fc5fSYang Shen size_t size = sizeof(struct qm_sqc) + sizeof(struct qm_cqc);
2146f037fc5fSYang Shen struct hisi_qm *qm = qp->qm;
2147f037fc5fSYang Shen struct device *dev = &qm->pdev->dev;
2148f037fc5fSYang Shen struct qm_sqc *sqc;
2149f037fc5fSYang Shen struct qm_cqc *cqc;
2150f037fc5fSYang Shen dma_addr_t dma_addr;
2151f037fc5fSYang Shen int ret = 0, i = 0;
2152f037fc5fSYang Shen void *addr;
2153f037fc5fSYang Shen
2154b7da13d0SWeili Qian /* No need to judge if master OOO is blocked. */
2155b7da13d0SWeili Qian if (qm_check_dev_error(qm))
2156f037fc5fSYang Shen return 0;
2157f037fc5fSYang Shen
21587ed83901SWeili Qian /* Kunpeng930 supports drain qp by device */
215982f00b24SWeili Qian if (test_bit(QM_SUPPORT_STOP_QP, &qm->caps)) {
216082f00b24SWeili Qian ret = qm_stop_qp(qp);
21617ed83901SWeili Qian if (ret)
21627ed83901SWeili Qian dev_err(dev, "Failed to stop qp(%u)!\n", qp->qp_id);
21637ed83901SWeili Qian return ret;
21647ed83901SWeili Qian }
21657ed83901SWeili Qian
216694476b2bSKai Ye addr = hisi_qm_ctx_alloc(qm, size, &dma_addr);
2167f037fc5fSYang Shen if (IS_ERR(addr)) {
2168f037fc5fSYang Shen dev_err(dev, "Failed to alloc ctx for sqc and cqc!\n");
2169f037fc5fSYang Shen return -ENOMEM;
2170f037fc5fSYang Shen }
2171f037fc5fSYang Shen
2172f037fc5fSYang Shen while (++i) {
2173f037fc5fSYang Shen ret = qm_dump_sqc_raw(qm, dma_addr, qp->qp_id);
2174f037fc5fSYang Shen if (ret) {
2175f037fc5fSYang Shen dev_err_ratelimited(dev, "Failed to dump sqc!\n");
2176f037fc5fSYang Shen break;
2177f037fc5fSYang Shen }
2178f037fc5fSYang Shen sqc = addr;
2179f037fc5fSYang Shen
2180f037fc5fSYang Shen ret = qm_dump_cqc_raw(qm, (dma_addr + sizeof(struct qm_sqc)),
2181f037fc5fSYang Shen qp->qp_id);
2182f037fc5fSYang Shen if (ret) {
2183f037fc5fSYang Shen dev_err_ratelimited(dev, "Failed to dump cqc!\n");
2184f037fc5fSYang Shen break;
2185f037fc5fSYang Shen }
2186f037fc5fSYang Shen cqc = addr + sizeof(struct qm_sqc);
2187f037fc5fSYang Shen
2188f037fc5fSYang Shen if ((sqc->tail == cqc->tail) &&
2189f037fc5fSYang Shen (QM_SQ_TAIL_IDX(sqc) == QM_CQ_TAIL_IDX(cqc)))
2190f037fc5fSYang Shen break;
2191f037fc5fSYang Shen
2192f037fc5fSYang Shen if (i == MAX_WAIT_COUNTS) {
2193f037fc5fSYang Shen dev_err(dev, "Fail to empty queue %u!\n", qp->qp_id);
2194f037fc5fSYang Shen ret = -EBUSY;
2195f037fc5fSYang Shen break;
2196f037fc5fSYang Shen }
2197f037fc5fSYang Shen
2198f037fc5fSYang Shen usleep_range(WAIT_PERIOD_US_MIN, WAIT_PERIOD_US_MAX);
2199f037fc5fSYang Shen }
2200f037fc5fSYang Shen
220194476b2bSKai Ye hisi_qm_ctx_free(qm, size, addr, &dma_addr);
2202f037fc5fSYang Shen
2203f037fc5fSYang Shen return ret;
2204f037fc5fSYang Shen }
2205f037fc5fSYang Shen
qm_stop_qp_nolock(struct hisi_qp * qp)2206b67202e8SZhou Wang static int qm_stop_qp_nolock(struct hisi_qp *qp)
2207263c9959SZhou Wang {
2208263c9959SZhou Wang struct device *dev = &qp->qm->pdev->dev;
2209f037fc5fSYang Shen int ret;
2210263c9959SZhou Wang
2211b67202e8SZhou Wang /*
2212b67202e8SZhou Wang * It is allowed to stop and release qp when reset, If the qp is
2213b67202e8SZhou Wang * stopped when reset but still want to be released then, the
2214b67202e8SZhou Wang * is_resetting flag should be set negative so that this qp will not
2215b67202e8SZhou Wang * be restarted after reset.
2216b67202e8SZhou Wang */
2217b67202e8SZhou Wang if (atomic_read(&qp->qp_status.flags) == QP_STOP) {
2218b67202e8SZhou Wang qp->is_resetting = false;
2219263c9959SZhou Wang return 0;
2220b67202e8SZhou Wang }
2221b67202e8SZhou Wang
2222b67202e8SZhou Wang if (!qm_qp_avail_state(qp->qm, qp, QP_STOP))
2223b67202e8SZhou Wang return -EPERM;
2224b67202e8SZhou Wang
2225b67202e8SZhou Wang atomic_set(&qp->qp_status.flags, QP_STOP);
2226263c9959SZhou Wang
2227f037fc5fSYang Shen ret = qm_drain_qp(qp);
2228f037fc5fSYang Shen if (ret)
2229f037fc5fSYang Shen dev_err(dev, "Failed to drain out data for stopping!\n");
2230f037fc5fSYang Shen
2231263c9959SZhou Wang
22323099fc9cSWeili Qian flush_workqueue(qp->qm->wq);
223380d89fa2SWeili Qian if (unlikely(qp->is_resetting && atomic_read(&qp->qp_status.used)))
223480d89fa2SWeili Qian qp_stop_fail_cb(qp);
223580d89fa2SWeili Qian
2236263c9959SZhou Wang dev_dbg(dev, "stop queue %u!", qp->qp_id);
2237263c9959SZhou Wang
2238263c9959SZhou Wang return 0;
2239263c9959SZhou Wang }
2240b67202e8SZhou Wang
2241b67202e8SZhou Wang /**
2242b67202e8SZhou Wang * hisi_qm_stop_qp() - Stop a qp in qm.
2243b67202e8SZhou Wang * @qp: The qp we want to stop.
2244b67202e8SZhou Wang *
2245b67202e8SZhou Wang * This function is reverse of hisi_qm_start_qp. Return 0 if successful.
2246b67202e8SZhou Wang */
hisi_qm_stop_qp(struct hisi_qp * qp)2247b67202e8SZhou Wang int hisi_qm_stop_qp(struct hisi_qp *qp)
2248b67202e8SZhou Wang {
2249b67202e8SZhou Wang int ret;
2250b67202e8SZhou Wang
2251b67202e8SZhou Wang down_write(&qp->qm->qps_lock);
2252b67202e8SZhou Wang ret = qm_stop_qp_nolock(qp);
2253b67202e8SZhou Wang up_write(&qp->qm->qps_lock);
2254b67202e8SZhou Wang
2255b67202e8SZhou Wang return ret;
2256b67202e8SZhou Wang }
2257263c9959SZhou Wang EXPORT_SYMBOL_GPL(hisi_qm_stop_qp);
2258263c9959SZhou Wang
2259263c9959SZhou Wang /**
2260263c9959SZhou Wang * hisi_qp_send() - Queue up a task in the hardware queue.
2261263c9959SZhou Wang * @qp: The qp in which to put the message.
2262263c9959SZhou Wang * @msg: The message.
2263263c9959SZhou Wang *
2264263c9959SZhou Wang * This function will return -EBUSY if qp is currently full, and -EAGAIN
2265263c9959SZhou Wang * if qp related qm is resetting.
2266b67202e8SZhou Wang *
2267b67202e8SZhou Wang * Note: This function may run with qm_irq_thread and ACC reset at same time.
2268b67202e8SZhou Wang * It has no race with qm_irq_thread. However, during hisi_qp_send, ACC
2269b67202e8SZhou Wang * reset may happen, we have no lock here considering performance. This
2270b67202e8SZhou Wang * causes current qm_db sending fail or can not receive sended sqe. QM
2271b67202e8SZhou Wang * sync/async receive function should handle the error sqe. ACC reset
2272b67202e8SZhou Wang * done function should clear used sqe to 0.
2273263c9959SZhou Wang */
hisi_qp_send(struct hisi_qp * qp,const void * msg)2274263c9959SZhou Wang int hisi_qp_send(struct hisi_qp *qp, const void *msg)
2275263c9959SZhou Wang {
2276263c9959SZhou Wang struct hisi_qp_status *qp_status = &qp->qp_status;
2277263c9959SZhou Wang u16 sq_tail = qp_status->sq_tail;
2278129a9f34SWeili Qian u16 sq_tail_next = (sq_tail + 1) % qp->sq_depth;
2279263c9959SZhou Wang void *sqe = qm_get_avail_sqe(qp);
2280263c9959SZhou Wang
2281b67202e8SZhou Wang if (unlikely(atomic_read(&qp->qp_status.flags) == QP_STOP ||
2282b67202e8SZhou Wang atomic_read(&qp->qm->status.flags) == QM_STOP ||
2283b67202e8SZhou Wang qp->is_resetting)) {
22847e655e19SYang Shen dev_info_ratelimited(&qp->qm->pdev->dev, "QP is stopped or resetting\n");
2285263c9959SZhou Wang return -EAGAIN;
2286263c9959SZhou Wang }
2287263c9959SZhou Wang
2288263c9959SZhou Wang if (!sqe)
2289263c9959SZhou Wang return -EBUSY;
2290263c9959SZhou Wang
2291263c9959SZhou Wang memcpy(sqe, msg, qp->qm->sqe_size);
2292263c9959SZhou Wang
2293263c9959SZhou Wang qm_db(qp->qm, qp->qp_id, QM_DOORBELL_CMD_SQ, sq_tail_next, 0);
2294263c9959SZhou Wang atomic_inc(&qp->qp_status.used);
2295263c9959SZhou Wang qp_status->sq_tail = sq_tail_next;
2296263c9959SZhou Wang
2297263c9959SZhou Wang return 0;
2298263c9959SZhou Wang }
2299263c9959SZhou Wang EXPORT_SYMBOL_GPL(hisi_qp_send);
2300263c9959SZhou Wang
hisi_qm_cache_wb(struct hisi_qm * qm)2301263c9959SZhou Wang static void hisi_qm_cache_wb(struct hisi_qm *qm)
2302263c9959SZhou Wang {
2303263c9959SZhou Wang unsigned int val;
2304263c9959SZhou Wang
230558ca0060SWeili Qian if (qm->ver == QM_HW_V1)
230658ca0060SWeili Qian return;
230758ca0060SWeili Qian
2308263c9959SZhou Wang writel(0x1, qm->io_base + QM_CACHE_WB_START);
2309263c9959SZhou Wang if (readl_relaxed_poll_timeout(qm->io_base + QM_CACHE_WB_DONE,
23101b5644f2SWeili Qian val, val & BIT(0), POLL_PERIOD,
23111b5644f2SWeili Qian POLL_TIMEOUT))
2312263c9959SZhou Wang dev_err(&qm->pdev->dev, "QM writeback sqc cache fail!\n");
2313263c9959SZhou Wang }
2314263c9959SZhou Wang
qm_qp_event_notifier(struct hisi_qp * qp)23159e00df71SZhangfei Gao static void qm_qp_event_notifier(struct hisi_qp *qp)
23169e00df71SZhangfei Gao {
23179e00df71SZhangfei Gao wake_up_interruptible(&qp->uacce_q->wait);
23189e00df71SZhangfei Gao }
23199e00df71SZhangfei Gao
2320b0c42232SWeili Qian /* This function returns free number of qp in qm. */
hisi_qm_get_available_instances(struct uacce_device * uacce)23219e00df71SZhangfei Gao static int hisi_qm_get_available_instances(struct uacce_device *uacce)
23229e00df71SZhangfei Gao {
2323b0c42232SWeili Qian struct hisi_qm *qm = uacce->priv;
2324b0c42232SWeili Qian int ret;
2325b0c42232SWeili Qian
2326b0c42232SWeili Qian down_read(&qm->qps_lock);
2327b0c42232SWeili Qian ret = qm->qp_num - qm->qp_in_used;
2328b0c42232SWeili Qian up_read(&qm->qps_lock);
2329b0c42232SWeili Qian
2330b0c42232SWeili Qian return ret;
23319e00df71SZhangfei Gao }
23329e00df71SZhangfei Gao
hisi_qm_set_hw_reset(struct hisi_qm * qm,int offset)23338bb76527SKai Ye static void hisi_qm_set_hw_reset(struct hisi_qm *qm, int offset)
23348bb76527SKai Ye {
23358bb76527SKai Ye int i;
23368bb76527SKai Ye
23378bb76527SKai Ye for (i = 0; i < qm->qp_num; i++)
23388bb76527SKai Ye qm_set_qp_disable(&qm->qp_array[i], offset);
23398bb76527SKai Ye }
23408bb76527SKai Ye
hisi_qm_uacce_get_queue(struct uacce_device * uacce,unsigned long arg,struct uacce_queue * q)23419e00df71SZhangfei Gao static int hisi_qm_uacce_get_queue(struct uacce_device *uacce,
23429e00df71SZhangfei Gao unsigned long arg,
23439e00df71SZhangfei Gao struct uacce_queue *q)
23449e00df71SZhangfei Gao {
23459e00df71SZhangfei Gao struct hisi_qm *qm = uacce->priv;
23469e00df71SZhangfei Gao struct hisi_qp *qp;
23479e00df71SZhangfei Gao u8 alg_type = 0;
23489e00df71SZhangfei Gao
23499e00df71SZhangfei Gao qp = hisi_qm_create_qp(qm, alg_type);
23509e00df71SZhangfei Gao if (IS_ERR(qp))
23519e00df71SZhangfei Gao return PTR_ERR(qp);
23529e00df71SZhangfei Gao
23539e00df71SZhangfei Gao q->priv = qp;
23549e00df71SZhangfei Gao q->uacce = uacce;
23559e00df71SZhangfei Gao qp->uacce_q = q;
23569e00df71SZhangfei Gao qp->event_cb = qm_qp_event_notifier;
23579e00df71SZhangfei Gao qp->pasid = arg;
2358cc3292d1SWeili Qian qp->is_in_kernel = false;
23599e00df71SZhangfei Gao
23609e00df71SZhangfei Gao return 0;
23619e00df71SZhangfei Gao }
23629e00df71SZhangfei Gao
hisi_qm_uacce_put_queue(struct uacce_queue * q)23639e00df71SZhangfei Gao static void hisi_qm_uacce_put_queue(struct uacce_queue *q)
23649e00df71SZhangfei Gao {
23659e00df71SZhangfei Gao struct hisi_qp *qp = q->priv;
23669e00df71SZhangfei Gao
23679e00df71SZhangfei Gao hisi_qm_release_qp(qp);
23689e00df71SZhangfei Gao }
23699e00df71SZhangfei Gao
23709e00df71SZhangfei Gao /* map sq/cq/doorbell to user space */
hisi_qm_uacce_mmap(struct uacce_queue * q,struct vm_area_struct * vma,struct uacce_qfile_region * qfr)23719e00df71SZhangfei Gao static int hisi_qm_uacce_mmap(struct uacce_queue *q,
23729e00df71SZhangfei Gao struct vm_area_struct *vma,
23739e00df71SZhangfei Gao struct uacce_qfile_region *qfr)
23749e00df71SZhangfei Gao {
23759e00df71SZhangfei Gao struct hisi_qp *qp = q->priv;
23769e00df71SZhangfei Gao struct hisi_qm *qm = qp->qm;
23778bbecfb4SWeili Qian resource_size_t phys_base = qm->db_phys_base +
23788bbecfb4SWeili Qian qp->qp_id * qm->db_interval;
23799e00df71SZhangfei Gao size_t sz = vma->vm_end - vma->vm_start;
23809e00df71SZhangfei Gao struct pci_dev *pdev = qm->pdev;
23819e00df71SZhangfei Gao struct device *dev = &pdev->dev;
23829e00df71SZhangfei Gao unsigned long vm_pgoff;
23839e00df71SZhangfei Gao int ret;
23849e00df71SZhangfei Gao
23859e00df71SZhangfei Gao switch (qfr->type) {
23869e00df71SZhangfei Gao case UACCE_QFRT_MMIO:
238758ca0060SWeili Qian if (qm->ver == QM_HW_V1) {
238858ca0060SWeili Qian if (sz > PAGE_SIZE * QM_DOORBELL_PAGE_NR)
23899e00df71SZhangfei Gao return -EINVAL;
239082f00b24SWeili Qian } else if (!test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps)) {
239158ca0060SWeili Qian if (sz > PAGE_SIZE * (QM_DOORBELL_PAGE_NR +
239258ca0060SWeili Qian QM_DOORBELL_SQ_CQ_BASE_V2 / PAGE_SIZE))
23939e00df71SZhangfei Gao return -EINVAL;
23948bbecfb4SWeili Qian } else {
23958bbecfb4SWeili Qian if (sz > qm->db_interval)
23968bbecfb4SWeili Qian return -EINVAL;
23979e00df71SZhangfei Gao }
23989e00df71SZhangfei Gao
23991c71222eSSuren Baghdasaryan vm_flags_set(vma, VM_IO);
24009e00df71SZhangfei Gao
24019e00df71SZhangfei Gao return remap_pfn_range(vma, vma->vm_start,
24028bbecfb4SWeili Qian phys_base >> PAGE_SHIFT,
24039e00df71SZhangfei Gao sz, pgprot_noncached(vma->vm_page_prot));
24049e00df71SZhangfei Gao case UACCE_QFRT_DUS:
24059e00df71SZhangfei Gao if (sz != qp->qdma.size)
24069e00df71SZhangfei Gao return -EINVAL;
24079e00df71SZhangfei Gao
24089e00df71SZhangfei Gao /*
24099e00df71SZhangfei Gao * dma_mmap_coherent() requires vm_pgoff as 0
24109e00df71SZhangfei Gao * restore vm_pfoff to initial value for mmap()
24119e00df71SZhangfei Gao */
24129e00df71SZhangfei Gao vm_pgoff = vma->vm_pgoff;
24139e00df71SZhangfei Gao vma->vm_pgoff = 0;
24149e00df71SZhangfei Gao ret = dma_mmap_coherent(dev, vma, qp->qdma.va,
24159e00df71SZhangfei Gao qp->qdma.dma, sz);
24169e00df71SZhangfei Gao vma->vm_pgoff = vm_pgoff;
24179e00df71SZhangfei Gao return ret;
24189e00df71SZhangfei Gao
24199e00df71SZhangfei Gao default:
24209e00df71SZhangfei Gao return -EINVAL;
24219e00df71SZhangfei Gao }
24229e00df71SZhangfei Gao }
24239e00df71SZhangfei Gao
hisi_qm_uacce_start_queue(struct uacce_queue * q)24249e00df71SZhangfei Gao static int hisi_qm_uacce_start_queue(struct uacce_queue *q)
24259e00df71SZhangfei Gao {
24269e00df71SZhangfei Gao struct hisi_qp *qp = q->priv;
24279e00df71SZhangfei Gao
24289e00df71SZhangfei Gao return hisi_qm_start_qp(qp, qp->pasid);
24299e00df71SZhangfei Gao }
24309e00df71SZhangfei Gao
hisi_qm_uacce_stop_queue(struct uacce_queue * q)24319e00df71SZhangfei Gao static void hisi_qm_uacce_stop_queue(struct uacce_queue *q)
24329e00df71SZhangfei Gao {
24339e00df71SZhangfei Gao hisi_qm_stop_qp(q->priv);
24349e00df71SZhangfei Gao }
24359e00df71SZhangfei Gao
hisi_qm_is_q_updated(struct uacce_queue * q)2436d18344c0SWenkai Lin static int hisi_qm_is_q_updated(struct uacce_queue *q)
2437d18344c0SWenkai Lin {
2438d18344c0SWenkai Lin struct hisi_qp *qp = q->priv;
2439d18344c0SWenkai Lin struct qm_cqe *cqe = qp->cqe + qp->qp_status.cq_head;
2440d18344c0SWenkai Lin int updated = 0;
2441d18344c0SWenkai Lin
2442d18344c0SWenkai Lin while (QM_CQE_PHASE(cqe) == qp->qp_status.cqc_phase) {
2443d18344c0SWenkai Lin /* make sure to read data from memory */
2444d18344c0SWenkai Lin dma_rmb();
2445d18344c0SWenkai Lin qm_cq_head_update(qp);
2446d18344c0SWenkai Lin cqe = qp->cqe + qp->qp_status.cq_head;
2447d18344c0SWenkai Lin updated = 1;
2448d18344c0SWenkai Lin }
2449d18344c0SWenkai Lin
2450d18344c0SWenkai Lin return updated;
2451d18344c0SWenkai Lin }
2452d18344c0SWenkai Lin
qm_set_sqctype(struct uacce_queue * q,u16 type)2453cd1aff98SWeili Qian static void qm_set_sqctype(struct uacce_queue *q, u16 type)
24549e00df71SZhangfei Gao {
24559e00df71SZhangfei Gao struct hisi_qm *qm = q->uacce->priv;
24569e00df71SZhangfei Gao struct hisi_qp *qp = q->priv;
24579e00df71SZhangfei Gao
2458b67202e8SZhou Wang down_write(&qm->qps_lock);
24599e00df71SZhangfei Gao qp->alg_type = type;
2460b67202e8SZhou Wang up_write(&qm->qps_lock);
24619e00df71SZhangfei Gao }
24629e00df71SZhangfei Gao
hisi_qm_uacce_ioctl(struct uacce_queue * q,unsigned int cmd,unsigned long arg)24639e00df71SZhangfei Gao static long hisi_qm_uacce_ioctl(struct uacce_queue *q, unsigned int cmd,
24649e00df71SZhangfei Gao unsigned long arg)
24659e00df71SZhangfei Gao {
24669e00df71SZhangfei Gao struct hisi_qp *qp = q->priv;
2467c832da79SWeili Qian struct hisi_qp_info qp_info;
24689e00df71SZhangfei Gao struct hisi_qp_ctx qp_ctx;
24699e00df71SZhangfei Gao
24709e00df71SZhangfei Gao if (cmd == UACCE_CMD_QM_SET_QP_CTX) {
24719e00df71SZhangfei Gao if (copy_from_user(&qp_ctx, (void __user *)arg,
24729e00df71SZhangfei Gao sizeof(struct hisi_qp_ctx)))
24739e00df71SZhangfei Gao return -EFAULT;
24749e00df71SZhangfei Gao
24759e00df71SZhangfei Gao if (qp_ctx.qc_type != 0 && qp_ctx.qc_type != 1)
24769e00df71SZhangfei Gao return -EINVAL;
24779e00df71SZhangfei Gao
24789e00df71SZhangfei Gao qm_set_sqctype(q, qp_ctx.qc_type);
24799e00df71SZhangfei Gao qp_ctx.id = qp->qp_id;
24809e00df71SZhangfei Gao
24819e00df71SZhangfei Gao if (copy_to_user((void __user *)arg, &qp_ctx,
24829e00df71SZhangfei Gao sizeof(struct hisi_qp_ctx)))
24839e00df71SZhangfei Gao return -EFAULT;
24849e00df71SZhangfei Gao
24859e00df71SZhangfei Gao return 0;
2486c832da79SWeili Qian } else if (cmd == UACCE_CMD_QM_SET_QP_INFO) {
2487c832da79SWeili Qian if (copy_from_user(&qp_info, (void __user *)arg,
2488c832da79SWeili Qian sizeof(struct hisi_qp_info)))
2489c832da79SWeili Qian return -EFAULT;
2490c832da79SWeili Qian
2491c832da79SWeili Qian qp_info.sqe_size = qp->qm->sqe_size;
2492c832da79SWeili Qian qp_info.sq_depth = qp->sq_depth;
2493c832da79SWeili Qian qp_info.cq_depth = qp->cq_depth;
2494c832da79SWeili Qian
2495c832da79SWeili Qian if (copy_to_user((void __user *)arg, &qp_info,
2496c832da79SWeili Qian sizeof(struct hisi_qp_info)))
2497c832da79SWeili Qian return -EFAULT;
2498c832da79SWeili Qian
2499c832da79SWeili Qian return 0;
2500c832da79SWeili Qian }
2501c832da79SWeili Qian
2502c832da79SWeili Qian return -EINVAL;
25039e00df71SZhangfei Gao }
25049e00df71SZhangfei Gao
2505cd0ac51cSKai Ye /**
2506cd0ac51cSKai Ye * qm_hw_err_isolate() - Try to set the isolation status of the uacce device
2507cd0ac51cSKai Ye * according to user's configuration of error threshold.
2508cd0ac51cSKai Ye * @qm: the uacce device
2509cd0ac51cSKai Ye */
qm_hw_err_isolate(struct hisi_qm * qm)2510cd0ac51cSKai Ye static int qm_hw_err_isolate(struct hisi_qm *qm)
2511cd0ac51cSKai Ye {
2512cd0ac51cSKai Ye struct qm_hw_err *err, *tmp, *hw_err;
2513cd0ac51cSKai Ye struct qm_err_isolate *isolate;
2514cd0ac51cSKai Ye u32 count = 0;
2515cd0ac51cSKai Ye
2516cd0ac51cSKai Ye isolate = &qm->isolate_data;
2517cd0ac51cSKai Ye
2518cd0ac51cSKai Ye #define SECONDS_PER_HOUR 3600
2519cd0ac51cSKai Ye
2520cd0ac51cSKai Ye /* All the hw errs are processed by PF driver */
2521cd0ac51cSKai Ye if (qm->uacce->is_vf || isolate->is_isolate || !isolate->err_threshold)
2522cd0ac51cSKai Ye return 0;
2523cd0ac51cSKai Ye
2524cd0ac51cSKai Ye hw_err = kzalloc(sizeof(*hw_err), GFP_KERNEL);
2525cd0ac51cSKai Ye if (!hw_err)
2526cd0ac51cSKai Ye return -ENOMEM;
2527cd0ac51cSKai Ye
2528cd0ac51cSKai Ye /*
2529cd0ac51cSKai Ye * Time-stamp every slot AER error. Then check the AER error log when the
2530cd0ac51cSKai Ye * next device AER error occurred. if the device slot AER error count exceeds
2531cd0ac51cSKai Ye * the setting error threshold in one hour, the isolated state will be set
2532cd0ac51cSKai Ye * to true. And the AER error logs that exceed one hour will be cleared.
2533cd0ac51cSKai Ye */
2534cd0ac51cSKai Ye mutex_lock(&isolate->isolate_lock);
2535cd0ac51cSKai Ye hw_err->timestamp = jiffies;
2536cd0ac51cSKai Ye list_for_each_entry_safe(err, tmp, &isolate->qm_hw_errs, list) {
2537cd0ac51cSKai Ye if ((hw_err->timestamp - err->timestamp) / HZ >
2538cd0ac51cSKai Ye SECONDS_PER_HOUR) {
2539cd0ac51cSKai Ye list_del(&err->list);
2540cd0ac51cSKai Ye kfree(err);
2541cd0ac51cSKai Ye } else {
2542cd0ac51cSKai Ye count++;
2543cd0ac51cSKai Ye }
2544cd0ac51cSKai Ye }
2545cd0ac51cSKai Ye list_add(&hw_err->list, &isolate->qm_hw_errs);
2546cd0ac51cSKai Ye mutex_unlock(&isolate->isolate_lock);
2547cd0ac51cSKai Ye
2548cd0ac51cSKai Ye if (count >= isolate->err_threshold)
2549cd0ac51cSKai Ye isolate->is_isolate = true;
2550cd0ac51cSKai Ye
2551cd0ac51cSKai Ye return 0;
2552cd0ac51cSKai Ye }
2553cd0ac51cSKai Ye
qm_hw_err_destroy(struct hisi_qm * qm)2554cd0ac51cSKai Ye static void qm_hw_err_destroy(struct hisi_qm *qm)
2555cd0ac51cSKai Ye {
2556cd0ac51cSKai Ye struct qm_hw_err *err, *tmp;
2557cd0ac51cSKai Ye
2558cd0ac51cSKai Ye mutex_lock(&qm->isolate_data.isolate_lock);
2559cd0ac51cSKai Ye list_for_each_entry_safe(err, tmp, &qm->isolate_data.qm_hw_errs, list) {
2560cd0ac51cSKai Ye list_del(&err->list);
2561cd0ac51cSKai Ye kfree(err);
2562cd0ac51cSKai Ye }
2563cd0ac51cSKai Ye mutex_unlock(&qm->isolate_data.isolate_lock);
2564cd0ac51cSKai Ye }
2565cd0ac51cSKai Ye
hisi_qm_get_isolate_state(struct uacce_device * uacce)2566cd0ac51cSKai Ye static enum uacce_dev_state hisi_qm_get_isolate_state(struct uacce_device *uacce)
2567cd0ac51cSKai Ye {
2568cd0ac51cSKai Ye struct hisi_qm *qm = uacce->priv;
2569cd0ac51cSKai Ye struct hisi_qm *pf_qm;
2570cd0ac51cSKai Ye
2571cd0ac51cSKai Ye if (uacce->is_vf)
2572cd0ac51cSKai Ye pf_qm = pci_get_drvdata(pci_physfn(qm->pdev));
2573cd0ac51cSKai Ye else
2574cd0ac51cSKai Ye pf_qm = qm;
2575cd0ac51cSKai Ye
2576cd0ac51cSKai Ye return pf_qm->isolate_data.is_isolate ?
2577cd0ac51cSKai Ye UACCE_DEV_ISOLATE : UACCE_DEV_NORMAL;
2578cd0ac51cSKai Ye }
2579cd0ac51cSKai Ye
hisi_qm_isolate_threshold_write(struct uacce_device * uacce,u32 num)2580cd0ac51cSKai Ye static int hisi_qm_isolate_threshold_write(struct uacce_device *uacce, u32 num)
2581cd0ac51cSKai Ye {
2582cd0ac51cSKai Ye struct hisi_qm *qm = uacce->priv;
2583cd0ac51cSKai Ye
2584cd0ac51cSKai Ye /* Must be set by PF */
2585cd0ac51cSKai Ye if (uacce->is_vf)
2586cd0ac51cSKai Ye return -EPERM;
2587cd0ac51cSKai Ye
2588cd0ac51cSKai Ye if (qm->isolate_data.is_isolate)
2589cd0ac51cSKai Ye return -EPERM;
2590cd0ac51cSKai Ye
2591cd0ac51cSKai Ye qm->isolate_data.err_threshold = num;
2592cd0ac51cSKai Ye
2593cd0ac51cSKai Ye /* After the policy is updated, need to reset the hardware err list */
2594cd0ac51cSKai Ye qm_hw_err_destroy(qm);
2595cd0ac51cSKai Ye
2596cd0ac51cSKai Ye return 0;
2597cd0ac51cSKai Ye }
2598cd0ac51cSKai Ye
hisi_qm_isolate_threshold_read(struct uacce_device * uacce)2599cd0ac51cSKai Ye static u32 hisi_qm_isolate_threshold_read(struct uacce_device *uacce)
2600cd0ac51cSKai Ye {
2601cd0ac51cSKai Ye struct hisi_qm *qm = uacce->priv;
2602cd0ac51cSKai Ye struct hisi_qm *pf_qm;
2603cd0ac51cSKai Ye
2604cd0ac51cSKai Ye if (uacce->is_vf) {
2605cd0ac51cSKai Ye pf_qm = pci_get_drvdata(pci_physfn(qm->pdev));
2606cd0ac51cSKai Ye return pf_qm->isolate_data.err_threshold;
2607cd0ac51cSKai Ye }
2608cd0ac51cSKai Ye
2609cd0ac51cSKai Ye return qm->isolate_data.err_threshold;
2610cd0ac51cSKai Ye }
2611cd0ac51cSKai Ye
26129e00df71SZhangfei Gao static const struct uacce_ops uacce_qm_ops = {
26139e00df71SZhangfei Gao .get_available_instances = hisi_qm_get_available_instances,
26149e00df71SZhangfei Gao .get_queue = hisi_qm_uacce_get_queue,
26159e00df71SZhangfei Gao .put_queue = hisi_qm_uacce_put_queue,
26169e00df71SZhangfei Gao .start_queue = hisi_qm_uacce_start_queue,
26179e00df71SZhangfei Gao .stop_queue = hisi_qm_uacce_stop_queue,
26189e00df71SZhangfei Gao .mmap = hisi_qm_uacce_mmap,
26199e00df71SZhangfei Gao .ioctl = hisi_qm_uacce_ioctl,
2620d18344c0SWenkai Lin .is_q_updated = hisi_qm_is_q_updated,
2621cd0ac51cSKai Ye .get_isolate_state = hisi_qm_get_isolate_state,
2622cd0ac51cSKai Ye .isolate_err_threshold_write = hisi_qm_isolate_threshold_write,
2623cd0ac51cSKai Ye .isolate_err_threshold_read = hisi_qm_isolate_threshold_read,
26249e00df71SZhangfei Gao };
26259e00df71SZhangfei Gao
qm_remove_uacce(struct hisi_qm * qm)2626cd0ac51cSKai Ye static void qm_remove_uacce(struct hisi_qm *qm)
2627cd0ac51cSKai Ye {
2628cd0ac51cSKai Ye struct uacce_device *uacce = qm->uacce;
2629cd0ac51cSKai Ye
2630cd0ac51cSKai Ye if (qm->use_sva) {
2631cd0ac51cSKai Ye qm_hw_err_destroy(qm);
2632cd0ac51cSKai Ye uacce_remove(uacce);
2633cd0ac51cSKai Ye qm->uacce = NULL;
2634cd0ac51cSKai Ye }
2635cd0ac51cSKai Ye }
2636cd0ac51cSKai Ye
qm_alloc_uacce(struct hisi_qm * qm)26379e00df71SZhangfei Gao static int qm_alloc_uacce(struct hisi_qm *qm)
26389e00df71SZhangfei Gao {
26399e00df71SZhangfei Gao struct pci_dev *pdev = qm->pdev;
26409e00df71SZhangfei Gao struct uacce_device *uacce;
26419e00df71SZhangfei Gao unsigned long mmio_page_nr;
26429e00df71SZhangfei Gao unsigned long dus_page_nr;
2643129a9f34SWeili Qian u16 sq_depth, cq_depth;
26449e00df71SZhangfei Gao struct uacce_interface interface = {
26459e00df71SZhangfei Gao .flags = UACCE_DEV_SVA,
26469e00df71SZhangfei Gao .ops = &uacce_qm_ops,
26479e00df71SZhangfei Gao };
26486ec5e8b5SZhangfei Gao int ret;
26499e00df71SZhangfei Gao
26501fbbcffdSUwe Kleine-König ret = strscpy(interface.name, dev_driver_string(&pdev->dev),
26516ec5e8b5SZhangfei Gao sizeof(interface.name));
26526ec5e8b5SZhangfei Gao if (ret < 0)
26536ec5e8b5SZhangfei Gao return -ENAMETOOLONG;
26549e00df71SZhangfei Gao
26559e00df71SZhangfei Gao uacce = uacce_alloc(&pdev->dev, &interface);
26569e00df71SZhangfei Gao if (IS_ERR(uacce))
26579e00df71SZhangfei Gao return PTR_ERR(uacce);
26589e00df71SZhangfei Gao
2659183b60e0SKai Ye if (uacce->flags & UACCE_DEV_SVA) {
26609e00df71SZhangfei Gao qm->use_sva = true;
26619e00df71SZhangfei Gao } else {
26629e00df71SZhangfei Gao /* only consider sva case */
2663cd0ac51cSKai Ye qm_remove_uacce(qm);
26649e00df71SZhangfei Gao return -EINVAL;
26659e00df71SZhangfei Gao }
26669e00df71SZhangfei Gao
26679e00df71SZhangfei Gao uacce->is_vf = pdev->is_virtfn;
26689e00df71SZhangfei Gao uacce->priv = qm;
26699e00df71SZhangfei Gao
26708bbecfb4SWeili Qian if (qm->ver == QM_HW_V1)
26719e00df71SZhangfei Gao uacce->api_ver = HISI_QM_API_VER_BASE;
26728bbecfb4SWeili Qian else if (qm->ver == QM_HW_V2)
26738bbecfb4SWeili Qian uacce->api_ver = HISI_QM_API_VER2_BASE;
26748bbecfb4SWeili Qian else
26758bbecfb4SWeili Qian uacce->api_ver = HISI_QM_API_VER3_BASE;
26768bbecfb4SWeili Qian
26778bbecfb4SWeili Qian if (qm->ver == QM_HW_V1)
26788bbecfb4SWeili Qian mmio_page_nr = QM_DOORBELL_PAGE_NR;
267982f00b24SWeili Qian else if (!test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps))
26809e00df71SZhangfei Gao mmio_page_nr = QM_DOORBELL_PAGE_NR +
26819e00df71SZhangfei Gao QM_DOORBELL_SQ_CQ_BASE_V2 / PAGE_SIZE;
26828bbecfb4SWeili Qian else
26838bbecfb4SWeili Qian mmio_page_nr = qm->db_interval / PAGE_SIZE;
26849e00df71SZhangfei Gao
2685129a9f34SWeili Qian qm_get_xqc_depth(qm, &sq_depth, &cq_depth, QM_QP_DEPTH_CAP);
2686129a9f34SWeili Qian
26878de8d4feSKai Ye /* Add one more page for device or qp status */
2688129a9f34SWeili Qian dus_page_nr = (PAGE_SIZE - 1 + qm->sqe_size * sq_depth +
2689129a9f34SWeili Qian sizeof(struct qm_cqe) * cq_depth + PAGE_SIZE) >>
26908de8d4feSKai Ye PAGE_SHIFT;
26919e00df71SZhangfei Gao
26929e00df71SZhangfei Gao uacce->qf_pg_num[UACCE_QFRT_MMIO] = mmio_page_nr;
26939e00df71SZhangfei Gao uacce->qf_pg_num[UACCE_QFRT_DUS] = dus_page_nr;
26949e00df71SZhangfei Gao
26959e00df71SZhangfei Gao qm->uacce = uacce;
2696cd0ac51cSKai Ye INIT_LIST_HEAD(&qm->isolate_data.qm_hw_errs);
2697cd0ac51cSKai Ye mutex_init(&qm->isolate_data.isolate_lock);
26989e00df71SZhangfei Gao
26999e00df71SZhangfei Gao return 0;
27009e00df71SZhangfei Gao }
27019e00df71SZhangfei Gao
2702263c9959SZhou Wang /**
2703daa31783SWeili Qian * qm_frozen() - Try to froze QM to cut continuous queue request. If
2704daa31783SWeili Qian * there is user on the QM, return failure without doing anything.
2705daa31783SWeili Qian * @qm: The qm needed to be fronzen.
2706daa31783SWeili Qian *
2707daa31783SWeili Qian * This function frozes QM, then we can do SRIOV disabling.
2708daa31783SWeili Qian */
qm_frozen(struct hisi_qm * qm)2709daa31783SWeili Qian static int qm_frozen(struct hisi_qm *qm)
2710daa31783SWeili Qian {
27113e9954feSWeili Qian if (test_bit(QM_DRIVER_REMOVING, &qm->misc_ctl))
2712daa31783SWeili Qian return 0;
27133e9954feSWeili Qian
27143e9954feSWeili Qian down_write(&qm->qps_lock);
2715daa31783SWeili Qian
2716daa31783SWeili Qian if (!qm->qp_in_used) {
2717daa31783SWeili Qian qm->qp_in_used = qm->qp_num;
2718daa31783SWeili Qian up_write(&qm->qps_lock);
27193e9954feSWeili Qian set_bit(QM_DRIVER_REMOVING, &qm->misc_ctl);
2720daa31783SWeili Qian return 0;
2721daa31783SWeili Qian }
2722daa31783SWeili Qian
2723daa31783SWeili Qian up_write(&qm->qps_lock);
2724daa31783SWeili Qian
2725daa31783SWeili Qian return -EBUSY;
2726daa31783SWeili Qian }
2727daa31783SWeili Qian
qm_try_frozen_vfs(struct pci_dev * pdev,struct hisi_qm_list * qm_list)2728daa31783SWeili Qian static int qm_try_frozen_vfs(struct pci_dev *pdev,
2729daa31783SWeili Qian struct hisi_qm_list *qm_list)
2730daa31783SWeili Qian {
2731daa31783SWeili Qian struct hisi_qm *qm, *vf_qm;
2732daa31783SWeili Qian struct pci_dev *dev;
2733daa31783SWeili Qian int ret = 0;
2734daa31783SWeili Qian
2735daa31783SWeili Qian if (!qm_list || !pdev)
2736daa31783SWeili Qian return -EINVAL;
2737daa31783SWeili Qian
2738daa31783SWeili Qian /* Try to frozen all the VFs as disable SRIOV */
2739daa31783SWeili Qian mutex_lock(&qm_list->lock);
2740daa31783SWeili Qian list_for_each_entry(qm, &qm_list->list, list) {
2741daa31783SWeili Qian dev = qm->pdev;
2742daa31783SWeili Qian if (dev == pdev)
2743daa31783SWeili Qian continue;
2744daa31783SWeili Qian if (pci_physfn(dev) == pdev) {
2745daa31783SWeili Qian vf_qm = pci_get_drvdata(dev);
2746daa31783SWeili Qian ret = qm_frozen(vf_qm);
2747daa31783SWeili Qian if (ret)
2748daa31783SWeili Qian goto frozen_fail;
2749daa31783SWeili Qian }
2750daa31783SWeili Qian }
2751daa31783SWeili Qian
2752daa31783SWeili Qian frozen_fail:
2753daa31783SWeili Qian mutex_unlock(&qm_list->lock);
2754daa31783SWeili Qian
2755daa31783SWeili Qian return ret;
2756daa31783SWeili Qian }
2757daa31783SWeili Qian
2758daa31783SWeili Qian /**
2759daa31783SWeili Qian * hisi_qm_wait_task_finish() - Wait until the task is finished
2760daa31783SWeili Qian * when removing the driver.
2761daa31783SWeili Qian * @qm: The qm needed to wait for the task to finish.
2762daa31783SWeili Qian * @qm_list: The list of all available devices.
2763daa31783SWeili Qian */
hisi_qm_wait_task_finish(struct hisi_qm * qm,struct hisi_qm_list * qm_list)2764daa31783SWeili Qian void hisi_qm_wait_task_finish(struct hisi_qm *qm, struct hisi_qm_list *qm_list)
2765daa31783SWeili Qian {
2766daa31783SWeili Qian while (qm_frozen(qm) ||
2767daa31783SWeili Qian ((qm->fun_type == QM_HW_PF) &&
2768daa31783SWeili Qian qm_try_frozen_vfs(qm->pdev, qm_list))) {
2769daa31783SWeili Qian msleep(WAIT_PERIOD);
2770daa31783SWeili Qian }
2771daa31783SWeili Qian
27723e9954feSWeili Qian while (test_bit(QM_RST_SCHED, &qm->misc_ctl) ||
27733e9954feSWeili Qian test_bit(QM_RESETTING, &qm->misc_ctl))
27743e9954feSWeili Qian msleep(WAIT_PERIOD);
27753e9954feSWeili Qian
27765cd4ed98SWeili Qian if (test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
27775cd4ed98SWeili Qian flush_work(&qm->cmd_process);
27785cd4ed98SWeili Qian
2779daa31783SWeili Qian udelay(REMOVE_WAIT_DELAY);
2780daa31783SWeili Qian }
2781daa31783SWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_wait_task_finish);
2782daa31783SWeili Qian
hisi_qp_memory_uninit(struct hisi_qm * qm,int num)27835308f660SWeili Qian static void hisi_qp_memory_uninit(struct hisi_qm *qm, int num)
27845308f660SWeili Qian {
27855308f660SWeili Qian struct device *dev = &qm->pdev->dev;
27865308f660SWeili Qian struct qm_dma *qdma;
27875308f660SWeili Qian int i;
27885308f660SWeili Qian
27895308f660SWeili Qian for (i = num - 1; i >= 0; i--) {
27905308f660SWeili Qian qdma = &qm->qp_array[i].qdma;
27915308f660SWeili Qian dma_free_coherent(dev, qdma->size, qdma->va, qdma->dma);
2792d64de977SWeili Qian kfree(qm->poll_data[i].qp_finish_id);
27935308f660SWeili Qian }
27945308f660SWeili Qian
2795d64de977SWeili Qian kfree(qm->poll_data);
27965308f660SWeili Qian kfree(qm->qp_array);
27975308f660SWeili Qian }
27985308f660SWeili Qian
hisi_qp_memory_init(struct hisi_qm * qm,size_t dma_size,int id,u16 sq_depth,u16 cq_depth)2799129a9f34SWeili Qian static int hisi_qp_memory_init(struct hisi_qm *qm, size_t dma_size, int id,
2800129a9f34SWeili Qian u16 sq_depth, u16 cq_depth)
28015308f660SWeili Qian {
28025308f660SWeili Qian struct device *dev = &qm->pdev->dev;
2803129a9f34SWeili Qian size_t off = qm->sqe_size * sq_depth;
28045308f660SWeili Qian struct hisi_qp *qp;
2805d64de977SWeili Qian int ret = -ENOMEM;
2806d64de977SWeili Qian
2807d64de977SWeili Qian qm->poll_data[id].qp_finish_id = kcalloc(qm->qp_num, sizeof(u16),
2808d64de977SWeili Qian GFP_KERNEL);
2809d64de977SWeili Qian if (!qm->poll_data[id].qp_finish_id)
2810d64de977SWeili Qian return -ENOMEM;
28115308f660SWeili Qian
28125308f660SWeili Qian qp = &qm->qp_array[id];
28135308f660SWeili Qian qp->qdma.va = dma_alloc_coherent(dev, dma_size, &qp->qdma.dma,
28145308f660SWeili Qian GFP_KERNEL);
28155308f660SWeili Qian if (!qp->qdma.va)
2816d64de977SWeili Qian goto err_free_qp_finish_id;
28175308f660SWeili Qian
28185308f660SWeili Qian qp->sqe = qp->qdma.va;
28195308f660SWeili Qian qp->sqe_dma = qp->qdma.dma;
28205308f660SWeili Qian qp->cqe = qp->qdma.va + off;
28215308f660SWeili Qian qp->cqe_dma = qp->qdma.dma + off;
28225308f660SWeili Qian qp->qdma.size = dma_size;
2823129a9f34SWeili Qian qp->sq_depth = sq_depth;
2824129a9f34SWeili Qian qp->cq_depth = cq_depth;
28255308f660SWeili Qian qp->qm = qm;
28265308f660SWeili Qian qp->qp_id = id;
28275308f660SWeili Qian
28285308f660SWeili Qian return 0;
2829d64de977SWeili Qian
2830d64de977SWeili Qian err_free_qp_finish_id:
2831d64de977SWeili Qian kfree(qm->poll_data[id].qp_finish_id);
2832d64de977SWeili Qian return ret;
28335308f660SWeili Qian }
28345308f660SWeili Qian
hisi_qm_pre_init(struct hisi_qm * qm)2835d9701f8dSWeili Qian static void hisi_qm_pre_init(struct hisi_qm *qm)
2836d9701f8dSWeili Qian {
2837d9701f8dSWeili Qian struct pci_dev *pdev = qm->pdev;
2838d9701f8dSWeili Qian
283958ca0060SWeili Qian if (qm->ver == QM_HW_V1)
2840d9701f8dSWeili Qian qm->ops = &qm_hw_ops_v1;
28417ed83901SWeili Qian else if (qm->ver == QM_HW_V2)
2842d9701f8dSWeili Qian qm->ops = &qm_hw_ops_v2;
28437ed83901SWeili Qian else
28447ed83901SWeili Qian qm->ops = &qm_hw_ops_v3;
2845d9701f8dSWeili Qian
2846d9701f8dSWeili Qian pci_set_drvdata(pdev, qm);
2847d9701f8dSWeili Qian mutex_init(&qm->mailbox_lock);
2848d9701f8dSWeili Qian init_rwsem(&qm->qps_lock);
2849d9701f8dSWeili Qian qm->qp_in_used = 0;
285082f00b24SWeili Qian if (test_bit(QM_SUPPORT_RPM, &qm->caps)) {
28513e1d2c52SWeili Qian if (!acpi_device_power_manageable(ACPI_COMPANION(&pdev->dev)))
28523e1d2c52SWeili Qian dev_info(&pdev->dev, "_PS0 and _PR0 are not defined");
28533e1d2c52SWeili Qian }
2854d9701f8dSWeili Qian }
2855d9701f8dSWeili Qian
qm_cmd_uninit(struct hisi_qm * qm)2856e3ac4d20SWeili Qian static void qm_cmd_uninit(struct hisi_qm *qm)
2857e3ac4d20SWeili Qian {
2858e3ac4d20SWeili Qian u32 val;
2859e3ac4d20SWeili Qian
286082f00b24SWeili Qian if (!test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
2861e3ac4d20SWeili Qian return;
2862e3ac4d20SWeili Qian
2863e3ac4d20SWeili Qian val = readl(qm->io_base + QM_IFC_INT_MASK);
2864e3ac4d20SWeili Qian val |= QM_IFC_INT_DISABLE;
2865e3ac4d20SWeili Qian writel(val, qm->io_base + QM_IFC_INT_MASK);
2866e3ac4d20SWeili Qian }
2867e3ac4d20SWeili Qian
qm_cmd_init(struct hisi_qm * qm)2868e3ac4d20SWeili Qian static void qm_cmd_init(struct hisi_qm *qm)
2869e3ac4d20SWeili Qian {
2870e3ac4d20SWeili Qian u32 val;
2871e3ac4d20SWeili Qian
287282f00b24SWeili Qian if (!test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
2873e3ac4d20SWeili Qian return;
2874e3ac4d20SWeili Qian
2875e3ac4d20SWeili Qian /* Clear communication interrupt source */
2876e3ac4d20SWeili Qian qm_clear_cmd_interrupt(qm, QM_IFC_INT_SOURCE_CLR);
2877e3ac4d20SWeili Qian
2878e3ac4d20SWeili Qian /* Enable pf to vf communication reg. */
2879e3ac4d20SWeili Qian val = readl(qm->io_base + QM_IFC_INT_MASK);
2880e3ac4d20SWeili Qian val &= ~QM_IFC_INT_DISABLE;
2881e3ac4d20SWeili Qian writel(val, qm->io_base + QM_IFC_INT_MASK);
2882e3ac4d20SWeili Qian }
2883e3ac4d20SWeili Qian
qm_put_pci_res(struct hisi_qm * qm)28848bbecfb4SWeili Qian static void qm_put_pci_res(struct hisi_qm *qm)
28858bbecfb4SWeili Qian {
28868bbecfb4SWeili Qian struct pci_dev *pdev = qm->pdev;
28878bbecfb4SWeili Qian
288882f00b24SWeili Qian if (test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps))
28898bbecfb4SWeili Qian iounmap(qm->db_io_base);
28908bbecfb4SWeili Qian
28918bbecfb4SWeili Qian iounmap(qm->io_base);
28928bbecfb4SWeili Qian pci_release_mem_regions(pdev);
28938bbecfb4SWeili Qian }
28948bbecfb4SWeili Qian
hisi_qm_pci_uninit(struct hisi_qm * qm)2895fefc046fSWeili Qian static void hisi_qm_pci_uninit(struct hisi_qm *qm)
2896fefc046fSWeili Qian {
2897fefc046fSWeili Qian struct pci_dev *pdev = qm->pdev;
2898fefc046fSWeili Qian
2899fefc046fSWeili Qian pci_free_irq_vectors(pdev);
29008bbecfb4SWeili Qian qm_put_pci_res(qm);
2901fefc046fSWeili Qian pci_disable_device(pdev);
2902fefc046fSWeili Qian }
2903fefc046fSWeili Qian
hisi_qm_set_state(struct hisi_qm * qm,u8 state)29041e459b25SLongfang Liu static void hisi_qm_set_state(struct hisi_qm *qm, u8 state)
29051e459b25SLongfang Liu {
29061e459b25SLongfang Liu if (qm->ver > QM_HW_V2 && qm->fun_type == QM_HW_VF)
29071e459b25SLongfang Liu writel(state, qm->io_base + QM_VF_STATE);
29081e459b25SLongfang Liu }
29091e459b25SLongfang Liu
hisi_qm_unint_work(struct hisi_qm * qm)29103099fc9cSWeili Qian static void hisi_qm_unint_work(struct hisi_qm *qm)
29113099fc9cSWeili Qian {
29123099fc9cSWeili Qian destroy_workqueue(qm->wq);
29133099fc9cSWeili Qian }
29143099fc9cSWeili Qian
hisi_qm_memory_uninit(struct hisi_qm * qm)2915bf081d6fSWeili Qian static void hisi_qm_memory_uninit(struct hisi_qm *qm)
2916bf081d6fSWeili Qian {
2917bf081d6fSWeili Qian struct device *dev = &qm->pdev->dev;
2918bf081d6fSWeili Qian
2919bf081d6fSWeili Qian hisi_qp_memory_uninit(qm, qm->qp_num);
2920bf081d6fSWeili Qian if (qm->qdma.va) {
2921bf081d6fSWeili Qian hisi_qm_cache_wb(qm);
2922bf081d6fSWeili Qian dma_free_coherent(dev, qm->qdma.size,
2923bf081d6fSWeili Qian qm->qdma.va, qm->qdma.dma);
2924bf081d6fSWeili Qian }
2925bf081d6fSWeili Qian
2926bf081d6fSWeili Qian idr_destroy(&qm->qp_idr);
292782f00b24SWeili Qian
292882f00b24SWeili Qian if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
2929bf081d6fSWeili Qian kfree(qm->factor);
2930bf081d6fSWeili Qian }
2931bf081d6fSWeili Qian
2932700f7d0dSZhou Wang /**
2933263c9959SZhou Wang * hisi_qm_uninit() - Uninitialize qm.
2934263c9959SZhou Wang * @qm: The qm needed uninit.
2935263c9959SZhou Wang *
2936263c9959SZhou Wang * This function uninits qm related device resources.
2937263c9959SZhou Wang */
hisi_qm_uninit(struct hisi_qm * qm)2938263c9959SZhou Wang void hisi_qm_uninit(struct hisi_qm *qm)
2939263c9959SZhou Wang {
2940e3ac4d20SWeili Qian qm_cmd_uninit(qm);
29413099fc9cSWeili Qian hisi_qm_unint_work(qm);
2942b67202e8SZhou Wang down_write(&qm->qps_lock);
2943b67202e8SZhou Wang
2944b67202e8SZhou Wang if (!qm_avail_state(qm, QM_CLOSE)) {
2945b67202e8SZhou Wang up_write(&qm->qps_lock);
2946b67202e8SZhou Wang return;
2947b67202e8SZhou Wang }
2948b67202e8SZhou Wang
2949bf081d6fSWeili Qian hisi_qm_memory_uninit(qm);
29501e459b25SLongfang Liu hisi_qm_set_state(qm, QM_NOT_READY);
2951fc6c01f0SYang Shen up_write(&qm->qps_lock);
2952263c9959SZhou Wang
2953b101f0bfSChenghai Huang qm_remove_uacce(qm);
29543536cc55SWeili Qian qm_irqs_unregister(qm);
2955fefc046fSWeili Qian hisi_qm_pci_uninit(qm);
2956263c9959SZhou Wang }
2957263c9959SZhou Wang EXPORT_SYMBOL_GPL(hisi_qm_uninit);
2958263c9959SZhou Wang
2959263c9959SZhou Wang /**
296079e09f30SZhou Wang * hisi_qm_get_vft() - Get vft from a qm.
296179e09f30SZhou Wang * @qm: The qm we want to get its vft.
296279e09f30SZhou Wang * @base: The base number of queue in vft.
296379e09f30SZhou Wang * @number: The number of queues in vft.
296479e09f30SZhou Wang *
296579e09f30SZhou Wang * We can allocate multiple queues to a qm by configuring virtual function
296679e09f30SZhou Wang * table. We get related configures by this function. Normally, we call this
296779e09f30SZhou Wang * function in VF driver to get the queue information.
296879e09f30SZhou Wang *
296979e09f30SZhou Wang * qm hw v1 does not support this interface.
297079e09f30SZhou Wang */
hisi_qm_get_vft(struct hisi_qm * qm,u32 * base,u32 * number)2971fb06eb97SWeili Qian static int hisi_qm_get_vft(struct hisi_qm *qm, u32 *base, u32 *number)
297279e09f30SZhou Wang {
297379e09f30SZhou Wang if (!base || !number)
297479e09f30SZhou Wang return -EINVAL;
297579e09f30SZhou Wang
297679e09f30SZhou Wang if (!qm->ops->get_vft) {
297779e09f30SZhou Wang dev_err(&qm->pdev->dev, "Don't support vft read!\n");
297879e09f30SZhou Wang return -EINVAL;
297979e09f30SZhou Wang }
298079e09f30SZhou Wang
298179e09f30SZhou Wang return qm->ops->get_vft(qm, base, number);
298279e09f30SZhou Wang }
298379e09f30SZhou Wang
298479e09f30SZhou Wang /**
2985b2161cc0SShiju Jose * hisi_qm_set_vft() - Set vft to a qm.
2986b2161cc0SShiju Jose * @qm: The qm we want to set its vft.
2987b2161cc0SShiju Jose * @fun_num: The function number.
2988b2161cc0SShiju Jose * @base: The base number of queue in vft.
2989b2161cc0SShiju Jose * @number: The number of queues in vft.
2990b2161cc0SShiju Jose *
2991263c9959SZhou Wang * This function is alway called in PF driver, it is used to assign queues
2992263c9959SZhou Wang * among PF and VFs.
2993263c9959SZhou Wang *
2994263c9959SZhou Wang * Assign queues A~B to PF: hisi_qm_set_vft(qm, 0, A, B - A + 1)
2995263c9959SZhou Wang * Assign queues A~B to VF: hisi_qm_set_vft(qm, 2, A, B - A + 1)
2996263c9959SZhou Wang * (VF function number 0x2)
2997263c9959SZhou Wang */
hisi_qm_set_vft(struct hisi_qm * qm,u32 fun_num,u32 base,u32 number)2998cd1b7ae3SShukun Tan static int hisi_qm_set_vft(struct hisi_qm *qm, u32 fun_num, u32 base,
2999263c9959SZhou Wang u32 number)
3000263c9959SZhou Wang {
3001263c9959SZhou Wang u32 max_q_num = qm->ctrl_qp_num;
3002263c9959SZhou Wang
3003263c9959SZhou Wang if (base >= max_q_num || number > max_q_num ||
3004263c9959SZhou Wang (base + number) > max_q_num)
3005263c9959SZhou Wang return -EINVAL;
3006263c9959SZhou Wang
3007263c9959SZhou Wang return qm_set_sqc_cqc_vft(qm, fun_num, base, number);
3008263c9959SZhou Wang }
3009263c9959SZhou Wang
qm_init_eq_aeq_status(struct hisi_qm * qm)3010263c9959SZhou Wang static void qm_init_eq_aeq_status(struct hisi_qm *qm)
3011263c9959SZhou Wang {
3012263c9959SZhou Wang struct hisi_qm_status *status = &qm->status;
3013263c9959SZhou Wang
3014263c9959SZhou Wang status->eq_head = 0;
3015263c9959SZhou Wang status->aeq_head = 0;
30169a8641a7SShukun Tan status->eqc_phase = true;
30179a8641a7SShukun Tan status->aeqc_phase = true;
3018263c9959SZhou Wang }
3019263c9959SZhou Wang
qm_enable_eq_aeq_interrupts(struct hisi_qm * qm)302095f0b6d5SWeili Qian static void qm_enable_eq_aeq_interrupts(struct hisi_qm *qm)
302195f0b6d5SWeili Qian {
302295f0b6d5SWeili Qian /* Clear eq/aeq interrupt source */
302395f0b6d5SWeili Qian qm_db(qm, 0, QM_DOORBELL_CMD_AEQ, qm->status.aeq_head, 0);
302495f0b6d5SWeili Qian qm_db(qm, 0, QM_DOORBELL_CMD_EQ, qm->status.eq_head, 0);
302595f0b6d5SWeili Qian
302695f0b6d5SWeili Qian writel(0x0, qm->io_base + QM_VF_EQ_INT_MASK);
302795f0b6d5SWeili Qian writel(0x0, qm->io_base + QM_VF_AEQ_INT_MASK);
302895f0b6d5SWeili Qian }
302995f0b6d5SWeili Qian
qm_disable_eq_aeq_interrupts(struct hisi_qm * qm)303095f0b6d5SWeili Qian static void qm_disable_eq_aeq_interrupts(struct hisi_qm *qm)
303195f0b6d5SWeili Qian {
303295f0b6d5SWeili Qian writel(0x1, qm->io_base + QM_VF_EQ_INT_MASK);
303395f0b6d5SWeili Qian writel(0x1, qm->io_base + QM_VF_AEQ_INT_MASK);
303495f0b6d5SWeili Qian }
303595f0b6d5SWeili Qian
qm_eq_ctx_cfg(struct hisi_qm * qm)3036263c9959SZhou Wang static int qm_eq_ctx_cfg(struct hisi_qm *qm)
3037263c9959SZhou Wang {
3038263c9959SZhou Wang struct device *dev = &qm->pdev->dev;
3039263c9959SZhou Wang struct qm_eqc *eqc;
3040263c9959SZhou Wang dma_addr_t eqc_dma;
3041263c9959SZhou Wang int ret;
3042263c9959SZhou Wang
3043553d09b3SWeili Qian eqc = kzalloc(sizeof(struct qm_eqc), GFP_KERNEL);
3044263c9959SZhou Wang if (!eqc)
3045263c9959SZhou Wang return -ENOMEM;
3046263c9959SZhou Wang
30479a8641a7SShukun Tan eqc->base_l = cpu_to_le32(lower_32_bits(qm->eqe_dma));
30489a8641a7SShukun Tan eqc->base_h = cpu_to_le32(upper_32_bits(qm->eqe_dma));
3049263c9959SZhou Wang if (qm->ver == QM_HW_V1)
30509a8641a7SShukun Tan eqc->dw3 = cpu_to_le32(QM_EQE_AEQE_SIZE);
3051129a9f34SWeili Qian eqc->dw6 = cpu_to_le32(((u32)qm->eq_depth - 1) | (1 << QM_EQC_PHASE_SHIFT));
305253737881SWeili Qian
3053553d09b3SWeili Qian eqc_dma = dma_map_single(dev, eqc, sizeof(struct qm_eqc),
3054553d09b3SWeili Qian DMA_TO_DEVICE);
3055553d09b3SWeili Qian if (dma_mapping_error(dev, eqc_dma)) {
3056553d09b3SWeili Qian kfree(eqc);
3057553d09b3SWeili Qian return -ENOMEM;
3058553d09b3SWeili Qian }
3059553d09b3SWeili Qian
3060b4b084d7SLongfang Liu ret = hisi_qm_mb(qm, QM_MB_CMD_EQC, eqc_dma, 0, 0);
3061263c9959SZhou Wang dma_unmap_single(dev, eqc_dma, sizeof(struct qm_eqc), DMA_TO_DEVICE);
3062263c9959SZhou Wang kfree(eqc);
306353737881SWeili Qian
3064263c9959SZhou Wang return ret;
306553737881SWeili Qian }
306653737881SWeili Qian
qm_aeq_ctx_cfg(struct hisi_qm * qm)306753737881SWeili Qian static int qm_aeq_ctx_cfg(struct hisi_qm *qm)
306853737881SWeili Qian {
306953737881SWeili Qian struct device *dev = &qm->pdev->dev;
307053737881SWeili Qian struct qm_aeqc *aeqc;
307153737881SWeili Qian dma_addr_t aeqc_dma;
307253737881SWeili Qian int ret;
3073263c9959SZhou Wang
3074263c9959SZhou Wang aeqc = kzalloc(sizeof(struct qm_aeqc), GFP_KERNEL);
3075263c9959SZhou Wang if (!aeqc)
3076263c9959SZhou Wang return -ENOMEM;
3077553d09b3SWeili Qian
3078553d09b3SWeili Qian aeqc->base_l = cpu_to_le32(lower_32_bits(qm->aeqe_dma));
3079553d09b3SWeili Qian aeqc->base_h = cpu_to_le32(upper_32_bits(qm->aeqe_dma));
3080129a9f34SWeili Qian aeqc->dw6 = cpu_to_le32(((u32)qm->aeq_depth - 1) | (1 << QM_EQC_PHASE_SHIFT));
3081553d09b3SWeili Qian
3082263c9959SZhou Wang aeqc_dma = dma_map_single(dev, aeqc, sizeof(struct qm_aeqc),
3083263c9959SZhou Wang DMA_TO_DEVICE);
3084263c9959SZhou Wang if (dma_mapping_error(dev, aeqc_dma)) {
3085263c9959SZhou Wang kfree(aeqc);
3086263c9959SZhou Wang return -ENOMEM;
3087263c9959SZhou Wang }
3088263c9959SZhou Wang
3089b4b084d7SLongfang Liu ret = hisi_qm_mb(qm, QM_MB_CMD_AEQC, aeqc_dma, 0, 0);
3090263c9959SZhou Wang dma_unmap_single(dev, aeqc_dma, sizeof(struct qm_aeqc), DMA_TO_DEVICE);
3091263c9959SZhou Wang kfree(aeqc);
3092263c9959SZhou Wang
3093263c9959SZhou Wang return ret;
3094263c9959SZhou Wang }
3095263c9959SZhou Wang
qm_eq_aeq_ctx_cfg(struct hisi_qm * qm)309653737881SWeili Qian static int qm_eq_aeq_ctx_cfg(struct hisi_qm *qm)
309753737881SWeili Qian {
309853737881SWeili Qian struct device *dev = &qm->pdev->dev;
309953737881SWeili Qian int ret;
310053737881SWeili Qian
310153737881SWeili Qian qm_init_eq_aeq_status(qm);
310253737881SWeili Qian
310353737881SWeili Qian ret = qm_eq_ctx_cfg(qm);
310453737881SWeili Qian if (ret) {
310553737881SWeili Qian dev_err(dev, "Set eqc failed!\n");
310653737881SWeili Qian return ret;
310753737881SWeili Qian }
310853737881SWeili Qian
310953737881SWeili Qian return qm_aeq_ctx_cfg(qm);
311053737881SWeili Qian }
311153737881SWeili Qian
__hisi_qm_start(struct hisi_qm * qm)3112263c9959SZhou Wang static int __hisi_qm_start(struct hisi_qm *qm)
3113263c9959SZhou Wang {
3114263c9959SZhou Wang int ret;
3115263c9959SZhou Wang
3116a9214b0bSHui Tang WARN_ON(!qm->qdma.va);
3117263c9959SZhou Wang
311879e09f30SZhou Wang if (qm->fun_type == QM_HW_PF) {
3119263c9959SZhou Wang ret = hisi_qm_set_vft(qm, 0, qm->qp_base, qm->qp_num);
3120263c9959SZhou Wang if (ret)
3121263c9959SZhou Wang return ret;
312279e09f30SZhou Wang }
3123263c9959SZhou Wang
312453737881SWeili Qian ret = qm_eq_aeq_ctx_cfg(qm);
3125263c9959SZhou Wang if (ret)
3126263c9959SZhou Wang return ret;
3127263c9959SZhou Wang
3128b4b084d7SLongfang Liu ret = hisi_qm_mb(qm, QM_MB_CMD_SQC_BT, qm->sqc_dma, 0, 0);
3129263c9959SZhou Wang if (ret)
3130263c9959SZhou Wang return ret;
3131263c9959SZhou Wang
3132b4b084d7SLongfang Liu ret = hisi_qm_mb(qm, QM_MB_CMD_CQC_BT, qm->cqc_dma, 0, 0);
3133263c9959SZhou Wang if (ret)
3134263c9959SZhou Wang return ret;
3135263c9959SZhou Wang
3136a5c164b1SLongfang Liu qm_init_prefetch(qm);
313795f0b6d5SWeili Qian qm_enable_eq_aeq_interrupts(qm);
3138263c9959SZhou Wang
3139263c9959SZhou Wang return 0;
3140263c9959SZhou Wang }
3141263c9959SZhou Wang
3142263c9959SZhou Wang /**
3143263c9959SZhou Wang * hisi_qm_start() - start qm
3144263c9959SZhou Wang * @qm: The qm to be started.
3145263c9959SZhou Wang *
3146263c9959SZhou Wang * This function starts a qm, then we can allocate qp from this qm.
3147263c9959SZhou Wang */
hisi_qm_start(struct hisi_qm * qm)3148263c9959SZhou Wang int hisi_qm_start(struct hisi_qm *qm)
3149263c9959SZhou Wang {
3150263c9959SZhou Wang struct device *dev = &qm->pdev->dev;
3151b67202e8SZhou Wang int ret = 0;
3152b67202e8SZhou Wang
3153b67202e8SZhou Wang down_write(&qm->qps_lock);
3154b67202e8SZhou Wang
3155b67202e8SZhou Wang if (!qm_avail_state(qm, QM_START)) {
3156b67202e8SZhou Wang up_write(&qm->qps_lock);
3157b67202e8SZhou Wang return -EPERM;
3158b67202e8SZhou Wang }
3159263c9959SZhou Wang
31604cf0806eSWeili Qian dev_dbg(dev, "qm start with %u queue pairs\n", qm->qp_num);
3161263c9959SZhou Wang
3162263c9959SZhou Wang if (!qm->qp_num) {
3163263c9959SZhou Wang dev_err(dev, "qp_num should not be 0\n");
3164b67202e8SZhou Wang ret = -EINVAL;
3165b67202e8SZhou Wang goto err_unlock;
3166263c9959SZhou Wang }
3167263c9959SZhou Wang
3168b67202e8SZhou Wang ret = __hisi_qm_start(qm);
3169b67202e8SZhou Wang if (!ret)
3170b67202e8SZhou Wang atomic_set(&qm->status.flags, QM_START);
3171b67202e8SZhou Wang
31721e459b25SLongfang Liu hisi_qm_set_state(qm, QM_READY);
3173b67202e8SZhou Wang err_unlock:
3174b67202e8SZhou Wang up_write(&qm->qps_lock);
3175b67202e8SZhou Wang return ret;
3176263c9959SZhou Wang }
3177263c9959SZhou Wang EXPORT_SYMBOL_GPL(hisi_qm_start);
3178263c9959SZhou Wang
qm_restart(struct hisi_qm * qm)31796c6dd580SShukun Tan static int qm_restart(struct hisi_qm *qm)
31806c6dd580SShukun Tan {
31816c6dd580SShukun Tan struct device *dev = &qm->pdev->dev;
31826c6dd580SShukun Tan struct hisi_qp *qp;
31836c6dd580SShukun Tan int ret, i;
31846c6dd580SShukun Tan
31856c6dd580SShukun Tan ret = hisi_qm_start(qm);
31866c6dd580SShukun Tan if (ret < 0)
31876c6dd580SShukun Tan return ret;
31886c6dd580SShukun Tan
3189b67202e8SZhou Wang down_write(&qm->qps_lock);
31906c6dd580SShukun Tan for (i = 0; i < qm->qp_num; i++) {
31915308f660SWeili Qian qp = &qm->qp_array[i];
31925308f660SWeili Qian if (atomic_read(&qp->qp_status.flags) == QP_STOP &&
3193b67202e8SZhou Wang qp->is_resetting == true) {
3194b67202e8SZhou Wang ret = qm_start_qp_nolock(qp, 0);
31956c6dd580SShukun Tan if (ret < 0) {
31966c6dd580SShukun Tan dev_err(dev, "Failed to start qp%d!\n", i);
31976c6dd580SShukun Tan
3198b67202e8SZhou Wang up_write(&qm->qps_lock);
3199b67202e8SZhou Wang return ret;
3200b67202e8SZhou Wang }
3201b67202e8SZhou Wang qp->is_resetting = false;
3202b67202e8SZhou Wang }
3203b67202e8SZhou Wang }
3204b67202e8SZhou Wang up_write(&qm->qps_lock);
3205b67202e8SZhou Wang
3206b67202e8SZhou Wang return 0;
3207b67202e8SZhou Wang }
3208b67202e8SZhou Wang
3209b67202e8SZhou Wang /* Stop started qps in reset flow */
qm_stop_started_qp(struct hisi_qm * qm)3210b67202e8SZhou Wang static int qm_stop_started_qp(struct hisi_qm *qm)
3211b67202e8SZhou Wang {
3212b67202e8SZhou Wang struct device *dev = &qm->pdev->dev;
3213b67202e8SZhou Wang struct hisi_qp *qp;
3214b67202e8SZhou Wang int i, ret;
3215b67202e8SZhou Wang
3216b67202e8SZhou Wang for (i = 0; i < qm->qp_num; i++) {
32175308f660SWeili Qian qp = &qm->qp_array[i];
3218b67202e8SZhou Wang if (qp && atomic_read(&qp->qp_status.flags) == QP_START) {
3219b67202e8SZhou Wang qp->is_resetting = true;
3220b67202e8SZhou Wang ret = qm_stop_qp_nolock(qp);
3221b67202e8SZhou Wang if (ret < 0) {
3222b67202e8SZhou Wang dev_err(dev, "Failed to stop qp%d!\n", i);
32236c6dd580SShukun Tan return ret;
32246c6dd580SShukun Tan }
32256c6dd580SShukun Tan }
32266c6dd580SShukun Tan }
32276c6dd580SShukun Tan
32286c6dd580SShukun Tan return 0;
32296c6dd580SShukun Tan }
32306c6dd580SShukun Tan
32316c6dd580SShukun Tan /**
3232b2161cc0SShiju Jose * qm_clear_queues() - Clear all queues memory in a qm.
3233b2161cc0SShiju Jose * @qm: The qm in which the queues will be cleared.
3234b2161cc0SShiju Jose *
32356c6dd580SShukun Tan * This function clears all queues memory in a qm. Reset of accelerator can
32366c6dd580SShukun Tan * use this to clear queues.
32376c6dd580SShukun Tan */
qm_clear_queues(struct hisi_qm * qm)32386c6dd580SShukun Tan static void qm_clear_queues(struct hisi_qm *qm)
32396c6dd580SShukun Tan {
32406c6dd580SShukun Tan struct hisi_qp *qp;
32416c6dd580SShukun Tan int i;
32426c6dd580SShukun Tan
32436c6dd580SShukun Tan for (i = 0; i < qm->qp_num; i++) {
32445308f660SWeili Qian qp = &qm->qp_array[i];
3245fd11727eSKai Ye if (qp->is_in_kernel && qp->is_resetting)
32466c6dd580SShukun Tan memset(qp->qdma.va, 0, qp->qdma.size);
32476c6dd580SShukun Tan }
32486c6dd580SShukun Tan
32496c6dd580SShukun Tan memset(qm->qdma.va, 0, qm->qdma.size);
32506c6dd580SShukun Tan }
32516c6dd580SShukun Tan
3252263c9959SZhou Wang /**
3253263c9959SZhou Wang * hisi_qm_stop() - Stop a qm.
3254263c9959SZhou Wang * @qm: The qm which will be stopped.
3255e88dd6e1SYang Shen * @r: The reason to stop qm.
3256263c9959SZhou Wang *
3257263c9959SZhou Wang * This function stops qm and its qps, then qm can not accept request.
3258263c9959SZhou Wang * Related resources are not released at this state, we can use hisi_qm_start
3259263c9959SZhou Wang * to let qm start again.
3260263c9959SZhou Wang */
hisi_qm_stop(struct hisi_qm * qm,enum qm_stop_reason r)3261e88dd6e1SYang Shen int hisi_qm_stop(struct hisi_qm *qm, enum qm_stop_reason r)
3262263c9959SZhou Wang {
3263b67202e8SZhou Wang struct device *dev = &qm->pdev->dev;
3264b67202e8SZhou Wang int ret = 0;
3265263c9959SZhou Wang
3266b67202e8SZhou Wang down_write(&qm->qps_lock);
3267b67202e8SZhou Wang
3268e88dd6e1SYang Shen qm->status.stop_reason = r;
3269b67202e8SZhou Wang if (!qm_avail_state(qm, QM_STOP)) {
3270b67202e8SZhou Wang ret = -EPERM;
3271b67202e8SZhou Wang goto err_unlock;
3272263c9959SZhou Wang }
3273263c9959SZhou Wang
3274b67202e8SZhou Wang if (qm->status.stop_reason == QM_SOFT_RESET ||
32754b3ee3ffSWeili Qian qm->status.stop_reason == QM_DOWN) {
32768bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
3277b67202e8SZhou Wang ret = qm_stop_started_qp(qm);
3278b67202e8SZhou Wang if (ret < 0) {
3279b67202e8SZhou Wang dev_err(dev, "Failed to stop started qp!\n");
3280b67202e8SZhou Wang goto err_unlock;
3281b67202e8SZhou Wang }
32828bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
3283b67202e8SZhou Wang }
3284263c9959SZhou Wang
328595f0b6d5SWeili Qian qm_disable_eq_aeq_interrupts(qm);
328679e09f30SZhou Wang if (qm->fun_type == QM_HW_PF) {
3287263c9959SZhou Wang ret = hisi_qm_set_vft(qm, 0, 0, 0);
3288b67202e8SZhou Wang if (ret < 0) {
3289263c9959SZhou Wang dev_err(dev, "Failed to set vft!\n");
3290b67202e8SZhou Wang ret = -EBUSY;
3291b67202e8SZhou Wang goto err_unlock;
3292b67202e8SZhou Wang }
329379e09f30SZhou Wang }
3294263c9959SZhou Wang
32956c6dd580SShukun Tan qm_clear_queues(qm);
3296b67202e8SZhou Wang atomic_set(&qm->status.flags, QM_STOP);
32976c6dd580SShukun Tan
3298b67202e8SZhou Wang err_unlock:
3299b67202e8SZhou Wang up_write(&qm->qps_lock);
3300263c9959SZhou Wang return ret;
3301263c9959SZhou Wang }
3302263c9959SZhou Wang EXPORT_SYMBOL_GPL(hisi_qm_stop);
3303263c9959SZhou Wang
qm_hw_error_init(struct hisi_qm * qm)3304eaebf4c3SShukun Tan static void qm_hw_error_init(struct hisi_qm *qm)
3305263c9959SZhou Wang {
3306263c9959SZhou Wang if (!qm->ops->hw_error_init) {
3307ee1788c6SZhou Wang dev_err(&qm->pdev->dev, "QM doesn't support hw error handling!\n");
3308263c9959SZhou Wang return;
3309263c9959SZhou Wang }
3310263c9959SZhou Wang
3311d90fab0dSWeili Qian qm->ops->hw_error_init(qm);
3312263c9959SZhou Wang }
3313eaebf4c3SShukun Tan
qm_hw_error_uninit(struct hisi_qm * qm)3314eaebf4c3SShukun Tan static void qm_hw_error_uninit(struct hisi_qm *qm)
3315eaebf4c3SShukun Tan {
3316eaebf4c3SShukun Tan if (!qm->ops->hw_error_uninit) {
3317eaebf4c3SShukun Tan dev_err(&qm->pdev->dev, "Unexpected QM hw error uninit!\n");
3318eaebf4c3SShukun Tan return;
3319eaebf4c3SShukun Tan }
3320eaebf4c3SShukun Tan
3321eaebf4c3SShukun Tan qm->ops->hw_error_uninit(qm);
3322eaebf4c3SShukun Tan }
3323263c9959SZhou Wang
qm_hw_error_handle(struct hisi_qm * qm)3324dbdc1ec3SShukun Tan static enum acc_err_result qm_hw_error_handle(struct hisi_qm *qm)
3325263c9959SZhou Wang {
3326263c9959SZhou Wang if (!qm->ops->hw_error_handle) {
3327ee1788c6SZhou Wang dev_err(&qm->pdev->dev, "QM doesn't support hw error report!\n");
3328dbdc1ec3SShukun Tan return ACC_ERR_NONE;
3329263c9959SZhou Wang }
3330263c9959SZhou Wang
3331263c9959SZhou Wang return qm->ops->hw_error_handle(qm);
3332263c9959SZhou Wang }
3333263c9959SZhou Wang
3334263c9959SZhou Wang /**
3335eaebf4c3SShukun Tan * hisi_qm_dev_err_init() - Initialize device error configuration.
3336eaebf4c3SShukun Tan * @qm: The qm for which we want to do error initialization.
3337eaebf4c3SShukun Tan *
3338eaebf4c3SShukun Tan * Initialize QM and device error related configuration.
3339eaebf4c3SShukun Tan */
hisi_qm_dev_err_init(struct hisi_qm * qm)3340eaebf4c3SShukun Tan void hisi_qm_dev_err_init(struct hisi_qm *qm)
3341eaebf4c3SShukun Tan {
3342eaebf4c3SShukun Tan if (qm->fun_type == QM_HW_VF)
3343eaebf4c3SShukun Tan return;
3344eaebf4c3SShukun Tan
3345eaebf4c3SShukun Tan qm_hw_error_init(qm);
3346eaebf4c3SShukun Tan
3347eaebf4c3SShukun Tan if (!qm->err_ini->hw_err_enable) {
3348eaebf4c3SShukun Tan dev_err(&qm->pdev->dev, "Device doesn't support hw error init!\n");
3349eaebf4c3SShukun Tan return;
3350eaebf4c3SShukun Tan }
3351eaebf4c3SShukun Tan qm->err_ini->hw_err_enable(qm);
3352eaebf4c3SShukun Tan }
3353eaebf4c3SShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_dev_err_init);
3354eaebf4c3SShukun Tan
3355eaebf4c3SShukun Tan /**
3356eaebf4c3SShukun Tan * hisi_qm_dev_err_uninit() - Uninitialize device error configuration.
3357eaebf4c3SShukun Tan * @qm: The qm for which we want to do error uninitialization.
3358eaebf4c3SShukun Tan *
3359eaebf4c3SShukun Tan * Uninitialize QM and device error related configuration.
3360eaebf4c3SShukun Tan */
hisi_qm_dev_err_uninit(struct hisi_qm * qm)3361eaebf4c3SShukun Tan void hisi_qm_dev_err_uninit(struct hisi_qm *qm)
3362eaebf4c3SShukun Tan {
3363eaebf4c3SShukun Tan if (qm->fun_type == QM_HW_VF)
3364eaebf4c3SShukun Tan return;
3365eaebf4c3SShukun Tan
3366eaebf4c3SShukun Tan qm_hw_error_uninit(qm);
3367eaebf4c3SShukun Tan
3368eaebf4c3SShukun Tan if (!qm->err_ini->hw_err_disable) {
3369eaebf4c3SShukun Tan dev_err(&qm->pdev->dev, "Unexpected device hw error uninit!\n");
3370eaebf4c3SShukun Tan return;
3371eaebf4c3SShukun Tan }
3372eaebf4c3SShukun Tan qm->err_ini->hw_err_disable(qm);
3373eaebf4c3SShukun Tan }
3374eaebf4c3SShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_dev_err_uninit);
3375eaebf4c3SShukun Tan
33763f1ec97aSWeili Qian /**
33773f1ec97aSWeili Qian * hisi_qm_free_qps() - free multiple queue pairs.
33783f1ec97aSWeili Qian * @qps: The queue pairs need to be freed.
33793f1ec97aSWeili Qian * @qp_num: The num of queue pairs.
33803f1ec97aSWeili Qian */
hisi_qm_free_qps(struct hisi_qp ** qps,int qp_num)33813f1ec97aSWeili Qian void hisi_qm_free_qps(struct hisi_qp **qps, int qp_num)
33823f1ec97aSWeili Qian {
33833f1ec97aSWeili Qian int i;
33843f1ec97aSWeili Qian
33853f1ec97aSWeili Qian if (!qps || qp_num <= 0)
33863f1ec97aSWeili Qian return;
33873f1ec97aSWeili Qian
33883f1ec97aSWeili Qian for (i = qp_num - 1; i >= 0; i--)
33893f1ec97aSWeili Qian hisi_qm_release_qp(qps[i]);
33903f1ec97aSWeili Qian }
33913f1ec97aSWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_free_qps);
33923f1ec97aSWeili Qian
free_list(struct list_head * head)33933f1ec97aSWeili Qian static void free_list(struct list_head *head)
33943f1ec97aSWeili Qian {
33953f1ec97aSWeili Qian struct hisi_qm_resource *res, *tmp;
33963f1ec97aSWeili Qian
33973f1ec97aSWeili Qian list_for_each_entry_safe(res, tmp, head, list) {
33983f1ec97aSWeili Qian list_del(&res->list);
33993f1ec97aSWeili Qian kfree(res);
34003f1ec97aSWeili Qian }
34013f1ec97aSWeili Qian }
34023f1ec97aSWeili Qian
hisi_qm_sort_devices(int node,struct list_head * head,struct hisi_qm_list * qm_list)34033f1ec97aSWeili Qian static int hisi_qm_sort_devices(int node, struct list_head *head,
34043f1ec97aSWeili Qian struct hisi_qm_list *qm_list)
34053f1ec97aSWeili Qian {
34063f1ec97aSWeili Qian struct hisi_qm_resource *res, *tmp;
34073f1ec97aSWeili Qian struct hisi_qm *qm;
34083f1ec97aSWeili Qian struct list_head *n;
34093f1ec97aSWeili Qian struct device *dev;
34107001141dSYicong Yang int dev_node;
34113f1ec97aSWeili Qian
34123f1ec97aSWeili Qian list_for_each_entry(qm, &qm_list->list, list) {
34133f1ec97aSWeili Qian dev = &qm->pdev->dev;
34143f1ec97aSWeili Qian
34153f1ec97aSWeili Qian dev_node = dev_to_node(dev);
34163f1ec97aSWeili Qian if (dev_node < 0)
34173f1ec97aSWeili Qian dev_node = 0;
34183f1ec97aSWeili Qian
34193f1ec97aSWeili Qian res = kzalloc(sizeof(*res), GFP_KERNEL);
34203f1ec97aSWeili Qian if (!res)
34213f1ec97aSWeili Qian return -ENOMEM;
34223f1ec97aSWeili Qian
34233f1ec97aSWeili Qian res->qm = qm;
34243f1ec97aSWeili Qian res->distance = node_distance(dev_node, node);
34253f1ec97aSWeili Qian n = head;
34263f1ec97aSWeili Qian list_for_each_entry(tmp, head, list) {
34273f1ec97aSWeili Qian if (res->distance < tmp->distance) {
34283f1ec97aSWeili Qian n = &tmp->list;
34293f1ec97aSWeili Qian break;
34303f1ec97aSWeili Qian }
34313f1ec97aSWeili Qian }
34323f1ec97aSWeili Qian list_add_tail(&res->list, n);
34333f1ec97aSWeili Qian }
34343f1ec97aSWeili Qian
34353f1ec97aSWeili Qian return 0;
34363f1ec97aSWeili Qian }
34373f1ec97aSWeili Qian
34383f1ec97aSWeili Qian /**
34393f1ec97aSWeili Qian * hisi_qm_alloc_qps_node() - Create multiple queue pairs.
34403f1ec97aSWeili Qian * @qm_list: The list of all available devices.
34413f1ec97aSWeili Qian * @qp_num: The number of queue pairs need created.
34423f1ec97aSWeili Qian * @alg_type: The algorithm type.
34433f1ec97aSWeili Qian * @node: The numa node.
34443f1ec97aSWeili Qian * @qps: The queue pairs need created.
34453f1ec97aSWeili Qian *
34463f1ec97aSWeili Qian * This function will sort all available device according to numa distance.
34473f1ec97aSWeili Qian * Then try to create all queue pairs from one device, if all devices do
34483f1ec97aSWeili Qian * not meet the requirements will return error.
34493f1ec97aSWeili Qian */
hisi_qm_alloc_qps_node(struct hisi_qm_list * qm_list,int qp_num,u8 alg_type,int node,struct hisi_qp ** qps)34503f1ec97aSWeili Qian int hisi_qm_alloc_qps_node(struct hisi_qm_list *qm_list, int qp_num,
34513f1ec97aSWeili Qian u8 alg_type, int node, struct hisi_qp **qps)
34523f1ec97aSWeili Qian {
34533f1ec97aSWeili Qian struct hisi_qm_resource *tmp;
34543f1ec97aSWeili Qian int ret = -ENODEV;
34553f1ec97aSWeili Qian LIST_HEAD(head);
34563f1ec97aSWeili Qian int i;
34573f1ec97aSWeili Qian
34583f1ec97aSWeili Qian if (!qps || !qm_list || qp_num <= 0)
34593f1ec97aSWeili Qian return -EINVAL;
34603f1ec97aSWeili Qian
34613f1ec97aSWeili Qian mutex_lock(&qm_list->lock);
34623f1ec97aSWeili Qian if (hisi_qm_sort_devices(node, &head, qm_list)) {
34633f1ec97aSWeili Qian mutex_unlock(&qm_list->lock);
34643f1ec97aSWeili Qian goto err;
34653f1ec97aSWeili Qian }
34663f1ec97aSWeili Qian
34673f1ec97aSWeili Qian list_for_each_entry(tmp, &head, list) {
34683f1ec97aSWeili Qian for (i = 0; i < qp_num; i++) {
34693f1ec97aSWeili Qian qps[i] = hisi_qm_create_qp(tmp->qm, alg_type);
34703f1ec97aSWeili Qian if (IS_ERR(qps[i])) {
34713f1ec97aSWeili Qian hisi_qm_free_qps(qps, i);
34723f1ec97aSWeili Qian break;
34733f1ec97aSWeili Qian }
34743f1ec97aSWeili Qian }
34753f1ec97aSWeili Qian
34763f1ec97aSWeili Qian if (i == qp_num) {
34773f1ec97aSWeili Qian ret = 0;
34783f1ec97aSWeili Qian break;
34793f1ec97aSWeili Qian }
34803f1ec97aSWeili Qian }
34813f1ec97aSWeili Qian
34823f1ec97aSWeili Qian mutex_unlock(&qm_list->lock);
34833f1ec97aSWeili Qian if (ret)
34844cf0806eSWeili Qian pr_info("Failed to create qps, node[%d], alg[%u], qp[%d]!\n",
34853f1ec97aSWeili Qian node, alg_type, qp_num);
34863f1ec97aSWeili Qian
34873f1ec97aSWeili Qian err:
34883f1ec97aSWeili Qian free_list(&head);
34893f1ec97aSWeili Qian return ret;
34903f1ec97aSWeili Qian }
34913f1ec97aSWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_alloc_qps_node);
34923f1ec97aSWeili Qian
qm_vf_q_assign(struct hisi_qm * qm,u32 num_vfs)3493cd1b7ae3SShukun Tan static int qm_vf_q_assign(struct hisi_qm *qm, u32 num_vfs)
3494cd1b7ae3SShukun Tan {
34956250383aSWeili Qian u32 remain_q_num, vfs_q_num, act_q_num, q_num, i, j;
34966250383aSWeili Qian u32 max_qp_num = qm->max_qp_num;
3497cd1b7ae3SShukun Tan u32 q_base = qm->qp_num;
3498cd1b7ae3SShukun Tan int ret;
3499cd1b7ae3SShukun Tan
3500cd1b7ae3SShukun Tan if (!num_vfs)
3501cd1b7ae3SShukun Tan return -EINVAL;
3502cd1b7ae3SShukun Tan
35036250383aSWeili Qian vfs_q_num = qm->ctrl_qp_num - qm->qp_num;
3504cd1b7ae3SShukun Tan
35056250383aSWeili Qian /* If vfs_q_num is less than num_vfs, return error. */
35066250383aSWeili Qian if (vfs_q_num < num_vfs)
3507cd1b7ae3SShukun Tan return -EINVAL;
3508cd1b7ae3SShukun Tan
35096250383aSWeili Qian q_num = vfs_q_num / num_vfs;
35106250383aSWeili Qian remain_q_num = vfs_q_num % num_vfs;
35116250383aSWeili Qian
35126250383aSWeili Qian for (i = num_vfs; i > 0; i--) {
35136250383aSWeili Qian /*
35146250383aSWeili Qian * if q_num + remain_q_num > max_qp_num in last vf, divide the
35156250383aSWeili Qian * remaining queues equally.
35166250383aSWeili Qian */
35176250383aSWeili Qian if (i == num_vfs && q_num + remain_q_num <= max_qp_num) {
35186250383aSWeili Qian act_q_num = q_num + remain_q_num;
35196250383aSWeili Qian remain_q_num = 0;
35206250383aSWeili Qian } else if (remain_q_num > 0) {
35216250383aSWeili Qian act_q_num = q_num + 1;
35226250383aSWeili Qian remain_q_num--;
35236250383aSWeili Qian } else {
35246250383aSWeili Qian act_q_num = q_num;
35256250383aSWeili Qian }
35266250383aSWeili Qian
3527f8de067cSWeili Qian act_q_num = min(act_q_num, max_qp_num);
35286250383aSWeili Qian ret = hisi_qm_set_vft(qm, i, q_base, act_q_num);
3529cd1b7ae3SShukun Tan if (ret) {
35306250383aSWeili Qian for (j = num_vfs; j > i; j--)
3531cd1b7ae3SShukun Tan hisi_qm_set_vft(qm, j, 0, 0);
3532cd1b7ae3SShukun Tan return ret;
3533cd1b7ae3SShukun Tan }
35346250383aSWeili Qian q_base += act_q_num;
3535cd1b7ae3SShukun Tan }
3536cd1b7ae3SShukun Tan
3537cd1b7ae3SShukun Tan return 0;
3538cd1b7ae3SShukun Tan }
3539cd1b7ae3SShukun Tan
qm_clear_vft_config(struct hisi_qm * qm)3540cd1b7ae3SShukun Tan static int qm_clear_vft_config(struct hisi_qm *qm)
3541cd1b7ae3SShukun Tan {
3542cd1b7ae3SShukun Tan int ret;
3543cd1b7ae3SShukun Tan u32 i;
3544cd1b7ae3SShukun Tan
3545cd1b7ae3SShukun Tan for (i = 1; i <= qm->vfs_num; i++) {
3546cd1b7ae3SShukun Tan ret = hisi_qm_set_vft(qm, i, 0, 0);
3547cd1b7ae3SShukun Tan if (ret)
3548cd1b7ae3SShukun Tan return ret;
3549cd1b7ae3SShukun Tan }
3550cd1b7ae3SShukun Tan qm->vfs_num = 0;
3551cd1b7ae3SShukun Tan
3552cd1b7ae3SShukun Tan return 0;
3553cd1b7ae3SShukun Tan }
3554cd1b7ae3SShukun Tan
qm_func_shaper_enable(struct hisi_qm * qm,u32 fun_index,u32 qos)355572b010dcSKai Ye static int qm_func_shaper_enable(struct hisi_qm *qm, u32 fun_index, u32 qos)
355672b010dcSKai Ye {
355772b010dcSKai Ye struct device *dev = &qm->pdev->dev;
355872b010dcSKai Ye u32 ir = qos * QM_QOS_RATE;
355972b010dcSKai Ye int ret, total_vfs, i;
356072b010dcSKai Ye
356172b010dcSKai Ye total_vfs = pci_sriov_get_totalvfs(qm->pdev);
356272b010dcSKai Ye if (fun_index > total_vfs)
356372b010dcSKai Ye return -EINVAL;
356472b010dcSKai Ye
356572b010dcSKai Ye qm->factor[fun_index].func_qos = qos;
356672b010dcSKai Ye
356772b010dcSKai Ye ret = qm_get_shaper_para(ir, &qm->factor[fun_index]);
356872b010dcSKai Ye if (ret) {
356972b010dcSKai Ye dev_err(dev, "failed to calculate shaper parameter!\n");
357072b010dcSKai Ye return -EINVAL;
357172b010dcSKai Ye }
357272b010dcSKai Ye
357372b010dcSKai Ye for (i = ALG_TYPE_0; i <= ALG_TYPE_1; i++) {
357472b010dcSKai Ye /* The base number of queue reuse for different alg type */
357572b010dcSKai Ye ret = qm_set_vft_common(qm, SHAPER_VFT, fun_index, i, 1);
357672b010dcSKai Ye if (ret) {
357772b010dcSKai Ye dev_err(dev, "type: %d, failed to set shaper vft!\n", i);
357872b010dcSKai Ye return -EINVAL;
357972b010dcSKai Ye }
358072b010dcSKai Ye }
358172b010dcSKai Ye
358272b010dcSKai Ye return 0;
358372b010dcSKai Ye }
358472b010dcSKai Ye
qm_get_shaper_vft_qos(struct hisi_qm * qm,u32 fun_index)35853bbf0783SKai Ye static u32 qm_get_shaper_vft_qos(struct hisi_qm *qm, u32 fun_index)
35863bbf0783SKai Ye {
35873bbf0783SKai Ye u64 cir_u = 0, cir_b = 0, cir_s = 0;
35883bbf0783SKai Ye u64 shaper_vft, ir_calc, ir;
35893bbf0783SKai Ye unsigned int val;
35903bbf0783SKai Ye u32 error_rate;
35913bbf0783SKai Ye int ret;
35923bbf0783SKai Ye
35933bbf0783SKai Ye ret = readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
35943bbf0783SKai Ye val & BIT(0), POLL_PERIOD,
35953bbf0783SKai Ye POLL_TIMEOUT);
35963bbf0783SKai Ye if (ret)
35973bbf0783SKai Ye return 0;
35983bbf0783SKai Ye
35993bbf0783SKai Ye writel(0x1, qm->io_base + QM_VFT_CFG_OP_WR);
36003bbf0783SKai Ye writel(SHAPER_VFT, qm->io_base + QM_VFT_CFG_TYPE);
36013bbf0783SKai Ye writel(fun_index, qm->io_base + QM_VFT_CFG);
36023bbf0783SKai Ye
36033bbf0783SKai Ye writel(0x0, qm->io_base + QM_VFT_CFG_RDY);
36043bbf0783SKai Ye writel(0x1, qm->io_base + QM_VFT_CFG_OP_ENABLE);
36053bbf0783SKai Ye
36063bbf0783SKai Ye ret = readl_relaxed_poll_timeout(qm->io_base + QM_VFT_CFG_RDY, val,
36073bbf0783SKai Ye val & BIT(0), POLL_PERIOD,
36083bbf0783SKai Ye POLL_TIMEOUT);
36093bbf0783SKai Ye if (ret)
36103bbf0783SKai Ye return 0;
36113bbf0783SKai Ye
36123bbf0783SKai Ye shaper_vft = readl(qm->io_base + QM_VFT_CFG_DATA_L) |
36133bbf0783SKai Ye ((u64)readl(qm->io_base + QM_VFT_CFG_DATA_H) << 32);
36143bbf0783SKai Ye
36153bbf0783SKai Ye cir_b = shaper_vft & QM_SHAPER_CIR_B_MASK;
36163bbf0783SKai Ye cir_u = shaper_vft & QM_SHAPER_CIR_U_MASK;
36173bbf0783SKai Ye cir_u = cir_u >> QM_SHAPER_FACTOR_CIR_U_SHIFT;
36183bbf0783SKai Ye
36193bbf0783SKai Ye cir_s = shaper_vft & QM_SHAPER_CIR_S_MASK;
36203bbf0783SKai Ye cir_s = cir_s >> QM_SHAPER_FACTOR_CIR_S_SHIFT;
36213bbf0783SKai Ye
36223bbf0783SKai Ye ir_calc = acc_shaper_para_calc(cir_b, cir_u, cir_s);
36233bbf0783SKai Ye
36243bbf0783SKai Ye ir = qm->factor[fun_index].func_qos * QM_QOS_RATE;
36253bbf0783SKai Ye
36263bbf0783SKai Ye error_rate = QM_QOS_EXPAND_RATE * (u32)abs(ir_calc - ir) / ir;
36273bbf0783SKai Ye if (error_rate > QM_QOS_MIN_ERROR_RATE) {
36283bbf0783SKai Ye pci_err(qm->pdev, "error_rate: %u, get function qos is error!\n", error_rate);
36293bbf0783SKai Ye return 0;
36303bbf0783SKai Ye }
36313bbf0783SKai Ye
36323bbf0783SKai Ye return ir;
36333bbf0783SKai Ye }
36343bbf0783SKai Ye
qm_vf_get_qos(struct hisi_qm * qm,u32 fun_num)36353bbf0783SKai Ye static void qm_vf_get_qos(struct hisi_qm *qm, u32 fun_num)
36363bbf0783SKai Ye {
36373bbf0783SKai Ye struct device *dev = &qm->pdev->dev;
36383bbf0783SKai Ye u64 mb_cmd;
36393bbf0783SKai Ye u32 qos;
36403bbf0783SKai Ye int ret;
36413bbf0783SKai Ye
36423bbf0783SKai Ye qos = qm_get_shaper_vft_qos(qm, fun_num);
36433bbf0783SKai Ye if (!qos) {
36443bbf0783SKai Ye dev_err(dev, "function(%u) failed to get qos by PF!\n", fun_num);
36453bbf0783SKai Ye return;
36463bbf0783SKai Ye }
36473bbf0783SKai Ye
36483bbf0783SKai Ye mb_cmd = QM_PF_SET_QOS | (u64)qos << QM_MB_CMD_DATA_SHIFT;
36493bbf0783SKai Ye ret = qm_ping_single_vf(qm, mb_cmd, fun_num);
36503bbf0783SKai Ye if (ret)
36513bbf0783SKai Ye dev_err(dev, "failed to send cmd to VF(%u)!\n", fun_num);
36523bbf0783SKai Ye }
36533bbf0783SKai Ye
qm_vf_read_qos(struct hisi_qm * qm)36543bbf0783SKai Ye static int qm_vf_read_qos(struct hisi_qm *qm)
36553bbf0783SKai Ye {
36563bbf0783SKai Ye int cnt = 0;
365705b3badeSKai Ye int ret = -EINVAL;
36583bbf0783SKai Ye
36593bbf0783SKai Ye /* reset mailbox qos val */
36603bbf0783SKai Ye qm->mb_qos = 0;
36613bbf0783SKai Ye
36623bbf0783SKai Ye /* vf ping pf to get function qos */
366382f00b24SWeili Qian ret = qm_ping_pf(qm, QM_VF_GET_QOS);
36643bbf0783SKai Ye if (ret) {
36653bbf0783SKai Ye pci_err(qm->pdev, "failed to send cmd to PF to get qos!\n");
36663bbf0783SKai Ye return ret;
36673bbf0783SKai Ye }
36683bbf0783SKai Ye
36693bbf0783SKai Ye while (true) {
36703bbf0783SKai Ye msleep(QM_WAIT_DST_ACK);
36713bbf0783SKai Ye if (qm->mb_qos)
36723bbf0783SKai Ye break;
36733bbf0783SKai Ye
36743bbf0783SKai Ye if (++cnt > QM_MAX_VF_WAIT_COUNT) {
36753bbf0783SKai Ye pci_err(qm->pdev, "PF ping VF timeout!\n");
36763bbf0783SKai Ye return -ETIMEDOUT;
36773bbf0783SKai Ye }
36783bbf0783SKai Ye }
36793bbf0783SKai Ye
36803bbf0783SKai Ye return ret;
36813bbf0783SKai Ye }
36823bbf0783SKai Ye
qm_algqos_read(struct file * filp,char __user * buf,size_t count,loff_t * pos)36833bbf0783SKai Ye static ssize_t qm_algqos_read(struct file *filp, char __user *buf,
36843bbf0783SKai Ye size_t count, loff_t *pos)
36853bbf0783SKai Ye {
36863bbf0783SKai Ye struct hisi_qm *qm = filp->private_data;
36873bbf0783SKai Ye char tbuf[QM_DBG_READ_LEN];
36883bbf0783SKai Ye u32 qos_val, ir;
36893bbf0783SKai Ye int ret;
36903bbf0783SKai Ye
3691607c191bSWeili Qian ret = hisi_qm_get_dfx_access(qm);
3692607c191bSWeili Qian if (ret)
3693607c191bSWeili Qian return ret;
3694607c191bSWeili Qian
36953bbf0783SKai Ye /* Mailbox and reset cannot be operated at the same time */
36963bbf0783SKai Ye if (test_and_set_bit(QM_RESETTING, &qm->misc_ctl)) {
36973bbf0783SKai Ye pci_err(qm->pdev, "dev resetting, read alg qos failed!\n");
3698607c191bSWeili Qian ret = -EAGAIN;
3699607c191bSWeili Qian goto err_put_dfx_access;
37003bbf0783SKai Ye }
37013bbf0783SKai Ye
37023bbf0783SKai Ye if (qm->fun_type == QM_HW_PF) {
37033bbf0783SKai Ye ir = qm_get_shaper_vft_qos(qm, 0);
37043bbf0783SKai Ye } else {
37053bbf0783SKai Ye ret = qm_vf_read_qos(qm);
37063bbf0783SKai Ye if (ret)
37073bbf0783SKai Ye goto err_get_status;
37083bbf0783SKai Ye ir = qm->mb_qos;
37093bbf0783SKai Ye }
37103bbf0783SKai Ye
37113bbf0783SKai Ye qos_val = ir / QM_QOS_RATE;
37123bbf0783SKai Ye ret = scnprintf(tbuf, QM_DBG_READ_LEN, "%u\n", qos_val);
37133bbf0783SKai Ye
37143bbf0783SKai Ye ret = simple_read_from_buffer(buf, count, pos, tbuf, ret);
37153bbf0783SKai Ye
37163bbf0783SKai Ye err_get_status:
37173bbf0783SKai Ye clear_bit(QM_RESETTING, &qm->misc_ctl);
3718607c191bSWeili Qian err_put_dfx_access:
3719607c191bSWeili Qian hisi_qm_put_dfx_access(qm);
37203bbf0783SKai Ye return ret;
37213bbf0783SKai Ye }
37223bbf0783SKai Ye
qm_get_qos_value(struct hisi_qm * qm,const char * buf,unsigned long * val,unsigned int * fun_index)3723488f30d4SKai Ye static ssize_t qm_get_qos_value(struct hisi_qm *qm, const char *buf,
3724488f30d4SKai Ye unsigned long *val,
3725488f30d4SKai Ye unsigned int *fun_index)
3726488f30d4SKai Ye {
3727550fac22SGreg Kroah-Hartman const struct bus_type *bus_type = qm->pdev->dev.bus;
3728488f30d4SKai Ye char tbuf_bdf[QM_DBG_READ_LEN] = {0};
37293efe90afSKai Ye char val_buf[QM_DBG_READ_LEN] = {0};
373022d7a6c3SKai Ye struct pci_dev *pdev;
373122d7a6c3SKai Ye struct device *dev;
373222d7a6c3SKai Ye int ret;
3733488f30d4SKai Ye
3734488f30d4SKai Ye ret = sscanf(buf, "%s %s", tbuf_bdf, val_buf);
3735488f30d4SKai Ye if (ret != QM_QOS_PARAM_NUM)
3736488f30d4SKai Ye return -EINVAL;
3737488f30d4SKai Ye
373822d7a6c3SKai Ye ret = kstrtoul(val_buf, 10, val);
3739c5d692a2STom Rix if (ret || *val == 0 || *val > QM_QOS_MAX_VAL) {
3740488f30d4SKai Ye pci_err(qm->pdev, "input qos value is error, please set 1~1000!\n");
3741488f30d4SKai Ye return -EINVAL;
3742488f30d4SKai Ye }
3743488f30d4SKai Ye
374422d7a6c3SKai Ye dev = bus_find_device_by_name(bus_type, NULL, tbuf_bdf);
374522d7a6c3SKai Ye if (!dev) {
374622d7a6c3SKai Ye pci_err(qm->pdev, "input pci bdf number is error!\n");
374722d7a6c3SKai Ye return -ENODEV;
3748488f30d4SKai Ye }
3749488f30d4SKai Ye
375022d7a6c3SKai Ye pdev = container_of(dev, struct pci_dev, dev);
375122d7a6c3SKai Ye
375222d7a6c3SKai Ye *fun_index = pdev->devfn;
3753488f30d4SKai Ye
3754488f30d4SKai Ye return 0;
3755488f30d4SKai Ye }
3756488f30d4SKai Ye
qm_algqos_write(struct file * filp,const char __user * buf,size_t count,loff_t * pos)375772b010dcSKai Ye static ssize_t qm_algqos_write(struct file *filp, const char __user *buf,
375872b010dcSKai Ye size_t count, loff_t *pos)
375972b010dcSKai Ye {
376072b010dcSKai Ye struct hisi_qm *qm = filp->private_data;
376172b010dcSKai Ye char tbuf[QM_DBG_READ_LEN];
376272b010dcSKai Ye unsigned int fun_index;
3763488f30d4SKai Ye unsigned long val;
376472b010dcSKai Ye int len, ret;
376572b010dcSKai Ye
3766488f30d4SKai Ye if (*pos != 0)
3767488f30d4SKai Ye return 0;
3768488f30d4SKai Ye
3769488f30d4SKai Ye if (count >= QM_DBG_READ_LEN)
3770488f30d4SKai Ye return -ENOSPC;
3771488f30d4SKai Ye
3772488f30d4SKai Ye len = simple_write_to_buffer(tbuf, QM_DBG_READ_LEN - 1, pos, buf, count);
3773488f30d4SKai Ye if (len < 0)
3774488f30d4SKai Ye return len;
3775488f30d4SKai Ye
3776488f30d4SKai Ye tbuf[len] = '\0';
3777488f30d4SKai Ye ret = qm_get_qos_value(qm, tbuf, &val, &fun_index);
3778488f30d4SKai Ye if (ret)
3779488f30d4SKai Ye return ret;
3780488f30d4SKai Ye
378172b010dcSKai Ye /* Mailbox and reset cannot be operated at the same time */
378272b010dcSKai Ye if (test_and_set_bit(QM_RESETTING, &qm->misc_ctl)) {
378372b010dcSKai Ye pci_err(qm->pdev, "dev resetting, write alg qos failed!\n");
378472b010dcSKai Ye return -EAGAIN;
378572b010dcSKai Ye }
378672b010dcSKai Ye
3787607c191bSWeili Qian ret = qm_pm_get_sync(qm);
378872b010dcSKai Ye if (ret) {
378972b010dcSKai Ye ret = -EINVAL;
379072b010dcSKai Ye goto err_get_status;
379172b010dcSKai Ye }
379272b010dcSKai Ye
3793607c191bSWeili Qian ret = qm_func_shaper_enable(qm, fun_index, val);
3794607c191bSWeili Qian if (ret) {
3795607c191bSWeili Qian pci_err(qm->pdev, "failed to enable function shaper!\n");
3796607c191bSWeili Qian ret = -EINVAL;
3797607c191bSWeili Qian goto err_put_sync;
3798607c191bSWeili Qian }
3799607c191bSWeili Qian
3800488f30d4SKai Ye pci_info(qm->pdev, "the qos value of function%u is set to %lu.\n",
3801488f30d4SKai Ye fun_index, val);
380272b010dcSKai Ye ret = count;
380372b010dcSKai Ye
3804607c191bSWeili Qian err_put_sync:
3805607c191bSWeili Qian qm_pm_put_sync(qm);
380672b010dcSKai Ye err_get_status:
380772b010dcSKai Ye clear_bit(QM_RESETTING, &qm->misc_ctl);
380872b010dcSKai Ye return ret;
380972b010dcSKai Ye }
381072b010dcSKai Ye
381172b010dcSKai Ye static const struct file_operations qm_algqos_fops = {
381272b010dcSKai Ye .owner = THIS_MODULE,
381372b010dcSKai Ye .open = simple_open,
38143bbf0783SKai Ye .read = qm_algqos_read,
381572b010dcSKai Ye .write = qm_algqos_write,
381672b010dcSKai Ye };
381772b010dcSKai Ye
381872b010dcSKai Ye /**
381972b010dcSKai Ye * hisi_qm_set_algqos_init() - Initialize function qos debugfs files.
382072b010dcSKai Ye * @qm: The qm for which we want to add debugfs files.
382172b010dcSKai Ye *
382282f00b24SWeili Qian * Create function qos debugfs files, VF ping PF to get function qos.
382372b010dcSKai Ye */
hisi_qm_set_algqos_init(struct hisi_qm * qm)382494476b2bSKai Ye void hisi_qm_set_algqos_init(struct hisi_qm *qm)
382572b010dcSKai Ye {
382672b010dcSKai Ye if (qm->fun_type == QM_HW_PF)
382772b010dcSKai Ye debugfs_create_file("alg_qos", 0644, qm->debug.debug_root,
382872b010dcSKai Ye qm, &qm_algqos_fops);
382982f00b24SWeili Qian else if (test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps))
383072b010dcSKai Ye debugfs_create_file("alg_qos", 0444, qm->debug.debug_root,
383172b010dcSKai Ye qm, &qm_algqos_fops);
383272b010dcSKai Ye }
383372b010dcSKai Ye
hisi_qm_init_vf_qos(struct hisi_qm * qm,int total_func)3834f5b657e5SKai Ye static void hisi_qm_init_vf_qos(struct hisi_qm *qm, int total_func)
3835f5b657e5SKai Ye {
3836f5b657e5SKai Ye int i;
3837f5b657e5SKai Ye
3838f5b657e5SKai Ye for (i = 1; i <= total_func; i++)
3839f5b657e5SKai Ye qm->factor[i].func_qos = QM_QOS_MAX_VAL;
3840f5b657e5SKai Ye }
3841f5b657e5SKai Ye
3842cc0c40c6SKai Ye /**
3843cd1b7ae3SShukun Tan * hisi_qm_sriov_enable() - enable virtual functions
3844cd1b7ae3SShukun Tan * @pdev: the PCIe device
3845cd1b7ae3SShukun Tan * @max_vfs: the number of virtual functions to enable
3846cd1b7ae3SShukun Tan *
3847cd1b7ae3SShukun Tan * Returns the number of enabled VFs. If there are VFs enabled already or
3848cd1b7ae3SShukun Tan * max_vfs is more than the total number of device can be enabled, returns
3849cd1b7ae3SShukun Tan * failure.
3850cd1b7ae3SShukun Tan */
hisi_qm_sriov_enable(struct pci_dev * pdev,int max_vfs)3851cd1b7ae3SShukun Tan int hisi_qm_sriov_enable(struct pci_dev *pdev, int max_vfs)
3852cd1b7ae3SShukun Tan {
3853cd1b7ae3SShukun Tan struct hisi_qm *qm = pci_get_drvdata(pdev);
3854cd1b7ae3SShukun Tan int pre_existing_vfs, num_vfs, total_vfs, ret;
3855cd1b7ae3SShukun Tan
3856607c191bSWeili Qian ret = qm_pm_get_sync(qm);
3857607c191bSWeili Qian if (ret)
3858607c191bSWeili Qian return ret;
3859607c191bSWeili Qian
3860cd1b7ae3SShukun Tan total_vfs = pci_sriov_get_totalvfs(pdev);
3861cd1b7ae3SShukun Tan pre_existing_vfs = pci_num_vf(pdev);
3862cd1b7ae3SShukun Tan if (pre_existing_vfs) {
3863cd1b7ae3SShukun Tan pci_err(pdev, "%d VFs already enabled. Please disable pre-enabled VFs!\n",
3864cd1b7ae3SShukun Tan pre_existing_vfs);
3865607c191bSWeili Qian goto err_put_sync;
3866cd1b7ae3SShukun Tan }
3867cd1b7ae3SShukun Tan
3868fa2bf6e3SWeili Qian if (max_vfs > total_vfs) {
3869fa2bf6e3SWeili Qian pci_err(pdev, "%d VFs is more than total VFs %d!\n", max_vfs, total_vfs);
3870fa2bf6e3SWeili Qian ret = -ERANGE;
3871fa2bf6e3SWeili Qian goto err_put_sync;
3872fa2bf6e3SWeili Qian }
3873fa2bf6e3SWeili Qian
3874fa2bf6e3SWeili Qian num_vfs = max_vfs;
3875f5b657e5SKai Ye
3876f5b657e5SKai Ye if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
3877f5b657e5SKai Ye hisi_qm_init_vf_qos(qm, num_vfs);
3878f5b657e5SKai Ye
3879cd1b7ae3SShukun Tan ret = qm_vf_q_assign(qm, num_vfs);
3880cd1b7ae3SShukun Tan if (ret) {
3881cd1b7ae3SShukun Tan pci_err(pdev, "Can't assign queues for VF!\n");
3882607c191bSWeili Qian goto err_put_sync;
3883cd1b7ae3SShukun Tan }
3884cd1b7ae3SShukun Tan
3885cd1b7ae3SShukun Tan qm->vfs_num = num_vfs;
3886cd1b7ae3SShukun Tan
3887cd1b7ae3SShukun Tan ret = pci_enable_sriov(pdev, num_vfs);
3888cd1b7ae3SShukun Tan if (ret) {
3889cd1b7ae3SShukun Tan pci_err(pdev, "Can't enable VF!\n");
3890cd1b7ae3SShukun Tan qm_clear_vft_config(qm);
3891607c191bSWeili Qian goto err_put_sync;
3892cd1b7ae3SShukun Tan }
3893cd1b7ae3SShukun Tan
3894cd1b7ae3SShukun Tan pci_info(pdev, "VF enabled, vfs_num(=%d)!\n", num_vfs);
3895cd1b7ae3SShukun Tan
3896cd1b7ae3SShukun Tan return num_vfs;
3897607c191bSWeili Qian
3898607c191bSWeili Qian err_put_sync:
3899607c191bSWeili Qian qm_pm_put_sync(qm);
3900607c191bSWeili Qian return ret;
3901cd1b7ae3SShukun Tan }
3902cd1b7ae3SShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_sriov_enable);
3903cd1b7ae3SShukun Tan
3904cd1b7ae3SShukun Tan /**
3905cd1b7ae3SShukun Tan * hisi_qm_sriov_disable - disable virtual functions
3906daa31783SWeili Qian * @pdev: the PCI device.
3907daa31783SWeili Qian * @is_frozen: true when all the VFs are frozen.
3908cd1b7ae3SShukun Tan *
3909daa31783SWeili Qian * Return failure if there are VFs assigned already or VF is in used.
3910cd1b7ae3SShukun Tan */
hisi_qm_sriov_disable(struct pci_dev * pdev,bool is_frozen)3911daa31783SWeili Qian int hisi_qm_sriov_disable(struct pci_dev *pdev, bool is_frozen)
3912cd1b7ae3SShukun Tan {
3913cd1b7ae3SShukun Tan struct hisi_qm *qm = pci_get_drvdata(pdev);
3914607c191bSWeili Qian int ret;
3915cd1b7ae3SShukun Tan
3916cd1b7ae3SShukun Tan if (pci_vfs_assigned(pdev)) {
3917cd1b7ae3SShukun Tan pci_err(pdev, "Failed to disable VFs as VFs are assigned!\n");
3918cd1b7ae3SShukun Tan return -EPERM;
3919cd1b7ae3SShukun Tan }
3920cd1b7ae3SShukun Tan
3921daa31783SWeili Qian /* While VF is in used, SRIOV cannot be disabled. */
3922daa31783SWeili Qian if (!is_frozen && qm_try_frozen_vfs(pdev, qm->qm_list)) {
3923daa31783SWeili Qian pci_err(pdev, "Task is using its VF!\n");
3924daa31783SWeili Qian return -EBUSY;
3925daa31783SWeili Qian }
3926daa31783SWeili Qian
3927cd1b7ae3SShukun Tan pci_disable_sriov(pdev);
392882f00b24SWeili Qian
3929607c191bSWeili Qian ret = qm_clear_vft_config(qm);
3930607c191bSWeili Qian if (ret)
3931607c191bSWeili Qian return ret;
393272b010dcSKai Ye
3933607c191bSWeili Qian qm_pm_put_sync(qm);
3934607c191bSWeili Qian
3935607c191bSWeili Qian return 0;
3936cd1b7ae3SShukun Tan }
3937cd1b7ae3SShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_sriov_disable);
3938cd1b7ae3SShukun Tan
3939cd1b7ae3SShukun Tan /**
3940cd1b7ae3SShukun Tan * hisi_qm_sriov_configure - configure the number of VFs
3941cd1b7ae3SShukun Tan * @pdev: The PCI device
3942cd1b7ae3SShukun Tan * @num_vfs: The number of VFs need enabled
3943cd1b7ae3SShukun Tan *
3944cd1b7ae3SShukun Tan * Enable SR-IOV according to num_vfs, 0 means disable.
3945cd1b7ae3SShukun Tan */
hisi_qm_sriov_configure(struct pci_dev * pdev,int num_vfs)3946cd1b7ae3SShukun Tan int hisi_qm_sriov_configure(struct pci_dev *pdev, int num_vfs)
3947cd1b7ae3SShukun Tan {
3948cd1b7ae3SShukun Tan if (num_vfs == 0)
39493e9954feSWeili Qian return hisi_qm_sriov_disable(pdev, false);
3950cd1b7ae3SShukun Tan else
3951cd1b7ae3SShukun Tan return hisi_qm_sriov_enable(pdev, num_vfs);
3952cd1b7ae3SShukun Tan }
3953cd1b7ae3SShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_sriov_configure);
3954cd1b7ae3SShukun Tan
qm_dev_err_handle(struct hisi_qm * qm)3955dbdc1ec3SShukun Tan static enum acc_err_result qm_dev_err_handle(struct hisi_qm *qm)
3956f826e6efSShukun Tan {
3957*6a975fbaSWeili Qian if (!qm->err_ini->get_err_result) {
3958*6a975fbaSWeili Qian dev_err(&qm->pdev->dev, "Device doesn't support reset!\n");
3959dbdc1ec3SShukun Tan return ACC_ERR_NONE;
3960f826e6efSShukun Tan }
3961f826e6efSShukun Tan
3962*6a975fbaSWeili Qian return qm->err_ini->get_err_result(qm);
3963f826e6efSShukun Tan }
3964f826e6efSShukun Tan
qm_process_dev_error(struct hisi_qm * qm)3965dbdc1ec3SShukun Tan static enum acc_err_result qm_process_dev_error(struct hisi_qm *qm)
3966f826e6efSShukun Tan {
3967dbdc1ec3SShukun Tan enum acc_err_result qm_ret, dev_ret;
3968f826e6efSShukun Tan
3969f826e6efSShukun Tan /* log qm error */
3970f826e6efSShukun Tan qm_ret = qm_hw_error_handle(qm);
3971f826e6efSShukun Tan
3972f826e6efSShukun Tan /* log device error */
3973f826e6efSShukun Tan dev_ret = qm_dev_err_handle(qm);
3974f826e6efSShukun Tan
3975dbdc1ec3SShukun Tan return (qm_ret == ACC_ERR_NEED_RESET ||
3976dbdc1ec3SShukun Tan dev_ret == ACC_ERR_NEED_RESET) ?
3977dbdc1ec3SShukun Tan ACC_ERR_NEED_RESET : ACC_ERR_RECOVERED;
3978f826e6efSShukun Tan }
3979f826e6efSShukun Tan
3980f826e6efSShukun Tan /**
3981f826e6efSShukun Tan * hisi_qm_dev_err_detected() - Get device and qm error status then log it.
3982f826e6efSShukun Tan * @pdev: The PCI device which need report error.
3983f826e6efSShukun Tan * @state: The connectivity between CPU and device.
3984f826e6efSShukun Tan *
3985f826e6efSShukun Tan * We register this function into PCIe AER handlers, It will report device or
3986f826e6efSShukun Tan * qm hardware error status when error occur.
3987f826e6efSShukun Tan */
hisi_qm_dev_err_detected(struct pci_dev * pdev,pci_channel_state_t state)3988f826e6efSShukun Tan pci_ers_result_t hisi_qm_dev_err_detected(struct pci_dev *pdev,
3989f826e6efSShukun Tan pci_channel_state_t state)
3990f826e6efSShukun Tan {
3991dbdc1ec3SShukun Tan struct hisi_qm *qm = pci_get_drvdata(pdev);
3992dbdc1ec3SShukun Tan enum acc_err_result ret;
3993dbdc1ec3SShukun Tan
3994f826e6efSShukun Tan if (pdev->is_virtfn)
3995f826e6efSShukun Tan return PCI_ERS_RESULT_NONE;
3996f826e6efSShukun Tan
39974cf0806eSWeili Qian pci_info(pdev, "PCI error detected, state(=%u)!!\n", state);
3998f826e6efSShukun Tan if (state == pci_channel_io_perm_failure)
3999f826e6efSShukun Tan return PCI_ERS_RESULT_DISCONNECT;
4000f826e6efSShukun Tan
4001dbdc1ec3SShukun Tan ret = qm_process_dev_error(qm);
4002dbdc1ec3SShukun Tan if (ret == ACC_ERR_NEED_RESET)
4003dbdc1ec3SShukun Tan return PCI_ERS_RESULT_NEED_RESET;
4004dbdc1ec3SShukun Tan
4005dbdc1ec3SShukun Tan return PCI_ERS_RESULT_RECOVERED;
4006f826e6efSShukun Tan }
4007f826e6efSShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_dev_err_detected);
4008f826e6efSShukun Tan
qm_check_req_recv(struct hisi_qm * qm)40096c6dd580SShukun Tan static int qm_check_req_recv(struct hisi_qm *qm)
40106c6dd580SShukun Tan {
40116c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
40126c6dd580SShukun Tan int ret;
40136c6dd580SShukun Tan u32 val;
40146c6dd580SShukun Tan
40159b75e311SWeili Qian if (qm->ver >= QM_HW_V3)
40169b75e311SWeili Qian return 0;
40179b75e311SWeili Qian
40186c6dd580SShukun Tan writel(ACC_VENDOR_ID_VALUE, qm->io_base + QM_PEH_VENDOR_ID);
40196c6dd580SShukun Tan ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_VENDOR_ID, val,
40206c6dd580SShukun Tan (val == ACC_VENDOR_ID_VALUE),
40216c6dd580SShukun Tan POLL_PERIOD, POLL_TIMEOUT);
40226c6dd580SShukun Tan if (ret) {
40236c6dd580SShukun Tan dev_err(&pdev->dev, "Fails to read QM reg!\n");
40246c6dd580SShukun Tan return ret;
40256c6dd580SShukun Tan }
40266c6dd580SShukun Tan
40276c6dd580SShukun Tan writel(PCI_VENDOR_ID_HUAWEI, qm->io_base + QM_PEH_VENDOR_ID);
40286c6dd580SShukun Tan ret = readl_relaxed_poll_timeout(qm->io_base + QM_PEH_VENDOR_ID, val,
40296c6dd580SShukun Tan (val == PCI_VENDOR_ID_HUAWEI),
40306c6dd580SShukun Tan POLL_PERIOD, POLL_TIMEOUT);
40316c6dd580SShukun Tan if (ret)
40326c6dd580SShukun Tan dev_err(&pdev->dev, "Fails to read QM reg in the second time!\n");
40336c6dd580SShukun Tan
40346c6dd580SShukun Tan return ret;
40356c6dd580SShukun Tan }
40366c6dd580SShukun Tan
qm_set_pf_mse(struct hisi_qm * qm,bool set)40376c6dd580SShukun Tan static int qm_set_pf_mse(struct hisi_qm *qm, bool set)
40386c6dd580SShukun Tan {
40396c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
40406c6dd580SShukun Tan u16 cmd;
40416c6dd580SShukun Tan int i;
40426c6dd580SShukun Tan
40436c6dd580SShukun Tan pci_read_config_word(pdev, PCI_COMMAND, &cmd);
40446c6dd580SShukun Tan if (set)
40456c6dd580SShukun Tan cmd |= PCI_COMMAND_MEMORY;
40466c6dd580SShukun Tan else
40476c6dd580SShukun Tan cmd &= ~PCI_COMMAND_MEMORY;
40486c6dd580SShukun Tan
40496c6dd580SShukun Tan pci_write_config_word(pdev, PCI_COMMAND, cmd);
40506c6dd580SShukun Tan for (i = 0; i < MAX_WAIT_COUNTS; i++) {
40516c6dd580SShukun Tan pci_read_config_word(pdev, PCI_COMMAND, &cmd);
40526c6dd580SShukun Tan if (set == ((cmd & PCI_COMMAND_MEMORY) >> 1))
40536c6dd580SShukun Tan return 0;
40546c6dd580SShukun Tan
40556c6dd580SShukun Tan udelay(1);
40566c6dd580SShukun Tan }
40576c6dd580SShukun Tan
40586c6dd580SShukun Tan return -ETIMEDOUT;
40596c6dd580SShukun Tan }
40606c6dd580SShukun Tan
qm_set_vf_mse(struct hisi_qm * qm,bool set)40616c6dd580SShukun Tan static int qm_set_vf_mse(struct hisi_qm *qm, bool set)
40626c6dd580SShukun Tan {
40636c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
40646c6dd580SShukun Tan u16 sriov_ctrl;
40656c6dd580SShukun Tan int pos;
40666c6dd580SShukun Tan int i;
40676c6dd580SShukun Tan
40686c6dd580SShukun Tan pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
40696c6dd580SShukun Tan pci_read_config_word(pdev, pos + PCI_SRIOV_CTRL, &sriov_ctrl);
40706c6dd580SShukun Tan if (set)
40716c6dd580SShukun Tan sriov_ctrl |= PCI_SRIOV_CTRL_MSE;
40726c6dd580SShukun Tan else
40736c6dd580SShukun Tan sriov_ctrl &= ~PCI_SRIOV_CTRL_MSE;
40746c6dd580SShukun Tan pci_write_config_word(pdev, pos + PCI_SRIOV_CTRL, sriov_ctrl);
40756c6dd580SShukun Tan
40766c6dd580SShukun Tan for (i = 0; i < MAX_WAIT_COUNTS; i++) {
40776c6dd580SShukun Tan pci_read_config_word(pdev, pos + PCI_SRIOV_CTRL, &sriov_ctrl);
40786c6dd580SShukun Tan if (set == (sriov_ctrl & PCI_SRIOV_CTRL_MSE) >>
40796c6dd580SShukun Tan ACC_PEH_SRIOV_CTRL_VF_MSE_SHIFT)
40806c6dd580SShukun Tan return 0;
40816c6dd580SShukun Tan
40826c6dd580SShukun Tan udelay(1);
40836c6dd580SShukun Tan }
40846c6dd580SShukun Tan
40856c6dd580SShukun Tan return -ETIMEDOUT;
40866c6dd580SShukun Tan }
40876c6dd580SShukun Tan
qm_dev_ecc_mbit_handle(struct hisi_qm * qm)4088aa3e0db3SWeili Qian static void qm_dev_ecc_mbit_handle(struct hisi_qm *qm)
4089aa3e0db3SWeili Qian {
4090aa3e0db3SWeili Qian u32 nfe_enb = 0;
4091aa3e0db3SWeili Qian
4092aa3e0db3SWeili Qian /* Kunpeng930 hardware automatically close master ooo when NFE occurs */
4093aa3e0db3SWeili Qian if (qm->ver >= QM_HW_V3)
4094aa3e0db3SWeili Qian return;
4095aa3e0db3SWeili Qian
4096aa3e0db3SWeili Qian if (!qm->err_status.is_dev_ecc_mbit &&
4097aa3e0db3SWeili Qian qm->err_status.is_qm_ecc_mbit &&
4098aa3e0db3SWeili Qian qm->err_ini->close_axi_master_ooo) {
4099aa3e0db3SWeili Qian qm->err_ini->close_axi_master_ooo(qm);
4100aa3e0db3SWeili Qian } else if (qm->err_status.is_dev_ecc_mbit &&
4101aa3e0db3SWeili Qian !qm->err_status.is_qm_ecc_mbit &&
4102aa3e0db3SWeili Qian !qm->err_ini->close_axi_master_ooo) {
4103aa3e0db3SWeili Qian nfe_enb = readl(qm->io_base + QM_RAS_NFE_ENABLE);
4104aa3e0db3SWeili Qian writel(nfe_enb & QM_RAS_NFE_MBIT_DISABLE,
4105aa3e0db3SWeili Qian qm->io_base + QM_RAS_NFE_ENABLE);
4106aa3e0db3SWeili Qian writel(QM_ECC_MBIT, qm->io_base + QM_ABNORMAL_INT_SET);
4107aa3e0db3SWeili Qian }
4108aa3e0db3SWeili Qian }
4109aa3e0db3SWeili Qian
qm_vf_reset_prepare(struct hisi_qm * qm,enum qm_stop_reason stop_reason)4110e88dd6e1SYang Shen static int qm_vf_reset_prepare(struct hisi_qm *qm,
4111e88dd6e1SYang Shen enum qm_stop_reason stop_reason)
41126c6dd580SShukun Tan {
41136c6dd580SShukun Tan struct hisi_qm_list *qm_list = qm->qm_list;
41146c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
41156c6dd580SShukun Tan struct pci_dev *virtfn;
41166c6dd580SShukun Tan struct hisi_qm *vf_qm;
41176c6dd580SShukun Tan int ret = 0;
41186c6dd580SShukun Tan
41196c6dd580SShukun Tan mutex_lock(&qm_list->lock);
41206c6dd580SShukun Tan list_for_each_entry(vf_qm, &qm_list->list, list) {
41216c6dd580SShukun Tan virtfn = vf_qm->pdev;
41226c6dd580SShukun Tan if (virtfn == pdev)
41236c6dd580SShukun Tan continue;
41246c6dd580SShukun Tan
41256c6dd580SShukun Tan if (pci_physfn(virtfn) == pdev) {
41268d8f8d49SShukun Tan /* save VFs PCIE BAR configuration */
41278d8f8d49SShukun Tan pci_save_state(virtfn);
41288d8f8d49SShukun Tan
4129e88dd6e1SYang Shen ret = hisi_qm_stop(vf_qm, stop_reason);
41306c6dd580SShukun Tan if (ret)
41316c6dd580SShukun Tan goto stop_fail;
41326c6dd580SShukun Tan }
41336c6dd580SShukun Tan }
41346c6dd580SShukun Tan
41356c6dd580SShukun Tan stop_fail:
41366c6dd580SShukun Tan mutex_unlock(&qm_list->lock);
41376c6dd580SShukun Tan return ret;
41386c6dd580SShukun Tan }
41396c6dd580SShukun Tan
qm_try_stop_vfs(struct hisi_qm * qm,u64 cmd,enum qm_stop_reason stop_reason)4140760fe22cSWeili Qian static int qm_try_stop_vfs(struct hisi_qm *qm, u64 cmd,
4141760fe22cSWeili Qian enum qm_stop_reason stop_reason)
41426c6dd580SShukun Tan {
41436c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
414438cd3968SWeili Qian int ret;
414538cd3968SWeili Qian
414638cd3968SWeili Qian if (!qm->vfs_num)
414738cd3968SWeili Qian return 0;
414838cd3968SWeili Qian
4149760fe22cSWeili Qian /* Kunpeng930 supports to notify VFs to stop before PF reset */
415082f00b24SWeili Qian if (test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps)) {
415182f00b24SWeili Qian ret = qm_ping_all_vfs(qm, cmd);
4152760fe22cSWeili Qian if (ret)
4153760fe22cSWeili Qian pci_err(pdev, "failed to send cmd to all VFs before PF reset!\n");
4154760fe22cSWeili Qian } else {
415538cd3968SWeili Qian ret = qm_vf_reset_prepare(qm, stop_reason);
415638cd3968SWeili Qian if (ret)
415738cd3968SWeili Qian pci_err(pdev, "failed to prepare reset, ret = %d.\n", ret);
4158760fe22cSWeili Qian }
415938cd3968SWeili Qian
416038cd3968SWeili Qian return ret;
416138cd3968SWeili Qian }
416238cd3968SWeili Qian
qm_controller_reset_prepare(struct hisi_qm * qm)41636c6dd580SShukun Tan static int qm_controller_reset_prepare(struct hisi_qm *qm)
41646c6dd580SShukun Tan {
41656c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
41666c6dd580SShukun Tan int ret;
41676c6dd580SShukun Tan
41686c6dd580SShukun Tan ret = qm_reset_prepare_ready(qm);
41696c6dd580SShukun Tan if (ret) {
41706c6dd580SShukun Tan pci_err(pdev, "Controller reset not ready!\n");
41716c6dd580SShukun Tan return ret;
41726c6dd580SShukun Tan }
41736c6dd580SShukun Tan
4174aa3e0db3SWeili Qian qm_dev_ecc_mbit_handle(qm);
4175aa3e0db3SWeili Qian
4176760fe22cSWeili Qian /* PF obtains the information of VF by querying the register. */
4177760fe22cSWeili Qian qm_cmd_uninit(qm);
4178760fe22cSWeili Qian
4179760fe22cSWeili Qian /* Whether VFs stop successfully, soft reset will continue. */
4180760fe22cSWeili Qian ret = qm_try_stop_vfs(qm, QM_PF_SRST_PREPARE, QM_SOFT_RESET);
418138cd3968SWeili Qian if (ret)
418238cd3968SWeili Qian pci_err(pdev, "failed to stop vfs by pf in soft reset.\n");
41836c6dd580SShukun Tan
4184e88dd6e1SYang Shen ret = hisi_qm_stop(qm, QM_SOFT_RESET);
41856c6dd580SShukun Tan if (ret) {
41866c6dd580SShukun Tan pci_err(pdev, "Fails to stop QM!\n");
418738cd3968SWeili Qian qm_reset_bit_clear(qm);
41886c6dd580SShukun Tan return ret;
41896c6dd580SShukun Tan }
41906c6dd580SShukun Tan
4191cd0ac51cSKai Ye if (qm->use_sva) {
4192cd0ac51cSKai Ye ret = qm_hw_err_isolate(qm);
4193cd0ac51cSKai Ye if (ret)
4194cd0ac51cSKai Ye pci_err(pdev, "failed to isolate hw err!\n");
4195cd0ac51cSKai Ye }
4196cd0ac51cSKai Ye
419738cd3968SWeili Qian ret = qm_wait_vf_prepare_finish(qm);
419838cd3968SWeili Qian if (ret)
419938cd3968SWeili Qian pci_err(pdev, "failed to stop by vfs in soft reset!\n");
420038cd3968SWeili Qian
42013e9954feSWeili Qian clear_bit(QM_RST_SCHED, &qm->misc_ctl);
42023e9954feSWeili Qian
42036c6dd580SShukun Tan return 0;
42046c6dd580SShukun Tan }
42056c6dd580SShukun Tan
qm_master_ooo_check(struct hisi_qm * qm)42068b21a9b1SWeili Qian static int qm_master_ooo_check(struct hisi_qm *qm)
42078b21a9b1SWeili Qian {
42088b21a9b1SWeili Qian u32 val;
42098b21a9b1SWeili Qian int ret;
42108b21a9b1SWeili Qian
42118b21a9b1SWeili Qian /* Check the ooo register of the device before resetting the device. */
42128b21a9b1SWeili Qian writel(ACC_MASTER_GLOBAL_CTRL_SHUTDOWN, qm->io_base + ACC_MASTER_GLOBAL_CTRL);
42138b21a9b1SWeili Qian ret = readl_relaxed_poll_timeout(qm->io_base + ACC_MASTER_TRANS_RETURN,
42148b21a9b1SWeili Qian val, (val == ACC_MASTER_TRANS_RETURN_RW),
42158b21a9b1SWeili Qian POLL_PERIOD, POLL_TIMEOUT);
42168b21a9b1SWeili Qian if (ret)
42178b21a9b1SWeili Qian pci_warn(qm->pdev, "Bus lock! Please reset system.\n");
42188b21a9b1SWeili Qian
42198b21a9b1SWeili Qian return ret;
42208b21a9b1SWeili Qian }
42218b21a9b1SWeili Qian
qm_soft_reset_prepare(struct hisi_qm * qm)42228b21a9b1SWeili Qian static int qm_soft_reset_prepare(struct hisi_qm *qm)
42236c6dd580SShukun Tan {
42246c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
42256c6dd580SShukun Tan int ret;
42266c6dd580SShukun Tan
42276c6dd580SShukun Tan /* Ensure all doorbells and mailboxes received by QM */
42286c6dd580SShukun Tan ret = qm_check_req_recv(qm);
42296c6dd580SShukun Tan if (ret)
42306c6dd580SShukun Tan return ret;
42316c6dd580SShukun Tan
42326c6dd580SShukun Tan if (qm->vfs_num) {
42336c6dd580SShukun Tan ret = qm_set_vf_mse(qm, false);
42346c6dd580SShukun Tan if (ret) {
42356c6dd580SShukun Tan pci_err(pdev, "Fails to disable vf MSE bit.\n");
42366c6dd580SShukun Tan return ret;
42376c6dd580SShukun Tan }
42386c6dd580SShukun Tan }
42396c6dd580SShukun Tan
42409b75e311SWeili Qian ret = qm->ops->set_msi(qm, false);
42416c6dd580SShukun Tan if (ret) {
42426c6dd580SShukun Tan pci_err(pdev, "Fails to disable PEH MSI bit.\n");
42436c6dd580SShukun Tan return ret;
42446c6dd580SShukun Tan }
42456c6dd580SShukun Tan
42468b21a9b1SWeili Qian ret = qm_master_ooo_check(qm);
42478b21a9b1SWeili Qian if (ret)
42486c6dd580SShukun Tan return ret;
42496c6dd580SShukun Tan
4250a5c164b1SLongfang Liu if (qm->err_ini->close_sva_prefetch)
4251a5c164b1SLongfang Liu qm->err_ini->close_sva_prefetch(qm);
4252a5c164b1SLongfang Liu
42536c6dd580SShukun Tan ret = qm_set_pf_mse(qm, false);
42548b21a9b1SWeili Qian if (ret)
42556c6dd580SShukun Tan pci_err(pdev, "Fails to disable pf MSE bit.\n");
42568b21a9b1SWeili Qian
42576c6dd580SShukun Tan return ret;
42586c6dd580SShukun Tan }
42596c6dd580SShukun Tan
qm_reset_device(struct hisi_qm * qm)42608b21a9b1SWeili Qian static int qm_reset_device(struct hisi_qm *qm)
42618b21a9b1SWeili Qian {
42628b21a9b1SWeili Qian struct pci_dev *pdev = qm->pdev;
42638b21a9b1SWeili Qian
42646c6dd580SShukun Tan /* The reset related sub-control registers are not in PCI BAR */
42656c6dd580SShukun Tan if (ACPI_HANDLE(&pdev->dev)) {
42666c6dd580SShukun Tan unsigned long long value = 0;
42676c6dd580SShukun Tan acpi_status s;
42686c6dd580SShukun Tan
42696c6dd580SShukun Tan s = acpi_evaluate_integer(ACPI_HANDLE(&pdev->dev),
4270d9e21600SWeili Qian qm->err_info.acpi_rst,
42716c6dd580SShukun Tan NULL, &value);
42726c6dd580SShukun Tan if (ACPI_FAILURE(s)) {
42736c6dd580SShukun Tan pci_err(pdev, "NO controller reset method!\n");
42746c6dd580SShukun Tan return -EIO;
42756c6dd580SShukun Tan }
42766c6dd580SShukun Tan
42776c6dd580SShukun Tan if (value) {
42786c6dd580SShukun Tan pci_err(pdev, "Reset step %llu failed!\n", value);
42796c6dd580SShukun Tan return -EIO;
42806c6dd580SShukun Tan }
42818b21a9b1SWeili Qian
42828b21a9b1SWeili Qian return 0;
42838b21a9b1SWeili Qian }
42848b21a9b1SWeili Qian
42856c6dd580SShukun Tan pci_err(pdev, "No reset method!\n");
42866c6dd580SShukun Tan return -EINVAL;
42876c6dd580SShukun Tan }
42886c6dd580SShukun Tan
qm_soft_reset(struct hisi_qm * qm)42898b21a9b1SWeili Qian static int qm_soft_reset(struct hisi_qm *qm)
42908b21a9b1SWeili Qian {
42918b21a9b1SWeili Qian int ret;
42928b21a9b1SWeili Qian
42938b21a9b1SWeili Qian ret = qm_soft_reset_prepare(qm);
42948b21a9b1SWeili Qian if (ret)
42958b21a9b1SWeili Qian return ret;
42968b21a9b1SWeili Qian
42978b21a9b1SWeili Qian return qm_reset_device(qm);
42986c6dd580SShukun Tan }
42996c6dd580SShukun Tan
qm_vf_reset_done(struct hisi_qm * qm)43006c6dd580SShukun Tan static int qm_vf_reset_done(struct hisi_qm *qm)
43016c6dd580SShukun Tan {
43026c6dd580SShukun Tan struct hisi_qm_list *qm_list = qm->qm_list;
43036c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
43046c6dd580SShukun Tan struct pci_dev *virtfn;
43056c6dd580SShukun Tan struct hisi_qm *vf_qm;
43066c6dd580SShukun Tan int ret = 0;
43076c6dd580SShukun Tan
43086c6dd580SShukun Tan mutex_lock(&qm_list->lock);
43096c6dd580SShukun Tan list_for_each_entry(vf_qm, &qm_list->list, list) {
43106c6dd580SShukun Tan virtfn = vf_qm->pdev;
43116c6dd580SShukun Tan if (virtfn == pdev)
43126c6dd580SShukun Tan continue;
43136c6dd580SShukun Tan
43146c6dd580SShukun Tan if (pci_physfn(virtfn) == pdev) {
43158d8f8d49SShukun Tan /* enable VFs PCIE BAR configuration */
43168d8f8d49SShukun Tan pci_restore_state(virtfn);
43178d8f8d49SShukun Tan
43186c6dd580SShukun Tan ret = qm_restart(vf_qm);
43196c6dd580SShukun Tan if (ret)
43206c6dd580SShukun Tan goto restart_fail;
43216c6dd580SShukun Tan }
43226c6dd580SShukun Tan }
43236c6dd580SShukun Tan
43246c6dd580SShukun Tan restart_fail:
43256c6dd580SShukun Tan mutex_unlock(&qm_list->lock);
43266c6dd580SShukun Tan return ret;
43276c6dd580SShukun Tan }
43286c6dd580SShukun Tan
qm_try_start_vfs(struct hisi_qm * qm,enum qm_mb_cmd cmd)4329760fe22cSWeili Qian static int qm_try_start_vfs(struct hisi_qm *qm, enum qm_mb_cmd cmd)
433038cd3968SWeili Qian {
433138cd3968SWeili Qian struct pci_dev *pdev = qm->pdev;
433238cd3968SWeili Qian int ret;
433338cd3968SWeili Qian
433438cd3968SWeili Qian if (!qm->vfs_num)
433538cd3968SWeili Qian return 0;
433638cd3968SWeili Qian
433738cd3968SWeili Qian ret = qm_vf_q_assign(qm, qm->vfs_num);
433838cd3968SWeili Qian if (ret) {
433938cd3968SWeili Qian pci_err(pdev, "failed to assign VFs, ret = %d.\n", ret);
434038cd3968SWeili Qian return ret;
434138cd3968SWeili Qian }
434238cd3968SWeili Qian
4343760fe22cSWeili Qian /* Kunpeng930 supports to notify VFs to start after PF reset. */
434482f00b24SWeili Qian if (test_bit(QM_SUPPORT_MB_COMMAND, &qm->caps)) {
434582f00b24SWeili Qian ret = qm_ping_all_vfs(qm, cmd);
4346760fe22cSWeili Qian if (ret)
4347760fe22cSWeili Qian pci_warn(pdev, "failed to send cmd to all VFs after PF reset!\n");
4348760fe22cSWeili Qian } else {
434938cd3968SWeili Qian ret = qm_vf_reset_done(qm);
435038cd3968SWeili Qian if (ret)
435138cd3968SWeili Qian pci_warn(pdev, "failed to start vfs, ret = %d.\n", ret);
4352760fe22cSWeili Qian }
435338cd3968SWeili Qian
435438cd3968SWeili Qian return ret;
435538cd3968SWeili Qian }
435638cd3968SWeili Qian
qm_dev_hw_init(struct hisi_qm * qm)43576c6dd580SShukun Tan static int qm_dev_hw_init(struct hisi_qm *qm)
43586c6dd580SShukun Tan {
43596c6dd580SShukun Tan return qm->err_ini->hw_init(qm);
43606c6dd580SShukun Tan }
43616c6dd580SShukun Tan
qm_restart_prepare(struct hisi_qm * qm)43626c6dd580SShukun Tan static void qm_restart_prepare(struct hisi_qm *qm)
43636c6dd580SShukun Tan {
43646c6dd580SShukun Tan u32 value;
43656c6dd580SShukun Tan
4366a5c164b1SLongfang Liu if (qm->err_ini->open_sva_prefetch)
4367a5c164b1SLongfang Liu qm->err_ini->open_sva_prefetch(qm);
4368a5c164b1SLongfang Liu
4369b7da13d0SWeili Qian if (qm->ver >= QM_HW_V3)
4370b7da13d0SWeili Qian return;
4371b7da13d0SWeili Qian
43726c6dd580SShukun Tan if (!qm->err_status.is_qm_ecc_mbit &&
43736c6dd580SShukun Tan !qm->err_status.is_dev_ecc_mbit)
43746c6dd580SShukun Tan return;
43756c6dd580SShukun Tan
43766c6dd580SShukun Tan /* temporarily close the OOO port used for PEH to write out MSI */
43776c6dd580SShukun Tan value = readl(qm->io_base + ACC_AM_CFG_PORT_WR_EN);
4378d9e21600SWeili Qian writel(value & ~qm->err_info.msi_wr_port,
43796c6dd580SShukun Tan qm->io_base + ACC_AM_CFG_PORT_WR_EN);
43806c6dd580SShukun Tan
43816c6dd580SShukun Tan /* clear dev ecc 2bit error source if having */
4382d9e21600SWeili Qian value = qm_get_dev_err_status(qm) & qm->err_info.ecc_2bits_mask;
43836c6dd580SShukun Tan if (value && qm->err_ini->clear_dev_hw_err_status)
43846c6dd580SShukun Tan qm->err_ini->clear_dev_hw_err_status(qm, value);
43856c6dd580SShukun Tan
43866c6dd580SShukun Tan /* clear QM ecc mbit error source */
43876c6dd580SShukun Tan writel(QM_ECC_MBIT, qm->io_base + QM_ABNORMAL_INT_SOURCE);
43886c6dd580SShukun Tan
43896c6dd580SShukun Tan /* clear AM Reorder Buffer ecc mbit source */
43906c6dd580SShukun Tan writel(ACC_ROB_ECC_ERR_MULTPL, qm->io_base + ACC_AM_ROB_ECC_INT_STS);
43916c6dd580SShukun Tan }
43926c6dd580SShukun Tan
qm_restart_done(struct hisi_qm * qm)43936c6dd580SShukun Tan static void qm_restart_done(struct hisi_qm *qm)
43946c6dd580SShukun Tan {
43956c6dd580SShukun Tan u32 value;
43966c6dd580SShukun Tan
4397b7da13d0SWeili Qian if (qm->ver >= QM_HW_V3)
4398b7da13d0SWeili Qian goto clear_flags;
4399b7da13d0SWeili Qian
44006c6dd580SShukun Tan if (!qm->err_status.is_qm_ecc_mbit &&
44016c6dd580SShukun Tan !qm->err_status.is_dev_ecc_mbit)
44026c6dd580SShukun Tan return;
44036c6dd580SShukun Tan
44046c6dd580SShukun Tan /* open the OOO port for PEH to write out MSI */
44056c6dd580SShukun Tan value = readl(qm->io_base + ACC_AM_CFG_PORT_WR_EN);
4406d9e21600SWeili Qian value |= qm->err_info.msi_wr_port;
44076c6dd580SShukun Tan writel(value, qm->io_base + ACC_AM_CFG_PORT_WR_EN);
44086c6dd580SShukun Tan
4409b7da13d0SWeili Qian clear_flags:
44106c6dd580SShukun Tan qm->err_status.is_qm_ecc_mbit = false;
44116c6dd580SShukun Tan qm->err_status.is_dev_ecc_mbit = false;
44126c6dd580SShukun Tan }
44136c6dd580SShukun Tan
qm_controller_reset_done(struct hisi_qm * qm)44146c6dd580SShukun Tan static int qm_controller_reset_done(struct hisi_qm *qm)
44156c6dd580SShukun Tan {
44166c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
44176c6dd580SShukun Tan int ret;
44186c6dd580SShukun Tan
44199b75e311SWeili Qian ret = qm->ops->set_msi(qm, true);
44206c6dd580SShukun Tan if (ret) {
44216c6dd580SShukun Tan pci_err(pdev, "Fails to enable PEH MSI bit!\n");
44226c6dd580SShukun Tan return ret;
44236c6dd580SShukun Tan }
44246c6dd580SShukun Tan
44256c6dd580SShukun Tan ret = qm_set_pf_mse(qm, true);
44266c6dd580SShukun Tan if (ret) {
44276c6dd580SShukun Tan pci_err(pdev, "Fails to enable pf MSE bit!\n");
44286c6dd580SShukun Tan return ret;
44296c6dd580SShukun Tan }
44306c6dd580SShukun Tan
44316c6dd580SShukun Tan if (qm->vfs_num) {
44326c6dd580SShukun Tan ret = qm_set_vf_mse(qm, true);
44336c6dd580SShukun Tan if (ret) {
44346c6dd580SShukun Tan pci_err(pdev, "Fails to enable vf MSE bit!\n");
44356c6dd580SShukun Tan return ret;
44366c6dd580SShukun Tan }
44376c6dd580SShukun Tan }
44386c6dd580SShukun Tan
44396c6dd580SShukun Tan ret = qm_dev_hw_init(qm);
44406c6dd580SShukun Tan if (ret) {
44416c6dd580SShukun Tan pci_err(pdev, "Failed to init device\n");
44426c6dd580SShukun Tan return ret;
44436c6dd580SShukun Tan }
44446c6dd580SShukun Tan
44456c6dd580SShukun Tan qm_restart_prepare(qm);
44463b9c24deSWeili Qian hisi_qm_dev_err_init(qm);
4447b7da13d0SWeili Qian if (qm->err_ini->open_axi_master_ooo)
4448b7da13d0SWeili Qian qm->err_ini->open_axi_master_ooo(qm);
44496c6dd580SShukun Tan
4450f123e66dSWeili Qian ret = qm_dev_mem_reset(qm);
4451f123e66dSWeili Qian if (ret) {
4452f123e66dSWeili Qian pci_err(pdev, "failed to reset device memory\n");
4453f123e66dSWeili Qian return ret;
4454f123e66dSWeili Qian }
4455f123e66dSWeili Qian
44566c6dd580SShukun Tan ret = qm_restart(qm);
44576c6dd580SShukun Tan if (ret) {
44586c6dd580SShukun Tan pci_err(pdev, "Failed to start QM!\n");
44596c6dd580SShukun Tan return ret;
44606c6dd580SShukun Tan }
44616c6dd580SShukun Tan
4462760fe22cSWeili Qian ret = qm_try_start_vfs(qm, QM_PF_RESET_DONE);
446338cd3968SWeili Qian if (ret)
446438cd3968SWeili Qian pci_err(pdev, "failed to start vfs by pf in soft reset.\n");
44656c6dd580SShukun Tan
446638cd3968SWeili Qian ret = qm_wait_vf_prepare_finish(qm);
446738cd3968SWeili Qian if (ret)
446838cd3968SWeili Qian pci_err(pdev, "failed to start by vfs in soft reset!\n");
44696c6dd580SShukun Tan
4470760fe22cSWeili Qian qm_cmd_init(qm);
44716c6dd580SShukun Tan qm_restart_done(qm);
44726c6dd580SShukun Tan
447338cd3968SWeili Qian qm_reset_bit_clear(qm);
44746c6dd580SShukun Tan
44756c6dd580SShukun Tan return 0;
44766c6dd580SShukun Tan }
44776c6dd580SShukun Tan
qm_controller_reset(struct hisi_qm * qm)4478d0f6223cSZou Wei static int qm_controller_reset(struct hisi_qm *qm)
44796c6dd580SShukun Tan {
44806c6dd580SShukun Tan struct pci_dev *pdev = qm->pdev;
44816c6dd580SShukun Tan int ret;
44826c6dd580SShukun Tan
44836c6dd580SShukun Tan pci_info(pdev, "Controller resetting...\n");
44846c6dd580SShukun Tan
44856c6dd580SShukun Tan ret = qm_controller_reset_prepare(qm);
44863e9954feSWeili Qian if (ret) {
44878bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
44888bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
44893e9954feSWeili Qian clear_bit(QM_RST_SCHED, &qm->misc_ctl);
44906c6dd580SShukun Tan return ret;
44913e9954feSWeili Qian }
44926c6dd580SShukun Tan
449394476b2bSKai Ye hisi_qm_show_last_dfx_regs(qm);
4494a888ccd6SKai Ye if (qm->err_ini->show_last_dfx_regs)
4495a888ccd6SKai Ye qm->err_ini->show_last_dfx_regs(qm);
4496a888ccd6SKai Ye
44976c6dd580SShukun Tan ret = qm_soft_reset(qm);
4498cd0ac51cSKai Ye if (ret)
4499cd0ac51cSKai Ye goto err_reset;
45006c6dd580SShukun Tan
45016c6dd580SShukun Tan ret = qm_controller_reset_done(qm);
4502cd0ac51cSKai Ye if (ret)
4503cd0ac51cSKai Ye goto err_reset;
45046c6dd580SShukun Tan
45056c6dd580SShukun Tan pci_info(pdev, "Controller reset complete\n");
45066c6dd580SShukun Tan
45076c6dd580SShukun Tan return 0;
4508cd0ac51cSKai Ye
4509cd0ac51cSKai Ye err_reset:
4510cd0ac51cSKai Ye pci_err(pdev, "Controller reset failed (%d)\n", ret);
4511cd0ac51cSKai Ye qm_reset_bit_clear(qm);
4512cd0ac51cSKai Ye
4513cd0ac51cSKai Ye /* if resetting fails, isolate the device */
4514cd0ac51cSKai Ye if (qm->use_sva)
4515cd0ac51cSKai Ye qm->isolate_data.is_isolate = true;
4516cd0ac51cSKai Ye return ret;
45176c6dd580SShukun Tan }
45186c6dd580SShukun Tan
45196c6dd580SShukun Tan /**
45206c6dd580SShukun Tan * hisi_qm_dev_slot_reset() - slot reset
45216c6dd580SShukun Tan * @pdev: the PCIe device
45226c6dd580SShukun Tan *
45236c6dd580SShukun Tan * This function offers QM relate PCIe device reset interface. Drivers which
45246c6dd580SShukun Tan * use QM can use this function as slot_reset in its struct pci_error_handlers.
45256c6dd580SShukun Tan */
hisi_qm_dev_slot_reset(struct pci_dev * pdev)45266c6dd580SShukun Tan pci_ers_result_t hisi_qm_dev_slot_reset(struct pci_dev *pdev)
45276c6dd580SShukun Tan {
45286c6dd580SShukun Tan struct hisi_qm *qm = pci_get_drvdata(pdev);
45296c6dd580SShukun Tan int ret;
45306c6dd580SShukun Tan
45316c6dd580SShukun Tan if (pdev->is_virtfn)
45326c6dd580SShukun Tan return PCI_ERS_RESULT_RECOVERED;
45336c6dd580SShukun Tan
45346c6dd580SShukun Tan /* reset pcie device controller */
45356c6dd580SShukun Tan ret = qm_controller_reset(qm);
45366c6dd580SShukun Tan if (ret) {
45376c6dd580SShukun Tan pci_err(pdev, "Controller reset failed (%d)\n", ret);
45386c6dd580SShukun Tan return PCI_ERS_RESULT_DISCONNECT;
45396c6dd580SShukun Tan }
45406c6dd580SShukun Tan
45416c6dd580SShukun Tan return PCI_ERS_RESULT_RECOVERED;
45426c6dd580SShukun Tan }
45436c6dd580SShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_dev_slot_reset);
45446c6dd580SShukun Tan
hisi_qm_reset_prepare(struct pci_dev * pdev)45457ce396faSShukun Tan void hisi_qm_reset_prepare(struct pci_dev *pdev)
45467ce396faSShukun Tan {
45477ce396faSShukun Tan struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
45487ce396faSShukun Tan struct hisi_qm *qm = pci_get_drvdata(pdev);
45497ce396faSShukun Tan u32 delay = 0;
45507ce396faSShukun Tan int ret;
45517ce396faSShukun Tan
45527ce396faSShukun Tan hisi_qm_dev_err_uninit(pf_qm);
45537ce396faSShukun Tan
45547ce396faSShukun Tan /*
45557ce396faSShukun Tan * Check whether there is an ECC mbit error, If it occurs, need to
45567ce396faSShukun Tan * wait for soft reset to fix it.
45577ce396faSShukun Tan */
45587ce396faSShukun Tan while (qm_check_dev_error(pf_qm)) {
45597ce396faSShukun Tan msleep(++delay);
45607ce396faSShukun Tan if (delay > QM_RESET_WAIT_TIMEOUT)
45617ce396faSShukun Tan return;
45627ce396faSShukun Tan }
45637ce396faSShukun Tan
45647ce396faSShukun Tan ret = qm_reset_prepare_ready(qm);
45657ce396faSShukun Tan if (ret) {
45667ce396faSShukun Tan pci_err(pdev, "FLR not ready!\n");
45677ce396faSShukun Tan return;
45687ce396faSShukun Tan }
45697ce396faSShukun Tan
4570760fe22cSWeili Qian /* PF obtains the information of VF by querying the register. */
4571760fe22cSWeili Qian if (qm->fun_type == QM_HW_PF)
4572760fe22cSWeili Qian qm_cmd_uninit(qm);
4573760fe22cSWeili Qian
45744b3ee3ffSWeili Qian ret = qm_try_stop_vfs(qm, QM_PF_FLR_PREPARE, QM_DOWN);
457538cd3968SWeili Qian if (ret)
457638cd3968SWeili Qian pci_err(pdev, "failed to stop vfs by pf in FLR.\n");
45777ce396faSShukun Tan
45784b3ee3ffSWeili Qian ret = hisi_qm_stop(qm, QM_DOWN);
45797ce396faSShukun Tan if (ret) {
45807ce396faSShukun Tan pci_err(pdev, "Failed to stop QM, ret = %d.\n", ret);
45818bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
45828bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
45837ce396faSShukun Tan return;
45847ce396faSShukun Tan }
45857ce396faSShukun Tan
458638cd3968SWeili Qian ret = qm_wait_vf_prepare_finish(qm);
458738cd3968SWeili Qian if (ret)
458838cd3968SWeili Qian pci_err(pdev, "failed to stop by vfs in FLR!\n");
458938cd3968SWeili Qian
45907ce396faSShukun Tan pci_info(pdev, "FLR resetting...\n");
45917ce396faSShukun Tan }
45927ce396faSShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_reset_prepare);
45937ce396faSShukun Tan
qm_flr_reset_complete(struct pci_dev * pdev)45947ce396faSShukun Tan static bool qm_flr_reset_complete(struct pci_dev *pdev)
45957ce396faSShukun Tan {
45967ce396faSShukun Tan struct pci_dev *pf_pdev = pci_physfn(pdev);
45977ce396faSShukun Tan struct hisi_qm *qm = pci_get_drvdata(pf_pdev);
45987ce396faSShukun Tan u32 id;
45997ce396faSShukun Tan
46007ce396faSShukun Tan pci_read_config_dword(qm->pdev, PCI_COMMAND, &id);
46017ce396faSShukun Tan if (id == QM_PCI_COMMAND_INVALID) {
46027ce396faSShukun Tan pci_err(pdev, "Device can not be used!\n");
46037ce396faSShukun Tan return false;
46047ce396faSShukun Tan }
46057ce396faSShukun Tan
46067ce396faSShukun Tan return true;
46077ce396faSShukun Tan }
46087ce396faSShukun Tan
hisi_qm_reset_done(struct pci_dev * pdev)46097ce396faSShukun Tan void hisi_qm_reset_done(struct pci_dev *pdev)
46107ce396faSShukun Tan {
46117ce396faSShukun Tan struct hisi_qm *pf_qm = pci_get_drvdata(pci_physfn(pdev));
46127ce396faSShukun Tan struct hisi_qm *qm = pci_get_drvdata(pdev);
46137ce396faSShukun Tan int ret;
46147ce396faSShukun Tan
4615dbbc5c06SWeili Qian if (qm->fun_type == QM_HW_PF) {
4616dbbc5c06SWeili Qian ret = qm_dev_hw_init(qm);
4617dbbc5c06SWeili Qian if (ret) {
4618dbbc5c06SWeili Qian pci_err(pdev, "Failed to init PF, ret = %d.\n", ret);
4619dbbc5c06SWeili Qian goto flr_done;
4620dbbc5c06SWeili Qian }
4621dbbc5c06SWeili Qian }
4622dbbc5c06SWeili Qian
46237ce396faSShukun Tan hisi_qm_dev_err_init(pf_qm);
46247ce396faSShukun Tan
46257ce396faSShukun Tan ret = qm_restart(qm);
46267ce396faSShukun Tan if (ret) {
46277ce396faSShukun Tan pci_err(pdev, "Failed to start QM, ret = %d.\n", ret);
46287ce396faSShukun Tan goto flr_done;
46297ce396faSShukun Tan }
46307ce396faSShukun Tan
4631760fe22cSWeili Qian ret = qm_try_start_vfs(qm, QM_PF_RESET_DONE);
463238cd3968SWeili Qian if (ret)
463338cd3968SWeili Qian pci_err(pdev, "failed to start vfs by pf in FLR.\n");
46347ce396faSShukun Tan
463538cd3968SWeili Qian ret = qm_wait_vf_prepare_finish(qm);
463638cd3968SWeili Qian if (ret)
463738cd3968SWeili Qian pci_err(pdev, "failed to start by vfs in FLR!\n");
46387ce396faSShukun Tan
46397ce396faSShukun Tan flr_done:
4640760fe22cSWeili Qian if (qm->fun_type == QM_HW_PF)
4641760fe22cSWeili Qian qm_cmd_init(qm);
4642760fe22cSWeili Qian
46437ce396faSShukun Tan if (qm_flr_reset_complete(pdev))
46447ce396faSShukun Tan pci_info(pdev, "FLR reset complete\n");
46453e9954feSWeili Qian
464638cd3968SWeili Qian qm_reset_bit_clear(qm);
46477ce396faSShukun Tan }
46487ce396faSShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_reset_done);
46497ce396faSShukun Tan
qm_abnormal_irq(int irq,void * data)4650dbdc1ec3SShukun Tan static irqreturn_t qm_abnormal_irq(int irq, void *data)
4651dbdc1ec3SShukun Tan {
4652dbdc1ec3SShukun Tan struct hisi_qm *qm = data;
4653dbdc1ec3SShukun Tan enum acc_err_result ret;
4654dbdc1ec3SShukun Tan
465585026525SLongfang Liu atomic64_inc(&qm->debug.dfx.abnormal_irq_cnt);
4656dbdc1ec3SShukun Tan ret = qm_process_dev_error(qm);
46573e9954feSWeili Qian if (ret == ACC_ERR_NEED_RESET &&
46583e9954feSWeili Qian !test_bit(QM_DRIVER_REMOVING, &qm->misc_ctl) &&
46593e9954feSWeili Qian !test_and_set_bit(QM_RST_SCHED, &qm->misc_ctl))
4660dbdc1ec3SShukun Tan schedule_work(&qm->rst_work);
4661dbdc1ec3SShukun Tan
4662dbdc1ec3SShukun Tan return IRQ_HANDLED;
4663dbdc1ec3SShukun Tan }
4664dbdc1ec3SShukun Tan
466564dfe495SYang Shen /**
466664dfe495SYang Shen * hisi_qm_dev_shutdown() - Shutdown device.
466764dfe495SYang Shen * @pdev: The device will be shutdown.
466864dfe495SYang Shen *
466964dfe495SYang Shen * This function will stop qm when OS shutdown or rebooting.
467064dfe495SYang Shen */
hisi_qm_dev_shutdown(struct pci_dev * pdev)467164dfe495SYang Shen void hisi_qm_dev_shutdown(struct pci_dev *pdev)
467264dfe495SYang Shen {
467364dfe495SYang Shen struct hisi_qm *qm = pci_get_drvdata(pdev);
467464dfe495SYang Shen int ret;
467564dfe495SYang Shen
46764b3ee3ffSWeili Qian ret = hisi_qm_stop(qm, QM_DOWN);
467764dfe495SYang Shen if (ret)
467864dfe495SYang Shen dev_err(&pdev->dev, "Fail to stop qm in shutdown!\n");
46794b3ee3ffSWeili Qian
46804b3ee3ffSWeili Qian hisi_qm_cache_wb(qm);
468164dfe495SYang Shen }
468264dfe495SYang Shen EXPORT_SYMBOL_GPL(hisi_qm_dev_shutdown);
468364dfe495SYang Shen
hisi_qm_controller_reset(struct work_struct * rst_work)4684dbdc1ec3SShukun Tan static void hisi_qm_controller_reset(struct work_struct *rst_work)
4685dbdc1ec3SShukun Tan {
4686dbdc1ec3SShukun Tan struct hisi_qm *qm = container_of(rst_work, struct hisi_qm, rst_work);
4687dbdc1ec3SShukun Tan int ret;
4688dbdc1ec3SShukun Tan
4689607c191bSWeili Qian ret = qm_pm_get_sync(qm);
4690607c191bSWeili Qian if (ret) {
4691607c191bSWeili Qian clear_bit(QM_RST_SCHED, &qm->misc_ctl);
4692607c191bSWeili Qian return;
4693607c191bSWeili Qian }
4694607c191bSWeili Qian
4695dbdc1ec3SShukun Tan /* reset pcie device controller */
4696dbdc1ec3SShukun Tan ret = qm_controller_reset(qm);
4697dbdc1ec3SShukun Tan if (ret)
4698dbdc1ec3SShukun Tan dev_err(&qm->pdev->dev, "controller reset failed (%d)\n", ret);
4699dbdc1ec3SShukun Tan
4700607c191bSWeili Qian qm_pm_put_sync(qm);
4701dbdc1ec3SShukun Tan }
4702dbdc1ec3SShukun Tan
qm_pf_reset_vf_prepare(struct hisi_qm * qm,enum qm_stop_reason stop_reason)4703760fe22cSWeili Qian static void qm_pf_reset_vf_prepare(struct hisi_qm *qm,
4704760fe22cSWeili Qian enum qm_stop_reason stop_reason)
4705760fe22cSWeili Qian {
4706760fe22cSWeili Qian enum qm_mb_cmd cmd = QM_VF_PREPARE_DONE;
4707760fe22cSWeili Qian struct pci_dev *pdev = qm->pdev;
4708760fe22cSWeili Qian int ret;
4709760fe22cSWeili Qian
4710760fe22cSWeili Qian ret = qm_reset_prepare_ready(qm);
4711760fe22cSWeili Qian if (ret) {
4712760fe22cSWeili Qian dev_err(&pdev->dev, "reset prepare not ready!\n");
4713760fe22cSWeili Qian atomic_set(&qm->status.flags, QM_STOP);
4714760fe22cSWeili Qian cmd = QM_VF_PREPARE_FAIL;
4715760fe22cSWeili Qian goto err_prepare;
4716760fe22cSWeili Qian }
4717760fe22cSWeili Qian
4718760fe22cSWeili Qian ret = hisi_qm_stop(qm, stop_reason);
4719760fe22cSWeili Qian if (ret) {
4720760fe22cSWeili Qian dev_err(&pdev->dev, "failed to stop QM, ret = %d.\n", ret);
4721760fe22cSWeili Qian atomic_set(&qm->status.flags, QM_STOP);
4722760fe22cSWeili Qian cmd = QM_VF_PREPARE_FAIL;
4723760fe22cSWeili Qian goto err_prepare;
47248bb76527SKai Ye } else {
47258bb76527SKai Ye goto out;
4726760fe22cSWeili Qian }
4727760fe22cSWeili Qian
4728760fe22cSWeili Qian err_prepare:
47298bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_TX_OFFSET);
47308bb76527SKai Ye hisi_qm_set_hw_reset(qm, QM_RESET_STOP_RX_OFFSET);
47318bb76527SKai Ye out:
4732760fe22cSWeili Qian pci_save_state(pdev);
473382f00b24SWeili Qian ret = qm_ping_pf(qm, cmd);
4734760fe22cSWeili Qian if (ret)
4735760fe22cSWeili Qian dev_warn(&pdev->dev, "PF responds timeout in reset prepare!\n");
4736760fe22cSWeili Qian }
4737760fe22cSWeili Qian
qm_pf_reset_vf_done(struct hisi_qm * qm)4738760fe22cSWeili Qian static void qm_pf_reset_vf_done(struct hisi_qm *qm)
4739760fe22cSWeili Qian {
4740760fe22cSWeili Qian enum qm_mb_cmd cmd = QM_VF_START_DONE;
4741760fe22cSWeili Qian struct pci_dev *pdev = qm->pdev;
4742760fe22cSWeili Qian int ret;
4743760fe22cSWeili Qian
4744760fe22cSWeili Qian pci_restore_state(pdev);
4745760fe22cSWeili Qian ret = hisi_qm_start(qm);
4746760fe22cSWeili Qian if (ret) {
4747760fe22cSWeili Qian dev_err(&pdev->dev, "failed to start QM, ret = %d.\n", ret);
4748760fe22cSWeili Qian cmd = QM_VF_START_FAIL;
4749760fe22cSWeili Qian }
4750760fe22cSWeili Qian
4751ee1537feSWeili Qian qm_cmd_init(qm);
475282f00b24SWeili Qian ret = qm_ping_pf(qm, cmd);
4753760fe22cSWeili Qian if (ret)
4754760fe22cSWeili Qian dev_warn(&pdev->dev, "PF responds timeout in reset done!\n");
4755760fe22cSWeili Qian
4756760fe22cSWeili Qian qm_reset_bit_clear(qm);
4757760fe22cSWeili Qian }
4758760fe22cSWeili Qian
qm_wait_pf_reset_finish(struct hisi_qm * qm)4759760fe22cSWeili Qian static int qm_wait_pf_reset_finish(struct hisi_qm *qm)
4760760fe22cSWeili Qian {
4761760fe22cSWeili Qian struct device *dev = &qm->pdev->dev;
4762760fe22cSWeili Qian u32 val, cmd;
4763760fe22cSWeili Qian u64 msg;
4764760fe22cSWeili Qian int ret;
4765760fe22cSWeili Qian
4766760fe22cSWeili Qian /* Wait for reset to finish */
4767760fe22cSWeili Qian ret = readl_relaxed_poll_timeout(qm->io_base + QM_IFC_INT_SOURCE_V, val,
4768760fe22cSWeili Qian val == BIT(0), QM_VF_RESET_WAIT_US,
4769760fe22cSWeili Qian QM_VF_RESET_WAIT_TIMEOUT_US);
4770760fe22cSWeili Qian /* hardware completion status should be available by this time */
4771760fe22cSWeili Qian if (ret) {
4772760fe22cSWeili Qian dev_err(dev, "couldn't get reset done status from PF, timeout!\n");
4773760fe22cSWeili Qian return -ETIMEDOUT;
4774760fe22cSWeili Qian }
4775760fe22cSWeili Qian
4776760fe22cSWeili Qian /*
4777760fe22cSWeili Qian * Whether message is got successfully,
4778760fe22cSWeili Qian * VF needs to ack PF by clearing the interrupt.
4779760fe22cSWeili Qian */
4780760fe22cSWeili Qian ret = qm_get_mb_cmd(qm, &msg, 0);
4781760fe22cSWeili Qian qm_clear_cmd_interrupt(qm, 0);
4782760fe22cSWeili Qian if (ret) {
4783760fe22cSWeili Qian dev_err(dev, "failed to get msg from PF in reset done!\n");
4784760fe22cSWeili Qian return ret;
4785760fe22cSWeili Qian }
4786760fe22cSWeili Qian
4787760fe22cSWeili Qian cmd = msg & QM_MB_CMD_DATA_MASK;
4788760fe22cSWeili Qian if (cmd != QM_PF_RESET_DONE) {
4789760fe22cSWeili Qian dev_err(dev, "the cmd(%u) is not reset done!\n", cmd);
4790760fe22cSWeili Qian ret = -EINVAL;
4791760fe22cSWeili Qian }
4792760fe22cSWeili Qian
4793760fe22cSWeili Qian return ret;
4794760fe22cSWeili Qian }
4795760fe22cSWeili Qian
qm_pf_reset_vf_process(struct hisi_qm * qm,enum qm_stop_reason stop_reason)4796760fe22cSWeili Qian static void qm_pf_reset_vf_process(struct hisi_qm *qm,
4797760fe22cSWeili Qian enum qm_stop_reason stop_reason)
4798760fe22cSWeili Qian {
4799760fe22cSWeili Qian struct device *dev = &qm->pdev->dev;
4800760fe22cSWeili Qian int ret;
4801760fe22cSWeili Qian
4802760fe22cSWeili Qian dev_info(dev, "device reset start...\n");
4803760fe22cSWeili Qian
4804760fe22cSWeili Qian /* The message is obtained by querying the register during resetting */
4805760fe22cSWeili Qian qm_cmd_uninit(qm);
4806760fe22cSWeili Qian qm_pf_reset_vf_prepare(qm, stop_reason);
4807760fe22cSWeili Qian
4808760fe22cSWeili Qian ret = qm_wait_pf_reset_finish(qm);
4809760fe22cSWeili Qian if (ret)
4810760fe22cSWeili Qian goto err_get_status;
4811760fe22cSWeili Qian
4812760fe22cSWeili Qian qm_pf_reset_vf_done(qm);
4813760fe22cSWeili Qian
4814760fe22cSWeili Qian dev_info(dev, "device reset done.\n");
4815760fe22cSWeili Qian
4816760fe22cSWeili Qian return;
4817760fe22cSWeili Qian
4818760fe22cSWeili Qian err_get_status:
4819760fe22cSWeili Qian qm_cmd_init(qm);
4820760fe22cSWeili Qian qm_reset_bit_clear(qm);
4821760fe22cSWeili Qian }
4822760fe22cSWeili Qian
qm_handle_cmd_msg(struct hisi_qm * qm,u32 fun_num)48233bbf0783SKai Ye static void qm_handle_cmd_msg(struct hisi_qm *qm, u32 fun_num)
4824e3ac4d20SWeili Qian {
48253cd53a27SWeili Qian struct device *dev = &qm->pdev->dev;
48263cd53a27SWeili Qian u64 msg;
4827760fe22cSWeili Qian u32 cmd;
48283cd53a27SWeili Qian int ret;
48293cd53a27SWeili Qian
48303cd53a27SWeili Qian /*
48313cd53a27SWeili Qian * Get the msg from source by sending mailbox. Whether message is got
48323cd53a27SWeili Qian * successfully, destination needs to ack source by clearing the interrupt.
48333cd53a27SWeili Qian */
48343bbf0783SKai Ye ret = qm_get_mb_cmd(qm, &msg, fun_num);
48353bbf0783SKai Ye qm_clear_cmd_interrupt(qm, BIT(fun_num));
4836760fe22cSWeili Qian if (ret) {
48373cd53a27SWeili Qian dev_err(dev, "failed to get msg from source!\n");
4838760fe22cSWeili Qian return;
4839760fe22cSWeili Qian }
48403cd53a27SWeili Qian
4841760fe22cSWeili Qian cmd = msg & QM_MB_CMD_DATA_MASK;
4842760fe22cSWeili Qian switch (cmd) {
4843760fe22cSWeili Qian case QM_PF_FLR_PREPARE:
48444b3ee3ffSWeili Qian qm_pf_reset_vf_process(qm, QM_DOWN);
4845760fe22cSWeili Qian break;
4846760fe22cSWeili Qian case QM_PF_SRST_PREPARE:
4847760fe22cSWeili Qian qm_pf_reset_vf_process(qm, QM_SOFT_RESET);
4848760fe22cSWeili Qian break;
48493bbf0783SKai Ye case QM_VF_GET_QOS:
48503bbf0783SKai Ye qm_vf_get_qos(qm, fun_num);
48513bbf0783SKai Ye break;
48523bbf0783SKai Ye case QM_PF_SET_QOS:
48533bbf0783SKai Ye qm->mb_qos = msg >> QM_MB_CMD_DATA_SHIFT;
48543bbf0783SKai Ye break;
4855760fe22cSWeili Qian default:
48563bbf0783SKai Ye dev_err(dev, "unsupported cmd %u sent by function(%u)!\n", cmd, fun_num);
4857760fe22cSWeili Qian break;
4858760fe22cSWeili Qian }
4859e3ac4d20SWeili Qian }
4860e3ac4d20SWeili Qian
qm_cmd_process(struct work_struct * cmd_process)48613bbf0783SKai Ye static void qm_cmd_process(struct work_struct *cmd_process)
48623bbf0783SKai Ye {
48633bbf0783SKai Ye struct hisi_qm *qm = container_of(cmd_process,
48643bbf0783SKai Ye struct hisi_qm, cmd_process);
48653bbf0783SKai Ye u32 vfs_num = qm->vfs_num;
48663bbf0783SKai Ye u64 val;
48673bbf0783SKai Ye u32 i;
48683bbf0783SKai Ye
48693bbf0783SKai Ye if (qm->fun_type == QM_HW_PF) {
48703bbf0783SKai Ye val = readq(qm->io_base + QM_IFC_INT_SOURCE_P);
48713bbf0783SKai Ye if (!val)
48723bbf0783SKai Ye return;
48733bbf0783SKai Ye
48743bbf0783SKai Ye for (i = 1; i <= vfs_num; i++) {
48753bbf0783SKai Ye if (val & BIT(i))
48763bbf0783SKai Ye qm_handle_cmd_msg(qm, i);
48773bbf0783SKai Ye }
48783bbf0783SKai Ye
48793bbf0783SKai Ye return;
48803bbf0783SKai Ye }
48813bbf0783SKai Ye
48823bbf0783SKai Ye qm_handle_cmd_msg(qm, 0);
48833bbf0783SKai Ye }
48843bbf0783SKai Ye
4885dbdc1ec3SShukun Tan /**
48863d29e98dSYang Shen * hisi_qm_alg_register() - Register alg to crypto and add qm to qm_list.
48873d29e98dSYang Shen * @qm: The qm needs add.
48883d29e98dSYang Shen * @qm_list: The qm list.
48893d29e98dSYang Shen *
48903d29e98dSYang Shen * This function adds qm to qm list, and will register algorithm to
48913d29e98dSYang Shen * crypto when the qm list is empty.
48923d29e98dSYang Shen */
hisi_qm_alg_register(struct hisi_qm * qm,struct hisi_qm_list * qm_list)48933d29e98dSYang Shen int hisi_qm_alg_register(struct hisi_qm *qm, struct hisi_qm_list *qm_list)
48943d29e98dSYang Shen {
4895dc118034SKai Ye struct device *dev = &qm->pdev->dev;
48963d29e98dSYang Shen int flag = 0;
48973d29e98dSYang Shen int ret = 0;
4898dc118034SKai Ye
48993d29e98dSYang Shen mutex_lock(&qm_list->lock);
49003d29e98dSYang Shen if (list_empty(&qm_list->list))
49013d29e98dSYang Shen flag = 1;
49023d29e98dSYang Shen list_add_tail(&qm->list, &qm_list->list);
49033d29e98dSYang Shen mutex_unlock(&qm_list->lock);
49043d29e98dSYang Shen
49050dbcf1a2SKai Ye if (qm->ver <= QM_HW_V2 && qm->use_sva) {
49060dbcf1a2SKai Ye dev_info(dev, "HW V2 not both use uacce sva mode and hardware crypto algs.\n");
49070dbcf1a2SKai Ye return 0;
49080dbcf1a2SKai Ye }
49090dbcf1a2SKai Ye
49103d29e98dSYang Shen if (flag) {
49118123455aSMeng Yu ret = qm_list->register_to_crypto(qm);
49123d29e98dSYang Shen if (ret) {
49133d29e98dSYang Shen mutex_lock(&qm_list->lock);
49143d29e98dSYang Shen list_del(&qm->list);
49153d29e98dSYang Shen mutex_unlock(&qm_list->lock);
49163d29e98dSYang Shen }
49173d29e98dSYang Shen }
49183d29e98dSYang Shen
49193d29e98dSYang Shen return ret;
49203d29e98dSYang Shen }
49213d29e98dSYang Shen EXPORT_SYMBOL_GPL(hisi_qm_alg_register);
49223d29e98dSYang Shen
49233d29e98dSYang Shen /**
49243d29e98dSYang Shen * hisi_qm_alg_unregister() - Unregister alg from crypto and delete qm from
49253d29e98dSYang Shen * qm list.
49263d29e98dSYang Shen * @qm: The qm needs delete.
49273d29e98dSYang Shen * @qm_list: The qm list.
49283d29e98dSYang Shen *
49293d29e98dSYang Shen * This function deletes qm from qm list, and will unregister algorithm
49303d29e98dSYang Shen * from crypto when the qm list is empty.
49313d29e98dSYang Shen */
hisi_qm_alg_unregister(struct hisi_qm * qm,struct hisi_qm_list * qm_list)49323d29e98dSYang Shen void hisi_qm_alg_unregister(struct hisi_qm *qm, struct hisi_qm_list *qm_list)
49333d29e98dSYang Shen {
49343d29e98dSYang Shen mutex_lock(&qm_list->lock);
49353d29e98dSYang Shen list_del(&qm->list);
49363d29e98dSYang Shen mutex_unlock(&qm_list->lock);
49373d29e98dSYang Shen
49380dbcf1a2SKai Ye if (qm->ver <= QM_HW_V2 && qm->use_sva)
49390dbcf1a2SKai Ye return;
49400dbcf1a2SKai Ye
49413d29e98dSYang Shen if (list_empty(&qm_list->list))
49428123455aSMeng Yu qm_list->unregister_from_crypto(qm);
49433d29e98dSYang Shen }
49443d29e98dSYang Shen EXPORT_SYMBOL_GPL(hisi_qm_alg_unregister);
49453d29e98dSYang Shen
qm_unregister_abnormal_irq(struct hisi_qm * qm)49463536cc55SWeili Qian static void qm_unregister_abnormal_irq(struct hisi_qm *qm)
49473536cc55SWeili Qian {
49483536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
49493536cc55SWeili Qian u32 irq_vector, val;
49503536cc55SWeili Qian
49513536cc55SWeili Qian if (qm->fun_type == QM_HW_VF)
49523536cc55SWeili Qian return;
49533536cc55SWeili Qian
4954eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_ABN_IRQ_TYPE_CAP_IDX].cap_val;
49553536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_ABN_IRQ_TYPE_MASK))
49563536cc55SWeili Qian return;
49573536cc55SWeili Qian
49583536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
49593536cc55SWeili Qian free_irq(pci_irq_vector(pdev, irq_vector), qm);
49603536cc55SWeili Qian }
49613536cc55SWeili Qian
qm_register_abnormal_irq(struct hisi_qm * qm)49623536cc55SWeili Qian static int qm_register_abnormal_irq(struct hisi_qm *qm)
49633536cc55SWeili Qian {
49643536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
49653536cc55SWeili Qian u32 irq_vector, val;
49663536cc55SWeili Qian int ret;
49673536cc55SWeili Qian
49683536cc55SWeili Qian if (qm->fun_type == QM_HW_VF)
49693536cc55SWeili Qian return 0;
49703536cc55SWeili Qian
4971eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_ABN_IRQ_TYPE_CAP_IDX].cap_val;
49723536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_ABN_IRQ_TYPE_MASK))
49733536cc55SWeili Qian return 0;
49743536cc55SWeili Qian
49753536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
49763536cc55SWeili Qian ret = request_irq(pci_irq_vector(pdev, irq_vector), qm_abnormal_irq, 0, qm->dev_name, qm);
49773536cc55SWeili Qian if (ret)
49783536cc55SWeili Qian dev_err(&qm->pdev->dev, "failed to request abnormal irq, ret = %d", ret);
49793536cc55SWeili Qian
49803536cc55SWeili Qian return ret;
49813536cc55SWeili Qian }
49823536cc55SWeili Qian
qm_unregister_mb_cmd_irq(struct hisi_qm * qm)49833536cc55SWeili Qian static void qm_unregister_mb_cmd_irq(struct hisi_qm *qm)
49843536cc55SWeili Qian {
49853536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
49863536cc55SWeili Qian u32 irq_vector, val;
49873536cc55SWeili Qian
4988eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_PF2VF_IRQ_TYPE_CAP_IDX].cap_val;
49893536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
49903536cc55SWeili Qian return;
49913536cc55SWeili Qian
49923536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
49933536cc55SWeili Qian free_irq(pci_irq_vector(pdev, irq_vector), qm);
49943536cc55SWeili Qian }
49953536cc55SWeili Qian
qm_register_mb_cmd_irq(struct hisi_qm * qm)49963536cc55SWeili Qian static int qm_register_mb_cmd_irq(struct hisi_qm *qm)
49973536cc55SWeili Qian {
49983536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
49993536cc55SWeili Qian u32 irq_vector, val;
50003536cc55SWeili Qian int ret;
50013536cc55SWeili Qian
5002eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_PF2VF_IRQ_TYPE_CAP_IDX].cap_val;
50033536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
50043536cc55SWeili Qian return 0;
50053536cc55SWeili Qian
50063536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
50073536cc55SWeili Qian ret = request_irq(pci_irq_vector(pdev, irq_vector), qm_mb_cmd_irq, 0, qm->dev_name, qm);
50083536cc55SWeili Qian if (ret)
50093536cc55SWeili Qian dev_err(&pdev->dev, "failed to request function communication irq, ret = %d", ret);
50103536cc55SWeili Qian
50113536cc55SWeili Qian return ret;
50123536cc55SWeili Qian }
50133536cc55SWeili Qian
qm_unregister_aeq_irq(struct hisi_qm * qm)50143536cc55SWeili Qian static void qm_unregister_aeq_irq(struct hisi_qm *qm)
50153536cc55SWeili Qian {
50163536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
50173536cc55SWeili Qian u32 irq_vector, val;
50183536cc55SWeili Qian
5019eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_AEQ_IRQ_TYPE_CAP_IDX].cap_val;
50203536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
50213536cc55SWeili Qian return;
50223536cc55SWeili Qian
50233536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
50243536cc55SWeili Qian free_irq(pci_irq_vector(pdev, irq_vector), qm);
50253536cc55SWeili Qian }
50263536cc55SWeili Qian
qm_register_aeq_irq(struct hisi_qm * qm)50273536cc55SWeili Qian static int qm_register_aeq_irq(struct hisi_qm *qm)
50283536cc55SWeili Qian {
50293536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
50303536cc55SWeili Qian u32 irq_vector, val;
50313536cc55SWeili Qian int ret;
50323536cc55SWeili Qian
5033eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_AEQ_IRQ_TYPE_CAP_IDX].cap_val;
50343536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
50353536cc55SWeili Qian return 0;
50363536cc55SWeili Qian
50373536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
50386feb483aSLongfang Liu ret = request_threaded_irq(pci_irq_vector(pdev, irq_vector), NULL,
50396feb483aSLongfang Liu qm_aeq_thread, IRQF_ONESHOT, qm->dev_name, qm);
50403536cc55SWeili Qian if (ret)
50413536cc55SWeili Qian dev_err(&pdev->dev, "failed to request eq irq, ret = %d", ret);
50423536cc55SWeili Qian
50433536cc55SWeili Qian return ret;
50443536cc55SWeili Qian }
50453536cc55SWeili Qian
qm_unregister_eq_irq(struct hisi_qm * qm)50463536cc55SWeili Qian static void qm_unregister_eq_irq(struct hisi_qm *qm)
50473536cc55SWeili Qian {
50483536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
50493536cc55SWeili Qian u32 irq_vector, val;
50503536cc55SWeili Qian
5051eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_EQ_IRQ_TYPE_CAP_IDX].cap_val;
50523536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
50533536cc55SWeili Qian return;
50543536cc55SWeili Qian
50553536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
50563536cc55SWeili Qian free_irq(pci_irq_vector(pdev, irq_vector), qm);
50573536cc55SWeili Qian }
50583536cc55SWeili Qian
qm_register_eq_irq(struct hisi_qm * qm)50593536cc55SWeili Qian static int qm_register_eq_irq(struct hisi_qm *qm)
50603536cc55SWeili Qian {
50613536cc55SWeili Qian struct pci_dev *pdev = qm->pdev;
50623536cc55SWeili Qian u32 irq_vector, val;
50633536cc55SWeili Qian int ret;
50643536cc55SWeili Qian
5065eaf99549SZhiqi Song val = qm->cap_tables.qm_cap_table[QM_EQ_IRQ_TYPE_CAP_IDX].cap_val;
50663536cc55SWeili Qian if (!((val >> QM_IRQ_TYPE_SHIFT) & QM_IRQ_TYPE_MASK))
50673536cc55SWeili Qian return 0;
50683536cc55SWeili Qian
50693536cc55SWeili Qian irq_vector = val & QM_IRQ_VECTOR_MASK;
5070ac80056fSWeili Qian ret = request_irq(pci_irq_vector(pdev, irq_vector), qm_eq_irq, 0, qm->dev_name, qm);
50713536cc55SWeili Qian if (ret)
50723536cc55SWeili Qian dev_err(&pdev->dev, "failed to request eq irq, ret = %d", ret);
50733536cc55SWeili Qian
50743536cc55SWeili Qian return ret;
50753536cc55SWeili Qian }
50763536cc55SWeili Qian
qm_irqs_unregister(struct hisi_qm * qm)50773536cc55SWeili Qian static void qm_irqs_unregister(struct hisi_qm *qm)
50783536cc55SWeili Qian {
50793536cc55SWeili Qian qm_unregister_mb_cmd_irq(qm);
50803536cc55SWeili Qian qm_unregister_abnormal_irq(qm);
50813536cc55SWeili Qian qm_unregister_aeq_irq(qm);
50823536cc55SWeili Qian qm_unregister_eq_irq(qm);
50833536cc55SWeili Qian }
50843536cc55SWeili Qian
qm_irqs_register(struct hisi_qm * qm)50853536cc55SWeili Qian static int qm_irqs_register(struct hisi_qm *qm)
50863536cc55SWeili Qian {
50873536cc55SWeili Qian int ret;
50883536cc55SWeili Qian
50893536cc55SWeili Qian ret = qm_register_eq_irq(qm);
50903536cc55SWeili Qian if (ret)
50913536cc55SWeili Qian return ret;
50923536cc55SWeili Qian
50933536cc55SWeili Qian ret = qm_register_aeq_irq(qm);
50943536cc55SWeili Qian if (ret)
50953536cc55SWeili Qian goto free_eq_irq;
50963536cc55SWeili Qian
50973536cc55SWeili Qian ret = qm_register_abnormal_irq(qm);
50983536cc55SWeili Qian if (ret)
50993536cc55SWeili Qian goto free_aeq_irq;
51003536cc55SWeili Qian
51013536cc55SWeili Qian ret = qm_register_mb_cmd_irq(qm);
51023536cc55SWeili Qian if (ret)
51033536cc55SWeili Qian goto free_abnormal_irq;
51043536cc55SWeili Qian
51053536cc55SWeili Qian return 0;
51063536cc55SWeili Qian
51073536cc55SWeili Qian free_abnormal_irq:
51083536cc55SWeili Qian qm_unregister_abnormal_irq(qm);
51093536cc55SWeili Qian free_aeq_irq:
51103536cc55SWeili Qian qm_unregister_aeq_irq(qm);
51113536cc55SWeili Qian free_eq_irq:
51123536cc55SWeili Qian qm_unregister_eq_irq(qm);
51133536cc55SWeili Qian return ret;
51143536cc55SWeili Qian }
51153536cc55SWeili Qian
qm_get_qp_num(struct hisi_qm * qm)51166250383aSWeili Qian static int qm_get_qp_num(struct hisi_qm *qm)
511745bb26d9SWeili Qian {
51184c79c7a4SLongfang Liu struct device *dev = &qm->pdev->dev;
5119129a9f34SWeili Qian bool is_db_isolation;
51206250383aSWeili Qian
5121129a9f34SWeili Qian /* VF's qp_num assigned by PF in v2, and VF can get qp_num by vft. */
5122129a9f34SWeili Qian if (qm->fun_type == QM_HW_VF) {
5123129a9f34SWeili Qian if (qm->ver != QM_HW_V1)
5124129a9f34SWeili Qian /* v2 starts to support get vft by mailbox */
5125129a9f34SWeili Qian return hisi_qm_get_vft(qm, &qm->qp_base, &qm->qp_num);
5126129a9f34SWeili Qian
5127129a9f34SWeili Qian return 0;
5128129a9f34SWeili Qian }
5129129a9f34SWeili Qian
5130129a9f34SWeili Qian is_db_isolation = test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps);
5131129a9f34SWeili Qian qm->ctrl_qp_num = hisi_qm_get_hw_info(qm, qm_basic_info, QM_TOTAL_QP_NUM_CAP, true);
5132129a9f34SWeili Qian qm->max_qp_num = hisi_qm_get_hw_info(qm, qm_basic_info,
5133129a9f34SWeili Qian QM_FUNC_MAX_QP_CAP, is_db_isolation);
51346250383aSWeili Qian
51354c79c7a4SLongfang Liu if (qm->qp_num <= qm->max_qp_num)
51364c79c7a4SLongfang Liu return 0;
51374c79c7a4SLongfang Liu
51384c79c7a4SLongfang Liu if (test_bit(QM_MODULE_PARAM, &qm->misc_ctl)) {
51394c79c7a4SLongfang Liu /* Check whether the set qp number is valid */
51404c79c7a4SLongfang Liu dev_err(dev, "qp num(%u) is more than max qp num(%u)!\n",
51416250383aSWeili Qian qm->qp_num, qm->max_qp_num);
51426250383aSWeili Qian return -EINVAL;
51436250383aSWeili Qian }
51446250383aSWeili Qian
51454c79c7a4SLongfang Liu dev_info(dev, "Default qp num(%u) is too big, reset it to Function's max qp num(%u)!\n",
51464c79c7a4SLongfang Liu qm->qp_num, qm->max_qp_num);
51474c79c7a4SLongfang Liu qm->qp_num = qm->max_qp_num;
51484c79c7a4SLongfang Liu qm->debug.curr_qm_qp_num = qm->qp_num;
51494c79c7a4SLongfang Liu
51506250383aSWeili Qian return 0;
515145bb26d9SWeili Qian }
515245bb26d9SWeili Qian
qm_pre_store_irq_type_caps(struct hisi_qm * qm)5153eaf99549SZhiqi Song static int qm_pre_store_irq_type_caps(struct hisi_qm *qm)
5154eaf99549SZhiqi Song {
5155eaf99549SZhiqi Song struct hisi_qm_cap_record *qm_cap;
5156eaf99549SZhiqi Song struct pci_dev *pdev = qm->pdev;
5157eaf99549SZhiqi Song size_t i, size;
5158eaf99549SZhiqi Song
5159eaf99549SZhiqi Song size = ARRAY_SIZE(qm_pre_store_caps);
5160eaf99549SZhiqi Song qm_cap = devm_kzalloc(&pdev->dev, sizeof(*qm_cap) * size, GFP_KERNEL);
5161eaf99549SZhiqi Song if (!qm_cap)
5162eaf99549SZhiqi Song return -ENOMEM;
5163eaf99549SZhiqi Song
5164eaf99549SZhiqi Song for (i = 0; i < size; i++) {
5165eaf99549SZhiqi Song qm_cap[i].type = qm_pre_store_caps[i];
5166eaf99549SZhiqi Song qm_cap[i].cap_val = hisi_qm_get_hw_info(qm, qm_basic_info,
5167eaf99549SZhiqi Song qm_pre_store_caps[i], qm->cap_ver);
5168eaf99549SZhiqi Song }
5169eaf99549SZhiqi Song
5170eaf99549SZhiqi Song qm->cap_tables.qm_cap_table = qm_cap;
5171eaf99549SZhiqi Song
5172eaf99549SZhiqi Song return 0;
5173eaf99549SZhiqi Song }
5174eaf99549SZhiqi Song
qm_get_hw_caps(struct hisi_qm * qm)5175eaf99549SZhiqi Song static int qm_get_hw_caps(struct hisi_qm *qm)
517682f00b24SWeili Qian {
517782f00b24SWeili Qian const struct hisi_qm_cap_info *cap_info = qm->fun_type == QM_HW_PF ?
517882f00b24SWeili Qian qm_cap_info_pf : qm_cap_info_vf;
517982f00b24SWeili Qian u32 size = qm->fun_type == QM_HW_PF ? ARRAY_SIZE(qm_cap_info_pf) :
518082f00b24SWeili Qian ARRAY_SIZE(qm_cap_info_vf);
518182f00b24SWeili Qian u32 val, i;
518282f00b24SWeili Qian
518382f00b24SWeili Qian /* Doorbell isolate register is a independent register. */
518482f00b24SWeili Qian val = hisi_qm_get_hw_info(qm, qm_cap_info_comm, QM_SUPPORT_DB_ISOLATION, true);
518582f00b24SWeili Qian if (val)
518682f00b24SWeili Qian set_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps);
518782f00b24SWeili Qian
518882f00b24SWeili Qian if (qm->ver >= QM_HW_V3) {
518982f00b24SWeili Qian val = readl(qm->io_base + QM_FUNC_CAPS_REG);
519082f00b24SWeili Qian qm->cap_ver = val & QM_CAPBILITY_VERSION;
519182f00b24SWeili Qian }
519282f00b24SWeili Qian
519382f00b24SWeili Qian /* Get PF/VF common capbility */
519482f00b24SWeili Qian for (i = 1; i < ARRAY_SIZE(qm_cap_info_comm); i++) {
519582f00b24SWeili Qian val = hisi_qm_get_hw_info(qm, qm_cap_info_comm, i, qm->cap_ver);
519682f00b24SWeili Qian if (val)
519782f00b24SWeili Qian set_bit(qm_cap_info_comm[i].type, &qm->caps);
519882f00b24SWeili Qian }
519982f00b24SWeili Qian
520082f00b24SWeili Qian /* Get PF/VF different capbility */
520182f00b24SWeili Qian for (i = 0; i < size; i++) {
520282f00b24SWeili Qian val = hisi_qm_get_hw_info(qm, cap_info, i, qm->cap_ver);
520382f00b24SWeili Qian if (val)
520482f00b24SWeili Qian set_bit(cap_info[i].type, &qm->caps);
520582f00b24SWeili Qian }
5206eaf99549SZhiqi Song
5207eaf99549SZhiqi Song /* Fetch and save the value of irq type related capability registers */
5208eaf99549SZhiqi Song return qm_pre_store_irq_type_caps(qm);
520982f00b24SWeili Qian }
521082f00b24SWeili Qian
qm_get_pci_res(struct hisi_qm * qm)52118bbecfb4SWeili Qian static int qm_get_pci_res(struct hisi_qm *qm)
52128bbecfb4SWeili Qian {
52138bbecfb4SWeili Qian struct pci_dev *pdev = qm->pdev;
52148bbecfb4SWeili Qian struct device *dev = &pdev->dev;
52158bbecfb4SWeili Qian int ret;
52168bbecfb4SWeili Qian
52178bbecfb4SWeili Qian ret = pci_request_mem_regions(pdev, qm->dev_name);
52188bbecfb4SWeili Qian if (ret < 0) {
52198bbecfb4SWeili Qian dev_err(dev, "Failed to request mem regions!\n");
52208bbecfb4SWeili Qian return ret;
52218bbecfb4SWeili Qian }
52228bbecfb4SWeili Qian
52238bbecfb4SWeili Qian qm->phys_base = pci_resource_start(pdev, PCI_BAR_2);
52248bbecfb4SWeili Qian qm->io_base = ioremap(qm->phys_base, pci_resource_len(pdev, PCI_BAR_2));
52258bbecfb4SWeili Qian if (!qm->io_base) {
52268bbecfb4SWeili Qian ret = -EIO;
52278bbecfb4SWeili Qian goto err_request_mem_regions;
52288bbecfb4SWeili Qian }
52298bbecfb4SWeili Qian
5230eaf99549SZhiqi Song ret = qm_get_hw_caps(qm);
5231eaf99549SZhiqi Song if (ret)
5232eaf99549SZhiqi Song goto err_ioremap;
5233eaf99549SZhiqi Song
523482f00b24SWeili Qian if (test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps)) {
52358bbecfb4SWeili Qian qm->db_interval = QM_QP_DB_INTERVAL;
52368bbecfb4SWeili Qian qm->db_phys_base = pci_resource_start(pdev, PCI_BAR_4);
52378bbecfb4SWeili Qian qm->db_io_base = ioremap(qm->db_phys_base,
52388bbecfb4SWeili Qian pci_resource_len(pdev, PCI_BAR_4));
52398bbecfb4SWeili Qian if (!qm->db_io_base) {
52408bbecfb4SWeili Qian ret = -EIO;
52418bbecfb4SWeili Qian goto err_ioremap;
52428bbecfb4SWeili Qian }
52438bbecfb4SWeili Qian } else {
52448bbecfb4SWeili Qian qm->db_phys_base = qm->phys_base;
52458bbecfb4SWeili Qian qm->db_io_base = qm->io_base;
52468bbecfb4SWeili Qian qm->db_interval = 0;
52478bbecfb4SWeili Qian }
52488bbecfb4SWeili Qian
52498bbecfb4SWeili Qian ret = qm_get_qp_num(qm);
52508bbecfb4SWeili Qian if (ret)
52518bbecfb4SWeili Qian goto err_db_ioremap;
52528bbecfb4SWeili Qian
52538bbecfb4SWeili Qian return 0;
52548bbecfb4SWeili Qian
52558bbecfb4SWeili Qian err_db_ioremap:
525682f00b24SWeili Qian if (test_bit(QM_SUPPORT_DB_ISOLATION, &qm->caps))
52578bbecfb4SWeili Qian iounmap(qm->db_io_base);
52588bbecfb4SWeili Qian err_ioremap:
52598bbecfb4SWeili Qian iounmap(qm->io_base);
52608bbecfb4SWeili Qian err_request_mem_regions:
52618bbecfb4SWeili Qian pci_release_mem_regions(pdev);
52628bbecfb4SWeili Qian return ret;
52638bbecfb4SWeili Qian }
52648bbecfb4SWeili Qian
qm_clear_device(struct hisi_qm * qm)52658b21a9b1SWeili Qian static int qm_clear_device(struct hisi_qm *qm)
52668b21a9b1SWeili Qian {
52678b21a9b1SWeili Qian acpi_handle handle = ACPI_HANDLE(&qm->pdev->dev);
52688b21a9b1SWeili Qian int ret;
52698b21a9b1SWeili Qian
52708b21a9b1SWeili Qian if (qm->fun_type == QM_HW_VF)
52718b21a9b1SWeili Qian return 0;
52728b21a9b1SWeili Qian
52738b21a9b1SWeili Qian /* Device does not support reset, return */
52748b21a9b1SWeili Qian if (!qm->err_ini->err_info_init)
52758b21a9b1SWeili Qian return 0;
52768b21a9b1SWeili Qian qm->err_ini->err_info_init(qm);
52778b21a9b1SWeili Qian
52788b21a9b1SWeili Qian if (!handle)
52798b21a9b1SWeili Qian return 0;
52808b21a9b1SWeili Qian
52818b21a9b1SWeili Qian /* No reset method, return */
52828b21a9b1SWeili Qian if (!acpi_has_method(handle, qm->err_info.acpi_rst))
52838b21a9b1SWeili Qian return 0;
52848b21a9b1SWeili Qian
52858b21a9b1SWeili Qian ret = qm_master_ooo_check(qm);
52868b21a9b1SWeili Qian if (ret) {
52878b21a9b1SWeili Qian writel(0x0, qm->io_base + ACC_MASTER_GLOBAL_CTRL);
52888b21a9b1SWeili Qian return ret;
52898b21a9b1SWeili Qian }
52908b21a9b1SWeili Qian
52918b21a9b1SWeili Qian return qm_reset_device(qm);
52928b21a9b1SWeili Qian }
52938b21a9b1SWeili Qian
hisi_qm_pci_init(struct hisi_qm * qm)5294fefc046fSWeili Qian static int hisi_qm_pci_init(struct hisi_qm *qm)
5295dbdc1ec3SShukun Tan {
5296dbdc1ec3SShukun Tan struct pci_dev *pdev = qm->pdev;
5297dbdc1ec3SShukun Tan struct device *dev = &pdev->dev;
5298dbdc1ec3SShukun Tan unsigned int num_vec;
5299dbdc1ec3SShukun Tan int ret;
5300dbdc1ec3SShukun Tan
5301dbdc1ec3SShukun Tan ret = pci_enable_device_mem(pdev);
5302dbdc1ec3SShukun Tan if (ret < 0) {
5303fefc046fSWeili Qian dev_err(dev, "Failed to enable device mem!\n");
5304fefc046fSWeili Qian return ret;
5305dbdc1ec3SShukun Tan }
5306dbdc1ec3SShukun Tan
53078bbecfb4SWeili Qian ret = qm_get_pci_res(qm);
53086250383aSWeili Qian if (ret)
53098bbecfb4SWeili Qian goto err_disable_pcidev;
531045bb26d9SWeili Qian
5311dbdc1ec3SShukun Tan ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
5312dbdc1ec3SShukun Tan if (ret < 0)
53138bbecfb4SWeili Qian goto err_get_pci_res;
5314dbdc1ec3SShukun Tan pci_set_master(pdev);
5315dbdc1ec3SShukun Tan
53163536cc55SWeili Qian num_vec = qm_get_irq_num(qm);
5317dbdc1ec3SShukun Tan ret = pci_alloc_irq_vectors(pdev, num_vec, num_vec, PCI_IRQ_MSI);
5318dbdc1ec3SShukun Tan if (ret < 0) {
5319dbdc1ec3SShukun Tan dev_err(dev, "Failed to enable MSI vectors!\n");
53208bbecfb4SWeili Qian goto err_get_pci_res;
5321dbdc1ec3SShukun Tan }
5322dbdc1ec3SShukun Tan
53238b21a9b1SWeili Qian ret = qm_clear_device(qm);
53248b21a9b1SWeili Qian if (ret)
53258b21a9b1SWeili Qian goto err_free_vectors;
53268b21a9b1SWeili Qian
5327fefc046fSWeili Qian return 0;
5328fefc046fSWeili Qian
53298b21a9b1SWeili Qian err_free_vectors:
53308b21a9b1SWeili Qian pci_free_irq_vectors(pdev);
53318bbecfb4SWeili Qian err_get_pci_res:
53328bbecfb4SWeili Qian qm_put_pci_res(qm);
5333fefc046fSWeili Qian err_disable_pcidev:
5334fefc046fSWeili Qian pci_disable_device(pdev);
5335fefc046fSWeili Qian return ret;
5336fefc046fSWeili Qian }
5337fefc046fSWeili Qian
hisi_qm_init_work(struct hisi_qm * qm)53383099fc9cSWeili Qian static int hisi_qm_init_work(struct hisi_qm *qm)
5339362c50baSKai Ye {
5340d64de977SWeili Qian int i;
5341d64de977SWeili Qian
5342d64de977SWeili Qian for (i = 0; i < qm->qp_num; i++)
5343d64de977SWeili Qian INIT_WORK(&qm->poll_data[i].work, qm_work_process);
5344d64de977SWeili Qian
5345362c50baSKai Ye if (qm->fun_type == QM_HW_PF)
5346362c50baSKai Ye INIT_WORK(&qm->rst_work, hisi_qm_controller_reset);
5347362c50baSKai Ye
5348362c50baSKai Ye if (qm->ver > QM_HW_V2)
5349362c50baSKai Ye INIT_WORK(&qm->cmd_process, qm_cmd_process);
53503099fc9cSWeili Qian
53513099fc9cSWeili Qian qm->wq = alloc_workqueue("%s", WQ_HIGHPRI | WQ_MEM_RECLAIM |
53523099fc9cSWeili Qian WQ_UNBOUND, num_online_cpus(),
53533099fc9cSWeili Qian pci_name(qm->pdev));
53543099fc9cSWeili Qian if (!qm->wq) {
53553099fc9cSWeili Qian pci_err(qm->pdev, "failed to alloc workqueue!\n");
53563099fc9cSWeili Qian return -ENOMEM;
53573099fc9cSWeili Qian }
53583099fc9cSWeili Qian
53593099fc9cSWeili Qian return 0;
5360362c50baSKai Ye }
5361362c50baSKai Ye
hisi_qp_alloc_memory(struct hisi_qm * qm)5362cc0c40c6SKai Ye static int hisi_qp_alloc_memory(struct hisi_qm *qm)
5363cc0c40c6SKai Ye {
5364cc0c40c6SKai Ye struct device *dev = &qm->pdev->dev;
5365129a9f34SWeili Qian u16 sq_depth, cq_depth;
5366cc0c40c6SKai Ye size_t qp_dma_size;
5367cc0c40c6SKai Ye int i, ret;
5368cc0c40c6SKai Ye
5369cc0c40c6SKai Ye qm->qp_array = kcalloc(qm->qp_num, sizeof(struct hisi_qp), GFP_KERNEL);
5370cc0c40c6SKai Ye if (!qm->qp_array)
5371cc0c40c6SKai Ye return -ENOMEM;
5372cc0c40c6SKai Ye
5373d64de977SWeili Qian qm->poll_data = kcalloc(qm->qp_num, sizeof(struct hisi_qm_poll_data), GFP_KERNEL);
5374d64de977SWeili Qian if (!qm->poll_data) {
5375d64de977SWeili Qian kfree(qm->qp_array);
5376d64de977SWeili Qian return -ENOMEM;
5377d64de977SWeili Qian }
5378d64de977SWeili Qian
5379129a9f34SWeili Qian qm_get_xqc_depth(qm, &sq_depth, &cq_depth, QM_QP_DEPTH_CAP);
5380129a9f34SWeili Qian
5381cc0c40c6SKai Ye /* one more page for device or qp statuses */
5382129a9f34SWeili Qian qp_dma_size = qm->sqe_size * sq_depth + sizeof(struct qm_cqe) * cq_depth;
5383cc0c40c6SKai Ye qp_dma_size = PAGE_ALIGN(qp_dma_size) + PAGE_SIZE;
5384cc0c40c6SKai Ye for (i = 0; i < qm->qp_num; i++) {
5385d64de977SWeili Qian qm->poll_data[i].qm = qm;
5386129a9f34SWeili Qian ret = hisi_qp_memory_init(qm, qp_dma_size, i, sq_depth, cq_depth);
5387cc0c40c6SKai Ye if (ret)
5388cc0c40c6SKai Ye goto err_init_qp_mem;
5389cc0c40c6SKai Ye
5390cc0c40c6SKai Ye dev_dbg(dev, "allocate qp dma buf size=%zx)\n", qp_dma_size);
5391cc0c40c6SKai Ye }
5392cc0c40c6SKai Ye
5393cc0c40c6SKai Ye return 0;
5394cc0c40c6SKai Ye err_init_qp_mem:
5395cc0c40c6SKai Ye hisi_qp_memory_uninit(qm, i);
5396cc0c40c6SKai Ye
5397cc0c40c6SKai Ye return ret;
5398cc0c40c6SKai Ye }
5399cc0c40c6SKai Ye
hisi_qm_memory_init(struct hisi_qm * qm)5400cc0c40c6SKai Ye static int hisi_qm_memory_init(struct hisi_qm *qm)
5401cc0c40c6SKai Ye {
5402cc0c40c6SKai Ye struct device *dev = &qm->pdev->dev;
5403f5b657e5SKai Ye int ret, total_func;
5404cc0c40c6SKai Ye size_t off = 0;
5405cc0c40c6SKai Ye
540682f00b24SWeili Qian if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps)) {
5407ecc7169dSKai Ye total_func = pci_sriov_get_totalvfs(qm->pdev) + 1;
5408ecc7169dSKai Ye qm->factor = kcalloc(total_func, sizeof(struct qm_shaper_factor), GFP_KERNEL);
5409cc0c40c6SKai Ye if (!qm->factor)
5410cc0c40c6SKai Ye return -ENOMEM;
541182f00b24SWeili Qian
5412f5b657e5SKai Ye /* Only the PF value needs to be initialized */
5413f5b657e5SKai Ye qm->factor[0].func_qos = QM_QOS_MAX_VAL;
541482f00b24SWeili Qian }
5415cc0c40c6SKai Ye
5416cc0c40c6SKai Ye #define QM_INIT_BUF(qm, type, num) do { \
5417cc0c40c6SKai Ye (qm)->type = ((qm)->qdma.va + (off)); \
5418cc0c40c6SKai Ye (qm)->type##_dma = (qm)->qdma.dma + (off); \
5419cc0c40c6SKai Ye off += QMC_ALIGN(sizeof(struct qm_##type) * (num)); \
5420cc0c40c6SKai Ye } while (0)
5421cc0c40c6SKai Ye
5422cc0c40c6SKai Ye idr_init(&qm->qp_idr);
5423129a9f34SWeili Qian qm_get_xqc_depth(qm, &qm->eq_depth, &qm->aeq_depth, QM_XEQ_DEPTH_CAP);
5424129a9f34SWeili Qian qm->qdma.size = QMC_ALIGN(sizeof(struct qm_eqe) * qm->eq_depth) +
5425129a9f34SWeili Qian QMC_ALIGN(sizeof(struct qm_aeqe) * qm->aeq_depth) +
5426cc0c40c6SKai Ye QMC_ALIGN(sizeof(struct qm_sqc) * qm->qp_num) +
5427cc0c40c6SKai Ye QMC_ALIGN(sizeof(struct qm_cqc) * qm->qp_num);
5428cc0c40c6SKai Ye qm->qdma.va = dma_alloc_coherent(dev, qm->qdma.size, &qm->qdma.dma,
5429cc0c40c6SKai Ye GFP_ATOMIC);
5430cc0c40c6SKai Ye dev_dbg(dev, "allocate qm dma buf size=%zx)\n", qm->qdma.size);
5431cc0c40c6SKai Ye if (!qm->qdma.va) {
5432cc0c40c6SKai Ye ret = -ENOMEM;
5433116be08fSWeili Qian goto err_destroy_idr;
5434cc0c40c6SKai Ye }
5435cc0c40c6SKai Ye
5436129a9f34SWeili Qian QM_INIT_BUF(qm, eqe, qm->eq_depth);
5437129a9f34SWeili Qian QM_INIT_BUF(qm, aeqe, qm->aeq_depth);
5438cc0c40c6SKai Ye QM_INIT_BUF(qm, sqc, qm->qp_num);
5439cc0c40c6SKai Ye QM_INIT_BUF(qm, cqc, qm->qp_num);
5440cc0c40c6SKai Ye
5441cc0c40c6SKai Ye ret = hisi_qp_alloc_memory(qm);
5442cc0c40c6SKai Ye if (ret)
5443cc0c40c6SKai Ye goto err_alloc_qp_array;
5444cc0c40c6SKai Ye
5445cc0c40c6SKai Ye return 0;
5446cc0c40c6SKai Ye
5447cc0c40c6SKai Ye err_alloc_qp_array:
5448cc0c40c6SKai Ye dma_free_coherent(dev, qm->qdma.size, qm->qdma.va, qm->qdma.dma);
5449116be08fSWeili Qian err_destroy_idr:
5450116be08fSWeili Qian idr_destroy(&qm->qp_idr);
545182f00b24SWeili Qian if (test_bit(QM_SUPPORT_FUNC_QOS, &qm->caps))
5452cc0c40c6SKai Ye kfree(qm->factor);
5453cc0c40c6SKai Ye
5454cc0c40c6SKai Ye return ret;
5455cc0c40c6SKai Ye }
5456cc0c40c6SKai Ye
5457fefc046fSWeili Qian /**
5458fefc046fSWeili Qian * hisi_qm_init() - Initialize configures about qm.
5459fefc046fSWeili Qian * @qm: The qm needing init.
5460fefc046fSWeili Qian *
5461fefc046fSWeili Qian * This function init qm, then we can call hisi_qm_start to put qm into work.
5462fefc046fSWeili Qian */
hisi_qm_init(struct hisi_qm * qm)5463fefc046fSWeili Qian int hisi_qm_init(struct hisi_qm *qm)
5464fefc046fSWeili Qian {
5465fefc046fSWeili Qian struct pci_dev *pdev = qm->pdev;
5466fefc046fSWeili Qian struct device *dev = &pdev->dev;
5467fefc046fSWeili Qian int ret;
5468fefc046fSWeili Qian
5469fefc046fSWeili Qian hisi_qm_pre_init(qm);
5470fefc046fSWeili Qian
5471fefc046fSWeili Qian ret = hisi_qm_pci_init(qm);
5472fefc046fSWeili Qian if (ret)
54738bbecfb4SWeili Qian return ret;
5474fefc046fSWeili Qian
54753536cc55SWeili Qian ret = qm_irqs_register(qm);
5476dbdc1ec3SShukun Tan if (ret)
54778bbecfb4SWeili Qian goto err_pci_init;
5478dbdc1ec3SShukun Tan
5479f123e66dSWeili Qian if (qm->fun_type == QM_HW_PF) {
5480b925a0ccSWeili Qian /* Set the doorbell timeout to QM_DB_TIMEOUT_CFG ns. */
5481b925a0ccSWeili Qian writel(QM_DB_TIMEOUT_SET, qm->io_base + QM_DB_TIMEOUT_CFG);
54824cee0700SWeili Qian qm_disable_clock_gate(qm);
5483f123e66dSWeili Qian ret = qm_dev_mem_reset(qm);
5484f123e66dSWeili Qian if (ret) {
5485f123e66dSWeili Qian dev_err(dev, "failed to reset device memory\n");
5486f123e66dSWeili Qian goto err_irq_register;
5487f123e66dSWeili Qian }
5488f123e66dSWeili Qian }
5489f123e66dSWeili Qian
5490183b60e0SKai Ye if (qm->mode == UACCE_MODE_SVA) {
54918bbecfb4SWeili Qian ret = qm_alloc_uacce(qm);
54928bbecfb4SWeili Qian if (ret < 0)
54938bbecfb4SWeili Qian dev_warn(dev, "fail to alloc uacce (%d)\n", ret);
5494183b60e0SKai Ye }
54958bbecfb4SWeili Qian
5496dbdc1ec3SShukun Tan ret = hisi_qm_memory_init(qm);
5497dbdc1ec3SShukun Tan if (ret)
54988bbecfb4SWeili Qian goto err_alloc_uacce;
5499dbdc1ec3SShukun Tan
55003099fc9cSWeili Qian ret = hisi_qm_init_work(qm);
55013099fc9cSWeili Qian if (ret)
55023099fc9cSWeili Qian goto err_free_qm_memory;
55033099fc9cSWeili Qian
5504e3ac4d20SWeili Qian qm_cmd_init(qm);
5505dbdc1ec3SShukun Tan atomic_set(&qm->status.flags, QM_INIT);
5506dbdc1ec3SShukun Tan
5507dbdc1ec3SShukun Tan return 0;
5508dbdc1ec3SShukun Tan
55093099fc9cSWeili Qian err_free_qm_memory:
55103099fc9cSWeili Qian hisi_qm_memory_uninit(qm);
55118bbecfb4SWeili Qian err_alloc_uacce:
5512cd0ac51cSKai Ye qm_remove_uacce(qm);
55138bbecfb4SWeili Qian err_irq_register:
55143536cc55SWeili Qian qm_irqs_unregister(qm);
55158bbecfb4SWeili Qian err_pci_init:
55168bbecfb4SWeili Qian hisi_qm_pci_uninit(qm);
5517dbdc1ec3SShukun Tan return ret;
5518dbdc1ec3SShukun Tan }
5519dbdc1ec3SShukun Tan EXPORT_SYMBOL_GPL(hisi_qm_init);
5520dbdc1ec3SShukun Tan
5521607c191bSWeili Qian /**
5522607c191bSWeili Qian * hisi_qm_get_dfx_access() - Try to get dfx access.
5523607c191bSWeili Qian * @qm: pointer to accelerator device.
5524607c191bSWeili Qian *
5525607c191bSWeili Qian * Try to get dfx access, then user can get message.
5526607c191bSWeili Qian *
5527607c191bSWeili Qian * If device is in suspended, return failure, otherwise
5528607c191bSWeili Qian * bump up the runtime PM usage counter.
5529607c191bSWeili Qian */
hisi_qm_get_dfx_access(struct hisi_qm * qm)5530607c191bSWeili Qian int hisi_qm_get_dfx_access(struct hisi_qm *qm)
5531607c191bSWeili Qian {
5532607c191bSWeili Qian struct device *dev = &qm->pdev->dev;
5533607c191bSWeili Qian
5534607c191bSWeili Qian if (pm_runtime_suspended(dev)) {
5535607c191bSWeili Qian dev_info(dev, "can not read/write - device in suspended.\n");
5536607c191bSWeili Qian return -EAGAIN;
5537607c191bSWeili Qian }
5538607c191bSWeili Qian
5539607c191bSWeili Qian return qm_pm_get_sync(qm);
5540607c191bSWeili Qian }
5541607c191bSWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_get_dfx_access);
5542607c191bSWeili Qian
5543607c191bSWeili Qian /**
5544607c191bSWeili Qian * hisi_qm_put_dfx_access() - Put dfx access.
5545607c191bSWeili Qian * @qm: pointer to accelerator device.
5546607c191bSWeili Qian *
5547607c191bSWeili Qian * Put dfx access, drop runtime PM usage counter.
5548607c191bSWeili Qian */
hisi_qm_put_dfx_access(struct hisi_qm * qm)5549607c191bSWeili Qian void hisi_qm_put_dfx_access(struct hisi_qm *qm)
5550607c191bSWeili Qian {
5551607c191bSWeili Qian qm_pm_put_sync(qm);
5552607c191bSWeili Qian }
5553607c191bSWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_put_dfx_access);
5554607c191bSWeili Qian
5555607c191bSWeili Qian /**
5556607c191bSWeili Qian * hisi_qm_pm_init() - Initialize qm runtime PM.
5557607c191bSWeili Qian * @qm: pointer to accelerator device.
5558607c191bSWeili Qian *
5559607c191bSWeili Qian * Function that initialize qm runtime PM.
5560607c191bSWeili Qian */
hisi_qm_pm_init(struct hisi_qm * qm)5561607c191bSWeili Qian void hisi_qm_pm_init(struct hisi_qm *qm)
5562607c191bSWeili Qian {
5563607c191bSWeili Qian struct device *dev = &qm->pdev->dev;
5564607c191bSWeili Qian
556582f00b24SWeili Qian if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
5566607c191bSWeili Qian return;
5567607c191bSWeili Qian
5568607c191bSWeili Qian pm_runtime_set_autosuspend_delay(dev, QM_AUTOSUSPEND_DELAY);
5569607c191bSWeili Qian pm_runtime_use_autosuspend(dev);
5570607c191bSWeili Qian pm_runtime_put_noidle(dev);
5571607c191bSWeili Qian }
5572607c191bSWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_pm_init);
5573607c191bSWeili Qian
5574607c191bSWeili Qian /**
5575607c191bSWeili Qian * hisi_qm_pm_uninit() - Uninitialize qm runtime PM.
5576607c191bSWeili Qian * @qm: pointer to accelerator device.
5577607c191bSWeili Qian *
5578607c191bSWeili Qian * Function that uninitialize qm runtime PM.
5579607c191bSWeili Qian */
hisi_qm_pm_uninit(struct hisi_qm * qm)5580607c191bSWeili Qian void hisi_qm_pm_uninit(struct hisi_qm *qm)
5581607c191bSWeili Qian {
5582607c191bSWeili Qian struct device *dev = &qm->pdev->dev;
5583607c191bSWeili Qian
558482f00b24SWeili Qian if (!test_bit(QM_SUPPORT_RPM, &qm->caps))
5585607c191bSWeili Qian return;
5586607c191bSWeili Qian
5587607c191bSWeili Qian pm_runtime_get_noresume(dev);
5588607c191bSWeili Qian pm_runtime_dont_use_autosuspend(dev);
5589607c191bSWeili Qian }
5590607c191bSWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_pm_uninit);
5591d7ea5339SWeili Qian
qm_prepare_for_suspend(struct hisi_qm * qm)5592d7ea5339SWeili Qian static int qm_prepare_for_suspend(struct hisi_qm *qm)
5593d7ea5339SWeili Qian {
5594d7ea5339SWeili Qian struct pci_dev *pdev = qm->pdev;
5595d7ea5339SWeili Qian int ret;
5596d7ea5339SWeili Qian
5597d7ea5339SWeili Qian ret = qm->ops->set_msi(qm, false);
5598d7ea5339SWeili Qian if (ret) {
5599d7ea5339SWeili Qian pci_err(pdev, "failed to disable MSI before suspending!\n");
5600d7ea5339SWeili Qian return ret;
5601d7ea5339SWeili Qian }
5602d7ea5339SWeili Qian
56038b21a9b1SWeili Qian ret = qm_master_ooo_check(qm);
56048b21a9b1SWeili Qian if (ret)
5605d7ea5339SWeili Qian return ret;
5606d7ea5339SWeili Qian
5607d7ea5339SWeili Qian ret = qm_set_pf_mse(qm, false);
5608d7ea5339SWeili Qian if (ret)
5609d7ea5339SWeili Qian pci_err(pdev, "failed to disable MSE before suspending!\n");
5610d7ea5339SWeili Qian
5611d7ea5339SWeili Qian return ret;
5612d7ea5339SWeili Qian }
5613d7ea5339SWeili Qian
qm_rebuild_for_resume(struct hisi_qm * qm)5614d7ea5339SWeili Qian static int qm_rebuild_for_resume(struct hisi_qm *qm)
5615d7ea5339SWeili Qian {
5616d7ea5339SWeili Qian struct pci_dev *pdev = qm->pdev;
5617d7ea5339SWeili Qian int ret;
5618d7ea5339SWeili Qian
5619d7ea5339SWeili Qian ret = qm_set_pf_mse(qm, true);
5620d7ea5339SWeili Qian if (ret) {
5621d7ea5339SWeili Qian pci_err(pdev, "failed to enable MSE after resuming!\n");
5622d7ea5339SWeili Qian return ret;
5623d7ea5339SWeili Qian }
5624d7ea5339SWeili Qian
5625d7ea5339SWeili Qian ret = qm->ops->set_msi(qm, true);
5626d7ea5339SWeili Qian if (ret) {
5627d7ea5339SWeili Qian pci_err(pdev, "failed to enable MSI after resuming!\n");
5628d7ea5339SWeili Qian return ret;
5629d7ea5339SWeili Qian }
5630d7ea5339SWeili Qian
5631d7ea5339SWeili Qian ret = qm_dev_hw_init(qm);
5632d7ea5339SWeili Qian if (ret) {
5633d7ea5339SWeili Qian pci_err(pdev, "failed to init device after resuming\n");
5634d7ea5339SWeili Qian return ret;
5635d7ea5339SWeili Qian }
5636d7ea5339SWeili Qian
5637d7ea5339SWeili Qian qm_cmd_init(qm);
5638d7ea5339SWeili Qian hisi_qm_dev_err_init(qm);
5639b925a0ccSWeili Qian /* Set the doorbell timeout to QM_DB_TIMEOUT_CFG ns. */
5640b925a0ccSWeili Qian writel(QM_DB_TIMEOUT_SET, qm->io_base + QM_DB_TIMEOUT_CFG);
56414cee0700SWeili Qian qm_disable_clock_gate(qm);
5642f123e66dSWeili Qian ret = qm_dev_mem_reset(qm);
5643f123e66dSWeili Qian if (ret)
5644f123e66dSWeili Qian pci_err(pdev, "failed to reset device memory\n");
5645d7ea5339SWeili Qian
5646f123e66dSWeili Qian return ret;
5647d7ea5339SWeili Qian }
5648d7ea5339SWeili Qian
5649d7ea5339SWeili Qian /**
5650d7ea5339SWeili Qian * hisi_qm_suspend() - Runtime suspend of given device.
5651d7ea5339SWeili Qian * @dev: device to suspend.
5652d7ea5339SWeili Qian *
5653d7ea5339SWeili Qian * Function that suspend the device.
5654d7ea5339SWeili Qian */
hisi_qm_suspend(struct device * dev)5655d7ea5339SWeili Qian int hisi_qm_suspend(struct device *dev)
5656d7ea5339SWeili Qian {
5657d7ea5339SWeili Qian struct pci_dev *pdev = to_pci_dev(dev);
5658d7ea5339SWeili Qian struct hisi_qm *qm = pci_get_drvdata(pdev);
5659d7ea5339SWeili Qian int ret;
5660d7ea5339SWeili Qian
5661d7ea5339SWeili Qian pci_info(pdev, "entering suspended state\n");
5662d7ea5339SWeili Qian
5663d7ea5339SWeili Qian ret = hisi_qm_stop(qm, QM_NORMAL);
5664d7ea5339SWeili Qian if (ret) {
5665d7ea5339SWeili Qian pci_err(pdev, "failed to stop qm(%d)\n", ret);
5666d7ea5339SWeili Qian return ret;
5667d7ea5339SWeili Qian }
5668d7ea5339SWeili Qian
5669d7ea5339SWeili Qian ret = qm_prepare_for_suspend(qm);
5670d7ea5339SWeili Qian if (ret)
5671d7ea5339SWeili Qian pci_err(pdev, "failed to prepare suspended(%d)\n", ret);
5672d7ea5339SWeili Qian
5673d7ea5339SWeili Qian return ret;
5674d7ea5339SWeili Qian }
5675d7ea5339SWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_suspend);
5676d7ea5339SWeili Qian
5677d7ea5339SWeili Qian /**
5678d7ea5339SWeili Qian * hisi_qm_resume() - Runtime resume of given device.
5679d7ea5339SWeili Qian * @dev: device to resume.
5680d7ea5339SWeili Qian *
5681d7ea5339SWeili Qian * Function that resume the device.
5682d7ea5339SWeili Qian */
hisi_qm_resume(struct device * dev)5683d7ea5339SWeili Qian int hisi_qm_resume(struct device *dev)
5684d7ea5339SWeili Qian {
5685d7ea5339SWeili Qian struct pci_dev *pdev = to_pci_dev(dev);
5686d7ea5339SWeili Qian struct hisi_qm *qm = pci_get_drvdata(pdev);
5687d7ea5339SWeili Qian int ret;
5688d7ea5339SWeili Qian
5689d7ea5339SWeili Qian pci_info(pdev, "resuming from suspend state\n");
5690d7ea5339SWeili Qian
5691d7ea5339SWeili Qian ret = qm_rebuild_for_resume(qm);
5692d7ea5339SWeili Qian if (ret) {
5693d7ea5339SWeili Qian pci_err(pdev, "failed to rebuild resume(%d)\n", ret);
5694d7ea5339SWeili Qian return ret;
5695d7ea5339SWeili Qian }
5696d7ea5339SWeili Qian
5697d7ea5339SWeili Qian ret = hisi_qm_start(qm);
56985f9c97a0SWeili Qian if (ret) {
56995f9c97a0SWeili Qian if (qm_check_dev_error(qm)) {
57005f9c97a0SWeili Qian pci_info(pdev, "failed to start qm due to device error, device will be reset!\n");
57015f9c97a0SWeili Qian return 0;
57025f9c97a0SWeili Qian }
57035f9c97a0SWeili Qian
57045f9c97a0SWeili Qian pci_err(pdev, "failed to start qm(%d)!\n", ret);
57055f9c97a0SWeili Qian }
5706d7ea5339SWeili Qian
57073f9dd4c8SWeili Qian return ret;
5708d7ea5339SWeili Qian }
5709d7ea5339SWeili Qian EXPORT_SYMBOL_GPL(hisi_qm_resume);
5710d7ea5339SWeili Qian
5711263c9959SZhou Wang MODULE_LICENSE("GPL v2");
5712263c9959SZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
5713263c9959SZhou Wang MODULE_DESCRIPTION("HiSilicon Accelerator queue manager driver");
5714