1618b5dc4SHoria Geantă // SPDX-License-Identifier: GPL-2.0+
2fb4562b2SNitesh Narayan Lal /* * CAAM control-plane driver backend
38e8ec596SKim Phillips * Controller-level driver, kernel property detection, initialization
48e8ec596SKim Phillips *
5281922a1SKim Phillips * Copyright 2008-2012 Freescale Semiconductor, Inc.
6ae1dd17dSHoria GeantA * Copyright 2018-2019, 2023 NXP
78e8ec596SKim Phillips */
88e8ec596SKim Phillips
94776d381SHimangi Saraogi #include <linux/device.h>
105af50730SRob Herring #include <linux/of_address.h>
115af50730SRob Herring #include <linux/of_irq.h>
12*b0cc7491SRob Herring #include <linux/platform_device.h>
13c056d910SHoria Geantă #include <linux/sys_soc.h>
14358ba762SAndrey Smirnov #include <linux/fsl/mc.h>
155af50730SRob Herring
168e8ec596SKim Phillips #include "compat.h"
17abd98754SHoria Geantă #include "debugfs.h"
188e8ec596SKim Phillips #include "regs.h"
198e8ec596SKim Phillips #include "intern.h"
208e8ec596SKim Phillips #include "jr.h"
21281922a1SKim Phillips #include "desc_constr.h"
221ac6b731SBaoyou Xie #include "ctrl.h"
238e8ec596SKim Phillips
24297b9cebSHoria Geantă bool caam_dpaa2;
25297b9cebSHoria Geantă EXPORT_SYMBOL(caam_dpaa2);
26261ea058SHoria Geantă
2767c2315dSHoria Geantă #ifdef CONFIG_CAAM_QI
2867c2315dSHoria Geantă #include "qi.h"
2967c2315dSHoria Geantă #endif
3067c2315dSHoria Geantă
31281922a1SKim Phillips /*
32281922a1SKim Phillips * Descriptor to instantiate RNG State Handle 0 in normal mode and
33281922a1SKim Phillips * load the JDKEK, TDKEK and TDSK registers
34281922a1SKim Phillips */
build_instantiation_desc(u32 * desc,int handle,int do_sk)351005bccdSAlex Porosanu static void build_instantiation_desc(u32 *desc, int handle, int do_sk)
36281922a1SKim Phillips {
371005bccdSAlex Porosanu u32 *jump_cmd, op_flags;
38281922a1SKim Phillips
39281922a1SKim Phillips init_job_desc(desc, 0);
40281922a1SKim Phillips
411005bccdSAlex Porosanu op_flags = OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
42358ba762SAndrey Smirnov (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INIT |
43358ba762SAndrey Smirnov OP_ALG_PR_ON;
441005bccdSAlex Porosanu
45281922a1SKim Phillips /* INIT RNG in non-test mode */
461005bccdSAlex Porosanu append_operation(desc, op_flags);
471005bccdSAlex Porosanu
481005bccdSAlex Porosanu if (!handle && do_sk) {
491005bccdSAlex Porosanu /*
501005bccdSAlex Porosanu * For SH0, Secure Keys must be generated as well
511005bccdSAlex Porosanu */
52281922a1SKim Phillips
53281922a1SKim Phillips /* wait for done */
54281922a1SKim Phillips jump_cmd = append_jump(desc, JUMP_CLASS_CLASS1);
55281922a1SKim Phillips set_jump_tgt_here(desc, jump_cmd);
56281922a1SKim Phillips
57281922a1SKim Phillips /*
58281922a1SKim Phillips * load 1 to clear written reg:
5924c7bf08SHeinrich Schuchardt * resets the done interrupt and returns the RNG to idle.
60281922a1SKim Phillips */
61281922a1SKim Phillips append_load_imm_u32(desc, 1, LDST_SRCDST_WORD_CLRW);
62281922a1SKim Phillips
631005bccdSAlex Porosanu /* Initialize State Handle */
64281922a1SKim Phillips append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
65f1157a5bSAlex Porosanu OP_ALG_AAI_RNG4_SK);
66281922a1SKim Phillips }
67281922a1SKim Phillips
68d5e4e999SAlex Porosanu append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
69281922a1SKim Phillips }
70281922a1SKim Phillips
71b1f996e0SAlex Porosanu /* Descriptor for deinstantiation of State Handle 0 of the RNG block. */
build_deinstantiation_desc(u32 * desc,int handle)721005bccdSAlex Porosanu static void build_deinstantiation_desc(u32 *desc, int handle)
73b1f996e0SAlex Porosanu {
74b1f996e0SAlex Porosanu init_job_desc(desc, 0);
75b1f996e0SAlex Porosanu
76b1f996e0SAlex Porosanu /* Uninstantiate State Handle 0 */
77b1f996e0SAlex Porosanu append_operation(desc, OP_TYPE_CLASS1_ALG | OP_ALG_ALGSEL_RNG |
781005bccdSAlex Porosanu (handle << OP_ALG_AAI_SHIFT) | OP_ALG_AS_INITFINAL);
79b1f996e0SAlex Porosanu
80b1f996e0SAlex Porosanu append_jump(desc, JUMP_CLASS_CLASS1 | JUMP_TYPE_HALT);
81b1f996e0SAlex Porosanu }
8204cddbfeSAlex Porosanu
83271e3830SPankaj Gupta static const struct of_device_id imx8m_machine_match[] = {
84271e3830SPankaj Gupta { .compatible = "fsl,imx8mm", },
85271e3830SPankaj Gupta { .compatible = "fsl,imx8mn", },
86271e3830SPankaj Gupta { .compatible = "fsl,imx8mp", },
87271e3830SPankaj Gupta { .compatible = "fsl,imx8mq", },
88271e3830SPankaj Gupta { .compatible = "fsl,imx8ulp", },
89271e3830SPankaj Gupta { }
90271e3830SPankaj Gupta };
91271e3830SPankaj Gupta
9204cddbfeSAlex Porosanu /*
9304cddbfeSAlex Porosanu * run_descriptor_deco0 - runs a descriptor on DECO0, under direct control of
9404cddbfeSAlex Porosanu * the software (no JR/QI used).
9504cddbfeSAlex Porosanu * @ctrldev - pointer to device
961005bccdSAlex Porosanu * @status - descriptor status, after being run
971005bccdSAlex Porosanu *
9804cddbfeSAlex Porosanu * Return: - 0 if no error occurred
9904cddbfeSAlex Porosanu * - -ENODEV if the DECO couldn't be acquired
10004cddbfeSAlex Porosanu * - -EAGAIN if an error occurred while executing the descriptor
10104cddbfeSAlex Porosanu */
run_descriptor_deco0(struct device * ctrldev,u32 * desc,u32 * status)1021005bccdSAlex Porosanu static inline int run_descriptor_deco0(struct device *ctrldev, u32 *desc,
1031005bccdSAlex Porosanu u32 *status)
104281922a1SKim Phillips {
105997ad290SRuchika Gupta struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
106fb4562b2SNitesh Narayan Lal struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
107fb4562b2SNitesh Narayan Lal struct caam_deco __iomem *deco = ctrlpriv->deco;
108997ad290SRuchika Gupta unsigned int timeout = 100000;
109d239b10dSHoria Geantă u32 deco_dbg_reg, deco_state, flags;
110b1f996e0SAlex Porosanu int i;
111997ad290SRuchika Gupta
11217157c90SRuchika Gupta
113a6727055SAndrey Smirnov if (ctrlpriv->virt_en == 1 ||
114a6727055SAndrey Smirnov /*
1157e2b89fbSHoria Geantă * Apparently on i.MX8M{Q,M,N,P} it doesn't matter if virt_en == 1
116a6727055SAndrey Smirnov * and the following steps should be performed regardless
117a6727055SAndrey Smirnov */
118271e3830SPankaj Gupta of_match_node(imx8m_machine_match, of_root)) {
119261ea058SHoria Geantă clrsetbits_32(&ctrl->deco_rsr, 0, DECORSR_JR0);
12017157c90SRuchika Gupta
121fb4562b2SNitesh Narayan Lal while (!(rd_reg32(&ctrl->deco_rsr) & DECORSR_VALID) &&
12217157c90SRuchika Gupta --timeout)
12317157c90SRuchika Gupta cpu_relax();
12417157c90SRuchika Gupta
1258f1da7b9SHoria Geanta timeout = 100000;
1268f1da7b9SHoria Geanta }
1278f1da7b9SHoria Geanta
128261ea058SHoria Geantă clrsetbits_32(&ctrl->deco_rq, 0, DECORR_RQD0ENABLE);
129997ad290SRuchika Gupta
130fb4562b2SNitesh Narayan Lal while (!(rd_reg32(&ctrl->deco_rq) & DECORR_DEN0) &&
131997ad290SRuchika Gupta --timeout)
132997ad290SRuchika Gupta cpu_relax();
133997ad290SRuchika Gupta
134997ad290SRuchika Gupta if (!timeout) {
135997ad290SRuchika Gupta dev_err(ctrldev, "failed to acquire DECO 0\n");
136261ea058SHoria Geantă clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
13704cddbfeSAlex Porosanu return -ENODEV;
138281922a1SKim Phillips }
139281922a1SKim Phillips
140997ad290SRuchika Gupta for (i = 0; i < desc_len(desc); i++)
141261ea058SHoria Geantă wr_reg32(&deco->descbuf[i], caam32_to_cpu(*(desc + i)));
142281922a1SKim Phillips
14304cddbfeSAlex Porosanu flags = DECO_JQCR_WHL;
14404cddbfeSAlex Porosanu /*
14504cddbfeSAlex Porosanu * If the descriptor length is longer than 4 words, then the
14604cddbfeSAlex Porosanu * FOUR bit in JRCTRL register must be set.
14704cddbfeSAlex Porosanu */
14804cddbfeSAlex Porosanu if (desc_len(desc) >= 4)
14904cddbfeSAlex Porosanu flags |= DECO_JQCR_FOUR;
15004cddbfeSAlex Porosanu
15104cddbfeSAlex Porosanu /* Instruct the DECO to execute it */
152261ea058SHoria Geantă clrsetbits_32(&deco->jr_ctl_hi, 0, flags);
153997ad290SRuchika Gupta
154997ad290SRuchika Gupta timeout = 10000000;
15584cf4827SAlex Porosanu do {
156fb4562b2SNitesh Narayan Lal deco_dbg_reg = rd_reg32(&deco->desc_dbg);
157d239b10dSHoria Geantă
158d239b10dSHoria Geantă if (ctrlpriv->era < 10)
159d239b10dSHoria Geantă deco_state = (deco_dbg_reg & DESC_DBG_DECO_STAT_MASK) >>
160d239b10dSHoria Geantă DESC_DBG_DECO_STAT_SHIFT;
161d239b10dSHoria Geantă else
162d239b10dSHoria Geantă deco_state = (rd_reg32(&deco->dbg_exec) &
163d239b10dSHoria Geantă DESC_DER_DECO_STAT_MASK) >>
164d239b10dSHoria Geantă DESC_DER_DECO_STAT_SHIFT;
165d239b10dSHoria Geantă
16684cf4827SAlex Porosanu /*
16724c7bf08SHeinrich Schuchardt * If an error occurred in the descriptor, then
16884cf4827SAlex Porosanu * the DECO status field will be set to 0x0D
16984cf4827SAlex Porosanu */
170d239b10dSHoria Geantă if (deco_state == DECO_STAT_HOST_ERR)
17184cf4827SAlex Porosanu break;
172d239b10dSHoria Geantă
173997ad290SRuchika Gupta cpu_relax();
17484cf4827SAlex Porosanu } while ((deco_dbg_reg & DESC_DBG_DECO_STAT_VALID) && --timeout);
175997ad290SRuchika Gupta
176fb4562b2SNitesh Narayan Lal *status = rd_reg32(&deco->op_status_hi) &
1771005bccdSAlex Porosanu DECO_OP_STATUS_HI_ERR_MASK;
1781005bccdSAlex Porosanu
17917157c90SRuchika Gupta if (ctrlpriv->virt_en == 1)
180261ea058SHoria Geantă clrsetbits_32(&ctrl->deco_rsr, DECORSR_JR0, 0);
18117157c90SRuchika Gupta
18204cddbfeSAlex Porosanu /* Mark the DECO as free */
183261ea058SHoria Geantă clrsetbits_32(&ctrl->deco_rq, DECORR_RQD0ENABLE, 0);
18404cddbfeSAlex Porosanu
18504cddbfeSAlex Porosanu if (!timeout)
18604cddbfeSAlex Porosanu return -EAGAIN;
18704cddbfeSAlex Porosanu
18804cddbfeSAlex Porosanu return 0;
189997ad290SRuchika Gupta }
190997ad290SRuchika Gupta
19104cddbfeSAlex Porosanu /*
192e57acaf0SAndrey Smirnov * deinstantiate_rng - builds and executes a descriptor on DECO0,
193e57acaf0SAndrey Smirnov * which deinitializes the RNG block.
194e57acaf0SAndrey Smirnov * @ctrldev - pointer to device
195e57acaf0SAndrey Smirnov * @state_handle_mask - bitmask containing the instantiation status
196e57acaf0SAndrey Smirnov * for the RNG4 state handles which exist in
197e57acaf0SAndrey Smirnov * the RNG4 block: 1 if it's been instantiated
198e57acaf0SAndrey Smirnov *
199e57acaf0SAndrey Smirnov * Return: - 0 if no error occurred
200e57acaf0SAndrey Smirnov * - -ENOMEM if there isn't enough memory to allocate the descriptor
201e57acaf0SAndrey Smirnov * - -ENODEV if DECO0 couldn't be acquired
202e57acaf0SAndrey Smirnov * - -EAGAIN if an error occurred when executing the descriptor
203e57acaf0SAndrey Smirnov */
deinstantiate_rng(struct device * ctrldev,int state_handle_mask)204e57acaf0SAndrey Smirnov static int deinstantiate_rng(struct device *ctrldev, int state_handle_mask)
205e57acaf0SAndrey Smirnov {
206e57acaf0SAndrey Smirnov u32 *desc, status;
207e57acaf0SAndrey Smirnov int sh_idx, ret = 0;
208e57acaf0SAndrey Smirnov
209199354d7SHerbert Xu desc = kmalloc(CAAM_CMD_SZ * 3, GFP_KERNEL);
210e57acaf0SAndrey Smirnov if (!desc)
211e57acaf0SAndrey Smirnov return -ENOMEM;
212e57acaf0SAndrey Smirnov
213e57acaf0SAndrey Smirnov for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
214e57acaf0SAndrey Smirnov /*
215e57acaf0SAndrey Smirnov * If the corresponding bit is set, then it means the state
216e57acaf0SAndrey Smirnov * handle was initialized by us, and thus it needs to be
217e57acaf0SAndrey Smirnov * deinitialized as well
218e57acaf0SAndrey Smirnov */
219e57acaf0SAndrey Smirnov if ((1 << sh_idx) & state_handle_mask) {
220e57acaf0SAndrey Smirnov /*
221e57acaf0SAndrey Smirnov * Create the descriptor for deinstantating this state
222e57acaf0SAndrey Smirnov * handle
223e57acaf0SAndrey Smirnov */
224e57acaf0SAndrey Smirnov build_deinstantiation_desc(desc, sh_idx);
225e57acaf0SAndrey Smirnov
226e57acaf0SAndrey Smirnov /* Try to run it through DECO0 */
227e57acaf0SAndrey Smirnov ret = run_descriptor_deco0(ctrldev, desc, &status);
228e57acaf0SAndrey Smirnov
229e57acaf0SAndrey Smirnov if (ret ||
230e57acaf0SAndrey Smirnov (status && status != JRSTA_SSRC_JUMP_HALT_CC)) {
231e57acaf0SAndrey Smirnov dev_err(ctrldev,
232e57acaf0SAndrey Smirnov "Failed to deinstantiate RNG4 SH%d\n",
233e57acaf0SAndrey Smirnov sh_idx);
234e57acaf0SAndrey Smirnov break;
235e57acaf0SAndrey Smirnov }
236e57acaf0SAndrey Smirnov dev_info(ctrldev, "Deinstantiated RNG4 SH%d\n", sh_idx);
237e57acaf0SAndrey Smirnov }
238e57acaf0SAndrey Smirnov }
239e57acaf0SAndrey Smirnov
240e57acaf0SAndrey Smirnov kfree(desc);
241e57acaf0SAndrey Smirnov
242e57acaf0SAndrey Smirnov return ret;
243e57acaf0SAndrey Smirnov }
244e57acaf0SAndrey Smirnov
devm_deinstantiate_rng(void * data)245e57acaf0SAndrey Smirnov static void devm_deinstantiate_rng(void *data)
246e57acaf0SAndrey Smirnov {
247e57acaf0SAndrey Smirnov struct device *ctrldev = data;
248e57acaf0SAndrey Smirnov struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
249e57acaf0SAndrey Smirnov
250e57acaf0SAndrey Smirnov /*
251e57acaf0SAndrey Smirnov * De-initialize RNG state handles initialized by this driver.
252e57acaf0SAndrey Smirnov * In case of SoCs with Management Complex, RNG is managed by MC f/w.
253e57acaf0SAndrey Smirnov */
254e57acaf0SAndrey Smirnov if (ctrlpriv->rng4_sh_init)
255e57acaf0SAndrey Smirnov deinstantiate_rng(ctrldev, ctrlpriv->rng4_sh_init);
256e57acaf0SAndrey Smirnov }
257e57acaf0SAndrey Smirnov
258e57acaf0SAndrey Smirnov /*
25904cddbfeSAlex Porosanu * instantiate_rng - builds and executes a descriptor on DECO0,
26004cddbfeSAlex Porosanu * which initializes the RNG block.
26104cddbfeSAlex Porosanu * @ctrldev - pointer to device
2621005bccdSAlex Porosanu * @state_handle_mask - bitmask containing the instantiation status
2631005bccdSAlex Porosanu * for the RNG4 state handles which exist in
2641005bccdSAlex Porosanu * the RNG4 block: 1 if it's been instantiated
2651005bccdSAlex Porosanu * by an external entry, 0 otherwise.
2661005bccdSAlex Porosanu * @gen_sk - generate data to be loaded into the JDKEK, TDKEK and TDSK;
2671005bccdSAlex Porosanu * Caution: this can be done only once; if the keys need to be
2681005bccdSAlex Porosanu * regenerated, a POR is required
2691005bccdSAlex Porosanu *
27004cddbfeSAlex Porosanu * Return: - 0 if no error occurred
27104cddbfeSAlex Porosanu * - -ENOMEM if there isn't enough memory to allocate the descriptor
27204cddbfeSAlex Porosanu * - -ENODEV if DECO0 couldn't be acquired
27304cddbfeSAlex Porosanu * - -EAGAIN if an error occurred when executing the descriptor
27404cddbfeSAlex Porosanu * f.i. there was a RNG hardware error due to not "good enough"
27524c7bf08SHeinrich Schuchardt * entropy being acquired.
27604cddbfeSAlex Porosanu */
instantiate_rng(struct device * ctrldev,int state_handle_mask,int gen_sk)2771005bccdSAlex Porosanu static int instantiate_rng(struct device *ctrldev, int state_handle_mask,
2781005bccdSAlex Porosanu int gen_sk)
27904cddbfeSAlex Porosanu {
2801005bccdSAlex Porosanu struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctrldev);
281fb4562b2SNitesh Narayan Lal struct caam_ctrl __iomem *ctrl;
28262743a41SHoria Geant? u32 *desc, status = 0, rdsta_val;
2831005bccdSAlex Porosanu int ret = 0, sh_idx;
2841005bccdSAlex Porosanu
285fb4562b2SNitesh Narayan Lal ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
286199354d7SHerbert Xu desc = kmalloc(CAAM_CMD_SZ * 7, GFP_KERNEL);
28704cddbfeSAlex Porosanu if (!desc)
28804cddbfeSAlex Porosanu return -ENOMEM;
2891005bccdSAlex Porosanu
2901005bccdSAlex Porosanu for (sh_idx = 0; sh_idx < RNG4_MAX_HANDLES; sh_idx++) {
291358ba762SAndrey Smirnov const u32 rdsta_if = RDSTA_IF0 << sh_idx;
292358ba762SAndrey Smirnov const u32 rdsta_pr = RDSTA_PR0 << sh_idx;
293358ba762SAndrey Smirnov const u32 rdsta_mask = rdsta_if | rdsta_pr;
2949c19fb86SChristophe JAILLET
2959c19fb86SChristophe JAILLET /* Clear the contents before using the descriptor */
2969c19fb86SChristophe JAILLET memset(desc, 0x00, CAAM_CMD_SZ * 7);
2979c19fb86SChristophe JAILLET
2981005bccdSAlex Porosanu /*
2991005bccdSAlex Porosanu * If the corresponding bit is set, this state handle
3001005bccdSAlex Porosanu * was initialized by somebody else, so it's left alone.
3011005bccdSAlex Porosanu */
302358ba762SAndrey Smirnov if (rdsta_if & state_handle_mask) {
303358ba762SAndrey Smirnov if (rdsta_pr & state_handle_mask)
3041005bccdSAlex Porosanu continue;
3051005bccdSAlex Porosanu
306358ba762SAndrey Smirnov dev_info(ctrldev,
307358ba762SAndrey Smirnov "RNG4 SH%d was previously instantiated without prediction resistance. Tearing it down\n",
308358ba762SAndrey Smirnov sh_idx);
309358ba762SAndrey Smirnov
310358ba762SAndrey Smirnov ret = deinstantiate_rng(ctrldev, rdsta_if);
311358ba762SAndrey Smirnov if (ret)
312358ba762SAndrey Smirnov break;
313358ba762SAndrey Smirnov }
314358ba762SAndrey Smirnov
3151005bccdSAlex Porosanu /* Create the descriptor for instantiating RNG State Handle */
3161005bccdSAlex Porosanu build_instantiation_desc(desc, sh_idx, gen_sk);
31704cddbfeSAlex Porosanu
31804cddbfeSAlex Porosanu /* Try to run it through DECO0 */
3191005bccdSAlex Porosanu ret = run_descriptor_deco0(ctrldev, desc, &status);
3201005bccdSAlex Porosanu
3211005bccdSAlex Porosanu /*
3221005bccdSAlex Porosanu * If ret is not 0, or descriptor status is not 0, then
3231005bccdSAlex Porosanu * something went wrong. No need to try the next state
3241005bccdSAlex Porosanu * handle (if available), bail out here.
3251005bccdSAlex Porosanu * Also, if for some reason, the State Handle didn't get
3261005bccdSAlex Porosanu * instantiated although the descriptor has finished
3271005bccdSAlex Porosanu * without any error (HW optimizations for later
3281005bccdSAlex Porosanu * CAAM eras), then try again.
3291005bccdSAlex Porosanu */
3301005bccdSAlex Porosanu if (ret)
3311005bccdSAlex Porosanu break;
332225ece3eSHoria Geantă
333358ba762SAndrey Smirnov rdsta_val = rd_reg32(&ctrl->r4tst[0].rdsta) & RDSTA_MASK;
334225ece3eSHoria Geantă if ((status && status != JRSTA_SSRC_JUMP_HALT_CC) ||
335358ba762SAndrey Smirnov (rdsta_val & rdsta_mask) != rdsta_mask) {
336225ece3eSHoria Geantă ret = -EAGAIN;
337225ece3eSHoria Geantă break;
338225ece3eSHoria Geantă }
339225ece3eSHoria Geantă
3401005bccdSAlex Porosanu dev_info(ctrldev, "Instantiated RNG4 SH%d\n", sh_idx);
3411005bccdSAlex Porosanu }
34204cddbfeSAlex Porosanu
343281922a1SKim Phillips kfree(desc);
34404cddbfeSAlex Porosanu
3453ec25b43SAndy Shevchenko if (ret)
346b1f996e0SAlex Porosanu return ret;
3473ec25b43SAndy Shevchenko
3483ec25b43SAndy Shevchenko return devm_add_action_or_reset(ctrldev, devm_deinstantiate_rng, ctrldev);
349b1f996e0SAlex Porosanu }
350b1f996e0SAlex Porosanu
351281922a1SKim Phillips /*
35284cf4827SAlex Porosanu * kick_trng - sets the various parameters for enabling the initialization
35384cf4827SAlex Porosanu * of the RNG4 block in CAAM
354da2f2a03SHoria GeantA * @dev - pointer to the controller device
35584cf4827SAlex Porosanu * @ent_delay - Defines the length (in system clocks) of each entropy sample.
356281922a1SKim Phillips */
kick_trng(struct device * dev,int ent_delay)357da2f2a03SHoria GeantA static void kick_trng(struct device *dev, int ent_delay)
358281922a1SKim Phillips {
359da2f2a03SHoria GeantA struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
360fb4562b2SNitesh Narayan Lal struct caam_ctrl __iomem *ctrl;
361281922a1SKim Phillips struct rng4tst __iomem *r4tst;
3621abc8966SMeenakshi Aggarwal u32 val, rtsdctl;
363281922a1SKim Phillips
364fb4562b2SNitesh Narayan Lal ctrl = (struct caam_ctrl __iomem *)ctrlpriv->ctrl;
365fb4562b2SNitesh Narayan Lal r4tst = &ctrl->r4tst[0];
366281922a1SKim Phillips
367551ce72aSAndrey Smirnov /*
368551ce72aSAndrey Smirnov * Setting both RTMCTL:PRGM and RTMCTL:TRNG_ACC causes TRNG to
369551ce72aSAndrey Smirnov * properly invalidate the entropy in the entropy register and
370551ce72aSAndrey Smirnov * force re-generation.
371551ce72aSAndrey Smirnov */
372551ce72aSAndrey Smirnov clrsetbits_32(&r4tst->rtmctl, 0, RTMCTL_PRGM | RTMCTL_ACC);
37384cf4827SAlex Porosanu
37484cf4827SAlex Porosanu /*
37584cf4827SAlex Porosanu * Performance-wise, it does not make sense to
37684cf4827SAlex Porosanu * set the delay to a value that is lower
37784cf4827SAlex Porosanu * than the last one that worked (i.e. the state handles
3781abc8966SMeenakshi Aggarwal * were instantiated properly).
37984cf4827SAlex Porosanu */
3801abc8966SMeenakshi Aggarwal rtsdctl = rd_reg32(&r4tst->rtsdctl);
3811abc8966SMeenakshi Aggarwal val = (rtsdctl & RTSDCTL_ENT_DLY_MASK) >> RTSDCTL_ENT_DLY_SHIFT;
3821abc8966SMeenakshi Aggarwal if (ent_delay > val) {
3831abc8966SMeenakshi Aggarwal val = ent_delay;
38484cf4827SAlex Porosanu /* min. freq. count, equal to 1/4 of the entropy sample length */
3851abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtfrqmin, val >> 2);
38683874b8eSHerbert Xu /* disable maximum frequency count */
38783874b8eSHerbert Xu wr_reg32(&r4tst->rtfrqmax, RTFRQMAX_DISABLE);
3881abc8966SMeenakshi Aggarwal }
3891abc8966SMeenakshi Aggarwal
3901abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtsdctl, (val << RTSDCTL_ENT_DLY_SHIFT) |
3911abc8966SMeenakshi Aggarwal RTSDCTL_SAMP_SIZE_VAL);
3921abc8966SMeenakshi Aggarwal
3931abc8966SMeenakshi Aggarwal /*
3941abc8966SMeenakshi Aggarwal * To avoid reprogramming the self-test parameters over and over again,
3951abc8966SMeenakshi Aggarwal * use RTSDCTL[SAMP_SIZE] as an indicator.
3961abc8966SMeenakshi Aggarwal */
3971abc8966SMeenakshi Aggarwal if ((rtsdctl & RTSDCTL_SAMP_SIZE_MASK) != RTSDCTL_SAMP_SIZE_VAL) {
3981abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscmisc, (2 << 16) | 32);
3991abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtpkrrng, 570);
4001abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtpkrmax, 1600);
4011abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscml, (122 << 16) | 317);
4021abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscrl[0], (80 << 16) | 107);
4031abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscrl[1], (57 << 16) | 62);
4041abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscrl[2], (39 << 16) | 39);
4051abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscrl[3], (27 << 16) | 26);
4061abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscrl[4], (19 << 16) | 18);
4071abc8966SMeenakshi Aggarwal wr_reg32(&r4tst->rtscrl[5], (18 << 16) | 17);
4081abc8966SMeenakshi Aggarwal }
4091abc8966SMeenakshi Aggarwal
410e5ffbfc1SAlex Porosanu /*
411e5ffbfc1SAlex Porosanu * select raw sampling in both entropy shifter
4128439e94fSHoria Geantă * and statistical checker; ; put RNG4 into run mode
413e5ffbfc1SAlex Porosanu */
414551ce72aSAndrey Smirnov clrsetbits_32(&r4tst->rtmctl, RTMCTL_PRGM | RTMCTL_ACC,
415551ce72aSAndrey Smirnov RTMCTL_SAMP_MODE_RAW_ES_SC);
416281922a1SKim Phillips }
417281922a1SKim Phillips
caam_get_era_from_hw(struct caam_perfmon __iomem * perfmon)418ae1dd17dSHoria GeantA static int caam_get_era_from_hw(struct caam_perfmon __iomem *perfmon)
419654f2b93SFabio Estevam {
420654f2b93SFabio Estevam static const struct {
421654f2b93SFabio Estevam u16 ip_id;
422654f2b93SFabio Estevam u8 maj_rev;
423654f2b93SFabio Estevam u8 era;
424654f2b93SFabio Estevam } id[] = {
425654f2b93SFabio Estevam {0x0A10, 1, 1},
426654f2b93SFabio Estevam {0x0A10, 2, 2},
427654f2b93SFabio Estevam {0x0A12, 1, 3},
428654f2b93SFabio Estevam {0x0A14, 1, 3},
429654f2b93SFabio Estevam {0x0A14, 2, 4},
430654f2b93SFabio Estevam {0x0A16, 1, 4},
431654f2b93SFabio Estevam {0x0A10, 3, 4},
432654f2b93SFabio Estevam {0x0A11, 1, 4},
433654f2b93SFabio Estevam {0x0A18, 1, 4},
434654f2b93SFabio Estevam {0x0A11, 2, 5},
435654f2b93SFabio Estevam {0x0A12, 2, 5},
436654f2b93SFabio Estevam {0x0A13, 1, 5},
437654f2b93SFabio Estevam {0x0A1C, 1, 5}
438654f2b93SFabio Estevam };
439654f2b93SFabio Estevam u32 ccbvid, id_ms;
440654f2b93SFabio Estevam u8 maj_rev, era;
441654f2b93SFabio Estevam u16 ip_id;
442654f2b93SFabio Estevam int i;
443654f2b93SFabio Estevam
444ae1dd17dSHoria GeantA ccbvid = rd_reg32(&perfmon->ccb_id);
445654f2b93SFabio Estevam era = (ccbvid & CCBVID_ERA_MASK) >> CCBVID_ERA_SHIFT;
446654f2b93SFabio Estevam if (era) /* This is '0' prior to CAAM ERA-6 */
447654f2b93SFabio Estevam return era;
448654f2b93SFabio Estevam
449ae1dd17dSHoria GeantA id_ms = rd_reg32(&perfmon->caam_id_ms);
450654f2b93SFabio Estevam ip_id = (id_ms & SECVID_MS_IPID_MASK) >> SECVID_MS_IPID_SHIFT;
451654f2b93SFabio Estevam maj_rev = (id_ms & SECVID_MS_MAJ_REV_MASK) >> SECVID_MS_MAJ_REV_SHIFT;
452654f2b93SFabio Estevam
453654f2b93SFabio Estevam for (i = 0; i < ARRAY_SIZE(id); i++)
454654f2b93SFabio Estevam if (id[i].ip_id == ip_id && id[i].maj_rev == maj_rev)
455654f2b93SFabio Estevam return id[i].era;
456654f2b93SFabio Estevam
457654f2b93SFabio Estevam return -ENOTSUPP;
458654f2b93SFabio Estevam }
459654f2b93SFabio Estevam
46082c2f960SAlex Porosanu /**
46182c2f960SAlex Porosanu * caam_get_era() - Return the ERA of the SEC on SoC, based
462654f2b93SFabio Estevam * on "sec-era" optional property in the DTS. This property is updated
463654f2b93SFabio Estevam * by u-boot.
464654f2b93SFabio Estevam * In case this property is not passed an attempt to retrieve the CAAM
465654f2b93SFabio Estevam * era via register reads will be made.
466319936bfSKrzysztof Kozlowski *
467ae1dd17dSHoria GeantA * @perfmon: Performance Monitor Registers
468319936bfSKrzysztof Kozlowski */
caam_get_era(struct caam_perfmon __iomem * perfmon)469ae1dd17dSHoria GeantA static int caam_get_era(struct caam_perfmon __iomem *perfmon)
47082c2f960SAlex Porosanu {
471883619a9SAlex Porosanu struct device_node *caam_node;
472e27513ebSAlex Porosanu int ret;
473e27513ebSAlex Porosanu u32 prop;
47482c2f960SAlex Porosanu
475e27513ebSAlex Porosanu caam_node = of_find_compatible_node(NULL, NULL, "fsl,sec-v4.0");
476e27513ebSAlex Porosanu ret = of_property_read_u32(caam_node, "fsl,sec-era", &prop);
477e27513ebSAlex Porosanu of_node_put(caam_node);
478e27513ebSAlex Porosanu
479654f2b93SFabio Estevam if (!ret)
480654f2b93SFabio Estevam return prop;
481654f2b93SFabio Estevam else
482ae1dd17dSHoria GeantA return caam_get_era_from_hw(perfmon);
48382c2f960SAlex Porosanu }
48482c2f960SAlex Porosanu
48533d69455SIuliana Prodan /*
4864fa0b1f9SIuliana Prodan * ERRATA: imx6 devices (imx6D, imx6Q, imx6DL, imx6S, imx6DP and imx6QP)
48733d69455SIuliana Prodan * have an issue wherein AXI bus transactions may not occur in the correct
48833d69455SIuliana Prodan * order. This isn't a problem running single descriptors, but can be if
48933d69455SIuliana Prodan * running multiple concurrent descriptors. Reworking the driver to throttle
49033d69455SIuliana Prodan * to single requests is impractical, thus the workaround is to limit the AXI
49133d69455SIuliana Prodan * pipeline to a depth of 1 (from it's default of 4) to preclude this situation
49233d69455SIuliana Prodan * from occurring.
49333d69455SIuliana Prodan */
handle_imx6_err005766(u32 __iomem * mcr)494864c2d57SHerbert Xu static void handle_imx6_err005766(u32 __iomem *mcr)
49533d69455SIuliana Prodan {
49633d69455SIuliana Prodan if (of_machine_is_compatible("fsl,imx6q") ||
49733d69455SIuliana Prodan of_machine_is_compatible("fsl,imx6dl") ||
49833d69455SIuliana Prodan of_machine_is_compatible("fsl,imx6qp"))
49933d69455SIuliana Prodan clrsetbits_32(mcr, MCFGR_AXIPIPE_MASK,
50033d69455SIuliana Prodan 1 << MCFGR_AXIPIPE_SHIFT);
50133d69455SIuliana Prodan }
50233d69455SIuliana Prodan
503ec360607SHoria Geantă static const struct of_device_id caam_match[] = {
504ec360607SHoria Geantă {
505ec360607SHoria Geantă .compatible = "fsl,sec-v4.0",
506ec360607SHoria Geantă },
507ec360607SHoria Geantă {
508ec360607SHoria Geantă .compatible = "fsl,sec4.0",
509ec360607SHoria Geantă },
510ec360607SHoria Geantă {},
511ec360607SHoria Geantă };
512ec360607SHoria Geantă MODULE_DEVICE_TABLE(of, caam_match);
513ec360607SHoria Geantă
51451e002e9SAndrey Smirnov struct caam_imx_data {
51551e002e9SAndrey Smirnov const struct clk_bulk_data *clks;
51651e002e9SAndrey Smirnov int num_clks;
51751e002e9SAndrey Smirnov };
51851e002e9SAndrey Smirnov
51951e002e9SAndrey Smirnov static const struct clk_bulk_data caam_imx6_clks[] = {
52051e002e9SAndrey Smirnov { .id = "ipg" },
52151e002e9SAndrey Smirnov { .id = "mem" },
52251e002e9SAndrey Smirnov { .id = "aclk" },
52351e002e9SAndrey Smirnov { .id = "emi_slow" },
52451e002e9SAndrey Smirnov };
52551e002e9SAndrey Smirnov
52651e002e9SAndrey Smirnov static const struct caam_imx_data caam_imx6_data = {
52751e002e9SAndrey Smirnov .clks = caam_imx6_clks,
52851e002e9SAndrey Smirnov .num_clks = ARRAY_SIZE(caam_imx6_clks),
52951e002e9SAndrey Smirnov };
53051e002e9SAndrey Smirnov
53151e002e9SAndrey Smirnov static const struct clk_bulk_data caam_imx7_clks[] = {
53251e002e9SAndrey Smirnov { .id = "ipg" },
53351e002e9SAndrey Smirnov { .id = "aclk" },
53451e002e9SAndrey Smirnov };
53551e002e9SAndrey Smirnov
53651e002e9SAndrey Smirnov static const struct caam_imx_data caam_imx7_data = {
53751e002e9SAndrey Smirnov .clks = caam_imx7_clks,
53851e002e9SAndrey Smirnov .num_clks = ARRAY_SIZE(caam_imx7_clks),
53951e002e9SAndrey Smirnov };
54051e002e9SAndrey Smirnov
54151e002e9SAndrey Smirnov static const struct clk_bulk_data caam_imx6ul_clks[] = {
54251e002e9SAndrey Smirnov { .id = "ipg" },
54351e002e9SAndrey Smirnov { .id = "mem" },
54451e002e9SAndrey Smirnov { .id = "aclk" },
54551e002e9SAndrey Smirnov };
54651e002e9SAndrey Smirnov
54751e002e9SAndrey Smirnov static const struct caam_imx_data caam_imx6ul_data = {
54851e002e9SAndrey Smirnov .clks = caam_imx6ul_clks,
54951e002e9SAndrey Smirnov .num_clks = ARRAY_SIZE(caam_imx6ul_clks),
55051e002e9SAndrey Smirnov };
55151e002e9SAndrey Smirnov
55258e5b015SAndrey Smirnov static const struct clk_bulk_data caam_vf610_clks[] = {
55358e5b015SAndrey Smirnov { .id = "ipg" },
55458e5b015SAndrey Smirnov };
55558e5b015SAndrey Smirnov
55658e5b015SAndrey Smirnov static const struct caam_imx_data caam_vf610_data = {
55758e5b015SAndrey Smirnov .clks = caam_vf610_clks,
55858e5b015SAndrey Smirnov .num_clks = ARRAY_SIZE(caam_vf610_clks),
55958e5b015SAndrey Smirnov };
56058e5b015SAndrey Smirnov
56151e002e9SAndrey Smirnov static const struct soc_device_attribute caam_imx_soc_table[] = {
56251e002e9SAndrey Smirnov { .soc_id = "i.MX6UL", .data = &caam_imx6ul_data },
56351e002e9SAndrey Smirnov { .soc_id = "i.MX6*", .data = &caam_imx6_data },
56451e002e9SAndrey Smirnov { .soc_id = "i.MX7*", .data = &caam_imx7_data },
5652a2fbf20SHoria Geantă { .soc_id = "i.MX8M*", .data = &caam_imx7_data },
56658e5b015SAndrey Smirnov { .soc_id = "VF*", .data = &caam_vf610_data },
56751e002e9SAndrey Smirnov { .family = "Freescale i.MX" },
56851e002e9SAndrey Smirnov { /* sentinel */ }
56951e002e9SAndrey Smirnov };
57051e002e9SAndrey Smirnov
disable_clocks(void * data)57151e002e9SAndrey Smirnov static void disable_clocks(void *data)
57251e002e9SAndrey Smirnov {
57351e002e9SAndrey Smirnov struct caam_drv_private *ctrlpriv = data;
57451e002e9SAndrey Smirnov
57551e002e9SAndrey Smirnov clk_bulk_disable_unprepare(ctrlpriv->num_clks, ctrlpriv->clks);
57651e002e9SAndrey Smirnov }
57751e002e9SAndrey Smirnov
init_clocks(struct device * dev,const struct caam_imx_data * data)57851e002e9SAndrey Smirnov static int init_clocks(struct device *dev, const struct caam_imx_data *data)
57951e002e9SAndrey Smirnov {
58051e002e9SAndrey Smirnov struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
58151e002e9SAndrey Smirnov int ret;
58251e002e9SAndrey Smirnov
58351e002e9SAndrey Smirnov ctrlpriv->num_clks = data->num_clks;
58451e002e9SAndrey Smirnov ctrlpriv->clks = devm_kmemdup(dev, data->clks,
58551e002e9SAndrey Smirnov data->num_clks * sizeof(data->clks[0]),
58651e002e9SAndrey Smirnov GFP_KERNEL);
58751e002e9SAndrey Smirnov if (!ctrlpriv->clks)
58851e002e9SAndrey Smirnov return -ENOMEM;
58951e002e9SAndrey Smirnov
59051e002e9SAndrey Smirnov ret = devm_clk_bulk_get(dev, ctrlpriv->num_clks, ctrlpriv->clks);
59151e002e9SAndrey Smirnov if (ret) {
59251e002e9SAndrey Smirnov dev_err(dev,
59351e002e9SAndrey Smirnov "Failed to request all necessary clocks\n");
59451e002e9SAndrey Smirnov return ret;
59551e002e9SAndrey Smirnov }
59651e002e9SAndrey Smirnov
59751e002e9SAndrey Smirnov ret = clk_bulk_prepare_enable(ctrlpriv->num_clks, ctrlpriv->clks);
59851e002e9SAndrey Smirnov if (ret) {
59951e002e9SAndrey Smirnov dev_err(dev,
60051e002e9SAndrey Smirnov "Failed to prepare/enable all necessary clocks\n");
60151e002e9SAndrey Smirnov return ret;
60251e002e9SAndrey Smirnov }
60351e002e9SAndrey Smirnov
60451e002e9SAndrey Smirnov return devm_add_action_or_reset(dev, disable_clocks, ctrlpriv);
60551e002e9SAndrey Smirnov }
60651e002e9SAndrey Smirnov
caam_remove_debugfs(void * root)607eceb5dafSAndrey Smirnov static void caam_remove_debugfs(void *root)
608eceb5dafSAndrey Smirnov {
609eceb5dafSAndrey Smirnov debugfs_remove_recursive(root);
610eceb5dafSAndrey Smirnov }
611eceb5dafSAndrey Smirnov
612358ba762SAndrey Smirnov #ifdef CONFIG_FSL_MC_BUS
check_version(struct fsl_mc_version * mc_version,u32 major,u32 minor,u32 revision)613358ba762SAndrey Smirnov static bool check_version(struct fsl_mc_version *mc_version, u32 major,
614358ba762SAndrey Smirnov u32 minor, u32 revision)
615358ba762SAndrey Smirnov {
616358ba762SAndrey Smirnov if (mc_version->major > major)
617358ba762SAndrey Smirnov return true;
618358ba762SAndrey Smirnov
619358ba762SAndrey Smirnov if (mc_version->major == major) {
620358ba762SAndrey Smirnov if (mc_version->minor > minor)
621358ba762SAndrey Smirnov return true;
622358ba762SAndrey Smirnov
623358ba762SAndrey Smirnov if (mc_version->minor == minor &&
624358ba762SAndrey Smirnov mc_version->revision > revision)
625358ba762SAndrey Smirnov return true;
626358ba762SAndrey Smirnov }
627358ba762SAndrey Smirnov
628358ba762SAndrey Smirnov return false;
629358ba762SAndrey Smirnov }
630358ba762SAndrey Smirnov #endif
631358ba762SAndrey Smirnov
needs_entropy_delay_adjustment(void)6324ee4cdadSFabio Estevam static bool needs_entropy_delay_adjustment(void)
6334ee4cdadSFabio Estevam {
6344ee4cdadSFabio Estevam if (of_machine_is_compatible("fsl,imx6sx"))
6354ee4cdadSFabio Estevam return true;
6364ee4cdadSFabio Estevam return false;
6374ee4cdadSFabio Estevam }
6384ee4cdadSFabio Estevam
caam_ctrl_rng_init(struct device * dev)639da2f2a03SHoria GeantA static int caam_ctrl_rng_init(struct device *dev)
640da2f2a03SHoria GeantA {
641da2f2a03SHoria GeantA struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
642da2f2a03SHoria GeantA struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
643da2f2a03SHoria GeantA int ret, gen_sk, ent_delay = RTSDCTL_ENT_DLY_MIN;
644da2f2a03SHoria GeantA u8 rng_vid;
645da2f2a03SHoria GeantA
646da2f2a03SHoria GeantA if (ctrlpriv->era < 10) {
647da2f2a03SHoria GeantA struct caam_perfmon __iomem *perfmon;
648da2f2a03SHoria GeantA
649da2f2a03SHoria GeantA perfmon = ctrlpriv->total_jobrs ?
650da2f2a03SHoria GeantA (struct caam_perfmon __iomem *)&ctrlpriv->jr[0]->perfmon :
651da2f2a03SHoria GeantA (struct caam_perfmon __iomem *)&ctrl->perfmon;
652da2f2a03SHoria GeantA
653da2f2a03SHoria GeantA rng_vid = (rd_reg32(&perfmon->cha_id_ls) &
654da2f2a03SHoria GeantA CHA_ID_LS_RNG_MASK) >> CHA_ID_LS_RNG_SHIFT;
655da2f2a03SHoria GeantA } else {
656da2f2a03SHoria GeantA struct version_regs __iomem *vreg;
657da2f2a03SHoria GeantA
658da2f2a03SHoria GeantA vreg = ctrlpriv->total_jobrs ?
659da2f2a03SHoria GeantA (struct version_regs __iomem *)&ctrlpriv->jr[0]->vreg :
660da2f2a03SHoria GeantA (struct version_regs __iomem *)&ctrl->vreg;
661da2f2a03SHoria GeantA
662da2f2a03SHoria GeantA rng_vid = (rd_reg32(&vreg->rng) & CHA_VER_VID_MASK) >>
663da2f2a03SHoria GeantA CHA_VER_VID_SHIFT;
664da2f2a03SHoria GeantA }
665da2f2a03SHoria GeantA
666da2f2a03SHoria GeantA /*
667da2f2a03SHoria GeantA * If SEC has RNG version >= 4 and RNG state handle has not been
668da2f2a03SHoria GeantA * already instantiated, do RNG instantiation
669da2f2a03SHoria GeantA * In case of SoCs with Management Complex, RNG is managed by MC f/w.
670da2f2a03SHoria GeantA */
671da2f2a03SHoria GeantA if (!(ctrlpriv->mc_en && ctrlpriv->pr_support) && rng_vid >= 4) {
672da2f2a03SHoria GeantA ctrlpriv->rng4_sh_init =
673da2f2a03SHoria GeantA rd_reg32(&ctrl->r4tst[0].rdsta);
674da2f2a03SHoria GeantA /*
675da2f2a03SHoria GeantA * If the secure keys (TDKEK, JDKEK, TDSK), were already
676da2f2a03SHoria GeantA * generated, signal this to the function that is instantiating
677da2f2a03SHoria GeantA * the state handles. An error would occur if RNG4 attempts
678da2f2a03SHoria GeantA * to regenerate these keys before the next POR.
679da2f2a03SHoria GeantA */
680da2f2a03SHoria GeantA gen_sk = ctrlpriv->rng4_sh_init & RDSTA_SKVN ? 0 : 1;
681da2f2a03SHoria GeantA ctrlpriv->rng4_sh_init &= RDSTA_MASK;
682da2f2a03SHoria GeantA do {
683da2f2a03SHoria GeantA int inst_handles =
684da2f2a03SHoria GeantA rd_reg32(&ctrl->r4tst[0].rdsta) & RDSTA_MASK;
685da2f2a03SHoria GeantA /*
686da2f2a03SHoria GeantA * If either SH were instantiated by somebody else
687da2f2a03SHoria GeantA * (e.g. u-boot) then it is assumed that the entropy
688da2f2a03SHoria GeantA * parameters are properly set and thus the function
689da2f2a03SHoria GeantA * setting these (kick_trng(...)) is skipped.
690da2f2a03SHoria GeantA * Also, if a handle was instantiated, do not change
691da2f2a03SHoria GeantA * the TRNG parameters.
692da2f2a03SHoria GeantA */
693da2f2a03SHoria GeantA if (needs_entropy_delay_adjustment())
694da2f2a03SHoria GeantA ent_delay = 12000;
695da2f2a03SHoria GeantA if (!(ctrlpriv->rng4_sh_init || inst_handles)) {
696da2f2a03SHoria GeantA dev_info(dev,
697da2f2a03SHoria GeantA "Entropy delay = %u\n",
698da2f2a03SHoria GeantA ent_delay);
699da2f2a03SHoria GeantA kick_trng(dev, ent_delay);
700da2f2a03SHoria GeantA ent_delay += 400;
701da2f2a03SHoria GeantA }
702da2f2a03SHoria GeantA /*
703da2f2a03SHoria GeantA * if instantiate_rng(...) fails, the loop will rerun
704da2f2a03SHoria GeantA * and the kick_trng(...) function will modify the
705da2f2a03SHoria GeantA * upper and lower limits of the entropy sampling
706da2f2a03SHoria GeantA * interval, leading to a successful initialization of
707da2f2a03SHoria GeantA * the RNG.
708da2f2a03SHoria GeantA */
709da2f2a03SHoria GeantA ret = instantiate_rng(dev, inst_handles,
710da2f2a03SHoria GeantA gen_sk);
711da2f2a03SHoria GeantA /*
712da2f2a03SHoria GeantA * Entropy delay is determined via TRNG characterization.
713da2f2a03SHoria GeantA * TRNG characterization is run across different voltages
714da2f2a03SHoria GeantA * and temperatures.
715da2f2a03SHoria GeantA * If worst case value for ent_dly is identified,
716da2f2a03SHoria GeantA * the loop can be skipped for that platform.
717da2f2a03SHoria GeantA */
718da2f2a03SHoria GeantA if (needs_entropy_delay_adjustment())
719da2f2a03SHoria GeantA break;
720da2f2a03SHoria GeantA if (ret == -EAGAIN)
721da2f2a03SHoria GeantA /*
722da2f2a03SHoria GeantA * if here, the loop will rerun,
723da2f2a03SHoria GeantA * so don't hog the CPU
724da2f2a03SHoria GeantA */
725da2f2a03SHoria GeantA cpu_relax();
726da2f2a03SHoria GeantA } while ((ret == -EAGAIN) && (ent_delay < RTSDCTL_ENT_DLY_MAX));
727da2f2a03SHoria GeantA if (ret) {
728da2f2a03SHoria GeantA dev_err(dev, "failed to instantiate RNG");
729da2f2a03SHoria GeantA return ret;
730da2f2a03SHoria GeantA }
731da2f2a03SHoria GeantA /*
732da2f2a03SHoria GeantA * Set handles initialized by this module as the complement of
733da2f2a03SHoria GeantA * the already initialized ones
734da2f2a03SHoria GeantA */
735da2f2a03SHoria GeantA ctrlpriv->rng4_sh_init = ~ctrlpriv->rng4_sh_init & RDSTA_MASK;
736da2f2a03SHoria GeantA
737da2f2a03SHoria GeantA /* Enable RDB bit so that RNG works faster */
738da2f2a03SHoria GeantA clrsetbits_32(&ctrl->scfgr, 0, SCFGR_RDBENABLE);
739da2f2a03SHoria GeantA }
740da2f2a03SHoria GeantA
741da2f2a03SHoria GeantA return 0;
742da2f2a03SHoria GeantA }
743da2f2a03SHoria GeantA
744322d7475SHoria Geanta /* Indicate if the internal state of the CAAM is lost during PM */
caam_off_during_pm(void)745322d7475SHoria Geanta static int caam_off_during_pm(void)
746322d7475SHoria Geanta {
747322d7475SHoria Geanta bool not_off_during_pm = of_machine_is_compatible("fsl,imx6q") ||
748322d7475SHoria Geanta of_machine_is_compatible("fsl,imx6qp") ||
749322d7475SHoria Geanta of_machine_is_compatible("fsl,imx6dl");
750322d7475SHoria Geanta
751322d7475SHoria Geanta return not_off_during_pm ? 0 : 1;
752322d7475SHoria Geanta }
753322d7475SHoria Geanta
caam_state_save(struct device * dev)754322d7475SHoria Geanta static void caam_state_save(struct device *dev)
755322d7475SHoria Geanta {
756322d7475SHoria Geanta struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
757322d7475SHoria Geanta struct caam_ctl_state *state = &ctrlpriv->state;
758322d7475SHoria Geanta struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
759322d7475SHoria Geanta u32 deco_inst, jr_inst;
760322d7475SHoria Geanta int i;
761322d7475SHoria Geanta
762322d7475SHoria Geanta state->mcr = rd_reg32(&ctrl->mcr);
763322d7475SHoria Geanta state->scfgr = rd_reg32(&ctrl->scfgr);
764322d7475SHoria Geanta
765322d7475SHoria Geanta deco_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
766322d7475SHoria Geanta CHA_ID_MS_DECO_MASK) >> CHA_ID_MS_DECO_SHIFT;
767322d7475SHoria Geanta for (i = 0; i < deco_inst; i++) {
768322d7475SHoria Geanta state->deco_mid[i].liodn_ms =
769322d7475SHoria Geanta rd_reg32(&ctrl->deco_mid[i].liodn_ms);
770322d7475SHoria Geanta state->deco_mid[i].liodn_ls =
771322d7475SHoria Geanta rd_reg32(&ctrl->deco_mid[i].liodn_ls);
772322d7475SHoria Geanta }
773322d7475SHoria Geanta
774322d7475SHoria Geanta jr_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
775322d7475SHoria Geanta CHA_ID_MS_JR_MASK) >> CHA_ID_MS_JR_SHIFT;
776322d7475SHoria Geanta for (i = 0; i < jr_inst; i++) {
777322d7475SHoria Geanta state->jr_mid[i].liodn_ms =
778322d7475SHoria Geanta rd_reg32(&ctrl->jr_mid[i].liodn_ms);
779322d7475SHoria Geanta state->jr_mid[i].liodn_ls =
780322d7475SHoria Geanta rd_reg32(&ctrl->jr_mid[i].liodn_ls);
781322d7475SHoria Geanta }
782322d7475SHoria Geanta }
783322d7475SHoria Geanta
caam_state_restore(const struct device * dev)784322d7475SHoria Geanta static void caam_state_restore(const struct device *dev)
785322d7475SHoria Geanta {
786322d7475SHoria Geanta const struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
787322d7475SHoria Geanta const struct caam_ctl_state *state = &ctrlpriv->state;
788322d7475SHoria Geanta struct caam_ctrl __iomem *ctrl = ctrlpriv->ctrl;
789322d7475SHoria Geanta u32 deco_inst, jr_inst;
790322d7475SHoria Geanta int i;
791322d7475SHoria Geanta
792322d7475SHoria Geanta wr_reg32(&ctrl->mcr, state->mcr);
793322d7475SHoria Geanta wr_reg32(&ctrl->scfgr, state->scfgr);
794322d7475SHoria Geanta
795322d7475SHoria Geanta deco_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
796322d7475SHoria Geanta CHA_ID_MS_DECO_MASK) >> CHA_ID_MS_DECO_SHIFT;
797322d7475SHoria Geanta for (i = 0; i < deco_inst; i++) {
798322d7475SHoria Geanta wr_reg32(&ctrl->deco_mid[i].liodn_ms,
799322d7475SHoria Geanta state->deco_mid[i].liodn_ms);
800322d7475SHoria Geanta wr_reg32(&ctrl->deco_mid[i].liodn_ls,
801322d7475SHoria Geanta state->deco_mid[i].liodn_ls);
802322d7475SHoria Geanta }
803322d7475SHoria Geanta
804322d7475SHoria Geanta jr_inst = (rd_reg32(&ctrl->perfmon.cha_num_ms) &
805322d7475SHoria Geanta CHA_ID_MS_JR_MASK) >> CHA_ID_MS_JR_SHIFT;
806322d7475SHoria Geanta for (i = 0; i < jr_inst; i++) {
807322d7475SHoria Geanta wr_reg32(&ctrl->jr_mid[i].liodn_ms,
808322d7475SHoria Geanta state->jr_mid[i].liodn_ms);
809322d7475SHoria Geanta wr_reg32(&ctrl->jr_mid[i].liodn_ls,
810322d7475SHoria Geanta state->jr_mid[i].liodn_ls);
811322d7475SHoria Geanta }
812322d7475SHoria Geanta
813322d7475SHoria Geanta if (ctrlpriv->virt_en == 1)
814322d7475SHoria Geanta clrsetbits_32(&ctrl->jrstart, 0, JRSTART_JR0_START |
815322d7475SHoria Geanta JRSTART_JR1_START | JRSTART_JR2_START |
816322d7475SHoria Geanta JRSTART_JR3_START);
817322d7475SHoria Geanta }
818322d7475SHoria Geanta
caam_ctrl_suspend(struct device * dev)819322d7475SHoria Geanta static int caam_ctrl_suspend(struct device *dev)
820322d7475SHoria Geanta {
821322d7475SHoria Geanta const struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
822322d7475SHoria Geanta
823322d7475SHoria Geanta if (ctrlpriv->caam_off_during_pm && !ctrlpriv->optee_en)
824322d7475SHoria Geanta caam_state_save(dev);
825322d7475SHoria Geanta
826322d7475SHoria Geanta return 0;
827322d7475SHoria Geanta }
828322d7475SHoria Geanta
caam_ctrl_resume(struct device * dev)829322d7475SHoria Geanta static int caam_ctrl_resume(struct device *dev)
830322d7475SHoria Geanta {
831322d7475SHoria Geanta struct caam_drv_private *ctrlpriv = dev_get_drvdata(dev);
832322d7475SHoria Geanta int ret = 0;
833322d7475SHoria Geanta
834322d7475SHoria Geanta if (ctrlpriv->caam_off_during_pm && !ctrlpriv->optee_en) {
835322d7475SHoria Geanta caam_state_restore(dev);
836322d7475SHoria Geanta
837322d7475SHoria Geanta /* HW and rng will be reset so deinstantiation can be removed */
838322d7475SHoria Geanta devm_remove_action(dev, devm_deinstantiate_rng, dev);
839322d7475SHoria Geanta ret = caam_ctrl_rng_init(dev);
840322d7475SHoria Geanta }
841322d7475SHoria Geanta
842322d7475SHoria Geanta return ret;
843322d7475SHoria Geanta }
844322d7475SHoria Geanta
845b52c8c72SArnd Bergmann static DEFINE_SIMPLE_DEV_PM_OPS(caam_ctrl_pm_ops, caam_ctrl_suspend, caam_ctrl_resume);
846322d7475SHoria Geanta
8478e8ec596SKim Phillips /* Probe routine for CAAM top (controller) level */
caam_probe(struct platform_device * pdev)8482930d497SKim Phillips static int caam_probe(struct platform_device *pdev)
8498e8ec596SKim Phillips {
850da2f2a03SHoria GeantA int ret, ring;
85182c2f960SAlex Porosanu u64 caam_id;
85251e002e9SAndrey Smirnov const struct soc_device_attribute *imx_soc_match;
8538e8ec596SKim Phillips struct device *dev;
8548e8ec596SKim Phillips struct device_node *nprop, *np;
8558e8ec596SKim Phillips struct caam_ctrl __iomem *ctrl;
8568e8ec596SKim Phillips struct caam_drv_private *ctrlpriv;
857ae1dd17dSHoria GeantA struct caam_perfmon __iomem *perfmon;
858eceb5dafSAndrey Smirnov struct dentry *dfs_root;
85917157c90SRuchika Gupta u32 scfgr, comp_params;
860fb4562b2SNitesh Narayan Lal int pg_size;
861fb4562b2SNitesh Narayan Lal int BLOCK_OFFSET = 0;
8620489929fSHoria GeantA bool reg_access = true;
8638e8ec596SKim Phillips
8649c4f9733SFabio Estevam ctrlpriv = devm_kzalloc(&pdev->dev, sizeof(*ctrlpriv), GFP_KERNEL);
8658e8ec596SKim Phillips if (!ctrlpriv)
8668e8ec596SKim Phillips return -ENOMEM;
8678e8ec596SKim Phillips
8688e8ec596SKim Phillips dev = &pdev->dev;
8698e8ec596SKim Phillips dev_set_drvdata(dev, ctrlpriv);
8708e8ec596SKim Phillips nprop = pdev->dev.of_node;
8718e8ec596SKim Phillips
872796114f5SAndrey Smirnov imx_soc_match = soc_device_match(caam_imx_soc_table);
873271e3830SPankaj Gupta if (!imx_soc_match && of_match_node(imx8m_machine_match, of_root))
874271e3830SPankaj Gupta return -EPROBE_DEFER;
875271e3830SPankaj Gupta
876796114f5SAndrey Smirnov caam_imx = (bool)imx_soc_match;
877796114f5SAndrey Smirnov
878322d7475SHoria Geanta ctrlpriv->caam_off_during_pm = caam_imx && caam_off_during_pm();
879322d7475SHoria Geanta
880796114f5SAndrey Smirnov if (imx_soc_match) {
8810489929fSHoria GeantA /*
8820489929fSHoria GeantA * Until Layerscape and i.MX OP-TEE get in sync,
8830489929fSHoria GeantA * only i.MX OP-TEE use cases disallow access to
8840489929fSHoria GeantA * caam page 0 (controller) registers.
8850489929fSHoria GeantA */
8860489929fSHoria GeantA np = of_find_compatible_node(NULL, NULL, "linaro,optee-tz");
8870489929fSHoria GeantA ctrlpriv->optee_en = !!np;
8880489929fSHoria GeantA of_node_put(np);
8890489929fSHoria GeantA
8900489929fSHoria GeantA reg_access = !ctrlpriv->optee_en;
8910489929fSHoria GeantA
892796114f5SAndrey Smirnov if (!imx_soc_match->data) {
893796114f5SAndrey Smirnov dev_err(dev, "No clock data provided for i.MX SoC");
894796114f5SAndrey Smirnov return -EINVAL;
895796114f5SAndrey Smirnov }
896796114f5SAndrey Smirnov
897796114f5SAndrey Smirnov ret = init_clocks(dev, imx_soc_match->data);
898796114f5SAndrey Smirnov if (ret)
899796114f5SAndrey Smirnov return ret;
900796114f5SAndrey Smirnov }
901796114f5SAndrey Smirnov
902796114f5SAndrey Smirnov
903176435adSHoria Geantă /* Get configuration properties from device tree */
904176435adSHoria Geantă /* First, get register page */
90566e93b28SAndrey Smirnov ctrl = devm_of_iomap(dev, nprop, 0, NULL);
90666e93b28SAndrey Smirnov ret = PTR_ERR_OR_ZERO(ctrl);
90766e93b28SAndrey Smirnov if (ret) {
908176435adSHoria Geantă dev_err(dev, "caam: of_iomap() failed\n");
90966e93b28SAndrey Smirnov return ret;
910176435adSHoria Geantă }
911176435adSHoria Geantă
912ae1dd17dSHoria GeantA ring = 0;
913ae1dd17dSHoria GeantA for_each_available_child_of_node(nprop, np)
914ae1dd17dSHoria GeantA if (of_device_is_compatible(np, "fsl,sec-v4.0-job-ring") ||
915ae1dd17dSHoria GeantA of_device_is_compatible(np, "fsl,sec4.0-job-ring")) {
916ae1dd17dSHoria GeantA u32 reg;
917ae1dd17dSHoria GeantA
918ae1dd17dSHoria GeantA if (of_property_read_u32_index(np, "reg", 0, ®)) {
919ae1dd17dSHoria GeantA dev_err(dev, "%s read reg property error\n",
920ae1dd17dSHoria GeantA np->full_name);
921ae1dd17dSHoria GeantA continue;
922ae1dd17dSHoria GeantA }
923ae1dd17dSHoria GeantA
924ae1dd17dSHoria GeantA ctrlpriv->jr[ring] = (struct caam_job_ring __iomem __force *)
925ae1dd17dSHoria GeantA ((__force uint8_t *)ctrl + reg);
926ae1dd17dSHoria GeantA
927ae1dd17dSHoria GeantA ctrlpriv->total_jobrs++;
928ae1dd17dSHoria GeantA ring++;
929ae1dd17dSHoria GeantA }
930ae1dd17dSHoria GeantA
931ae1dd17dSHoria GeantA /*
932ae1dd17dSHoria GeantA * Wherever possible, instead of accessing registers from the global page,
933ae1dd17dSHoria GeantA * use the alias registers in the first (cf. DT nodes order)
934ae1dd17dSHoria GeantA * job ring's page.
935ae1dd17dSHoria GeantA */
936ae1dd17dSHoria GeantA perfmon = ring ? (struct caam_perfmon __iomem *)&ctrlpriv->jr[0]->perfmon :
937ae1dd17dSHoria GeantA (struct caam_perfmon __iomem *)&ctrl->perfmon;
938ae1dd17dSHoria GeantA
939ae1dd17dSHoria GeantA caam_little_end = !(bool)(rd_reg32(&perfmon->status) &
940176435adSHoria Geantă (CSTA_PLEND | CSTA_ALT_PLEND));
941ae1dd17dSHoria GeantA comp_params = rd_reg32(&perfmon->comp_parms_ms);
9420489929fSHoria GeantA if (reg_access && comp_params & CTPR_MS_PS &&
9430489929fSHoria GeantA rd_reg32(&ctrl->mcr) & MCFGR_LONG_PTR)
944a1cf573eSAndrey Smirnov caam_ptr_sz = sizeof(u64);
945a1cf573eSAndrey Smirnov else
946a1cf573eSAndrey Smirnov caam_ptr_sz = sizeof(u32);
947176435adSHoria Geantă caam_dpaa2 = !!(comp_params & CTPR_MS_DPAA2);
948176435adSHoria Geantă ctrlpriv->qi_present = !!(comp_params & CTPR_MS_QI_MASK);
949176435adSHoria Geantă
950176435adSHoria Geantă #ifdef CONFIG_CAAM_QI
951176435adSHoria Geantă /* If (DPAA 1.x) QI present, check whether dependencies are available */
952176435adSHoria Geantă if (ctrlpriv->qi_present && !caam_dpaa2) {
953176435adSHoria Geantă ret = qman_is_probed();
954176435adSHoria Geantă if (!ret) {
95566e93b28SAndrey Smirnov return -EPROBE_DEFER;
956176435adSHoria Geantă } else if (ret < 0) {
957176435adSHoria Geantă dev_err(dev, "failing probe due to qman probe error\n");
95866e93b28SAndrey Smirnov return -ENODEV;
959176435adSHoria Geantă }
960176435adSHoria Geantă
961176435adSHoria Geantă ret = qman_portals_probed();
962176435adSHoria Geantă if (!ret) {
96366e93b28SAndrey Smirnov return -EPROBE_DEFER;
964176435adSHoria Geantă } else if (ret < 0) {
965176435adSHoria Geantă dev_err(dev, "failing probe due to qman portals probe error\n");
96666e93b28SAndrey Smirnov return -ENODEV;
967176435adSHoria Geantă }
968176435adSHoria Geantă }
969176435adSHoria Geantă #endif
970176435adSHoria Geantă
971fb4562b2SNitesh Narayan Lal /* Allocating the BLOCK_OFFSET based on the supported page size on
972fb4562b2SNitesh Narayan Lal * the platform
973fb4562b2SNitesh Narayan Lal */
974176435adSHoria Geantă pg_size = (comp_params & CTPR_MS_PG_SZ_MASK) >> CTPR_MS_PG_SZ_SHIFT;
975fb4562b2SNitesh Narayan Lal if (pg_size == 0)
976fb4562b2SNitesh Narayan Lal BLOCK_OFFSET = PG_SIZE_4K;
977fb4562b2SNitesh Narayan Lal else
978fb4562b2SNitesh Narayan Lal BLOCK_OFFSET = PG_SIZE_64K;
979fb4562b2SNitesh Narayan Lal
9808439e94fSHoria Geantă ctrlpriv->ctrl = (struct caam_ctrl __iomem __force *)ctrl;
9818439e94fSHoria Geantă ctrlpriv->assure = (struct caam_assurance __iomem __force *)
9828439e94fSHoria Geantă ((__force uint8_t *)ctrl +
983fb4562b2SNitesh Narayan Lal BLOCK_OFFSET * ASSURE_BLOCK_NUMBER
984fb4562b2SNitesh Narayan Lal );
9858439e94fSHoria Geantă ctrlpriv->deco = (struct caam_deco __iomem __force *)
9868439e94fSHoria Geantă ((__force uint8_t *)ctrl +
987fb4562b2SNitesh Narayan Lal BLOCK_OFFSET * DECO_BLOCK_NUMBER
988fb4562b2SNitesh Narayan Lal );
9898e8ec596SKim Phillips
9908e8ec596SKim Phillips /* Get the IRQ of the controller (for security violations only) */
991f7578496SThierry Reding ctrlpriv->secvio_irq = irq_of_parse_and_map(nprop, 0);
992358ba762SAndrey Smirnov np = of_find_compatible_node(NULL, NULL, "fsl,qoriq-mc");
993358ba762SAndrey Smirnov ctrlpriv->mc_en = !!np;
994358ba762SAndrey Smirnov of_node_put(np);
995358ba762SAndrey Smirnov
996358ba762SAndrey Smirnov #ifdef CONFIG_FSL_MC_BUS
997358ba762SAndrey Smirnov if (ctrlpriv->mc_en) {
998358ba762SAndrey Smirnov struct fsl_mc_version *mc_version;
999358ba762SAndrey Smirnov
1000358ba762SAndrey Smirnov mc_version = fsl_mc_get_version();
1001358ba762SAndrey Smirnov if (mc_version)
1002da2f2a03SHoria GeantA ctrlpriv->pr_support = check_version(mc_version, 10, 20,
1003da2f2a03SHoria GeantA 0);
1004358ba762SAndrey Smirnov else
1005358ba762SAndrey Smirnov return -EPROBE_DEFER;
1006358ba762SAndrey Smirnov }
1007358ba762SAndrey Smirnov #endif
10088e8ec596SKim Phillips
10090489929fSHoria GeantA if (!reg_access)
10100489929fSHoria GeantA goto set_dma_mask;
10110489929fSHoria GeantA
10128e8ec596SKim Phillips /*
10138e8ec596SKim Phillips * Enable DECO watchdogs and, if this is a PHYS_ADDR_T_64BIT kernel,
1014297b9cebSHoria Geantă * long pointers in master configuration register.
101506d44c91SHoria Geantă * In case of SoCs with Management Complex, MC f/w performs
1016297b9cebSHoria Geantă * the configuration.
10178e8ec596SKim Phillips */
101806d44c91SHoria Geantă if (!ctrlpriv->mc_en)
10197278fa25SIuliana Prodan clrsetbits_32(&ctrl->mcr, MCFGR_AWCACHE_MASK,
102039eaf759SHoria Geantă MCFGR_AWCACHE_CACH | MCFGR_AWCACHE_BUFF |
10217278fa25SIuliana Prodan MCFGR_WDENABLE | MCFGR_LARGE_BURST);
10228e8ec596SKim Phillips
102333d69455SIuliana Prodan handle_imx6_err005766(&ctrl->mcr);
102433d69455SIuliana Prodan
102517157c90SRuchika Gupta /*
102624c7bf08SHeinrich Schuchardt * Read the Compile Time parameters and SCFGR to determine
102724c7bf08SHeinrich Schuchardt * if virtualization is enabled for this platform
102817157c90SRuchika Gupta */
1029fb4562b2SNitesh Narayan Lal scfgr = rd_reg32(&ctrl->scfgr);
103017157c90SRuchika Gupta
103117157c90SRuchika Gupta ctrlpriv->virt_en = 0;
103217157c90SRuchika Gupta if (comp_params & CTPR_MS_VIRT_EN_INCL) {
103317157c90SRuchika Gupta /* VIRT_EN_INCL = 1 & VIRT_EN_POR = 1 or
103417157c90SRuchika Gupta * VIRT_EN_INCL = 1 & VIRT_EN_POR = 0 & SCFGR_VIRT_EN = 1
103517157c90SRuchika Gupta */
103617157c90SRuchika Gupta if ((comp_params & CTPR_MS_VIRT_EN_POR) ||
103717157c90SRuchika Gupta (!(comp_params & CTPR_MS_VIRT_EN_POR) &&
103817157c90SRuchika Gupta (scfgr & SCFGR_VIRT_EN)))
103917157c90SRuchika Gupta ctrlpriv->virt_en = 1;
104017157c90SRuchika Gupta } else {
104117157c90SRuchika Gupta /* VIRT_EN_INCL = 0 && VIRT_EN_POR_VALUE = 1 */
104217157c90SRuchika Gupta if (comp_params & CTPR_MS_VIRT_EN_POR)
104317157c90SRuchika Gupta ctrlpriv->virt_en = 1;
104417157c90SRuchika Gupta }
104517157c90SRuchika Gupta
104617157c90SRuchika Gupta if (ctrlpriv->virt_en == 1)
1047261ea058SHoria Geantă clrsetbits_32(&ctrl->jrstart, 0, JRSTART_JR0_START |
104817157c90SRuchika Gupta JRSTART_JR1_START | JRSTART_JR2_START |
104917157c90SRuchika Gupta JRSTART_JR3_START);
105017157c90SRuchika Gupta
10510489929fSHoria GeantA set_dma_mask:
105270c0cda2SAndrey Smirnov ret = dma_set_mask_and_coherent(dev, caam_get_dma_mask(dev));
1053b3b5fce7SHoria Geantă if (ret) {
1054b3b5fce7SHoria Geantă dev_err(dev, "dma_set_mask_and_coherent failed (%d)\n", ret);
105566e93b28SAndrey Smirnov return ret;
1056b3b5fce7SHoria Geantă }
10578e8ec596SKim Phillips
1058ae1dd17dSHoria GeantA ctrlpriv->era = caam_get_era(perfmon);
1059b2b2ee35SHoria Geantă ctrlpriv->domain = iommu_get_domain_for_dev(dev);
10609fe712dfSHoria Geantă
1061eceb5dafSAndrey Smirnov dfs_root = debugfs_create_dir(dev_name(dev), NULL);
1062abd98754SHoria Geantă if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1063abd98754SHoria Geantă ret = devm_add_action_or_reset(dev, caam_remove_debugfs,
1064abd98754SHoria Geantă dfs_root);
1065eceb5dafSAndrey Smirnov if (ret)
1066eceb5dafSAndrey Smirnov return ret;
1067abd98754SHoria Geantă }
1068eceb5dafSAndrey Smirnov
1069ae1dd17dSHoria GeantA caam_debugfs_init(ctrlpriv, perfmon, dfs_root);
1070c6dc0609SHerbert Xu
1071297b9cebSHoria Geantă /* Check to see if (DPAA 1.x) QI present. If so, enable */
1072297b9cebSHoria Geantă if (ctrlpriv->qi_present && !caam_dpaa2) {
10738439e94fSHoria Geantă ctrlpriv->qi = (struct caam_queue_if __iomem __force *)
10748439e94fSHoria Geantă ((__force uint8_t *)ctrl +
1075fb4562b2SNitesh Narayan Lal BLOCK_OFFSET * QI_BLOCK_NUMBER
1076fb4562b2SNitesh Narayan Lal );
10778e8ec596SKim Phillips /* This is all that's required to physically enable QI */
1078fb4562b2SNitesh Narayan Lal wr_reg32(&ctrlpriv->qi->qi_control_lo, QICTL_DQEN);
107967c2315dSHoria Geantă
108067c2315dSHoria Geantă /* If QMAN driver is present, init CAAM-QI backend */
108167c2315dSHoria Geantă #ifdef CONFIG_CAAM_QI
108267c2315dSHoria Geantă ret = caam_qi_init(pdev);
108367c2315dSHoria Geantă if (ret)
108467c2315dSHoria Geantă dev_err(dev, "caam qi i/f init failed: %d\n", ret);
108567c2315dSHoria Geantă #endif
10868e8ec596SKim Phillips }
10878e8ec596SKim Phillips
10888e8ec596SKim Phillips /* If no QI and no rings specified, quit and go home */
10898e8ec596SKim Phillips if ((!ctrlpriv->qi_present) && (!ctrlpriv->total_jobrs)) {
10908e8ec596SKim Phillips dev_err(dev, "no queues configured, terminating\n");
10911a1c4f00SAndrey Smirnov return -ENOMEM;
10928e8ec596SKim Phillips }
10938e8ec596SKim Phillips
1094ae1dd17dSHoria GeantA comp_params = rd_reg32(&perfmon->comp_parms_ls);
10957a0e7d52SAhmad Fatoum ctrlpriv->blob_present = !!(comp_params & CTPR_LS_BLOB);
10967a0e7d52SAhmad Fatoum
10977a0e7d52SAhmad Fatoum /*
10987a0e7d52SAhmad Fatoum * Some SoCs like the LS1028A (non-E) indicate CTPR_LS_BLOB support,
10997a0e7d52SAhmad Fatoum * but fail when actually using it due to missing AES support, so
11007a0e7d52SAhmad Fatoum * check both here.
11017a0e7d52SAhmad Fatoum */
11027a0e7d52SAhmad Fatoum if (ctrlpriv->era < 10) {
11037a0e7d52SAhmad Fatoum ctrlpriv->blob_present = ctrlpriv->blob_present &&
1104ae1dd17dSHoria GeantA (rd_reg32(&perfmon->cha_num_ls) & CHA_ID_LS_AES_MASK);
11057a0e7d52SAhmad Fatoum } else {
1106ae1dd17dSHoria GeantA struct version_regs __iomem *vreg;
1107ae1dd17dSHoria GeantA
1108ae1dd17dSHoria GeantA vreg = ctrlpriv->total_jobrs ?
1109ae1dd17dSHoria GeantA (struct version_regs __iomem *)&ctrlpriv->jr[0]->vreg :
1110ae1dd17dSHoria GeantA (struct version_regs __iomem *)&ctrl->vreg;
1111ae1dd17dSHoria GeantA
11127a0e7d52SAhmad Fatoum ctrlpriv->blob_present = ctrlpriv->blob_present &&
1113ae1dd17dSHoria GeantA (rd_reg32(&vreg->aesa) & CHA_VER_MISC_AES_NUM_MASK);
11147a0e7d52SAhmad Fatoum }
1115986dfbcfSRuchika Gupta
1116da2f2a03SHoria GeantA if (reg_access) {
1117da2f2a03SHoria GeantA ret = caam_ctrl_rng_init(dev);
1118da2f2a03SHoria GeantA if (ret)
11191a1c4f00SAndrey Smirnov return ret;
1120281922a1SKim Phillips }
11218e8ec596SKim Phillips
1122ae1dd17dSHoria GeantA caam_id = (u64)rd_reg32(&perfmon->caam_id_ms) << 32 |
1123ae1dd17dSHoria GeantA (u64)rd_reg32(&perfmon->caam_id_ls);
112482c2f960SAlex Porosanu
11258e8ec596SKim Phillips /* Report "alive" for developer to see */
112682c2f960SAlex Porosanu dev_info(dev, "device ID = 0x%016llx (Era %d)\n", caam_id,
11279fe712dfSHoria Geantă ctrlpriv->era);
112806d44c91SHoria Geantă dev_info(dev, "job rings = %d, qi = %d\n",
112906d44c91SHoria Geantă ctrlpriv->total_jobrs, ctrlpriv->qi_present);
11308e8ec596SKim Phillips
113151d13aafSAndrey Smirnov ret = devm_of_platform_populate(dev);
113251d13aafSAndrey Smirnov if (ret)
113351d13aafSAndrey Smirnov dev_err(dev, "JR platform devices creation error\n");
113451d13aafSAndrey Smirnov
113551d13aafSAndrey Smirnov return ret;
11368e8ec596SKim Phillips }
11378e8ec596SKim Phillips
11382930d497SKim Phillips static struct platform_driver caam_driver = {
11398e8ec596SKim Phillips .driver = {
11408e8ec596SKim Phillips .name = "caam",
11418e8ec596SKim Phillips .of_match_table = caam_match,
1142b52c8c72SArnd Bergmann .pm = pm_ptr(&caam_ctrl_pm_ops),
11438e8ec596SKim Phillips },
11448e8ec596SKim Phillips .probe = caam_probe,
11458e8ec596SKim Phillips };
11468e8ec596SKim Phillips
1147741e8c2dSAxel Lin module_platform_driver(caam_driver);
11488e8ec596SKim Phillips
11498e8ec596SKim Phillips MODULE_LICENSE("GPL");
11508e8ec596SKim Phillips MODULE_DESCRIPTION("FSL CAAM request backend");
11518e8ec596SKim Phillips MODULE_AUTHOR("Freescale Semiconductor - NMG/STC");
1152