17d127095SSricharan R // SPDX-License-Identifier: GPL-2.0 27d127095SSricharan R /* 37d127095SSricharan R * Copyright (c) 2018, The Linux Foundation. All rights reserved. 47d127095SSricharan R */ 57d127095SSricharan R 67d127095SSricharan R /* 77d127095SSricharan R * In Certain QCOM SoCs like apq8096 and msm8996 that have KRYO processors, 87d127095SSricharan R * the CPU frequency subset and voltage value of each OPP varies 97d127095SSricharan R * based on the silicon variant in use. Qualcomm Process Voltage Scaling Tables 107d127095SSricharan R * defines the voltage and frequency value based on the msm-id in SMEM 117d127095SSricharan R * and speedbin blown in the efuse combination. 127d127095SSricharan R * The qcom-cpufreq-nvmem driver reads the msm-id and efuse value from the SoC 137d127095SSricharan R * to provide the OPP framework with required information. 147d127095SSricharan R * This is used to determine the voltage and frequency value for each OPP of 157d127095SSricharan R * operating-points-v2 table when it is parsed by the OPP framework. 167d127095SSricharan R */ 177d127095SSricharan R 187d127095SSricharan R #include <linux/cpu.h> 197d127095SSricharan R #include <linux/err.h> 207d127095SSricharan R #include <linux/init.h> 217d127095SSricharan R #include <linux/kernel.h> 227d127095SSricharan R #include <linux/module.h> 237d127095SSricharan R #include <linux/nvmem-consumer.h> 247d127095SSricharan R #include <linux/of.h> 257d127095SSricharan R #include <linux/of_device.h> 267d127095SSricharan R #include <linux/platform_device.h> 271cb8339cSNiklas Cassel #include <linux/pm_domain.h> 287d127095SSricharan R #include <linux/pm_opp.h> 297d127095SSricharan R #include <linux/slab.h> 307d127095SSricharan R #include <linux/soc/qcom/smem.h> 317d127095SSricharan R 327d127095SSricharan R #define MSM_ID_SMEM 137 337d127095SSricharan R 347d127095SSricharan R enum _msm_id { 357d127095SSricharan R MSM8996V3 = 0xF6ul, 367d127095SSricharan R APQ8096V3 = 0x123ul, 377d127095SSricharan R MSM8996SG = 0x131ul, 387d127095SSricharan R APQ8096SG = 0x138ul, 397d127095SSricharan R }; 407d127095SSricharan R 417d127095SSricharan R enum _msm8996_version { 427d127095SSricharan R MSM8996_V3, 437d127095SSricharan R MSM8996_SG, 447d127095SSricharan R NUM_OF_MSM8996_VERSIONS, 457d127095SSricharan R }; 467d127095SSricharan R 4757f2f8b4SNiklas Cassel struct qcom_cpufreq_drv; 4857f2f8b4SNiklas Cassel 4957f2f8b4SNiklas Cassel struct qcom_cpufreq_match_data { 5057f2f8b4SNiklas Cassel int (*get_version)(struct device *cpu_dev, 5157f2f8b4SNiklas Cassel struct nvmem_cell *speedbin_nvmem, 52a8811ec7SAnsuel Smith char **pvs_name, 5357f2f8b4SNiklas Cassel struct qcom_cpufreq_drv *drv); 541cb8339cSNiklas Cassel const char **genpd_names; 5557f2f8b4SNiklas Cassel }; 5657f2f8b4SNiklas Cassel 5757f2f8b4SNiklas Cassel struct qcom_cpufreq_drv { 58*49cd000dSViresh Kumar int *opp_tokens; 5957f2f8b4SNiklas Cassel u32 versions; 6057f2f8b4SNiklas Cassel const struct qcom_cpufreq_match_data *data; 6157f2f8b4SNiklas Cassel }; 6257f2f8b4SNiklas Cassel 637d127095SSricharan R static struct platform_device *cpufreq_dt_pdev, *cpufreq_pdev; 647d127095SSricharan R 65a8811ec7SAnsuel Smith static void get_krait_bin_format_a(struct device *cpu_dev, 66a8811ec7SAnsuel Smith int *speed, int *pvs, int *pvs_ver, 67a8811ec7SAnsuel Smith struct nvmem_cell *pvs_nvmem, u8 *buf) 68a8811ec7SAnsuel Smith { 69a8811ec7SAnsuel Smith u32 pte_efuse; 70a8811ec7SAnsuel Smith 71a8811ec7SAnsuel Smith pte_efuse = *((u32 *)buf); 72a8811ec7SAnsuel Smith 73a8811ec7SAnsuel Smith *speed = pte_efuse & 0xf; 74a8811ec7SAnsuel Smith if (*speed == 0xf) 75a8811ec7SAnsuel Smith *speed = (pte_efuse >> 4) & 0xf; 76a8811ec7SAnsuel Smith 77a8811ec7SAnsuel Smith if (*speed == 0xf) { 78a8811ec7SAnsuel Smith *speed = 0; 79a8811ec7SAnsuel Smith dev_warn(cpu_dev, "Speed bin: Defaulting to %d\n", *speed); 80a8811ec7SAnsuel Smith } else { 81a8811ec7SAnsuel Smith dev_dbg(cpu_dev, "Speed bin: %d\n", *speed); 82a8811ec7SAnsuel Smith } 83a8811ec7SAnsuel Smith 84a8811ec7SAnsuel Smith *pvs = (pte_efuse >> 10) & 0x7; 85a8811ec7SAnsuel Smith if (*pvs == 0x7) 86a8811ec7SAnsuel Smith *pvs = (pte_efuse >> 13) & 0x7; 87a8811ec7SAnsuel Smith 88a8811ec7SAnsuel Smith if (*pvs == 0x7) { 89a8811ec7SAnsuel Smith *pvs = 0; 90a8811ec7SAnsuel Smith dev_warn(cpu_dev, "PVS bin: Defaulting to %d\n", *pvs); 91a8811ec7SAnsuel Smith } else { 92a8811ec7SAnsuel Smith dev_dbg(cpu_dev, "PVS bin: %d\n", *pvs); 93a8811ec7SAnsuel Smith } 94a8811ec7SAnsuel Smith } 95a8811ec7SAnsuel Smith 96a8811ec7SAnsuel Smith static void get_krait_bin_format_b(struct device *cpu_dev, 97a8811ec7SAnsuel Smith int *speed, int *pvs, int *pvs_ver, 98a8811ec7SAnsuel Smith struct nvmem_cell *pvs_nvmem, u8 *buf) 99a8811ec7SAnsuel Smith { 100a8811ec7SAnsuel Smith u32 pte_efuse, redundant_sel; 101a8811ec7SAnsuel Smith 102a8811ec7SAnsuel Smith pte_efuse = *((u32 *)buf); 103a8811ec7SAnsuel Smith redundant_sel = (pte_efuse >> 24) & 0x7; 104a8811ec7SAnsuel Smith 105a8811ec7SAnsuel Smith *pvs_ver = (pte_efuse >> 4) & 0x3; 106a8811ec7SAnsuel Smith 107a8811ec7SAnsuel Smith switch (redundant_sel) { 108a8811ec7SAnsuel Smith case 1: 109a8811ec7SAnsuel Smith *pvs = ((pte_efuse >> 28) & 0x8) | ((pte_efuse >> 6) & 0x7); 110a8811ec7SAnsuel Smith *speed = (pte_efuse >> 27) & 0xf; 111a8811ec7SAnsuel Smith break; 112a8811ec7SAnsuel Smith case 2: 113a8811ec7SAnsuel Smith *pvs = (pte_efuse >> 27) & 0xf; 114a8811ec7SAnsuel Smith *speed = pte_efuse & 0x7; 115a8811ec7SAnsuel Smith break; 116a8811ec7SAnsuel Smith default: 117a8811ec7SAnsuel Smith /* 4 bits of PVS are in efuse register bits 31, 8-6. */ 118a8811ec7SAnsuel Smith *pvs = ((pte_efuse >> 28) & 0x8) | ((pte_efuse >> 6) & 0x7); 119a8811ec7SAnsuel Smith *speed = pte_efuse & 0x7; 120a8811ec7SAnsuel Smith } 121a8811ec7SAnsuel Smith 122a8811ec7SAnsuel Smith /* Check SPEED_BIN_BLOW_STATUS */ 123a8811ec7SAnsuel Smith if (pte_efuse & BIT(3)) { 124a8811ec7SAnsuel Smith dev_dbg(cpu_dev, "Speed bin: %d\n", *speed); 125a8811ec7SAnsuel Smith } else { 126a8811ec7SAnsuel Smith dev_warn(cpu_dev, "Speed bin not set. Defaulting to 0!\n"); 127a8811ec7SAnsuel Smith *speed = 0; 128a8811ec7SAnsuel Smith } 129a8811ec7SAnsuel Smith 130a8811ec7SAnsuel Smith /* Check PVS_BLOW_STATUS */ 1314a8a77abSLuca Weiss pte_efuse = *(((u32 *)buf) + 1); 132a8811ec7SAnsuel Smith pte_efuse &= BIT(21); 133a8811ec7SAnsuel Smith if (pte_efuse) { 134a8811ec7SAnsuel Smith dev_dbg(cpu_dev, "PVS bin: %d\n", *pvs); 135a8811ec7SAnsuel Smith } else { 136a8811ec7SAnsuel Smith dev_warn(cpu_dev, "PVS bin not set. Defaulting to 0!\n"); 137a8811ec7SAnsuel Smith *pvs = 0; 138a8811ec7SAnsuel Smith } 139a8811ec7SAnsuel Smith 140a8811ec7SAnsuel Smith dev_dbg(cpu_dev, "PVS version: %d\n", *pvs_ver); 141a8811ec7SAnsuel Smith } 142a8811ec7SAnsuel Smith 1437d127095SSricharan R static enum _msm8996_version qcom_cpufreq_get_msm_id(void) 1447d127095SSricharan R { 1457d127095SSricharan R size_t len; 1467d127095SSricharan R u32 *msm_id; 1477d127095SSricharan R enum _msm8996_version version; 1487d127095SSricharan R 1497d127095SSricharan R msm_id = qcom_smem_get(QCOM_SMEM_HOST_ANY, MSM_ID_SMEM, &len); 1507d127095SSricharan R if (IS_ERR(msm_id)) 1517d127095SSricharan R return NUM_OF_MSM8996_VERSIONS; 1527d127095SSricharan R 1537d127095SSricharan R /* The first 4 bytes are format, next to them is the actual msm-id */ 1547d127095SSricharan R msm_id++; 1557d127095SSricharan R 1567d127095SSricharan R switch ((enum _msm_id)*msm_id) { 1577d127095SSricharan R case MSM8996V3: 1587d127095SSricharan R case APQ8096V3: 1597d127095SSricharan R version = MSM8996_V3; 1607d127095SSricharan R break; 1617d127095SSricharan R case MSM8996SG: 1627d127095SSricharan R case APQ8096SG: 1637d127095SSricharan R version = MSM8996_SG; 1647d127095SSricharan R break; 1657d127095SSricharan R default: 1667d127095SSricharan R version = NUM_OF_MSM8996_VERSIONS; 1677d127095SSricharan R } 1687d127095SSricharan R 1697d127095SSricharan R return version; 1707d127095SSricharan R } 1717d127095SSricharan R 1727d127095SSricharan R static int qcom_cpufreq_kryo_name_version(struct device *cpu_dev, 1737d127095SSricharan R struct nvmem_cell *speedbin_nvmem, 174a8811ec7SAnsuel Smith char **pvs_name, 17557f2f8b4SNiklas Cassel struct qcom_cpufreq_drv *drv) 1767d127095SSricharan R { 1777d127095SSricharan R size_t len; 1787d127095SSricharan R u8 *speedbin; 1797d127095SSricharan R enum _msm8996_version msm8996_version; 180a8811ec7SAnsuel Smith *pvs_name = NULL; 1817d127095SSricharan R 1827d127095SSricharan R msm8996_version = qcom_cpufreq_get_msm_id(); 1837d127095SSricharan R if (NUM_OF_MSM8996_VERSIONS == msm8996_version) { 1847d127095SSricharan R dev_err(cpu_dev, "Not Snapdragon 820/821!"); 1857d127095SSricharan R return -ENODEV; 1867d127095SSricharan R } 1877d127095SSricharan R 1887d127095SSricharan R speedbin = nvmem_cell_read(speedbin_nvmem, &len); 1897d127095SSricharan R if (IS_ERR(speedbin)) 1907d127095SSricharan R return PTR_ERR(speedbin); 1917d127095SSricharan R 1927d127095SSricharan R switch (msm8996_version) { 1937d127095SSricharan R case MSM8996_V3: 19457f2f8b4SNiklas Cassel drv->versions = 1 << (unsigned int)(*speedbin); 1957d127095SSricharan R break; 1967d127095SSricharan R case MSM8996_SG: 19757f2f8b4SNiklas Cassel drv->versions = 1 << ((unsigned int)(*speedbin) + 4); 1987d127095SSricharan R break; 1997d127095SSricharan R default: 2007d127095SSricharan R BUG(); 2017d127095SSricharan R break; 2027d127095SSricharan R } 2037d127095SSricharan R 2047d127095SSricharan R kfree(speedbin); 2057d127095SSricharan R return 0; 2067d127095SSricharan R } 2077d127095SSricharan R 208a8811ec7SAnsuel Smith static int qcom_cpufreq_krait_name_version(struct device *cpu_dev, 209a8811ec7SAnsuel Smith struct nvmem_cell *speedbin_nvmem, 210a8811ec7SAnsuel Smith char **pvs_name, 211a8811ec7SAnsuel Smith struct qcom_cpufreq_drv *drv) 212a8811ec7SAnsuel Smith { 213a8811ec7SAnsuel Smith int speed = 0, pvs = 0, pvs_ver = 0; 214a8811ec7SAnsuel Smith u8 *speedbin; 215a8811ec7SAnsuel Smith size_t len; 216a8811ec7SAnsuel Smith 217a8811ec7SAnsuel Smith speedbin = nvmem_cell_read(speedbin_nvmem, &len); 218a8811ec7SAnsuel Smith 219a8811ec7SAnsuel Smith if (IS_ERR(speedbin)) 220a8811ec7SAnsuel Smith return PTR_ERR(speedbin); 221a8811ec7SAnsuel Smith 222a8811ec7SAnsuel Smith switch (len) { 223a8811ec7SAnsuel Smith case 4: 224a8811ec7SAnsuel Smith get_krait_bin_format_a(cpu_dev, &speed, &pvs, &pvs_ver, 225a8811ec7SAnsuel Smith speedbin_nvmem, speedbin); 226a8811ec7SAnsuel Smith break; 227a8811ec7SAnsuel Smith case 8: 228a8811ec7SAnsuel Smith get_krait_bin_format_b(cpu_dev, &speed, &pvs, &pvs_ver, 229a8811ec7SAnsuel Smith speedbin_nvmem, speedbin); 230a8811ec7SAnsuel Smith break; 231a8811ec7SAnsuel Smith default: 232a8811ec7SAnsuel Smith dev_err(cpu_dev, "Unable to read nvmem data. Defaulting to 0!\n"); 233a8811ec7SAnsuel Smith return -ENODEV; 234a8811ec7SAnsuel Smith } 235a8811ec7SAnsuel Smith 236a8811ec7SAnsuel Smith snprintf(*pvs_name, sizeof("speedXX-pvsXX-vXX"), "speed%d-pvs%d-v%d", 237a8811ec7SAnsuel Smith speed, pvs, pvs_ver); 238a8811ec7SAnsuel Smith 239a8811ec7SAnsuel Smith drv->versions = (1 << speed); 240a8811ec7SAnsuel Smith 241a8811ec7SAnsuel Smith kfree(speedbin); 242a8811ec7SAnsuel Smith return 0; 243a8811ec7SAnsuel Smith } 244a8811ec7SAnsuel Smith 24557f2f8b4SNiklas Cassel static const struct qcom_cpufreq_match_data match_data_kryo = { 24657f2f8b4SNiklas Cassel .get_version = qcom_cpufreq_kryo_name_version, 24757f2f8b4SNiklas Cassel }; 24857f2f8b4SNiklas Cassel 249a8811ec7SAnsuel Smith static const struct qcom_cpufreq_match_data match_data_krait = { 250a8811ec7SAnsuel Smith .get_version = qcom_cpufreq_krait_name_version, 251a8811ec7SAnsuel Smith }; 252a8811ec7SAnsuel Smith 2531cb8339cSNiklas Cassel static const char *qcs404_genpd_names[] = { "cpr", NULL }; 2541cb8339cSNiklas Cassel 2551cb8339cSNiklas Cassel static const struct qcom_cpufreq_match_data match_data_qcs404 = { 2561cb8339cSNiklas Cassel .genpd_names = qcs404_genpd_names, 2571cb8339cSNiklas Cassel }; 2581cb8339cSNiklas Cassel 2597d127095SSricharan R static int qcom_cpufreq_probe(struct platform_device *pdev) 2607d127095SSricharan R { 26157f2f8b4SNiklas Cassel struct qcom_cpufreq_drv *drv; 2627d127095SSricharan R struct nvmem_cell *speedbin_nvmem; 2637d127095SSricharan R struct device_node *np; 2647d127095SSricharan R struct device *cpu_dev; 265a8811ec7SAnsuel Smith char *pvs_name = "speedXX-pvsXX-vXX"; 2667d127095SSricharan R unsigned cpu; 2677d127095SSricharan R const struct of_device_id *match; 2687d127095SSricharan R int ret; 2697d127095SSricharan R 2707d127095SSricharan R cpu_dev = get_cpu_device(0); 2717d127095SSricharan R if (!cpu_dev) 2727d127095SSricharan R return -ENODEV; 2737d127095SSricharan R 2747d127095SSricharan R np = dev_pm_opp_of_get_opp_desc_node(cpu_dev); 2757d127095SSricharan R if (!np) 2767d127095SSricharan R return -ENOENT; 2777d127095SSricharan R 2782dea6516SAnsuel Smith ret = of_device_is_compatible(np, "operating-points-v2-kryo-cpu"); 2797d127095SSricharan R if (!ret) { 2807d127095SSricharan R of_node_put(np); 2817d127095SSricharan R return -ENOENT; 2827d127095SSricharan R } 2837d127095SSricharan R 28457f2f8b4SNiklas Cassel drv = kzalloc(sizeof(*drv), GFP_KERNEL); 28557f2f8b4SNiklas Cassel if (!drv) 28657f2f8b4SNiklas Cassel return -ENOMEM; 28757f2f8b4SNiklas Cassel 28857f2f8b4SNiklas Cassel match = pdev->dev.platform_data; 28957f2f8b4SNiklas Cassel drv->data = match->data; 29057f2f8b4SNiklas Cassel if (!drv->data) { 29157f2f8b4SNiklas Cassel ret = -ENODEV; 29257f2f8b4SNiklas Cassel goto free_drv; 2937d127095SSricharan R } 2947d127095SSricharan R 29557f2f8b4SNiklas Cassel if (drv->data->get_version) { 29657f2f8b4SNiklas Cassel speedbin_nvmem = of_nvmem_cell_get(np, NULL); 29757f2f8b4SNiklas Cassel if (IS_ERR(speedbin_nvmem)) { 29857f2f8b4SNiklas Cassel if (PTR_ERR(speedbin_nvmem) != -EPROBE_DEFER) 29957f2f8b4SNiklas Cassel dev_err(cpu_dev, 30057f2f8b4SNiklas Cassel "Could not get nvmem cell: %ld\n", 30157f2f8b4SNiklas Cassel PTR_ERR(speedbin_nvmem)); 30257f2f8b4SNiklas Cassel ret = PTR_ERR(speedbin_nvmem); 30357f2f8b4SNiklas Cassel goto free_drv; 30457f2f8b4SNiklas Cassel } 3057d127095SSricharan R 306a8811ec7SAnsuel Smith ret = drv->data->get_version(cpu_dev, 307a8811ec7SAnsuel Smith speedbin_nvmem, &pvs_name, drv); 30857f2f8b4SNiklas Cassel if (ret) { 30957f2f8b4SNiklas Cassel nvmem_cell_put(speedbin_nvmem); 31057f2f8b4SNiklas Cassel goto free_drv; 31157f2f8b4SNiklas Cassel } 31257f2f8b4SNiklas Cassel nvmem_cell_put(speedbin_nvmem); 31357f2f8b4SNiklas Cassel } 31457f2f8b4SNiklas Cassel of_node_put(np); 31557f2f8b4SNiklas Cassel 316*49cd000dSViresh Kumar drv->opp_tokens = kcalloc(num_possible_cpus(), sizeof(*drv->opp_tokens), 31757f2f8b4SNiklas Cassel GFP_KERNEL); 318*49cd000dSViresh Kumar if (!drv->opp_tokens) { 31957f2f8b4SNiklas Cassel ret = -ENOMEM; 32057f2f8b4SNiklas Cassel goto free_drv; 32157f2f8b4SNiklas Cassel } 3221cb8339cSNiklas Cassel 3237d127095SSricharan R for_each_possible_cpu(cpu) { 324*49cd000dSViresh Kumar struct dev_pm_opp_config config = { 325*49cd000dSViresh Kumar .supported_hw = NULL, 326*49cd000dSViresh Kumar }; 327*49cd000dSViresh Kumar 3287d127095SSricharan R cpu_dev = get_cpu_device(cpu); 3297d127095SSricharan R if (NULL == cpu_dev) { 3307d127095SSricharan R ret = -ENODEV; 331*49cd000dSViresh Kumar goto free_opp; 3327d127095SSricharan R } 3337d127095SSricharan R 33457f2f8b4SNiklas Cassel if (drv->data->get_version) { 335*49cd000dSViresh Kumar config.supported_hw = &drv->versions; 336*49cd000dSViresh Kumar config.supported_hw_count = 1; 337a8811ec7SAnsuel Smith 338*49cd000dSViresh Kumar if (pvs_name) 339*49cd000dSViresh Kumar config.prop_name = pvs_name; 3401cb8339cSNiklas Cassel } 3411cb8339cSNiklas Cassel 3421cb8339cSNiklas Cassel if (drv->data->genpd_names) { 343*49cd000dSViresh Kumar config.genpd_names = drv->data->genpd_names; 344*49cd000dSViresh Kumar config.virt_devs = NULL; 345*49cd000dSViresh Kumar } 346*49cd000dSViresh Kumar 347*49cd000dSViresh Kumar if (config.supported_hw || config.genpd_names) { 348*49cd000dSViresh Kumar drv->opp_tokens[cpu] = dev_pm_opp_set_config(cpu_dev, &config); 349*49cd000dSViresh Kumar if (drv->opp_tokens[cpu] < 0) { 350*49cd000dSViresh Kumar ret = drv->opp_tokens[cpu]; 351*49cd000dSViresh Kumar dev_err(cpu_dev, "Failed to set OPP config\n"); 352*49cd000dSViresh Kumar goto free_opp; 3537d127095SSricharan R } 3547d127095SSricharan R } 35557f2f8b4SNiklas Cassel } 3567d127095SSricharan R 3577d127095SSricharan R cpufreq_dt_pdev = platform_device_register_simple("cpufreq-dt", -1, 3587d127095SSricharan R NULL, 0); 3597d127095SSricharan R if (!IS_ERR(cpufreq_dt_pdev)) { 36057f2f8b4SNiklas Cassel platform_set_drvdata(pdev, drv); 3617d127095SSricharan R return 0; 3627d127095SSricharan R } 3637d127095SSricharan R 3647d127095SSricharan R ret = PTR_ERR(cpufreq_dt_pdev); 3657d127095SSricharan R dev_err(cpu_dev, "Failed to register platform device\n"); 3667d127095SSricharan R 3677d127095SSricharan R free_opp: 368*49cd000dSViresh Kumar for_each_possible_cpu(cpu) 369*49cd000dSViresh Kumar dev_pm_opp_clear_config(drv->opp_tokens[cpu]); 370*49cd000dSViresh Kumar kfree(drv->opp_tokens); 37157f2f8b4SNiklas Cassel free_drv: 37257f2f8b4SNiklas Cassel kfree(drv); 3737d127095SSricharan R 3747d127095SSricharan R return ret; 3757d127095SSricharan R } 3767d127095SSricharan R 3777d127095SSricharan R static int qcom_cpufreq_remove(struct platform_device *pdev) 3787d127095SSricharan R { 37957f2f8b4SNiklas Cassel struct qcom_cpufreq_drv *drv = platform_get_drvdata(pdev); 3807d127095SSricharan R unsigned int cpu; 3817d127095SSricharan R 3827d127095SSricharan R platform_device_unregister(cpufreq_dt_pdev); 3837d127095SSricharan R 384*49cd000dSViresh Kumar for_each_possible_cpu(cpu) 385*49cd000dSViresh Kumar dev_pm_opp_clear_config(drv->opp_tokens[cpu]); 3867d127095SSricharan R 387*49cd000dSViresh Kumar kfree(drv->opp_tokens); 38857f2f8b4SNiklas Cassel kfree(drv); 3897d127095SSricharan R 3907d127095SSricharan R return 0; 3917d127095SSricharan R } 3927d127095SSricharan R 3937d127095SSricharan R static struct platform_driver qcom_cpufreq_driver = { 3947d127095SSricharan R .probe = qcom_cpufreq_probe, 3957d127095SSricharan R .remove = qcom_cpufreq_remove, 3967d127095SSricharan R .driver = { 3977d127095SSricharan R .name = "qcom-cpufreq-nvmem", 3987d127095SSricharan R }, 3997d127095SSricharan R }; 4007d127095SSricharan R 4017d127095SSricharan R static const struct of_device_id qcom_cpufreq_match_list[] __initconst = { 40257f2f8b4SNiklas Cassel { .compatible = "qcom,apq8096", .data = &match_data_kryo }, 40357f2f8b4SNiklas Cassel { .compatible = "qcom,msm8996", .data = &match_data_kryo }, 4041cb8339cSNiklas Cassel { .compatible = "qcom,qcs404", .data = &match_data_qcs404 }, 405a8811ec7SAnsuel Smith { .compatible = "qcom,ipq8064", .data = &match_data_krait }, 406a8811ec7SAnsuel Smith { .compatible = "qcom,apq8064", .data = &match_data_krait }, 407a8811ec7SAnsuel Smith { .compatible = "qcom,msm8974", .data = &match_data_krait }, 408a8811ec7SAnsuel Smith { .compatible = "qcom,msm8960", .data = &match_data_krait }, 4097d127095SSricharan R {}, 4107d127095SSricharan R }; 411a5a60316SPali Rohár MODULE_DEVICE_TABLE(of, qcom_cpufreq_match_list); 4127d127095SSricharan R 4137d127095SSricharan R /* 4147d127095SSricharan R * Since the driver depends on smem and nvmem drivers, which may 4157d127095SSricharan R * return EPROBE_DEFER, all the real activity is done in the probe, 4167d127095SSricharan R * which may be defered as well. The init here is only registering 4177d127095SSricharan R * the driver and the platform device. 4187d127095SSricharan R */ 4197d127095SSricharan R static int __init qcom_cpufreq_init(void) 4207d127095SSricharan R { 4217d127095SSricharan R struct device_node *np = of_find_node_by_path("/"); 4227d127095SSricharan R const struct of_device_id *match; 4237d127095SSricharan R int ret; 4247d127095SSricharan R 4257d127095SSricharan R if (!np) 4267d127095SSricharan R return -ENODEV; 4277d127095SSricharan R 4287d127095SSricharan R match = of_match_node(qcom_cpufreq_match_list, np); 4297d127095SSricharan R of_node_put(np); 4307d127095SSricharan R if (!match) 4317d127095SSricharan R return -ENODEV; 4327d127095SSricharan R 4337d127095SSricharan R ret = platform_driver_register(&qcom_cpufreq_driver); 4347d127095SSricharan R if (unlikely(ret < 0)) 4357d127095SSricharan R return ret; 4367d127095SSricharan R 4377d127095SSricharan R cpufreq_pdev = platform_device_register_data(NULL, "qcom-cpufreq-nvmem", 4387d127095SSricharan R -1, match, sizeof(*match)); 4397d127095SSricharan R ret = PTR_ERR_OR_ZERO(cpufreq_pdev); 4407d127095SSricharan R if (0 == ret) 4417d127095SSricharan R return 0; 4427d127095SSricharan R 4437d127095SSricharan R platform_driver_unregister(&qcom_cpufreq_driver); 4447d127095SSricharan R return ret; 4457d127095SSricharan R } 4467d127095SSricharan R module_init(qcom_cpufreq_init); 4477d127095SSricharan R 4487d127095SSricharan R static void __exit qcom_cpufreq_exit(void) 4497d127095SSricharan R { 4507d127095SSricharan R platform_device_unregister(cpufreq_pdev); 4517d127095SSricharan R platform_driver_unregister(&qcom_cpufreq_driver); 4527d127095SSricharan R } 4537d127095SSricharan R module_exit(qcom_cpufreq_exit); 4547d127095SSricharan R 4557d127095SSricharan R MODULE_DESCRIPTION("Qualcomm Technologies, Inc. CPUfreq driver"); 4567d127095SSricharan R MODULE_LICENSE("GPL v2"); 457