xref: /openbmc/linux/drivers/clocksource/timer-sprd.c (revision 3eb66e91a25497065c5322b1268cbc3953642227)
1067bc914SBaolin Wang // SPDX-License-Identifier: GPL-2.0
2067bc914SBaolin Wang /*
3067bc914SBaolin Wang  * Copyright (C) 2017 Spreadtrum Communications Inc.
4067bc914SBaolin Wang  */
5067bc914SBaolin Wang 
6067bc914SBaolin Wang #include <linux/init.h>
7067bc914SBaolin Wang #include <linux/interrupt.h>
8067bc914SBaolin Wang 
9067bc914SBaolin Wang #include "timer-of.h"
10067bc914SBaolin Wang 
11067bc914SBaolin Wang #define TIMER_NAME		"sprd_timer"
12067bc914SBaolin Wang 
13067bc914SBaolin Wang #define TIMER_LOAD_LO		0x0
14067bc914SBaolin Wang #define TIMER_LOAD_HI		0x4
15067bc914SBaolin Wang #define TIMER_VALUE_LO		0x8
16067bc914SBaolin Wang #define TIMER_VALUE_HI		0xc
17067bc914SBaolin Wang 
18067bc914SBaolin Wang #define TIMER_CTL		0x10
19067bc914SBaolin Wang #define TIMER_CTL_PERIOD_MODE	BIT(0)
20067bc914SBaolin Wang #define TIMER_CTL_ENABLE	BIT(1)
21067bc914SBaolin Wang #define TIMER_CTL_64BIT_WIDTH	BIT(16)
22067bc914SBaolin Wang 
23067bc914SBaolin Wang #define TIMER_INT		0x14
24067bc914SBaolin Wang #define TIMER_INT_EN		BIT(0)
25067bc914SBaolin Wang #define TIMER_INT_RAW_STS	BIT(1)
26067bc914SBaolin Wang #define TIMER_INT_MASK_STS	BIT(2)
27067bc914SBaolin Wang #define TIMER_INT_CLR		BIT(3)
28067bc914SBaolin Wang 
29067bc914SBaolin Wang #define TIMER_VALUE_SHDW_LO	0x18
30067bc914SBaolin Wang #define TIMER_VALUE_SHDW_HI	0x1c
31067bc914SBaolin Wang 
32067bc914SBaolin Wang #define TIMER_VALUE_LO_MASK	GENMASK(31, 0)
33067bc914SBaolin Wang 
sprd_timer_enable(void __iomem * base,u32 flag)34067bc914SBaolin Wang static void sprd_timer_enable(void __iomem *base, u32 flag)
35067bc914SBaolin Wang {
36067bc914SBaolin Wang 	u32 val = readl_relaxed(base + TIMER_CTL);
37067bc914SBaolin Wang 
38067bc914SBaolin Wang 	val |= TIMER_CTL_ENABLE;
39067bc914SBaolin Wang 	if (flag & TIMER_CTL_64BIT_WIDTH)
40067bc914SBaolin Wang 		val |= TIMER_CTL_64BIT_WIDTH;
41067bc914SBaolin Wang 	else
42067bc914SBaolin Wang 		val &= ~TIMER_CTL_64BIT_WIDTH;
43067bc914SBaolin Wang 
44067bc914SBaolin Wang 	if (flag & TIMER_CTL_PERIOD_MODE)
45067bc914SBaolin Wang 		val |= TIMER_CTL_PERIOD_MODE;
46067bc914SBaolin Wang 	else
47067bc914SBaolin Wang 		val &= ~TIMER_CTL_PERIOD_MODE;
48067bc914SBaolin Wang 
49067bc914SBaolin Wang 	writel_relaxed(val, base + TIMER_CTL);
50067bc914SBaolin Wang }
51067bc914SBaolin Wang 
sprd_timer_disable(void __iomem * base)52067bc914SBaolin Wang static void sprd_timer_disable(void __iomem *base)
53067bc914SBaolin Wang {
54067bc914SBaolin Wang 	u32 val = readl_relaxed(base + TIMER_CTL);
55067bc914SBaolin Wang 
56067bc914SBaolin Wang 	val &= ~TIMER_CTL_ENABLE;
57067bc914SBaolin Wang 	writel_relaxed(val, base + TIMER_CTL);
58067bc914SBaolin Wang }
59067bc914SBaolin Wang 
sprd_timer_update_counter(void __iomem * base,unsigned long cycles)60067bc914SBaolin Wang static void sprd_timer_update_counter(void __iomem *base, unsigned long cycles)
61067bc914SBaolin Wang {
62067bc914SBaolin Wang 	writel_relaxed(cycles & TIMER_VALUE_LO_MASK, base + TIMER_LOAD_LO);
63067bc914SBaolin Wang 	writel_relaxed(0, base + TIMER_LOAD_HI);
64067bc914SBaolin Wang }
65067bc914SBaolin Wang 
sprd_timer_enable_interrupt(void __iomem * base)66067bc914SBaolin Wang static void sprd_timer_enable_interrupt(void __iomem *base)
67067bc914SBaolin Wang {
68067bc914SBaolin Wang 	writel_relaxed(TIMER_INT_EN, base + TIMER_INT);
69067bc914SBaolin Wang }
70067bc914SBaolin Wang 
sprd_timer_clear_interrupt(void __iomem * base)71067bc914SBaolin Wang static void sprd_timer_clear_interrupt(void __iomem *base)
72067bc914SBaolin Wang {
73067bc914SBaolin Wang 	u32 val = readl_relaxed(base + TIMER_INT);
74067bc914SBaolin Wang 
75067bc914SBaolin Wang 	val |= TIMER_INT_CLR;
76067bc914SBaolin Wang 	writel_relaxed(val, base + TIMER_INT);
77067bc914SBaolin Wang }
78067bc914SBaolin Wang 
sprd_timer_set_next_event(unsigned long cycles,struct clock_event_device * ce)79067bc914SBaolin Wang static int sprd_timer_set_next_event(unsigned long cycles,
80067bc914SBaolin Wang 				     struct clock_event_device *ce)
81067bc914SBaolin Wang {
82067bc914SBaolin Wang 	struct timer_of *to = to_timer_of(ce);
83067bc914SBaolin Wang 
84067bc914SBaolin Wang 	sprd_timer_disable(timer_of_base(to));
85067bc914SBaolin Wang 	sprd_timer_update_counter(timer_of_base(to), cycles);
86067bc914SBaolin Wang 	sprd_timer_enable(timer_of_base(to), 0);
87067bc914SBaolin Wang 
88067bc914SBaolin Wang 	return 0;
89067bc914SBaolin Wang }
90067bc914SBaolin Wang 
sprd_timer_set_periodic(struct clock_event_device * ce)91067bc914SBaolin Wang static int sprd_timer_set_periodic(struct clock_event_device *ce)
92067bc914SBaolin Wang {
93067bc914SBaolin Wang 	struct timer_of *to = to_timer_of(ce);
94067bc914SBaolin Wang 
95067bc914SBaolin Wang 	sprd_timer_disable(timer_of_base(to));
96067bc914SBaolin Wang 	sprd_timer_update_counter(timer_of_base(to), timer_of_period(to));
97067bc914SBaolin Wang 	sprd_timer_enable(timer_of_base(to), TIMER_CTL_PERIOD_MODE);
98067bc914SBaolin Wang 
99067bc914SBaolin Wang 	return 0;
100067bc914SBaolin Wang }
101067bc914SBaolin Wang 
sprd_timer_shutdown(struct clock_event_device * ce)102067bc914SBaolin Wang static int sprd_timer_shutdown(struct clock_event_device *ce)
103067bc914SBaolin Wang {
104067bc914SBaolin Wang 	struct timer_of *to = to_timer_of(ce);
105067bc914SBaolin Wang 
106067bc914SBaolin Wang 	sprd_timer_disable(timer_of_base(to));
107067bc914SBaolin Wang 	return 0;
108067bc914SBaolin Wang }
109067bc914SBaolin Wang 
sprd_timer_interrupt(int irq,void * dev_id)110067bc914SBaolin Wang static irqreturn_t sprd_timer_interrupt(int irq, void *dev_id)
111067bc914SBaolin Wang {
112067bc914SBaolin Wang 	struct clock_event_device *ce = (struct clock_event_device *)dev_id;
113067bc914SBaolin Wang 	struct timer_of *to = to_timer_of(ce);
114067bc914SBaolin Wang 
115067bc914SBaolin Wang 	sprd_timer_clear_interrupt(timer_of_base(to));
116067bc914SBaolin Wang 
117067bc914SBaolin Wang 	if (clockevent_state_oneshot(ce))
118067bc914SBaolin Wang 		sprd_timer_disable(timer_of_base(to));
119067bc914SBaolin Wang 
120067bc914SBaolin Wang 	ce->event_handler(ce);
121067bc914SBaolin Wang 	return IRQ_HANDLED;
122067bc914SBaolin Wang }
123067bc914SBaolin Wang 
124067bc914SBaolin Wang static struct timer_of to = {
125067bc914SBaolin Wang 	.flags = TIMER_OF_IRQ | TIMER_OF_BASE | TIMER_OF_CLOCK,
126067bc914SBaolin Wang 
127067bc914SBaolin Wang 	.clkevt = {
128067bc914SBaolin Wang 		.name = TIMER_NAME,
129067bc914SBaolin Wang 		.rating = 300,
130067bc914SBaolin Wang 		.features = CLOCK_EVT_FEAT_DYNIRQ | CLOCK_EVT_FEAT_PERIODIC |
131067bc914SBaolin Wang 			CLOCK_EVT_FEAT_ONESHOT,
132067bc914SBaolin Wang 		.set_state_shutdown = sprd_timer_shutdown,
133067bc914SBaolin Wang 		.set_state_periodic = sprd_timer_set_periodic,
134067bc914SBaolin Wang 		.set_next_event = sprd_timer_set_next_event,
135067bc914SBaolin Wang 		.cpumask = cpu_possible_mask,
136067bc914SBaolin Wang 	},
137067bc914SBaolin Wang 
138067bc914SBaolin Wang 	.of_irq = {
139067bc914SBaolin Wang 		.handler = sprd_timer_interrupt,
140067bc914SBaolin Wang 		.flags = IRQF_TIMER | IRQF_IRQPOLL,
141067bc914SBaolin Wang 	},
142067bc914SBaolin Wang };
143067bc914SBaolin Wang 
sprd_timer_init(struct device_node * np)144067bc914SBaolin Wang static int __init sprd_timer_init(struct device_node *np)
145067bc914SBaolin Wang {
146067bc914SBaolin Wang 	int ret;
147067bc914SBaolin Wang 
148067bc914SBaolin Wang 	ret = timer_of_init(np, &to);
149067bc914SBaolin Wang 	if (ret)
150067bc914SBaolin Wang 		return ret;
151067bc914SBaolin Wang 
152067bc914SBaolin Wang 	sprd_timer_enable_interrupt(timer_of_base(&to));
153067bc914SBaolin Wang 	clockevents_config_and_register(&to.clkevt, timer_of_rate(&to),
154067bc914SBaolin Wang 					1, UINT_MAX);
155067bc914SBaolin Wang 
156067bc914SBaolin Wang 	return 0;
157067bc914SBaolin Wang }
158067bc914SBaolin Wang 
159*15695575SBaolin Wang static struct timer_of suspend_to = {
160*15695575SBaolin Wang 	.flags = TIMER_OF_BASE | TIMER_OF_CLOCK,
161*15695575SBaolin Wang };
162*15695575SBaolin Wang 
sprd_suspend_timer_read(struct clocksource * cs)163*15695575SBaolin Wang static u64 sprd_suspend_timer_read(struct clocksource *cs)
164*15695575SBaolin Wang {
165*15695575SBaolin Wang 	return ~(u64)readl_relaxed(timer_of_base(&suspend_to) +
166*15695575SBaolin Wang 				   TIMER_VALUE_SHDW_LO) & cs->mask;
167*15695575SBaolin Wang }
168*15695575SBaolin Wang 
sprd_suspend_timer_enable(struct clocksource * cs)169*15695575SBaolin Wang static int sprd_suspend_timer_enable(struct clocksource *cs)
170*15695575SBaolin Wang {
171*15695575SBaolin Wang 	sprd_timer_update_counter(timer_of_base(&suspend_to),
172*15695575SBaolin Wang 				  TIMER_VALUE_LO_MASK);
173*15695575SBaolin Wang 	sprd_timer_enable(timer_of_base(&suspend_to), TIMER_CTL_PERIOD_MODE);
174*15695575SBaolin Wang 
175*15695575SBaolin Wang 	return 0;
176*15695575SBaolin Wang }
177*15695575SBaolin Wang 
sprd_suspend_timer_disable(struct clocksource * cs)178*15695575SBaolin Wang static void sprd_suspend_timer_disable(struct clocksource *cs)
179*15695575SBaolin Wang {
180*15695575SBaolin Wang 	sprd_timer_disable(timer_of_base(&suspend_to));
181*15695575SBaolin Wang }
182*15695575SBaolin Wang 
183*15695575SBaolin Wang static struct clocksource suspend_clocksource = {
184*15695575SBaolin Wang 	.name	= "sprd_suspend_timer",
185*15695575SBaolin Wang 	.rating	= 200,
186*15695575SBaolin Wang 	.read	= sprd_suspend_timer_read,
187*15695575SBaolin Wang 	.enable = sprd_suspend_timer_enable,
188*15695575SBaolin Wang 	.disable = sprd_suspend_timer_disable,
189*15695575SBaolin Wang 	.mask	= CLOCKSOURCE_MASK(32),
190*15695575SBaolin Wang 	.flags	= CLOCK_SOURCE_IS_CONTINUOUS | CLOCK_SOURCE_SUSPEND_NONSTOP,
191*15695575SBaolin Wang };
192*15695575SBaolin Wang 
sprd_suspend_timer_init(struct device_node * np)193*15695575SBaolin Wang static int __init sprd_suspend_timer_init(struct device_node *np)
194*15695575SBaolin Wang {
195*15695575SBaolin Wang 	int ret;
196*15695575SBaolin Wang 
197*15695575SBaolin Wang 	ret = timer_of_init(np, &suspend_to);
198*15695575SBaolin Wang 	if (ret)
199*15695575SBaolin Wang 		return ret;
200*15695575SBaolin Wang 
201*15695575SBaolin Wang 	clocksource_register_hz(&suspend_clocksource,
202*15695575SBaolin Wang 				timer_of_rate(&suspend_to));
203*15695575SBaolin Wang 
204*15695575SBaolin Wang 	return 0;
205*15695575SBaolin Wang }
206*15695575SBaolin Wang 
207067bc914SBaolin Wang TIMER_OF_DECLARE(sc9860_timer, "sprd,sc9860-timer", sprd_timer_init);
208*15695575SBaolin Wang TIMER_OF_DECLARE(sc9860_persistent_timer, "sprd,sc9860-suspend-timer",
209*15695575SBaolin Wang 		 sprd_suspend_timer_init);
210