11a59d1b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
20b7402dcSSudeep Holla /*
30b7402dcSSudeep Holla * linux/drivers/clocksource/timer-sp.c
40b7402dcSSudeep Holla *
50b7402dcSSudeep Holla * Copyright (C) 1999 - 2003 ARM Limited
60b7402dcSSudeep Holla * Copyright (C) 2000 Deep Blue Solutions Ltd
70b7402dcSSudeep Holla */
819f7ce8eSKefeng Wang
919f7ce8eSKefeng Wang #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
1019f7ce8eSKefeng Wang
110b7402dcSSudeep Holla #include <linux/clk.h>
120b7402dcSSudeep Holla #include <linux/clocksource.h>
130b7402dcSSudeep Holla #include <linux/clockchips.h>
140b7402dcSSudeep Holla #include <linux/err.h>
150b7402dcSSudeep Holla #include <linux/interrupt.h>
160b7402dcSSudeep Holla #include <linux/irq.h>
170b7402dcSSudeep Holla #include <linux/io.h>
180b7402dcSSudeep Holla #include <linux/of.h>
190b7402dcSSudeep Holla #include <linux/of_address.h>
20b799cac7SGeert Uytterhoeven #include <linux/of_clk.h>
210b7402dcSSudeep Holla #include <linux/of_irq.h>
220b7402dcSSudeep Holla #include <linux/sched_clock.h>
230b7402dcSSudeep Holla
240b7402dcSSudeep Holla #include "timer-sp.h"
250b7402dcSSudeep Holla
26bd5a1936SZhen Lei /* Hisilicon 64-bit timer(a variant of ARM SP804) */
27bd5a1936SZhen Lei #define HISI_TIMER_1_BASE 0x00
28bd5a1936SZhen Lei #define HISI_TIMER_2_BASE 0x40
29bd5a1936SZhen Lei #define HISI_TIMER_LOAD 0x00
30549437a4SZhen Lei #define HISI_TIMER_LOAD_H 0x04
31bd5a1936SZhen Lei #define HISI_TIMER_VALUE 0x08
32549437a4SZhen Lei #define HISI_TIMER_VALUE_H 0x0c
33bd5a1936SZhen Lei #define HISI_TIMER_CTRL 0x10
34bd5a1936SZhen Lei #define HISI_TIMER_INTCLR 0x14
35bd5a1936SZhen Lei #define HISI_TIMER_RIS 0x18
36bd5a1936SZhen Lei #define HISI_TIMER_MIS 0x1c
37bd5a1936SZhen Lei #define HISI_TIMER_BGLOAD 0x20
38549437a4SZhen Lei #define HISI_TIMER_BGLOAD_H 0x24
39bd5a1936SZhen Lei
403c07bf0fSKefeng Wang static struct sp804_timer arm_sp804_timer __initdata = {
4123c788cdSZhen Lei .load = TIMER_LOAD,
4223c788cdSZhen Lei .value = TIMER_VALUE,
4323c788cdSZhen Lei .ctrl = TIMER_CTRL,
4423c788cdSZhen Lei .intclr = TIMER_INTCLR,
4523c788cdSZhen Lei .timer_base = {TIMER_1_BASE, TIMER_2_BASE},
4623c788cdSZhen Lei .width = 32,
4723c788cdSZhen Lei };
4823c788cdSZhen Lei
493c07bf0fSKefeng Wang static struct sp804_timer hisi_sp804_timer __initdata = {
50bd5a1936SZhen Lei .load = HISI_TIMER_LOAD,
51549437a4SZhen Lei .load_h = HISI_TIMER_LOAD_H,
52bd5a1936SZhen Lei .value = HISI_TIMER_VALUE,
53549437a4SZhen Lei .value_h = HISI_TIMER_VALUE_H,
54bd5a1936SZhen Lei .ctrl = HISI_TIMER_CTRL,
55bd5a1936SZhen Lei .intclr = HISI_TIMER_INTCLR,
56bd5a1936SZhen Lei .timer_base = {HISI_TIMER_1_BASE, HISI_TIMER_2_BASE},
57bd5a1936SZhen Lei .width = 64,
58bd5a1936SZhen Lei };
59bd5a1936SZhen Lei
6023c788cdSZhen Lei static struct sp804_clkevt sp804_clkevt[NR_TIMERS];
6123c788cdSZhen Lei
sp804_get_clock_rate(struct clk * clk,const char * name)627d19d521SKefeng Wang static long __init sp804_get_clock_rate(struct clk *clk, const char *name)
630b7402dcSSudeep Holla {
640b7402dcSSudeep Holla int err;
650b7402dcSSudeep Holla
667d19d521SKefeng Wang if (!clk)
677d19d521SKefeng Wang clk = clk_get_sys("sp804", name);
687d19d521SKefeng Wang if (IS_ERR(clk)) {
6919f7ce8eSKefeng Wang pr_err("%s clock not found: %ld\n", name, PTR_ERR(clk));
707d19d521SKefeng Wang return PTR_ERR(clk);
717d19d521SKefeng Wang }
727d19d521SKefeng Wang
739d4965ebSKefeng Wang err = clk_prepare_enable(clk);
740b7402dcSSudeep Holla if (err) {
7519f7ce8eSKefeng Wang pr_err("clock failed to enable: %d\n", err);
760b7402dcSSudeep Holla clk_put(clk);
770b7402dcSSudeep Holla return err;
780b7402dcSSudeep Holla }
790b7402dcSSudeep Holla
80dca54f8cSKefeng Wang return clk_get_rate(clk);
810b7402dcSSudeep Holla }
820b7402dcSSudeep Holla
sp804_clkevt_get(void __iomem * base)8323c788cdSZhen Lei static struct sp804_clkevt * __init sp804_clkevt_get(void __iomem *base)
8423c788cdSZhen Lei {
8523c788cdSZhen Lei int i;
8623c788cdSZhen Lei
8723c788cdSZhen Lei for (i = 0; i < NR_TIMERS; i++) {
8823c788cdSZhen Lei if (sp804_clkevt[i].base == base)
8923c788cdSZhen Lei return &sp804_clkevt[i];
9023c788cdSZhen Lei }
9123c788cdSZhen Lei
9223c788cdSZhen Lei /* It's impossible to reach here */
9323c788cdSZhen Lei WARN_ON(1);
9423c788cdSZhen Lei
9523c788cdSZhen Lei return NULL;
9623c788cdSZhen Lei }
9723c788cdSZhen Lei
9823c788cdSZhen Lei static struct sp804_clkevt *sched_clkevt;
990b7402dcSSudeep Holla
sp804_read(void)1000b7402dcSSudeep Holla static u64 notrace sp804_read(void)
1010b7402dcSSudeep Holla {
10223c788cdSZhen Lei return ~readl_relaxed(sched_clkevt->value);
1030b7402dcSSudeep Holla }
1040b7402dcSSudeep Holla
sp804_clocksource_and_sched_clock_init(void __iomem * base,const char * name,struct clk * clk,int use_sched_clock)1053c0a4b18SZhen Lei static int __init sp804_clocksource_and_sched_clock_init(void __iomem *base,
1060b7402dcSSudeep Holla const char *name,
1070b7402dcSSudeep Holla struct clk *clk,
1080b7402dcSSudeep Holla int use_sched_clock)
1090b7402dcSSudeep Holla {
1100b7402dcSSudeep Holla long rate;
11123c788cdSZhen Lei struct sp804_clkevt *clkevt;
1120b7402dcSSudeep Holla
1137d19d521SKefeng Wang rate = sp804_get_clock_rate(clk, name);
1140b7402dcSSudeep Holla if (rate < 0)
1152ef2538bSDaniel Lezcano return -EINVAL;
1160b7402dcSSudeep Holla
11723c788cdSZhen Lei clkevt = sp804_clkevt_get(base);
1180b7402dcSSudeep Holla
11923c788cdSZhen Lei writel(0, clkevt->ctrl);
12023c788cdSZhen Lei writel(0xffffffff, clkevt->load);
12123c788cdSZhen Lei writel(0xffffffff, clkevt->value);
122549437a4SZhen Lei if (clkevt->width == 64) {
123549437a4SZhen Lei writel(0xffffffff, clkevt->load_h);
124549437a4SZhen Lei writel(0xffffffff, clkevt->value_h);
125549437a4SZhen Lei }
12623c788cdSZhen Lei writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
12723c788cdSZhen Lei clkevt->ctrl);
12823c788cdSZhen Lei
12923c788cdSZhen Lei clocksource_mmio_init(clkevt->value, name,
1300b7402dcSSudeep Holla rate, 200, 32, clocksource_mmio_readl_down);
1310b7402dcSSudeep Holla
1320b7402dcSSudeep Holla if (use_sched_clock) {
13323c788cdSZhen Lei sched_clkevt = clkevt;
1340b7402dcSSudeep Holla sched_clock_register(sp804_read, 32, rate);
1350b7402dcSSudeep Holla }
1362ef2538bSDaniel Lezcano
1372ef2538bSDaniel Lezcano return 0;
1380b7402dcSSudeep Holla }
1390b7402dcSSudeep Holla
1400b7402dcSSudeep Holla
14123c788cdSZhen Lei static struct sp804_clkevt *common_clkevt;
1420b7402dcSSudeep Holla
1430b7402dcSSudeep Holla /*
1440b7402dcSSudeep Holla * IRQ handler for the timer
1450b7402dcSSudeep Holla */
sp804_timer_interrupt(int irq,void * dev_id)1460b7402dcSSudeep Holla static irqreturn_t sp804_timer_interrupt(int irq, void *dev_id)
1470b7402dcSSudeep Holla {
1480b7402dcSSudeep Holla struct clock_event_device *evt = dev_id;
1490b7402dcSSudeep Holla
1500b7402dcSSudeep Holla /* clear the interrupt */
15123c788cdSZhen Lei writel(1, common_clkevt->intclr);
1520b7402dcSSudeep Holla
1530b7402dcSSudeep Holla evt->event_handler(evt);
1540b7402dcSSudeep Holla
1550b7402dcSSudeep Holla return IRQ_HANDLED;
1560b7402dcSSudeep Holla }
1570b7402dcSSudeep Holla
evt_timer_shutdown(struct clock_event_device * evt)158*6e1fc259SSteven Rostedt (Google) static inline void evt_timer_shutdown(struct clock_event_device *evt)
1590b7402dcSSudeep Holla {
16023c788cdSZhen Lei writel(0, common_clkevt->ctrl);
1610b7402dcSSudeep Holla }
1620b7402dcSSudeep Holla
sp804_shutdown(struct clock_event_device * evt)163daea7283SViresh Kumar static int sp804_shutdown(struct clock_event_device *evt)
164daea7283SViresh Kumar {
165*6e1fc259SSteven Rostedt (Google) evt_timer_shutdown(evt);
166daea7283SViresh Kumar return 0;
167daea7283SViresh Kumar }
168daea7283SViresh Kumar
sp804_set_periodic(struct clock_event_device * evt)169daea7283SViresh Kumar static int sp804_set_periodic(struct clock_event_device *evt)
170daea7283SViresh Kumar {
171daea7283SViresh Kumar unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
172daea7283SViresh Kumar TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
173daea7283SViresh Kumar
174*6e1fc259SSteven Rostedt (Google) evt_timer_shutdown(evt);
17523c788cdSZhen Lei writel(common_clkevt->reload, common_clkevt->load);
17623c788cdSZhen Lei writel(ctrl, common_clkevt->ctrl);
177daea7283SViresh Kumar return 0;
1780b7402dcSSudeep Holla }
1790b7402dcSSudeep Holla
sp804_set_next_event(unsigned long next,struct clock_event_device * evt)1800b7402dcSSudeep Holla static int sp804_set_next_event(unsigned long next,
1810b7402dcSSudeep Holla struct clock_event_device *evt)
1820b7402dcSSudeep Holla {
183daea7283SViresh Kumar unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
184daea7283SViresh Kumar TIMER_CTRL_ONESHOT | TIMER_CTRL_ENABLE;
1850b7402dcSSudeep Holla
18623c788cdSZhen Lei writel(next, common_clkevt->load);
18723c788cdSZhen Lei writel(ctrl, common_clkevt->ctrl);
1880b7402dcSSudeep Holla
1890b7402dcSSudeep Holla return 0;
1900b7402dcSSudeep Holla }
1910b7402dcSSudeep Holla
1920b7402dcSSudeep Holla static struct clock_event_device sp804_clockevent = {
193daea7283SViresh Kumar .features = CLOCK_EVT_FEAT_PERIODIC |
194daea7283SViresh Kumar CLOCK_EVT_FEAT_ONESHOT |
1950b7402dcSSudeep Holla CLOCK_EVT_FEAT_DYNIRQ,
196daea7283SViresh Kumar .set_state_shutdown = sp804_shutdown,
197daea7283SViresh Kumar .set_state_periodic = sp804_set_periodic,
198daea7283SViresh Kumar .set_state_oneshot = sp804_shutdown,
199daea7283SViresh Kumar .tick_resume = sp804_shutdown,
2000b7402dcSSudeep Holla .set_next_event = sp804_set_next_event,
2010b7402dcSSudeep Holla .rating = 300,
2020b7402dcSSudeep Holla };
2030b7402dcSSudeep Holla
sp804_clockevents_init(void __iomem * base,unsigned int irq,struct clk * clk,const char * name)2043c0a4b18SZhen Lei static int __init sp804_clockevents_init(void __iomem *base, unsigned int irq,
205975434f8SZhen Lei struct clk *clk, const char *name)
2060b7402dcSSudeep Holla {
2070b7402dcSSudeep Holla struct clock_event_device *evt = &sp804_clockevent;
2080b7402dcSSudeep Holla long rate;
2090b7402dcSSudeep Holla
2107d19d521SKefeng Wang rate = sp804_get_clock_rate(clk, name);
2110b7402dcSSudeep Holla if (rate < 0)
2122ef2538bSDaniel Lezcano return -EINVAL;
2130b7402dcSSudeep Holla
21423c788cdSZhen Lei common_clkevt = sp804_clkevt_get(base);
21523c788cdSZhen Lei common_clkevt->reload = DIV_ROUND_CLOSEST(rate, HZ);
2160b7402dcSSudeep Holla evt->name = name;
2170b7402dcSSudeep Holla evt->irq = irq;
2180b7402dcSSudeep Holla evt->cpumask = cpu_possible_mask;
2190b7402dcSSudeep Holla
22023c788cdSZhen Lei writel(0, common_clkevt->ctrl);
2210b7402dcSSudeep Holla
222cc2550b4Safzal mohammed if (request_irq(irq, sp804_timer_interrupt, IRQF_TIMER | IRQF_IRQPOLL,
223cc2550b4Safzal mohammed "timer", &sp804_clockevent))
22419f7ce8eSKefeng Wang pr_err("request_irq() failed\n");
2250b7402dcSSudeep Holla clockevents_config_and_register(evt, rate, 0xf, 0xffffffff);
2262ef2538bSDaniel Lezcano
2272ef2538bSDaniel Lezcano return 0;
2280b7402dcSSudeep Holla }
2290b7402dcSSudeep Holla
sp804_clkevt_init(struct sp804_timer * timer,void __iomem * base)23023c788cdSZhen Lei static void __init sp804_clkevt_init(struct sp804_timer *timer, void __iomem *base)
23123c788cdSZhen Lei {
23223c788cdSZhen Lei int i;
23323c788cdSZhen Lei
23423c788cdSZhen Lei for (i = 0; i < NR_TIMERS; i++) {
23523c788cdSZhen Lei void __iomem *timer_base;
23623c788cdSZhen Lei struct sp804_clkevt *clkevt;
23723c788cdSZhen Lei
23823c788cdSZhen Lei timer_base = base + timer->timer_base[i];
23923c788cdSZhen Lei clkevt = &sp804_clkevt[i];
24023c788cdSZhen Lei clkevt->base = timer_base;
24123c788cdSZhen Lei clkevt->load = timer_base + timer->load;
242549437a4SZhen Lei clkevt->load_h = timer_base + timer->load_h;
24323c788cdSZhen Lei clkevt->value = timer_base + timer->value;
244549437a4SZhen Lei clkevt->value_h = timer_base + timer->value_h;
24523c788cdSZhen Lei clkevt->ctrl = timer_base + timer->ctrl;
24623c788cdSZhen Lei clkevt->intclr = timer_base + timer->intclr;
24723c788cdSZhen Lei clkevt->width = timer->width;
24823c788cdSZhen Lei }
24923c788cdSZhen Lei }
25023c788cdSZhen Lei
sp804_of_init(struct device_node * np,struct sp804_timer * timer)25123c788cdSZhen Lei static int __init sp804_of_init(struct device_node *np, struct sp804_timer *timer)
2520b7402dcSSudeep Holla {
2530b7402dcSSudeep Holla static bool initialized = false;
2540b7402dcSSudeep Holla void __iomem *base;
255e69aae71SZhen Lei void __iomem *timer1_base;
256e69aae71SZhen Lei void __iomem *timer2_base;
2572ef2538bSDaniel Lezcano int irq, ret = -EINVAL;
2580b7402dcSSudeep Holla u32 irq_num = 0;
2590b7402dcSSudeep Holla struct clk *clk1, *clk2;
2600b7402dcSSudeep Holla const char *name = of_get_property(np, "compatible", NULL);
2610b7402dcSSudeep Holla
262a98399cbSAndre Przywara if (initialized) {
263a98399cbSAndre Przywara pr_debug("%pOF: skipping further SP804 timer device\n", np);
264a98399cbSAndre Przywara return 0;
265a98399cbSAndre Przywara }
266a98399cbSAndre Przywara
2670b7402dcSSudeep Holla base = of_iomap(np, 0);
2682ef2538bSDaniel Lezcano if (!base)
2692ef2538bSDaniel Lezcano return -ENXIO;
2700b7402dcSSudeep Holla
27123c788cdSZhen Lei timer1_base = base + timer->timer_base[0];
27223c788cdSZhen Lei timer2_base = base + timer->timer_base[1];
273e69aae71SZhen Lei
2740b7402dcSSudeep Holla /* Ensure timers are disabled */
27523c788cdSZhen Lei writel(0, timer1_base + timer->ctrl);
27623c788cdSZhen Lei writel(0, timer2_base + timer->ctrl);
2770b7402dcSSudeep Holla
2780b7402dcSSudeep Holla clk1 = of_clk_get(np, 0);
2790b7402dcSSudeep Holla if (IS_ERR(clk1))
2800b7402dcSSudeep Holla clk1 = NULL;
2810b7402dcSSudeep Holla
2820b7402dcSSudeep Holla /* Get the 2nd clock if the timer has 3 timer clocks */
283b799cac7SGeert Uytterhoeven if (of_clk_get_parent_count(np) == 3) {
2840b7402dcSSudeep Holla clk2 = of_clk_get(np, 1);
2850b7402dcSSudeep Holla if (IS_ERR(clk2)) {
28619f7ce8eSKefeng Wang pr_err("%pOFn clock not found: %d\n", np,
2870b7402dcSSudeep Holla (int)PTR_ERR(clk2));
2880b7402dcSSudeep Holla clk2 = NULL;
2890b7402dcSSudeep Holla }
2900b7402dcSSudeep Holla } else
2910b7402dcSSudeep Holla clk2 = clk1;
2920b7402dcSSudeep Holla
2930b7402dcSSudeep Holla irq = irq_of_parse_and_map(np, 0);
2940b7402dcSSudeep Holla if (irq <= 0)
2950b7402dcSSudeep Holla goto err;
2960b7402dcSSudeep Holla
29723c788cdSZhen Lei sp804_clkevt_init(timer, base);
29823c788cdSZhen Lei
2990b7402dcSSudeep Holla of_property_read_u32(np, "arm,sp804-has-irq", &irq_num);
3000b7402dcSSudeep Holla if (irq_num == 2) {
3012ef2538bSDaniel Lezcano
302e69aae71SZhen Lei ret = sp804_clockevents_init(timer2_base, irq, clk2, name);
3032ef2538bSDaniel Lezcano if (ret)
3042ef2538bSDaniel Lezcano goto err;
3052ef2538bSDaniel Lezcano
306e69aae71SZhen Lei ret = sp804_clocksource_and_sched_clock_init(timer1_base,
307975434f8SZhen Lei name, clk1, 1);
3082ef2538bSDaniel Lezcano if (ret)
3092ef2538bSDaniel Lezcano goto err;
3100b7402dcSSudeep Holla } else {
3112ef2538bSDaniel Lezcano
312e69aae71SZhen Lei ret = sp804_clockevents_init(timer1_base, irq, clk1, name);
3132ef2538bSDaniel Lezcano if (ret)
3142ef2538bSDaniel Lezcano goto err;
3152ef2538bSDaniel Lezcano
316e69aae71SZhen Lei ret = sp804_clocksource_and_sched_clock_init(timer2_base,
3170b7402dcSSudeep Holla name, clk2, 1);
3182ef2538bSDaniel Lezcano if (ret)
3192ef2538bSDaniel Lezcano goto err;
3200b7402dcSSudeep Holla }
3210b7402dcSSudeep Holla initialized = true;
3220b7402dcSSudeep Holla
3232ef2538bSDaniel Lezcano return 0;
3240b7402dcSSudeep Holla err:
3250b7402dcSSudeep Holla iounmap(base);
3262ef2538bSDaniel Lezcano return ret;
3270b7402dcSSudeep Holla }
32823c788cdSZhen Lei
arm_sp804_of_init(struct device_node * np)32923c788cdSZhen Lei static int __init arm_sp804_of_init(struct device_node *np)
33023c788cdSZhen Lei {
33123c788cdSZhen Lei return sp804_of_init(np, &arm_sp804_timer);
33223c788cdSZhen Lei }
33323c788cdSZhen Lei TIMER_OF_DECLARE(sp804, "arm,sp804", arm_sp804_of_init);
3340b7402dcSSudeep Holla
hisi_sp804_of_init(struct device_node * np)335bd5a1936SZhen Lei static int __init hisi_sp804_of_init(struct device_node *np)
336bd5a1936SZhen Lei {
337bd5a1936SZhen Lei return sp804_of_init(np, &hisi_sp804_timer);
338bd5a1936SZhen Lei }
339bd5a1936SZhen Lei TIMER_OF_DECLARE(hisi_sp804, "hisilicon,sp804", hisi_sp804_of_init);
340bd5a1936SZhen Lei
integrator_cp_of_init(struct device_node * np)3412ef2538bSDaniel Lezcano static int __init integrator_cp_of_init(struct device_node *np)
3420b7402dcSSudeep Holla {
3430b7402dcSSudeep Holla static int init_count = 0;
3440b7402dcSSudeep Holla void __iomem *base;
3452ef2538bSDaniel Lezcano int irq, ret = -EINVAL;
3460b7402dcSSudeep Holla const char *name = of_get_property(np, "compatible", NULL);
3470b7402dcSSudeep Holla struct clk *clk;
3480b7402dcSSudeep Holla
3490b7402dcSSudeep Holla base = of_iomap(np, 0);
3502ef2538bSDaniel Lezcano if (!base) {
351ac9ce6d1SRafał Miłecki pr_err("Failed to iomap\n");
3522ef2538bSDaniel Lezcano return -ENXIO;
3532ef2538bSDaniel Lezcano }
3542ef2538bSDaniel Lezcano
3550b7402dcSSudeep Holla clk = of_clk_get(np, 0);
3562ef2538bSDaniel Lezcano if (IS_ERR(clk)) {
357ac9ce6d1SRafał Miłecki pr_err("Failed to get clock\n");
3582ef2538bSDaniel Lezcano return PTR_ERR(clk);
3592ef2538bSDaniel Lezcano }
3600b7402dcSSudeep Holla
3610b7402dcSSudeep Holla /* Ensure timer is disabled */
36223c788cdSZhen Lei writel(0, base + arm_sp804_timer.ctrl);
3630b7402dcSSudeep Holla
3640b7402dcSSudeep Holla if (init_count == 2 || !of_device_is_available(np))
3650b7402dcSSudeep Holla goto err;
3660b7402dcSSudeep Holla
36723c788cdSZhen Lei sp804_clkevt_init(&arm_sp804_timer, base);
36823c788cdSZhen Lei
3692ef2538bSDaniel Lezcano if (!init_count) {
370975434f8SZhen Lei ret = sp804_clocksource_and_sched_clock_init(base,
371975434f8SZhen Lei name, clk, 0);
3722ef2538bSDaniel Lezcano if (ret)
3732ef2538bSDaniel Lezcano goto err;
3742ef2538bSDaniel Lezcano } else {
3750b7402dcSSudeep Holla irq = irq_of_parse_and_map(np, 0);
3760b7402dcSSudeep Holla if (irq <= 0)
3770b7402dcSSudeep Holla goto err;
3780b7402dcSSudeep Holla
379975434f8SZhen Lei ret = sp804_clockevents_init(base, irq, clk, name);
3802ef2538bSDaniel Lezcano if (ret)
3812ef2538bSDaniel Lezcano goto err;
3820b7402dcSSudeep Holla }
3830b7402dcSSudeep Holla
3840b7402dcSSudeep Holla init_count++;
3852ef2538bSDaniel Lezcano return 0;
3860b7402dcSSudeep Holla err:
3870b7402dcSSudeep Holla iounmap(base);
3882ef2538bSDaniel Lezcano return ret;
3890b7402dcSSudeep Holla }
39017273395SDaniel Lezcano TIMER_OF_DECLARE(intcp, "arm,integrator-cp-timer", integrator_cp_of_init);
391