xref: /openbmc/linux/drivers/clocksource/timer-msc313e.c (revision 03ab8e6297acd1bc0eedaa050e2a1635c576fd11)
15fc1f93fSRomain Perier // SPDX-License-Identifier: GPL-2.0
25fc1f93fSRomain Perier /*
35fc1f93fSRomain Perier  * MStar timer driver
45fc1f93fSRomain Perier  *
55fc1f93fSRomain Perier  * Copyright (C) 2021 Daniel Palmer
65fc1f93fSRomain Perier  * Copyright (C) 2021 Romain Perier
75fc1f93fSRomain Perier  *
85fc1f93fSRomain Perier  */
95fc1f93fSRomain Perier 
105fc1f93fSRomain Perier #include <linux/clk.h>
115fc1f93fSRomain Perier #include <linux/clockchips.h>
125fc1f93fSRomain Perier #include <linux/interrupt.h>
135fc1f93fSRomain Perier #include <linux/irq.h>
145fc1f93fSRomain Perier #include <linux/irqreturn.h>
155fc1f93fSRomain Perier #include <linux/sched_clock.h>
165fc1f93fSRomain Perier #include <linux/of.h>
175fc1f93fSRomain Perier #include <linux/of_address.h>
185fc1f93fSRomain Perier #include <linux/of_irq.h>
195fc1f93fSRomain Perier 
205fc1f93fSRomain Perier #ifdef CONFIG_ARM
215fc1f93fSRomain Perier #include <linux/delay.h>
225fc1f93fSRomain Perier #endif
235fc1f93fSRomain Perier 
245fc1f93fSRomain Perier #include "timer-of.h"
255fc1f93fSRomain Perier 
265fc1f93fSRomain Perier #define TIMER_NAME "msc313e_timer"
275fc1f93fSRomain Perier 
285fc1f93fSRomain Perier #define MSC313E_REG_CTRL		0x00
295fc1f93fSRomain Perier #define MSC313E_REG_CTRL_TIMER_EN	BIT(0)
305fc1f93fSRomain Perier #define MSC313E_REG_CTRL_TIMER_TRIG	BIT(1)
315fc1f93fSRomain Perier #define MSC313E_REG_CTRL_TIMER_INT_EN	BIT(8)
325fc1f93fSRomain Perier #define MSC313E_REG_TIMER_MAX_LOW	0x08
335fc1f93fSRomain Perier #define MSC313E_REG_TIMER_MAX_HIGH	0x0c
345fc1f93fSRomain Perier #define MSC313E_REG_COUNTER_LOW		0x10
355fc1f93fSRomain Perier #define MSC313E_REG_COUNTER_HIGH	0x14
36*e64da64fSRomain Perier #define MSC313E_REG_TIMER_DIVIDE	0x18
375fc1f93fSRomain Perier 
38*e64da64fSRomain Perier #define MSC313E_CLK_DIVIDER		9
395fc1f93fSRomain Perier #define TIMER_SYNC_TICKS		3
405fc1f93fSRomain Perier 
415fc1f93fSRomain Perier #ifdef CONFIG_ARM
425fc1f93fSRomain Perier struct msc313e_delay {
435fc1f93fSRomain Perier 	void __iomem *base;
445fc1f93fSRomain Perier 	struct delay_timer delay;
455fc1f93fSRomain Perier };
465fc1f93fSRomain Perier static struct msc313e_delay msc313e_delay;
475fc1f93fSRomain Perier #endif
485fc1f93fSRomain Perier 
495fc1f93fSRomain Perier static void __iomem *msc313e_clksrc;
505fc1f93fSRomain Perier 
msc313e_timer_stop(void __iomem * base)515fc1f93fSRomain Perier static void msc313e_timer_stop(void __iomem *base)
525fc1f93fSRomain Perier {
535fc1f93fSRomain Perier 	writew(0, base + MSC313E_REG_CTRL);
545fc1f93fSRomain Perier }
555fc1f93fSRomain Perier 
msc313e_timer_start(void __iomem * base,bool periodic)565fc1f93fSRomain Perier static void msc313e_timer_start(void __iomem *base, bool periodic)
575fc1f93fSRomain Perier {
585fc1f93fSRomain Perier 	u16 reg;
595fc1f93fSRomain Perier 
605fc1f93fSRomain Perier 	reg = readw(base + MSC313E_REG_CTRL);
615fc1f93fSRomain Perier 	if (periodic)
625fc1f93fSRomain Perier 		reg |= MSC313E_REG_CTRL_TIMER_EN;
635fc1f93fSRomain Perier 	else
645fc1f93fSRomain Perier 		reg |= MSC313E_REG_CTRL_TIMER_TRIG;
655fc1f93fSRomain Perier 	writew(reg | MSC313E_REG_CTRL_TIMER_INT_EN, base + MSC313E_REG_CTRL);
665fc1f93fSRomain Perier }
675fc1f93fSRomain Perier 
msc313e_timer_setup(void __iomem * base,unsigned long delay)685fc1f93fSRomain Perier static void msc313e_timer_setup(void __iomem *base, unsigned long delay)
695fc1f93fSRomain Perier {
705fc1f93fSRomain Perier 	unsigned long flags;
715fc1f93fSRomain Perier 
725fc1f93fSRomain Perier 	local_irq_save(flags);
735fc1f93fSRomain Perier 	writew(delay >> 16, base + MSC313E_REG_TIMER_MAX_HIGH);
745fc1f93fSRomain Perier 	writew(delay & 0xffff, base + MSC313E_REG_TIMER_MAX_LOW);
755fc1f93fSRomain Perier 	local_irq_restore(flags);
765fc1f93fSRomain Perier }
775fc1f93fSRomain Perier 
msc313e_timer_current_value(void __iomem * base)785fc1f93fSRomain Perier static unsigned long msc313e_timer_current_value(void __iomem *base)
795fc1f93fSRomain Perier {
805fc1f93fSRomain Perier 	unsigned long flags;
815fc1f93fSRomain Perier 	u16 l, h;
825fc1f93fSRomain Perier 
835fc1f93fSRomain Perier 	local_irq_save(flags);
845fc1f93fSRomain Perier 	l = readw(base + MSC313E_REG_COUNTER_LOW);
855fc1f93fSRomain Perier 	h = readw(base + MSC313E_REG_COUNTER_HIGH);
865fc1f93fSRomain Perier 	local_irq_restore(flags);
875fc1f93fSRomain Perier 
885fc1f93fSRomain Perier 	return (((u32)h) << 16 | l);
895fc1f93fSRomain Perier }
905fc1f93fSRomain Perier 
msc313e_timer_clkevt_shutdown(struct clock_event_device * evt)915fc1f93fSRomain Perier static int msc313e_timer_clkevt_shutdown(struct clock_event_device *evt)
925fc1f93fSRomain Perier {
935fc1f93fSRomain Perier 	struct timer_of *timer = to_timer_of(evt);
945fc1f93fSRomain Perier 
955fc1f93fSRomain Perier 	msc313e_timer_stop(timer_of_base(timer));
965fc1f93fSRomain Perier 
975fc1f93fSRomain Perier 	return 0;
985fc1f93fSRomain Perier }
995fc1f93fSRomain Perier 
msc313e_timer_clkevt_set_oneshot(struct clock_event_device * evt)1005fc1f93fSRomain Perier static int msc313e_timer_clkevt_set_oneshot(struct clock_event_device *evt)
1015fc1f93fSRomain Perier {
1025fc1f93fSRomain Perier 	struct timer_of *timer = to_timer_of(evt);
1035fc1f93fSRomain Perier 
1045fc1f93fSRomain Perier 	msc313e_timer_stop(timer_of_base(timer));
1055fc1f93fSRomain Perier 	msc313e_timer_start(timer_of_base(timer), false);
1065fc1f93fSRomain Perier 
1075fc1f93fSRomain Perier 	return 0;
1085fc1f93fSRomain Perier }
1095fc1f93fSRomain Perier 
msc313e_timer_clkevt_set_periodic(struct clock_event_device * evt)1105fc1f93fSRomain Perier static int msc313e_timer_clkevt_set_periodic(struct clock_event_device *evt)
1115fc1f93fSRomain Perier {
1125fc1f93fSRomain Perier 	struct timer_of *timer = to_timer_of(evt);
1135fc1f93fSRomain Perier 
1145fc1f93fSRomain Perier 	msc313e_timer_stop(timer_of_base(timer));
1155fc1f93fSRomain Perier 	msc313e_timer_setup(timer_of_base(timer), timer_of_period(timer));
1165fc1f93fSRomain Perier 	msc313e_timer_start(timer_of_base(timer), true);
1175fc1f93fSRomain Perier 
1185fc1f93fSRomain Perier 	return 0;
1195fc1f93fSRomain Perier }
1205fc1f93fSRomain Perier 
msc313e_timer_clkevt_next_event(unsigned long evt,struct clock_event_device * clkevt)1215fc1f93fSRomain Perier static int msc313e_timer_clkevt_next_event(unsigned long evt, struct clock_event_device *clkevt)
1225fc1f93fSRomain Perier {
1235fc1f93fSRomain Perier 	struct timer_of *timer = to_timer_of(clkevt);
1245fc1f93fSRomain Perier 
1255fc1f93fSRomain Perier 	msc313e_timer_stop(timer_of_base(timer));
1265fc1f93fSRomain Perier 	msc313e_timer_setup(timer_of_base(timer), evt);
1275fc1f93fSRomain Perier 	msc313e_timer_start(timer_of_base(timer), false);
1285fc1f93fSRomain Perier 
1295fc1f93fSRomain Perier 	return 0;
1305fc1f93fSRomain Perier }
1315fc1f93fSRomain Perier 
msc313e_timer_clkevt_irq(int irq,void * dev_id)1325fc1f93fSRomain Perier static irqreturn_t msc313e_timer_clkevt_irq(int irq, void *dev_id)
1335fc1f93fSRomain Perier {
1345fc1f93fSRomain Perier 	struct clock_event_device *evt = dev_id;
1355fc1f93fSRomain Perier 
1365fc1f93fSRomain Perier 	evt->event_handler(evt);
1375fc1f93fSRomain Perier 
1385fc1f93fSRomain Perier 	return IRQ_HANDLED;
1395fc1f93fSRomain Perier }
1405fc1f93fSRomain Perier 
msc313e_timer_clksrc_read(struct clocksource * cs)1415fc1f93fSRomain Perier static u64 msc313e_timer_clksrc_read(struct clocksource *cs)
1425fc1f93fSRomain Perier {
1435fc1f93fSRomain Perier 	return msc313e_timer_current_value(msc313e_clksrc) & cs->mask;
1445fc1f93fSRomain Perier }
1455fc1f93fSRomain Perier 
1465fc1f93fSRomain Perier #ifdef CONFIG_ARM
msc313e_read_delay_timer_read(void)1475fc1f93fSRomain Perier static unsigned long msc313e_read_delay_timer_read(void)
1485fc1f93fSRomain Perier {
1495fc1f93fSRomain Perier 	return msc313e_timer_current_value(msc313e_delay.base);
1505fc1f93fSRomain Perier }
1515fc1f93fSRomain Perier #endif
1525fc1f93fSRomain Perier 
msc313e_timer_sched_clock_read(void)1535fc1f93fSRomain Perier static u64 msc313e_timer_sched_clock_read(void)
1545fc1f93fSRomain Perier {
1555fc1f93fSRomain Perier 	return msc313e_timer_current_value(msc313e_clksrc);
1565fc1f93fSRomain Perier }
1575fc1f93fSRomain Perier 
1585fc1f93fSRomain Perier static struct clock_event_device msc313e_clkevt = {
1595fc1f93fSRomain Perier 	.name = TIMER_NAME,
1605fc1f93fSRomain Perier 	.rating = 300,
1615fc1f93fSRomain Perier 	.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
1625fc1f93fSRomain Perier 	.set_state_shutdown = msc313e_timer_clkevt_shutdown,
1635fc1f93fSRomain Perier 	.set_state_periodic = msc313e_timer_clkevt_set_periodic,
1645fc1f93fSRomain Perier 	.set_state_oneshot = msc313e_timer_clkevt_set_oneshot,
1655fc1f93fSRomain Perier 	.tick_resume = msc313e_timer_clkevt_shutdown,
1665fc1f93fSRomain Perier 	.set_next_event = msc313e_timer_clkevt_next_event,
1675fc1f93fSRomain Perier };
1685fc1f93fSRomain Perier 
msc313e_clkevt_init(struct device_node * np)1695fc1f93fSRomain Perier static int __init msc313e_clkevt_init(struct device_node *np)
1705fc1f93fSRomain Perier {
1715fc1f93fSRomain Perier 	int ret;
1725fc1f93fSRomain Perier 	struct timer_of *to;
1735fc1f93fSRomain Perier 
1745fc1f93fSRomain Perier 	to = kzalloc(sizeof(*to), GFP_KERNEL);
1755fc1f93fSRomain Perier 	if (!to)
1765fc1f93fSRomain Perier 		return -ENOMEM;
1775fc1f93fSRomain Perier 
1785fc1f93fSRomain Perier 	to->flags = TIMER_OF_IRQ | TIMER_OF_CLOCK | TIMER_OF_BASE;
1795fc1f93fSRomain Perier 	to->of_irq.handler = msc313e_timer_clkevt_irq;
1805fc1f93fSRomain Perier 	ret = timer_of_init(np, to);
1815fc1f93fSRomain Perier 	if (ret)
1825fc1f93fSRomain Perier 		return ret;
1835fc1f93fSRomain Perier 
184*e64da64fSRomain Perier 	if (of_device_is_compatible(np, "sstar,ssd20xd-timer")) {
185*e64da64fSRomain Perier 		to->of_clk.rate = clk_get_rate(to->of_clk.clk) / MSC313E_CLK_DIVIDER;
186*e64da64fSRomain Perier 		to->of_clk.period = DIV_ROUND_UP(to->of_clk.rate, HZ);
187*e64da64fSRomain Perier 		writew(MSC313E_CLK_DIVIDER - 1, timer_of_base(to) + MSC313E_REG_TIMER_DIVIDE);
188*e64da64fSRomain Perier 	}
189*e64da64fSRomain Perier 
1905fc1f93fSRomain Perier 	msc313e_clkevt.cpumask = cpu_possible_mask;
1915fc1f93fSRomain Perier 	msc313e_clkevt.irq = to->of_irq.irq;
1925fc1f93fSRomain Perier 	to->clkevt = msc313e_clkevt;
1935fc1f93fSRomain Perier 
1945fc1f93fSRomain Perier 	clockevents_config_and_register(&to->clkevt, timer_of_rate(to),
1955fc1f93fSRomain Perier 					TIMER_SYNC_TICKS, 0xffffffff);
1965fc1f93fSRomain Perier 	return 0;
1975fc1f93fSRomain Perier }
1985fc1f93fSRomain Perier 
msc313e_clksrc_init(struct device_node * np)1995fc1f93fSRomain Perier static int __init msc313e_clksrc_init(struct device_node *np)
2005fc1f93fSRomain Perier {
2015fc1f93fSRomain Perier 	struct timer_of to = { 0 };
2025fc1f93fSRomain Perier 	int ret;
2035fc1f93fSRomain Perier 	u16 reg;
2045fc1f93fSRomain Perier 
2055fc1f93fSRomain Perier 	to.flags = TIMER_OF_BASE | TIMER_OF_CLOCK;
2065fc1f93fSRomain Perier 	ret = timer_of_init(np, &to);
2075fc1f93fSRomain Perier 	if (ret)
2085fc1f93fSRomain Perier 		return ret;
2095fc1f93fSRomain Perier 
2105fc1f93fSRomain Perier 	msc313e_clksrc = timer_of_base(&to);
2115fc1f93fSRomain Perier 	reg = readw(msc313e_clksrc + MSC313E_REG_CTRL);
2125fc1f93fSRomain Perier 	reg |= MSC313E_REG_CTRL_TIMER_EN;
2135fc1f93fSRomain Perier 	writew(reg, msc313e_clksrc + MSC313E_REG_CTRL);
2145fc1f93fSRomain Perier 
2155fc1f93fSRomain Perier #ifdef CONFIG_ARM
2165fc1f93fSRomain Perier 	msc313e_delay.base = timer_of_base(&to);
2175fc1f93fSRomain Perier 	msc313e_delay.delay.read_current_timer = msc313e_read_delay_timer_read;
2185fc1f93fSRomain Perier 	msc313e_delay.delay.freq = timer_of_rate(&to);
2195fc1f93fSRomain Perier 
2205fc1f93fSRomain Perier 	register_current_timer_delay(&msc313e_delay.delay);
2215fc1f93fSRomain Perier #endif
2225fc1f93fSRomain Perier 
2235fc1f93fSRomain Perier 	sched_clock_register(msc313e_timer_sched_clock_read, 32, timer_of_rate(&to));
2245fc1f93fSRomain Perier 	return clocksource_mmio_init(timer_of_base(&to), TIMER_NAME, timer_of_rate(&to), 300, 32,
2255fc1f93fSRomain Perier 				     msc313e_timer_clksrc_read);
2265fc1f93fSRomain Perier }
2275fc1f93fSRomain Perier 
msc313e_timer_init(struct device_node * np)2285fc1f93fSRomain Perier static int __init msc313e_timer_init(struct device_node *np)
2295fc1f93fSRomain Perier {
2305fc1f93fSRomain Perier 	int ret = 0;
2315fc1f93fSRomain Perier 	static int num_called;
2325fc1f93fSRomain Perier 
2335fc1f93fSRomain Perier 	switch (num_called) {
2345fc1f93fSRomain Perier 	case 0:
2355fc1f93fSRomain Perier 		ret = msc313e_clksrc_init(np);
2365fc1f93fSRomain Perier 		if (ret)
2375fc1f93fSRomain Perier 			return ret;
2385fc1f93fSRomain Perier 		break;
2395fc1f93fSRomain Perier 
2405fc1f93fSRomain Perier 	default:
2415fc1f93fSRomain Perier 		ret = msc313e_clkevt_init(np);
2425fc1f93fSRomain Perier 		if (ret)
2435fc1f93fSRomain Perier 			return ret;
2445fc1f93fSRomain Perier 		break;
2455fc1f93fSRomain Perier 	}
2465fc1f93fSRomain Perier 
2475fc1f93fSRomain Perier 	num_called++;
2485fc1f93fSRomain Perier 
2495fc1f93fSRomain Perier 	return 0;
2505fc1f93fSRomain Perier }
2515fc1f93fSRomain Perier 
2525fc1f93fSRomain Perier TIMER_OF_DECLARE(msc313, "mstar,msc313e-timer", msc313e_timer_init);
253*e64da64fSRomain Perier TIMER_OF_DECLARE(ssd20xd, "sstar,ssd20xd-timer", msc313e_timer_init);
254