1*eb988ba4SThomas Gleixner // SPDX-License-Identifier: GPL-2.0
29995f4f1SRich Felker /*
39995f4f1SRich Felker * J-Core SoC PIT/clocksource driver
49995f4f1SRich Felker *
59995f4f1SRich Felker * Copyright (C) 2015-2016 Smart Energy Instruments, Inc.
69995f4f1SRich Felker */
79995f4f1SRich Felker
89995f4f1SRich Felker #include <linux/kernel.h>
99995f4f1SRich Felker #include <linux/slab.h>
109995f4f1SRich Felker #include <linux/interrupt.h>
119995f4f1SRich Felker #include <linux/clockchips.h>
129995f4f1SRich Felker #include <linux/clocksource.h>
139995f4f1SRich Felker #include <linux/sched_clock.h>
149995f4f1SRich Felker #include <linux/cpu.h>
159995f4f1SRich Felker #include <linux/cpuhotplug.h>
169995f4f1SRich Felker #include <linux/of_address.h>
179995f4f1SRich Felker #include <linux/of_irq.h>
189995f4f1SRich Felker
199995f4f1SRich Felker #define PIT_IRQ_SHIFT 12
209995f4f1SRich Felker #define PIT_PRIO_SHIFT 20
219995f4f1SRich Felker #define PIT_ENABLE_SHIFT 26
229995f4f1SRich Felker #define PIT_PRIO_MASK 0xf
239995f4f1SRich Felker
249995f4f1SRich Felker #define REG_PITEN 0x00
259995f4f1SRich Felker #define REG_THROT 0x10
269995f4f1SRich Felker #define REG_COUNT 0x14
279995f4f1SRich Felker #define REG_BUSPD 0x18
289995f4f1SRich Felker #define REG_SECHI 0x20
299995f4f1SRich Felker #define REG_SECLO 0x24
309995f4f1SRich Felker #define REG_NSEC 0x28
319995f4f1SRich Felker
329995f4f1SRich Felker struct jcore_pit {
339995f4f1SRich Felker struct clock_event_device ced;
349995f4f1SRich Felker void __iomem *base;
359995f4f1SRich Felker unsigned long periodic_delta;
369995f4f1SRich Felker u32 enable_val;
379995f4f1SRich Felker };
389995f4f1SRich Felker
399995f4f1SRich Felker static void __iomem *jcore_pit_base;
409995f4f1SRich Felker static struct jcore_pit __percpu *jcore_pit_percpu;
419995f4f1SRich Felker
jcore_sched_clock_read(void)429995f4f1SRich Felker static notrace u64 jcore_sched_clock_read(void)
439995f4f1SRich Felker {
449995f4f1SRich Felker u32 seclo, nsec, seclo0;
459995f4f1SRich Felker __iomem void *base = jcore_pit_base;
469995f4f1SRich Felker
479995f4f1SRich Felker seclo = readl(base + REG_SECLO);
489995f4f1SRich Felker do {
499995f4f1SRich Felker seclo0 = seclo;
509995f4f1SRich Felker nsec = readl(base + REG_NSEC);
519995f4f1SRich Felker seclo = readl(base + REG_SECLO);
529995f4f1SRich Felker } while (seclo0 != seclo);
539995f4f1SRich Felker
549995f4f1SRich Felker return seclo * NSEC_PER_SEC + nsec;
559995f4f1SRich Felker }
569995f4f1SRich Felker
jcore_clocksource_read(struct clocksource * cs)57a5a1d1c2SThomas Gleixner static u64 jcore_clocksource_read(struct clocksource *cs)
589995f4f1SRich Felker {
599995f4f1SRich Felker return jcore_sched_clock_read();
609995f4f1SRich Felker }
619995f4f1SRich Felker
jcore_pit_disable(struct jcore_pit * pit)629995f4f1SRich Felker static int jcore_pit_disable(struct jcore_pit *pit)
639995f4f1SRich Felker {
649995f4f1SRich Felker writel(0, pit->base + REG_PITEN);
659995f4f1SRich Felker return 0;
669995f4f1SRich Felker }
679995f4f1SRich Felker
jcore_pit_set(unsigned long delta,struct jcore_pit * pit)689995f4f1SRich Felker static int jcore_pit_set(unsigned long delta, struct jcore_pit *pit)
699995f4f1SRich Felker {
709995f4f1SRich Felker jcore_pit_disable(pit);
719995f4f1SRich Felker writel(delta, pit->base + REG_THROT);
729995f4f1SRich Felker writel(pit->enable_val, pit->base + REG_PITEN);
739995f4f1SRich Felker return 0;
749995f4f1SRich Felker }
759995f4f1SRich Felker
jcore_pit_set_state_shutdown(struct clock_event_device * ced)769995f4f1SRich Felker static int jcore_pit_set_state_shutdown(struct clock_event_device *ced)
779995f4f1SRich Felker {
789995f4f1SRich Felker struct jcore_pit *pit = container_of(ced, struct jcore_pit, ced);
799995f4f1SRich Felker
809995f4f1SRich Felker return jcore_pit_disable(pit);
819995f4f1SRich Felker }
829995f4f1SRich Felker
jcore_pit_set_state_oneshot(struct clock_event_device * ced)839995f4f1SRich Felker static int jcore_pit_set_state_oneshot(struct clock_event_device *ced)
849995f4f1SRich Felker {
859995f4f1SRich Felker struct jcore_pit *pit = container_of(ced, struct jcore_pit, ced);
869995f4f1SRich Felker
879995f4f1SRich Felker return jcore_pit_disable(pit);
889995f4f1SRich Felker }
899995f4f1SRich Felker
jcore_pit_set_state_periodic(struct clock_event_device * ced)909995f4f1SRich Felker static int jcore_pit_set_state_periodic(struct clock_event_device *ced)
919995f4f1SRich Felker {
929995f4f1SRich Felker struct jcore_pit *pit = container_of(ced, struct jcore_pit, ced);
939995f4f1SRich Felker
949995f4f1SRich Felker return jcore_pit_set(pit->periodic_delta, pit);
959995f4f1SRich Felker }
969995f4f1SRich Felker
jcore_pit_set_next_event(unsigned long delta,struct clock_event_device * ced)979995f4f1SRich Felker static int jcore_pit_set_next_event(unsigned long delta,
989995f4f1SRich Felker struct clock_event_device *ced)
999995f4f1SRich Felker {
1009995f4f1SRich Felker struct jcore_pit *pit = container_of(ced, struct jcore_pit, ced);
1019995f4f1SRich Felker
1029995f4f1SRich Felker return jcore_pit_set(delta, pit);
1039995f4f1SRich Felker }
1049995f4f1SRich Felker
jcore_pit_local_init(unsigned cpu)1059995f4f1SRich Felker static int jcore_pit_local_init(unsigned cpu)
1069995f4f1SRich Felker {
1079995f4f1SRich Felker struct jcore_pit *pit = this_cpu_ptr(jcore_pit_percpu);
1089995f4f1SRich Felker unsigned buspd, freq;
1099995f4f1SRich Felker
1109995f4f1SRich Felker pr_info("Local J-Core PIT init on cpu %u\n", cpu);
1119995f4f1SRich Felker
1129995f4f1SRich Felker buspd = readl(pit->base + REG_BUSPD);
1139995f4f1SRich Felker freq = DIV_ROUND_CLOSEST(NSEC_PER_SEC, buspd);
1149995f4f1SRich Felker pit->periodic_delta = DIV_ROUND_CLOSEST(NSEC_PER_SEC, HZ * buspd);
1159995f4f1SRich Felker
1169995f4f1SRich Felker clockevents_config_and_register(&pit->ced, freq, 1, ULONG_MAX);
1179995f4f1SRich Felker
1189995f4f1SRich Felker return 0;
1199995f4f1SRich Felker }
1209995f4f1SRich Felker
jcore_timer_interrupt(int irq,void * dev_id)1219995f4f1SRich Felker static irqreturn_t jcore_timer_interrupt(int irq, void *dev_id)
1229995f4f1SRich Felker {
1239995f4f1SRich Felker struct jcore_pit *pit = this_cpu_ptr(dev_id);
1249995f4f1SRich Felker
1259995f4f1SRich Felker if (clockevent_state_oneshot(&pit->ced))
1269995f4f1SRich Felker jcore_pit_disable(pit);
1279995f4f1SRich Felker
1289995f4f1SRich Felker pit->ced.event_handler(&pit->ced);
1299995f4f1SRich Felker
1309995f4f1SRich Felker return IRQ_HANDLED;
1319995f4f1SRich Felker }
1329995f4f1SRich Felker
jcore_pit_init(struct device_node * node)1339995f4f1SRich Felker static int __init jcore_pit_init(struct device_node *node)
1349995f4f1SRich Felker {
1359995f4f1SRich Felker int err;
1369995f4f1SRich Felker unsigned pit_irq, cpu;
1379995f4f1SRich Felker unsigned long hwirq;
1389995f4f1SRich Felker u32 irqprio, enable_val;
1399995f4f1SRich Felker
1409995f4f1SRich Felker jcore_pit_base = of_iomap(node, 0);
1419995f4f1SRich Felker if (!jcore_pit_base) {
1429995f4f1SRich Felker pr_err("Error: Cannot map base address for J-Core PIT\n");
1439995f4f1SRich Felker return -ENXIO;
1449995f4f1SRich Felker }
1459995f4f1SRich Felker
1469995f4f1SRich Felker pit_irq = irq_of_parse_and_map(node, 0);
1479995f4f1SRich Felker if (!pit_irq) {
1489995f4f1SRich Felker pr_err("Error: J-Core PIT has no IRQ\n");
1499995f4f1SRich Felker return -ENXIO;
1509995f4f1SRich Felker }
1519995f4f1SRich Felker
1529995f4f1SRich Felker pr_info("Initializing J-Core PIT at %p IRQ %d\n",
1539995f4f1SRich Felker jcore_pit_base, pit_irq);
1549995f4f1SRich Felker
1559995f4f1SRich Felker err = clocksource_mmio_init(jcore_pit_base, "jcore_pit_cs",
1569995f4f1SRich Felker NSEC_PER_SEC, 400, 32,
1579995f4f1SRich Felker jcore_clocksource_read);
1589995f4f1SRich Felker if (err) {
1599995f4f1SRich Felker pr_err("Error registering clocksource device: %d\n", err);
1609995f4f1SRich Felker return err;
1619995f4f1SRich Felker }
1629995f4f1SRich Felker
1639995f4f1SRich Felker sched_clock_register(jcore_sched_clock_read, 32, NSEC_PER_SEC);
1649995f4f1SRich Felker
1659995f4f1SRich Felker jcore_pit_percpu = alloc_percpu(struct jcore_pit);
1669995f4f1SRich Felker if (!jcore_pit_percpu) {
1679995f4f1SRich Felker pr_err("Failed to allocate memory for clock event device\n");
1689995f4f1SRich Felker return -ENOMEM;
1699995f4f1SRich Felker }
1709995f4f1SRich Felker
1719995f4f1SRich Felker err = request_irq(pit_irq, jcore_timer_interrupt,
1729995f4f1SRich Felker IRQF_TIMER | IRQF_PERCPU,
1739995f4f1SRich Felker "jcore_pit", jcore_pit_percpu);
1749995f4f1SRich Felker if (err) {
1759995f4f1SRich Felker pr_err("pit irq request failed: %d\n", err);
1769995f4f1SRich Felker free_percpu(jcore_pit_percpu);
1779995f4f1SRich Felker return err;
1789995f4f1SRich Felker }
1799995f4f1SRich Felker
1809995f4f1SRich Felker /*
1819995f4f1SRich Felker * The J-Core PIT is not hard-wired to a particular IRQ, but
1829995f4f1SRich Felker * integrated with the interrupt controller such that the IRQ it
1839995f4f1SRich Felker * generates is programmable, as follows:
1849995f4f1SRich Felker *
1859995f4f1SRich Felker * The bit layout of the PIT enable register is:
1869995f4f1SRich Felker *
1879995f4f1SRich Felker * .....e..ppppiiiiiiii............
1889995f4f1SRich Felker *
1899995f4f1SRich Felker * where the .'s indicate unrelated/unused bits, e is enable,
1909995f4f1SRich Felker * p is priority, and i is hard irq number.
1919995f4f1SRich Felker *
1929995f4f1SRich Felker * For the PIT included in AIC1 (obsolete but still in use),
1939995f4f1SRich Felker * any hard irq (trap number) can be programmed via the 8
1949995f4f1SRich Felker * iiiiiiii bits, and a priority (0-15) is programmable
1959995f4f1SRich Felker * separately in the pppp bits.
1969995f4f1SRich Felker *
1979995f4f1SRich Felker * For the PIT included in AIC2 (current), the programming
1989995f4f1SRich Felker * interface is equivalent modulo interrupt mapping. This is
1999995f4f1SRich Felker * why a different compatible tag was not used. However only
2009995f4f1SRich Felker * traps 64-127 (the ones actually intended to be used for
2019995f4f1SRich Felker * interrupts, rather than syscalls/exceptions/etc.) can be
2029995f4f1SRich Felker * programmed (the high 2 bits of i are ignored) and the
2039995f4f1SRich Felker * priority pppp is <<2'd and or'd onto the irq number. This
2049995f4f1SRich Felker * choice seems to have been made on the hardware engineering
2059995f4f1SRich Felker * side under an assumption that preserving old AIC1 priority
2069995f4f1SRich Felker * mappings was important. Future models will likely ignore
2079995f4f1SRich Felker * the pppp field.
2089995f4f1SRich Felker */
2099995f4f1SRich Felker hwirq = irq_get_irq_data(pit_irq)->hwirq;
2109995f4f1SRich Felker irqprio = (hwirq >> 2) & PIT_PRIO_MASK;
2119995f4f1SRich Felker enable_val = (1U << PIT_ENABLE_SHIFT)
2129995f4f1SRich Felker | (hwirq << PIT_IRQ_SHIFT)
2139995f4f1SRich Felker | (irqprio << PIT_PRIO_SHIFT);
2149995f4f1SRich Felker
2159995f4f1SRich Felker for_each_present_cpu(cpu) {
2169995f4f1SRich Felker struct jcore_pit *pit = per_cpu_ptr(jcore_pit_percpu, cpu);
2179995f4f1SRich Felker
2189995f4f1SRich Felker pit->base = of_iomap(node, cpu);
2199995f4f1SRich Felker if (!pit->base) {
2209995f4f1SRich Felker pr_err("Unable to map PIT for cpu %u\n", cpu);
2219995f4f1SRich Felker continue;
2229995f4f1SRich Felker }
2239995f4f1SRich Felker
2249995f4f1SRich Felker pit->ced.name = "jcore_pit";
2259995f4f1SRich Felker pit->ced.features = CLOCK_EVT_FEAT_PERIODIC
2269995f4f1SRich Felker | CLOCK_EVT_FEAT_ONESHOT
2279995f4f1SRich Felker | CLOCK_EVT_FEAT_PERCPU;
2289995f4f1SRich Felker pit->ced.cpumask = cpumask_of(cpu);
2299995f4f1SRich Felker pit->ced.rating = 400;
2309995f4f1SRich Felker pit->ced.irq = pit_irq;
2319995f4f1SRich Felker pit->ced.set_state_shutdown = jcore_pit_set_state_shutdown;
2329995f4f1SRich Felker pit->ced.set_state_periodic = jcore_pit_set_state_periodic;
2339995f4f1SRich Felker pit->ced.set_state_oneshot = jcore_pit_set_state_oneshot;
2349995f4f1SRich Felker pit->ced.set_next_event = jcore_pit_set_next_event;
2359995f4f1SRich Felker
2369995f4f1SRich Felker pit->enable_val = enable_val;
2379995f4f1SRich Felker }
2389995f4f1SRich Felker
2399995f4f1SRich Felker cpuhp_setup_state(CPUHP_AP_JCORE_TIMER_STARTING,
24073c1b41eSThomas Gleixner "clockevents/jcore:starting",
2419995f4f1SRich Felker jcore_pit_local_init, NULL);
2429995f4f1SRich Felker
2439995f4f1SRich Felker return 0;
2449995f4f1SRich Felker }
2459995f4f1SRich Felker
24617273395SDaniel Lezcano TIMER_OF_DECLARE(jcore_pit, "jcore,pit", jcore_pit_init);
247