xref: /openbmc/linux/drivers/clk/ti/dpll.c (revision ed405a2350646a940966f471ae705fa2d81eee65)
1f38b0dd6STero Kristo /*
2f38b0dd6STero Kristo  * OMAP DPLL clock support
3f38b0dd6STero Kristo  *
4f38b0dd6STero Kristo  * Copyright (C) 2013 Texas Instruments, Inc.
5f38b0dd6STero Kristo  *
6f38b0dd6STero Kristo  * Tero Kristo <t-kristo@ti.com>
7f38b0dd6STero Kristo  *
8f38b0dd6STero Kristo  * This program is free software; you can redistribute it and/or modify
9f38b0dd6STero Kristo  * it under the terms of the GNU General Public License version 2 as
10f38b0dd6STero Kristo  * published by the Free Software Foundation.
11f38b0dd6STero Kristo  *
12f38b0dd6STero Kristo  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13f38b0dd6STero Kristo  * kind, whether express or implied; without even the implied warranty
14f38b0dd6STero Kristo  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15f38b0dd6STero Kristo  * GNU General Public License for more details.
16f38b0dd6STero Kristo  */
17f38b0dd6STero Kristo 
18f38b0dd6STero Kristo #include <linux/clk-provider.h>
19f38b0dd6STero Kristo #include <linux/slab.h>
20f38b0dd6STero Kristo #include <linux/err.h>
21f38b0dd6STero Kristo #include <linux/of.h>
22f38b0dd6STero Kristo #include <linux/of_address.h>
23f38b0dd6STero Kristo #include <linux/clk/ti.h>
24*ed405a23STero Kristo #include "clock.h"
25f38b0dd6STero Kristo 
26f38b0dd6STero Kristo #undef pr_fmt
27f38b0dd6STero Kristo #define pr_fmt(fmt) "%s: " fmt, __func__
28f38b0dd6STero Kristo 
29f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
30f38b0dd6STero Kristo 	defined(CONFIG_SOC_DRA7XX)
31f38b0dd6STero Kristo static const struct clk_ops dpll_m4xen_ck_ops = {
32f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
33f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
34f38b0dd6STero Kristo 	.recalc_rate	= &omap4_dpll_regm4xen_recalc,
35f38b0dd6STero Kristo 	.round_rate	= &omap4_dpll_regm4xen_round_rate,
36f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
372e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
382e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
392e1a7b01STero Kristo 	.determine_rate	= &omap4_dpll_regm4xen_determine_rate,
40f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
41f38b0dd6STero Kristo };
42aa76fcf4STero Kristo #else
43aa76fcf4STero Kristo static const struct clk_ops dpll_m4xen_ck_ops = {};
44f38b0dd6STero Kristo #endif
45f38b0dd6STero Kristo 
46aa76fcf4STero Kristo #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4) || \
47aa76fcf4STero Kristo 	defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) || \
48aa76fcf4STero Kristo 	defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
49f38b0dd6STero Kristo static const struct clk_ops dpll_core_ck_ops = {
50f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
51f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
52f38b0dd6STero Kristo };
53f38b0dd6STero Kristo 
54f38b0dd6STero Kristo static const struct clk_ops dpll_ck_ops = {
55f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
56f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
57f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
58f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
59f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
602e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
612e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
622e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
63f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
64f38b0dd6STero Kristo };
65f38b0dd6STero Kristo 
66f38b0dd6STero Kristo static const struct clk_ops dpll_no_gate_ck_ops = {
67f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
68f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
69f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
70f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
712e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
722e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
732e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
74f38b0dd6STero Kristo };
75aa76fcf4STero Kristo #else
76aa76fcf4STero Kristo static const struct clk_ops dpll_core_ck_ops = {};
77aa76fcf4STero Kristo static const struct clk_ops dpll_ck_ops = {};
78aa76fcf4STero Kristo static const struct clk_ops dpll_no_gate_ck_ops = {};
79aa76fcf4STero Kristo const struct clk_hw_omap_ops clkhwops_omap3_dpll = {};
80aa76fcf4STero Kristo #endif
81aa76fcf4STero Kristo 
82aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP2
83aa76fcf4STero Kristo static const struct clk_ops omap2_dpll_core_ck_ops = {
84aa76fcf4STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
85aa76fcf4STero Kristo 	.recalc_rate	= &omap2_dpllcore_recalc,
86aa76fcf4STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
87aa76fcf4STero Kristo 	.set_rate	= &omap2_reprogram_dpllcore,
88aa76fcf4STero Kristo };
89aa76fcf4STero Kristo #else
90aa76fcf4STero Kristo static const struct clk_ops omap2_dpll_core_ck_ops = {};
91aa76fcf4STero Kristo #endif
92aa76fcf4STero Kristo 
93aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP3
94aa76fcf4STero Kristo static const struct clk_ops omap3_dpll_core_ck_ops = {
95aa76fcf4STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
96aa76fcf4STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
97aa76fcf4STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
98aa76fcf4STero Kristo };
99aa76fcf4STero Kristo #else
100aa76fcf4STero Kristo static const struct clk_ops omap3_dpll_core_ck_ops = {};
101aa76fcf4STero Kristo #endif
102f38b0dd6STero Kristo 
103f38b0dd6STero Kristo #ifdef CONFIG_ARCH_OMAP3
104f38b0dd6STero Kristo static const struct clk_ops omap3_dpll_ck_ops = {
105f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
106f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
107f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
108f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
109f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
1102e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
1112e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
1122e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
113f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
114f38b0dd6STero Kristo };
115f38b0dd6STero Kristo 
116f38b0dd6STero Kristo static const struct clk_ops omap3_dpll_per_ck_ops = {
117f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
118f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
119f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
120f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
121f38b0dd6STero Kristo 	.set_rate	= &omap3_dpll4_set_rate,
1222e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
1232e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_dpll4_set_rate_and_parent,
1242e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
125f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
126f38b0dd6STero Kristo };
127f38b0dd6STero Kristo #endif
128f38b0dd6STero Kristo 
129f38b0dd6STero Kristo static const struct clk_ops dpll_x2_ck_ops = {
130f38b0dd6STero Kristo 	.recalc_rate	= &omap3_clkoutx2_recalc,
131f38b0dd6STero Kristo };
132f38b0dd6STero Kristo 
133f38b0dd6STero Kristo /**
134*ed405a23STero Kristo  * _register_dpll - low level registration of a DPLL clock
135f38b0dd6STero Kristo  * @hw: hardware clock definition for the clock
136f38b0dd6STero Kristo  * @node: device node for the clock
137f38b0dd6STero Kristo  *
138f38b0dd6STero Kristo  * Finalizes DPLL registration process. In case a failure (clk-ref or
139f38b0dd6STero Kristo  * clk-bypass is missing), the clock is added to retry list and
140f38b0dd6STero Kristo  * the initialization is retried on later stage.
141f38b0dd6STero Kristo  */
142*ed405a23STero Kristo static void __init _register_dpll(struct clk_hw *hw,
143f38b0dd6STero Kristo 				  struct device_node *node)
144f38b0dd6STero Kristo {
145f38b0dd6STero Kristo 	struct clk_hw_omap *clk_hw = to_clk_hw_omap(hw);
146f38b0dd6STero Kristo 	struct dpll_data *dd = clk_hw->dpll_data;
147f38b0dd6STero Kristo 	struct clk *clk;
148f38b0dd6STero Kristo 
149f38b0dd6STero Kristo 	dd->clk_ref = of_clk_get(node, 0);
150f38b0dd6STero Kristo 	dd->clk_bypass = of_clk_get(node, 1);
151f38b0dd6STero Kristo 
152f38b0dd6STero Kristo 	if (IS_ERR(dd->clk_ref) || IS_ERR(dd->clk_bypass)) {
153f38b0dd6STero Kristo 		pr_debug("clk-ref or clk-bypass missing for %s, retry later\n",
154f38b0dd6STero Kristo 			 node->name);
155*ed405a23STero Kristo 		if (!ti_clk_retry_init(node, hw, _register_dpll))
156f38b0dd6STero Kristo 			return;
157f38b0dd6STero Kristo 
158f38b0dd6STero Kristo 		goto cleanup;
159f38b0dd6STero Kristo 	}
160f38b0dd6STero Kristo 
161f38b0dd6STero Kristo 	/* register the clock */
162f38b0dd6STero Kristo 	clk = clk_register(NULL, &clk_hw->hw);
163f38b0dd6STero Kristo 
164f38b0dd6STero Kristo 	if (!IS_ERR(clk)) {
165f38b0dd6STero Kristo 		omap2_init_clk_hw_omap_clocks(clk);
166f38b0dd6STero Kristo 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
167f38b0dd6STero Kristo 		kfree(clk_hw->hw.init->parent_names);
168f38b0dd6STero Kristo 		kfree(clk_hw->hw.init);
169f38b0dd6STero Kristo 		return;
170f38b0dd6STero Kristo 	}
171f38b0dd6STero Kristo 
172f38b0dd6STero Kristo cleanup:
173f38b0dd6STero Kristo 	kfree(clk_hw->dpll_data);
174f38b0dd6STero Kristo 	kfree(clk_hw->hw.init->parent_names);
175f38b0dd6STero Kristo 	kfree(clk_hw->hw.init);
176f38b0dd6STero Kristo 	kfree(clk_hw);
177f38b0dd6STero Kristo }
178f38b0dd6STero Kristo 
179*ed405a23STero Kristo void __iomem *_get_reg(u8 module, u16 offset)
180*ed405a23STero Kristo {
181*ed405a23STero Kristo 	u32 reg;
182*ed405a23STero Kristo 	struct clk_omap_reg *reg_setup;
183*ed405a23STero Kristo 
184*ed405a23STero Kristo 	reg_setup = (struct clk_omap_reg *)&reg;
185*ed405a23STero Kristo 
186*ed405a23STero Kristo 	reg_setup->index = module;
187*ed405a23STero Kristo 	reg_setup->offset = offset;
188*ed405a23STero Kristo 
189*ed405a23STero Kristo 	return (void __iomem *)reg;
190*ed405a23STero Kristo }
191*ed405a23STero Kristo 
192*ed405a23STero Kristo struct clk *ti_clk_register_dpll(struct ti_clk *setup)
193*ed405a23STero Kristo {
194*ed405a23STero Kristo 	struct clk_hw_omap *clk_hw;
195*ed405a23STero Kristo 	struct clk_init_data init = { NULL };
196*ed405a23STero Kristo 	struct dpll_data *dd;
197*ed405a23STero Kristo 	struct clk *clk;
198*ed405a23STero Kristo 	struct ti_clk_dpll *dpll;
199*ed405a23STero Kristo 	const struct clk_ops *ops = &omap3_dpll_ck_ops;
200*ed405a23STero Kristo 	struct clk *clk_ref;
201*ed405a23STero Kristo 	struct clk *clk_bypass;
202*ed405a23STero Kristo 
203*ed405a23STero Kristo 	dpll = setup->data;
204*ed405a23STero Kristo 
205*ed405a23STero Kristo 	if (dpll->num_parents < 2)
206*ed405a23STero Kristo 		return ERR_PTR(-EINVAL);
207*ed405a23STero Kristo 
208*ed405a23STero Kristo 	clk_ref = clk_get_sys(NULL, dpll->parents[0]);
209*ed405a23STero Kristo 	clk_bypass = clk_get_sys(NULL, dpll->parents[1]);
210*ed405a23STero Kristo 
211*ed405a23STero Kristo 	if (IS_ERR_OR_NULL(clk_ref) || IS_ERR_OR_NULL(clk_bypass))
212*ed405a23STero Kristo 		return ERR_PTR(-EAGAIN);
213*ed405a23STero Kristo 
214*ed405a23STero Kristo 	dd = kzalloc(sizeof(*dd), GFP_KERNEL);
215*ed405a23STero Kristo 	clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
216*ed405a23STero Kristo 	if (!dd || !clk_hw) {
217*ed405a23STero Kristo 		clk = ERR_PTR(-ENOMEM);
218*ed405a23STero Kristo 		goto cleanup;
219*ed405a23STero Kristo 	}
220*ed405a23STero Kristo 
221*ed405a23STero Kristo 	clk_hw->dpll_data = dd;
222*ed405a23STero Kristo 	clk_hw->ops = &clkhwops_omap3_dpll;
223*ed405a23STero Kristo 	clk_hw->hw.init = &init;
224*ed405a23STero Kristo 	clk_hw->flags = MEMMAP_ADDRESSING;
225*ed405a23STero Kristo 
226*ed405a23STero Kristo 	init.name = setup->name;
227*ed405a23STero Kristo 	init.ops = ops;
228*ed405a23STero Kristo 
229*ed405a23STero Kristo 	init.num_parents = dpll->num_parents;
230*ed405a23STero Kristo 	init.parent_names = dpll->parents;
231*ed405a23STero Kristo 
232*ed405a23STero Kristo 	dd->control_reg = _get_reg(dpll->module, dpll->control_reg);
233*ed405a23STero Kristo 	dd->idlest_reg = _get_reg(dpll->module, dpll->idlest_reg);
234*ed405a23STero Kristo 	dd->mult_div1_reg = _get_reg(dpll->module, dpll->mult_div1_reg);
235*ed405a23STero Kristo 	dd->autoidle_reg = _get_reg(dpll->module, dpll->autoidle_reg);
236*ed405a23STero Kristo 
237*ed405a23STero Kristo 	dd->modes = dpll->modes;
238*ed405a23STero Kristo 	dd->div1_mask = dpll->div1_mask;
239*ed405a23STero Kristo 	dd->idlest_mask = dpll->idlest_mask;
240*ed405a23STero Kristo 	dd->mult_mask = dpll->mult_mask;
241*ed405a23STero Kristo 	dd->autoidle_mask = dpll->autoidle_mask;
242*ed405a23STero Kristo 	dd->enable_mask = dpll->enable_mask;
243*ed405a23STero Kristo 	dd->sddiv_mask = dpll->sddiv_mask;
244*ed405a23STero Kristo 	dd->dco_mask = dpll->dco_mask;
245*ed405a23STero Kristo 	dd->max_divider = dpll->max_divider;
246*ed405a23STero Kristo 	dd->min_divider = dpll->min_divider;
247*ed405a23STero Kristo 	dd->max_multiplier = dpll->max_multiplier;
248*ed405a23STero Kristo 	dd->auto_recal_bit = dpll->auto_recal_bit;
249*ed405a23STero Kristo 	dd->recal_en_bit = dpll->recal_en_bit;
250*ed405a23STero Kristo 	dd->recal_st_bit = dpll->recal_st_bit;
251*ed405a23STero Kristo 
252*ed405a23STero Kristo 	dd->clk_ref = clk_ref;
253*ed405a23STero Kristo 	dd->clk_bypass = clk_bypass;
254*ed405a23STero Kristo 
255*ed405a23STero Kristo 	if (dpll->flags & CLKF_CORE)
256*ed405a23STero Kristo 		ops = &omap3_dpll_core_ck_ops;
257*ed405a23STero Kristo 
258*ed405a23STero Kristo 	if (dpll->flags & CLKF_PER)
259*ed405a23STero Kristo 		ops = &omap3_dpll_per_ck_ops;
260*ed405a23STero Kristo 
261*ed405a23STero Kristo 	if (dpll->flags & CLKF_J_TYPE)
262*ed405a23STero Kristo 		dd->flags |= DPLL_J_TYPE;
263*ed405a23STero Kristo 
264*ed405a23STero Kristo 	clk = clk_register(NULL, &clk_hw->hw);
265*ed405a23STero Kristo 
266*ed405a23STero Kristo 	if (!IS_ERR(clk))
267*ed405a23STero Kristo 		return clk;
268*ed405a23STero Kristo 
269*ed405a23STero Kristo cleanup:
270*ed405a23STero Kristo 	kfree(dd);
271*ed405a23STero Kristo 	kfree(clk_hw);
272*ed405a23STero Kristo 	return clk;
273*ed405a23STero Kristo }
274*ed405a23STero Kristo 
275f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
2764332ec1aSRoger Quadros 	defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM33XX) || \
2774332ec1aSRoger Quadros 	defined(CONFIG_SOC_AM43XX)
278f38b0dd6STero Kristo /**
279*ed405a23STero Kristo  * _register_dpll_x2 - Registers a DPLLx2 clock
280f38b0dd6STero Kristo  * @node: device node for this clock
281f38b0dd6STero Kristo  * @ops: clk_ops for this clock
282f38b0dd6STero Kristo  * @hw_ops: clk_hw_ops for this clock
283f38b0dd6STero Kristo  *
284f38b0dd6STero Kristo  * Initializes a DPLL x 2 clock from device tree data.
285f38b0dd6STero Kristo  */
286*ed405a23STero Kristo static void _register_dpll_x2(struct device_node *node,
287f38b0dd6STero Kristo 			      const struct clk_ops *ops,
288f38b0dd6STero Kristo 			      const struct clk_hw_omap_ops *hw_ops)
289f38b0dd6STero Kristo {
290f38b0dd6STero Kristo 	struct clk *clk;
291f38b0dd6STero Kristo 	struct clk_init_data init = { NULL };
292f38b0dd6STero Kristo 	struct clk_hw_omap *clk_hw;
293f38b0dd6STero Kristo 	const char *name = node->name;
294f38b0dd6STero Kristo 	const char *parent_name;
295f38b0dd6STero Kristo 
296f38b0dd6STero Kristo 	parent_name = of_clk_get_parent_name(node, 0);
297f38b0dd6STero Kristo 	if (!parent_name) {
298f38b0dd6STero Kristo 		pr_err("%s must have parent\n", node->name);
299f38b0dd6STero Kristo 		return;
300f38b0dd6STero Kristo 	}
301f38b0dd6STero Kristo 
302f38b0dd6STero Kristo 	clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
303f38b0dd6STero Kristo 	if (!clk_hw)
304f38b0dd6STero Kristo 		return;
305f38b0dd6STero Kristo 
306f38b0dd6STero Kristo 	clk_hw->ops = hw_ops;
307f38b0dd6STero Kristo 	clk_hw->hw.init = &init;
308f38b0dd6STero Kristo 
309f38b0dd6STero Kristo 	init.name = name;
310f38b0dd6STero Kristo 	init.ops = ops;
311f38b0dd6STero Kristo 	init.parent_names = &parent_name;
312f38b0dd6STero Kristo 	init.num_parents = 1;
313f38b0dd6STero Kristo 
314f38b0dd6STero Kristo 	/* register the clock */
315f38b0dd6STero Kristo 	clk = clk_register(NULL, &clk_hw->hw);
316f38b0dd6STero Kristo 
317f38b0dd6STero Kristo 	if (IS_ERR(clk)) {
318f38b0dd6STero Kristo 		kfree(clk_hw);
319f38b0dd6STero Kristo 	} else {
320f38b0dd6STero Kristo 		omap2_init_clk_hw_omap_clocks(clk);
321f38b0dd6STero Kristo 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
322f38b0dd6STero Kristo 	}
323f38b0dd6STero Kristo }
324f38b0dd6STero Kristo #endif
325f38b0dd6STero Kristo 
326f38b0dd6STero Kristo /**
327f38b0dd6STero Kristo  * of_ti_dpll_setup - Setup function for OMAP DPLL clocks
328f38b0dd6STero Kristo  * @node: device node containing the DPLL info
329f38b0dd6STero Kristo  * @ops: ops for the DPLL
330f38b0dd6STero Kristo  * @ddt: DPLL data template to use
331f38b0dd6STero Kristo  *
332f38b0dd6STero Kristo  * Initializes a DPLL clock from device tree data.
333f38b0dd6STero Kristo  */
334f38b0dd6STero Kristo static void __init of_ti_dpll_setup(struct device_node *node,
335f38b0dd6STero Kristo 				    const struct clk_ops *ops,
336a6fe3771STero Kristo 				    const struct dpll_data *ddt)
337f38b0dd6STero Kristo {
338f38b0dd6STero Kristo 	struct clk_hw_omap *clk_hw = NULL;
339f38b0dd6STero Kristo 	struct clk_init_data *init = NULL;
340f38b0dd6STero Kristo 	const char **parent_names = NULL;
341f38b0dd6STero Kristo 	struct dpll_data *dd = NULL;
342f38b0dd6STero Kristo 	int i;
343f38b0dd6STero Kristo 	u8 dpll_mode = 0;
344f38b0dd6STero Kristo 
345f38b0dd6STero Kristo 	dd = kzalloc(sizeof(*dd), GFP_KERNEL);
346f38b0dd6STero Kristo 	clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
347f38b0dd6STero Kristo 	init = kzalloc(sizeof(*init), GFP_KERNEL);
348f38b0dd6STero Kristo 	if (!dd || !clk_hw || !init)
349f38b0dd6STero Kristo 		goto cleanup;
350f38b0dd6STero Kristo 
351f38b0dd6STero Kristo 	memcpy(dd, ddt, sizeof(*dd));
352f38b0dd6STero Kristo 
353f38b0dd6STero Kristo 	clk_hw->dpll_data = dd;
354f38b0dd6STero Kristo 	clk_hw->ops = &clkhwops_omap3_dpll;
355f38b0dd6STero Kristo 	clk_hw->hw.init = init;
356f38b0dd6STero Kristo 	clk_hw->flags = MEMMAP_ADDRESSING;
357f38b0dd6STero Kristo 
358f38b0dd6STero Kristo 	init->name = node->name;
359f38b0dd6STero Kristo 	init->ops = ops;
360f38b0dd6STero Kristo 
361f38b0dd6STero Kristo 	init->num_parents = of_clk_get_parent_count(node);
362f38b0dd6STero Kristo 	if (init->num_parents < 1) {
363f38b0dd6STero Kristo 		pr_err("%s must have parent(s)\n", node->name);
364f38b0dd6STero Kristo 		goto cleanup;
365f38b0dd6STero Kristo 	}
366f38b0dd6STero Kristo 
367f38b0dd6STero Kristo 	parent_names = kzalloc(sizeof(char *) * init->num_parents, GFP_KERNEL);
368f38b0dd6STero Kristo 	if (!parent_names)
369f38b0dd6STero Kristo 		goto cleanup;
370f38b0dd6STero Kristo 
371f38b0dd6STero Kristo 	for (i = 0; i < init->num_parents; i++)
372f38b0dd6STero Kristo 		parent_names[i] = of_clk_get_parent_name(node, i);
373f38b0dd6STero Kristo 
374f38b0dd6STero Kristo 	init->parent_names = parent_names;
375f38b0dd6STero Kristo 
376f38b0dd6STero Kristo 	dd->control_reg = ti_clk_get_reg_addr(node, 0);
377f38b0dd6STero Kristo 
378aa76fcf4STero Kristo 	/*
379aa76fcf4STero Kristo 	 * Special case for OMAP2 DPLL, register order is different due to
380aa76fcf4STero Kristo 	 * missing idlest_reg, also clkhwops is different. Detected from
381aa76fcf4STero Kristo 	 * missing idlest_mask.
382aa76fcf4STero Kristo 	 */
383aa76fcf4STero Kristo 	if (!dd->idlest_mask) {
384aa76fcf4STero Kristo 		dd->mult_div1_reg = ti_clk_get_reg_addr(node, 1);
385aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP2
386aa76fcf4STero Kristo 		clk_hw->ops = &clkhwops_omap2xxx_dpll;
387aa76fcf4STero Kristo 		omap2xxx_clkt_dpllcore_init(&clk_hw->hw);
388aa76fcf4STero Kristo #endif
389aa76fcf4STero Kristo 	} else {
390aa76fcf4STero Kristo 		dd->idlest_reg = ti_clk_get_reg_addr(node, 1);
391aa76fcf4STero Kristo 		if (!dd->idlest_reg)
392aa76fcf4STero Kristo 			goto cleanup;
393aa76fcf4STero Kristo 
394aa76fcf4STero Kristo 		dd->mult_div1_reg = ti_clk_get_reg_addr(node, 2);
395aa76fcf4STero Kristo 	}
396aa76fcf4STero Kristo 
397aa76fcf4STero Kristo 	if (!dd->control_reg || !dd->mult_div1_reg)
398f38b0dd6STero Kristo 		goto cleanup;
399f38b0dd6STero Kristo 
400a6fe3771STero Kristo 	if (dd->autoidle_mask) {
401f38b0dd6STero Kristo 		dd->autoidle_reg = ti_clk_get_reg_addr(node, 3);
402f38b0dd6STero Kristo 		if (!dd->autoidle_reg)
403f38b0dd6STero Kristo 			goto cleanup;
404f38b0dd6STero Kristo 	}
405f38b0dd6STero Kristo 
406f38b0dd6STero Kristo 	if (of_property_read_bool(node, "ti,low-power-stop"))
407f38b0dd6STero Kristo 		dpll_mode |= 1 << DPLL_LOW_POWER_STOP;
408f38b0dd6STero Kristo 
409f38b0dd6STero Kristo 	if (of_property_read_bool(node, "ti,low-power-bypass"))
410f38b0dd6STero Kristo 		dpll_mode |= 1 << DPLL_LOW_POWER_BYPASS;
411f38b0dd6STero Kristo 
412f38b0dd6STero Kristo 	if (of_property_read_bool(node, "ti,lock"))
413f38b0dd6STero Kristo 		dpll_mode |= 1 << DPLL_LOCKED;
414f38b0dd6STero Kristo 
415f38b0dd6STero Kristo 	if (dpll_mode)
416f38b0dd6STero Kristo 		dd->modes = dpll_mode;
417f38b0dd6STero Kristo 
418*ed405a23STero Kristo 	_register_dpll(&clk_hw->hw, node);
419f38b0dd6STero Kristo 	return;
420f38b0dd6STero Kristo 
421f38b0dd6STero Kristo cleanup:
422f38b0dd6STero Kristo 	kfree(dd);
423f38b0dd6STero Kristo 	kfree(parent_names);
424f38b0dd6STero Kristo 	kfree(init);
425f38b0dd6STero Kristo 	kfree(clk_hw);
426f38b0dd6STero Kristo }
427f38b0dd6STero Kristo 
428f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
429f38b0dd6STero Kristo 	defined(CONFIG_SOC_DRA7XX)
430f38b0dd6STero Kristo static void __init of_ti_omap4_dpll_x2_setup(struct device_node *node)
431f38b0dd6STero Kristo {
432*ed405a23STero Kristo 	_register_dpll_x2(node, &dpll_x2_ck_ops, &clkhwops_omap4_dpllmx);
433f38b0dd6STero Kristo }
434f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_dpll_x2_clock, "ti,omap4-dpll-x2-clock",
435f38b0dd6STero Kristo 	       of_ti_omap4_dpll_x2_setup);
436f38b0dd6STero Kristo #endif
437f38b0dd6STero Kristo 
4384332ec1aSRoger Quadros #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
439f38b0dd6STero Kristo static void __init of_ti_am3_dpll_x2_setup(struct device_node *node)
440f38b0dd6STero Kristo {
441*ed405a23STero Kristo 	_register_dpll_x2(node, &dpll_x2_ck_ops, NULL);
442f38b0dd6STero Kristo }
443f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_dpll_x2_clock, "ti,am3-dpll-x2-clock",
444f38b0dd6STero Kristo 	       of_ti_am3_dpll_x2_setup);
445f38b0dd6STero Kristo #endif
446f38b0dd6STero Kristo 
447f38b0dd6STero Kristo #ifdef CONFIG_ARCH_OMAP3
448f38b0dd6STero Kristo static void __init of_ti_omap3_dpll_setup(struct device_node *node)
449f38b0dd6STero Kristo {
450f38b0dd6STero Kristo 	const struct dpll_data dd = {
451f38b0dd6STero Kristo 		.idlest_mask = 0x1,
452f38b0dd6STero Kristo 		.enable_mask = 0x7,
453f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
454f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
455f38b0dd6STero Kristo 		.div1_mask = 0x7f,
456f38b0dd6STero Kristo 		.max_multiplier = 2047,
457f38b0dd6STero Kristo 		.max_divider = 128,
458f38b0dd6STero Kristo 		.min_divider = 1,
459f38b0dd6STero Kristo 		.freqsel_mask = 0xf0,
460f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
461f38b0dd6STero Kristo 	};
462f38b0dd6STero Kristo 
463a6fe3771STero Kristo 	of_ti_dpll_setup(node, &omap3_dpll_ck_ops, &dd);
464f38b0dd6STero Kristo }
465f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_dpll_clock, "ti,omap3-dpll-clock",
466f38b0dd6STero Kristo 	       of_ti_omap3_dpll_setup);
467f38b0dd6STero Kristo 
468f38b0dd6STero Kristo static void __init of_ti_omap3_core_dpll_setup(struct device_node *node)
469f38b0dd6STero Kristo {
470f38b0dd6STero Kristo 	const struct dpll_data dd = {
471f38b0dd6STero Kristo 		.idlest_mask = 0x1,
472f38b0dd6STero Kristo 		.enable_mask = 0x7,
473f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
474f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 16,
475f38b0dd6STero Kristo 		.div1_mask = 0x7f << 8,
476f38b0dd6STero Kristo 		.max_multiplier = 2047,
477f38b0dd6STero Kristo 		.max_divider = 128,
478f38b0dd6STero Kristo 		.min_divider = 1,
479f38b0dd6STero Kristo 		.freqsel_mask = 0xf0,
480f38b0dd6STero Kristo 	};
481f38b0dd6STero Kristo 
482a6fe3771STero Kristo 	of_ti_dpll_setup(node, &omap3_dpll_core_ck_ops, &dd);
483f38b0dd6STero Kristo }
484f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_core_dpll_clock, "ti,omap3-dpll-core-clock",
485f38b0dd6STero Kristo 	       of_ti_omap3_core_dpll_setup);
486f38b0dd6STero Kristo 
487f38b0dd6STero Kristo static void __init of_ti_omap3_per_dpll_setup(struct device_node *node)
488f38b0dd6STero Kristo {
489f38b0dd6STero Kristo 	const struct dpll_data dd = {
490f38b0dd6STero Kristo 		.idlest_mask = 0x1 << 1,
491f38b0dd6STero Kristo 		.enable_mask = 0x7 << 16,
492f38b0dd6STero Kristo 		.autoidle_mask = 0x7 << 3,
493f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
494f38b0dd6STero Kristo 		.div1_mask = 0x7f,
495f38b0dd6STero Kristo 		.max_multiplier = 2047,
496f38b0dd6STero Kristo 		.max_divider = 128,
497f38b0dd6STero Kristo 		.min_divider = 1,
498f38b0dd6STero Kristo 		.freqsel_mask = 0xf00000,
499f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
500f38b0dd6STero Kristo 	};
501f38b0dd6STero Kristo 
502a6fe3771STero Kristo 	of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd);
503f38b0dd6STero Kristo }
504f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_per_dpll_clock, "ti,omap3-dpll-per-clock",
505f38b0dd6STero Kristo 	       of_ti_omap3_per_dpll_setup);
506f38b0dd6STero Kristo 
507f38b0dd6STero Kristo static void __init of_ti_omap3_per_jtype_dpll_setup(struct device_node *node)
508f38b0dd6STero Kristo {
509f38b0dd6STero Kristo 	const struct dpll_data dd = {
510f38b0dd6STero Kristo 		.idlest_mask = 0x1 << 1,
511f38b0dd6STero Kristo 		.enable_mask = 0x7 << 16,
512f38b0dd6STero Kristo 		.autoidle_mask = 0x7 << 3,
513f38b0dd6STero Kristo 		.mult_mask = 0xfff << 8,
514f38b0dd6STero Kristo 		.div1_mask = 0x7f,
515f38b0dd6STero Kristo 		.max_multiplier = 4095,
516f38b0dd6STero Kristo 		.max_divider = 128,
517f38b0dd6STero Kristo 		.min_divider = 1,
518f38b0dd6STero Kristo 		.sddiv_mask = 0xff << 24,
519f38b0dd6STero Kristo 		.dco_mask = 0xe << 20,
520f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
521f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
522f38b0dd6STero Kristo 	};
523f38b0dd6STero Kristo 
524a6fe3771STero Kristo 	of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd);
525f38b0dd6STero Kristo }
526f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_per_jtype_dpll_clock, "ti,omap3-dpll-per-j-type-clock",
527f38b0dd6STero Kristo 	       of_ti_omap3_per_jtype_dpll_setup);
528f38b0dd6STero Kristo #endif
529f38b0dd6STero Kristo 
530f38b0dd6STero Kristo static void __init of_ti_omap4_dpll_setup(struct device_node *node)
531f38b0dd6STero Kristo {
532f38b0dd6STero Kristo 	const struct dpll_data dd = {
533f38b0dd6STero Kristo 		.idlest_mask = 0x1,
534f38b0dd6STero Kristo 		.enable_mask = 0x7,
535f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
536f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
537f38b0dd6STero Kristo 		.div1_mask = 0x7f,
538f38b0dd6STero Kristo 		.max_multiplier = 2047,
539f38b0dd6STero Kristo 		.max_divider = 128,
540f38b0dd6STero Kristo 		.min_divider = 1,
541f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
542f38b0dd6STero Kristo 	};
543f38b0dd6STero Kristo 
544a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
545f38b0dd6STero Kristo }
546f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_dpll_clock, "ti,omap4-dpll-clock",
547f38b0dd6STero Kristo 	       of_ti_omap4_dpll_setup);
548f38b0dd6STero Kristo 
549b4be0189SNishanth Menon static void __init of_ti_omap5_mpu_dpll_setup(struct device_node *node)
550b4be0189SNishanth Menon {
551b4be0189SNishanth Menon 	const struct dpll_data dd = {
552b4be0189SNishanth Menon 		.idlest_mask = 0x1,
553b4be0189SNishanth Menon 		.enable_mask = 0x7,
554b4be0189SNishanth Menon 		.autoidle_mask = 0x7,
555b4be0189SNishanth Menon 		.mult_mask = 0x7ff << 8,
556b4be0189SNishanth Menon 		.div1_mask = 0x7f,
557b4be0189SNishanth Menon 		.max_multiplier = 2047,
558b4be0189SNishanth Menon 		.max_divider = 128,
559b4be0189SNishanth Menon 		.dcc_mask = BIT(22),
560b4be0189SNishanth Menon 		.dcc_rate = 1400000000, /* DCC beyond 1.4GHz */
561b4be0189SNishanth Menon 		.min_divider = 1,
562b4be0189SNishanth Menon 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
563b4be0189SNishanth Menon 	};
564b4be0189SNishanth Menon 
565b4be0189SNishanth Menon 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
566b4be0189SNishanth Menon }
567b4be0189SNishanth Menon CLK_OF_DECLARE(of_ti_omap5_mpu_dpll_clock, "ti,omap5-mpu-dpll-clock",
568b4be0189SNishanth Menon 	       of_ti_omap5_mpu_dpll_setup);
569b4be0189SNishanth Menon 
570f38b0dd6STero Kristo static void __init of_ti_omap4_core_dpll_setup(struct device_node *node)
571f38b0dd6STero Kristo {
572f38b0dd6STero Kristo 	const struct dpll_data dd = {
573f38b0dd6STero Kristo 		.idlest_mask = 0x1,
574f38b0dd6STero Kristo 		.enable_mask = 0x7,
575f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
576f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
577f38b0dd6STero Kristo 		.div1_mask = 0x7f,
578f38b0dd6STero Kristo 		.max_multiplier = 2047,
579f38b0dd6STero Kristo 		.max_divider = 128,
580f38b0dd6STero Kristo 		.min_divider = 1,
581f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
582f38b0dd6STero Kristo 	};
583f38b0dd6STero Kristo 
584a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd);
585f38b0dd6STero Kristo }
586f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_core_dpll_clock, "ti,omap4-dpll-core-clock",
587f38b0dd6STero Kristo 	       of_ti_omap4_core_dpll_setup);
588f38b0dd6STero Kristo 
589f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
590f38b0dd6STero Kristo 	defined(CONFIG_SOC_DRA7XX)
591f38b0dd6STero Kristo static void __init of_ti_omap4_m4xen_dpll_setup(struct device_node *node)
592f38b0dd6STero Kristo {
593f38b0dd6STero Kristo 	const struct dpll_data dd = {
594f38b0dd6STero Kristo 		.idlest_mask = 0x1,
595f38b0dd6STero Kristo 		.enable_mask = 0x7,
596f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
597f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
598f38b0dd6STero Kristo 		.div1_mask = 0x7f,
599f38b0dd6STero Kristo 		.max_multiplier = 2047,
600f38b0dd6STero Kristo 		.max_divider = 128,
601f38b0dd6STero Kristo 		.min_divider = 1,
602f38b0dd6STero Kristo 		.m4xen_mask = 0x800,
603f38b0dd6STero Kristo 		.lpmode_mask = 1 << 10,
604f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
605f38b0dd6STero Kristo 	};
606f38b0dd6STero Kristo 
607a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd);
608f38b0dd6STero Kristo }
609f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_m4xen_dpll_clock, "ti,omap4-dpll-m4xen-clock",
610f38b0dd6STero Kristo 	       of_ti_omap4_m4xen_dpll_setup);
611f38b0dd6STero Kristo 
612f38b0dd6STero Kristo static void __init of_ti_omap4_jtype_dpll_setup(struct device_node *node)
613f38b0dd6STero Kristo {
614f38b0dd6STero Kristo 	const struct dpll_data dd = {
615f38b0dd6STero Kristo 		.idlest_mask = 0x1,
616f38b0dd6STero Kristo 		.enable_mask = 0x7,
617f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
618f38b0dd6STero Kristo 		.mult_mask = 0xfff << 8,
619f38b0dd6STero Kristo 		.div1_mask = 0xff,
620f38b0dd6STero Kristo 		.max_multiplier = 4095,
621f38b0dd6STero Kristo 		.max_divider = 256,
622f38b0dd6STero Kristo 		.min_divider = 1,
623f38b0dd6STero Kristo 		.sddiv_mask = 0xff << 24,
624f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
625f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
626f38b0dd6STero Kristo 	};
627f38b0dd6STero Kristo 
628a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd);
629f38b0dd6STero Kristo }
630f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_jtype_dpll_clock, "ti,omap4-dpll-j-type-clock",
631f38b0dd6STero Kristo 	       of_ti_omap4_jtype_dpll_setup);
632f38b0dd6STero Kristo #endif
633f38b0dd6STero Kristo 
634f38b0dd6STero Kristo static void __init of_ti_am3_no_gate_dpll_setup(struct device_node *node)
635f38b0dd6STero Kristo {
636f38b0dd6STero Kristo 	const struct dpll_data dd = {
637f38b0dd6STero Kristo 		.idlest_mask = 0x1,
638f38b0dd6STero Kristo 		.enable_mask = 0x7,
639f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
640f38b0dd6STero Kristo 		.div1_mask = 0x7f,
641f38b0dd6STero Kristo 		.max_multiplier = 2047,
642f38b0dd6STero Kristo 		.max_divider = 128,
643f38b0dd6STero Kristo 		.min_divider = 1,
644f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
645f38b0dd6STero Kristo 	};
646f38b0dd6STero Kristo 
647a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd);
648f38b0dd6STero Kristo }
649f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_no_gate_dpll_clock, "ti,am3-dpll-no-gate-clock",
650f38b0dd6STero Kristo 	       of_ti_am3_no_gate_dpll_setup);
651f38b0dd6STero Kristo 
652f38b0dd6STero Kristo static void __init of_ti_am3_jtype_dpll_setup(struct device_node *node)
653f38b0dd6STero Kristo {
654f38b0dd6STero Kristo 	const struct dpll_data dd = {
655f38b0dd6STero Kristo 		.idlest_mask = 0x1,
656f38b0dd6STero Kristo 		.enable_mask = 0x7,
657f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
658f38b0dd6STero Kristo 		.div1_mask = 0x7f,
659f38b0dd6STero Kristo 		.max_multiplier = 4095,
660f38b0dd6STero Kristo 		.max_divider = 256,
661f38b0dd6STero Kristo 		.min_divider = 2,
662f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
663f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
664f38b0dd6STero Kristo 	};
665f38b0dd6STero Kristo 
666a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
667f38b0dd6STero Kristo }
668f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_jtype_dpll_clock, "ti,am3-dpll-j-type-clock",
669f38b0dd6STero Kristo 	       of_ti_am3_jtype_dpll_setup);
670f38b0dd6STero Kristo 
671f38b0dd6STero Kristo static void __init of_ti_am3_no_gate_jtype_dpll_setup(struct device_node *node)
672f38b0dd6STero Kristo {
673f38b0dd6STero Kristo 	const struct dpll_data dd = {
674f38b0dd6STero Kristo 		.idlest_mask = 0x1,
675f38b0dd6STero Kristo 		.enable_mask = 0x7,
676f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
677f38b0dd6STero Kristo 		.div1_mask = 0x7f,
678f38b0dd6STero Kristo 		.max_multiplier = 2047,
679f38b0dd6STero Kristo 		.max_divider = 128,
680f38b0dd6STero Kristo 		.min_divider = 1,
681f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
682f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
683f38b0dd6STero Kristo 	};
684f38b0dd6STero Kristo 
685a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd);
686f38b0dd6STero Kristo }
687f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_no_gate_jtype_dpll_clock,
688f38b0dd6STero Kristo 	       "ti,am3-dpll-no-gate-j-type-clock",
689f38b0dd6STero Kristo 	       of_ti_am3_no_gate_jtype_dpll_setup);
690f38b0dd6STero Kristo 
691f38b0dd6STero Kristo static void __init of_ti_am3_dpll_setup(struct device_node *node)
692f38b0dd6STero Kristo {
693f38b0dd6STero Kristo 	const struct dpll_data dd = {
694f38b0dd6STero Kristo 		.idlest_mask = 0x1,
695f38b0dd6STero Kristo 		.enable_mask = 0x7,
696f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
697f38b0dd6STero Kristo 		.div1_mask = 0x7f,
698f38b0dd6STero Kristo 		.max_multiplier = 2047,
699f38b0dd6STero Kristo 		.max_divider = 128,
700f38b0dd6STero Kristo 		.min_divider = 1,
701f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
702f38b0dd6STero Kristo 	};
703f38b0dd6STero Kristo 
704a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
705f38b0dd6STero Kristo }
706f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_dpll_clock, "ti,am3-dpll-clock", of_ti_am3_dpll_setup);
707f38b0dd6STero Kristo 
708f38b0dd6STero Kristo static void __init of_ti_am3_core_dpll_setup(struct device_node *node)
709f38b0dd6STero Kristo {
710f38b0dd6STero Kristo 	const struct dpll_data dd = {
711f38b0dd6STero Kristo 		.idlest_mask = 0x1,
712f38b0dd6STero Kristo 		.enable_mask = 0x7,
713f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
714f38b0dd6STero Kristo 		.div1_mask = 0x7f,
715f38b0dd6STero Kristo 		.max_multiplier = 2047,
716f38b0dd6STero Kristo 		.max_divider = 128,
717f38b0dd6STero Kristo 		.min_divider = 1,
718f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
719f38b0dd6STero Kristo 	};
720f38b0dd6STero Kristo 
721a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd);
722f38b0dd6STero Kristo }
723f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_core_dpll_clock, "ti,am3-dpll-core-clock",
724f38b0dd6STero Kristo 	       of_ti_am3_core_dpll_setup);
725aa76fcf4STero Kristo 
726aa76fcf4STero Kristo static void __init of_ti_omap2_core_dpll_setup(struct device_node *node)
727aa76fcf4STero Kristo {
728aa76fcf4STero Kristo 	const struct dpll_data dd = {
729aa76fcf4STero Kristo 		.enable_mask = 0x3,
730aa76fcf4STero Kristo 		.mult_mask = 0x3ff << 12,
731aa76fcf4STero Kristo 		.div1_mask = 0xf << 8,
732aa76fcf4STero Kristo 		.max_divider = 16,
733aa76fcf4STero Kristo 		.min_divider = 1,
734aa76fcf4STero Kristo 	};
735aa76fcf4STero Kristo 
736aa76fcf4STero Kristo 	of_ti_dpll_setup(node, &omap2_dpll_core_ck_ops, &dd);
737aa76fcf4STero Kristo }
738aa76fcf4STero Kristo CLK_OF_DECLARE(ti_omap2_core_dpll_clock, "ti,omap2-dpll-core-clock",
739aa76fcf4STero Kristo 	       of_ti_omap2_core_dpll_setup);
740