xref: /openbmc/linux/drivers/clk/ti/dpll.c (revision d6e7bbc148f9fbec8a0117b0d0f420c9710e6d81)
1f38b0dd6STero Kristo /*
2f38b0dd6STero Kristo  * OMAP DPLL clock support
3f38b0dd6STero Kristo  *
4f38b0dd6STero Kristo  * Copyright (C) 2013 Texas Instruments, Inc.
5f38b0dd6STero Kristo  *
6f38b0dd6STero Kristo  * Tero Kristo <t-kristo@ti.com>
7f38b0dd6STero Kristo  *
8f38b0dd6STero Kristo  * This program is free software; you can redistribute it and/or modify
9f38b0dd6STero Kristo  * it under the terms of the GNU General Public License version 2 as
10f38b0dd6STero Kristo  * published by the Free Software Foundation.
11f38b0dd6STero Kristo  *
12f38b0dd6STero Kristo  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13f38b0dd6STero Kristo  * kind, whether express or implied; without even the implied warranty
14f38b0dd6STero Kristo  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15f38b0dd6STero Kristo  * GNU General Public License for more details.
16f38b0dd6STero Kristo  */
17f38b0dd6STero Kristo 
181b29e601SStephen Boyd #include <linux/clk.h>
19f38b0dd6STero Kristo #include <linux/clk-provider.h>
20f38b0dd6STero Kristo #include <linux/slab.h>
21f38b0dd6STero Kristo #include <linux/err.h>
22f38b0dd6STero Kristo #include <linux/of.h>
23f38b0dd6STero Kristo #include <linux/of_address.h>
24f38b0dd6STero Kristo #include <linux/clk/ti.h>
25ed405a23STero Kristo #include "clock.h"
26f38b0dd6STero Kristo 
27f38b0dd6STero Kristo #undef pr_fmt
28f38b0dd6STero Kristo #define pr_fmt(fmt) "%s: " fmt, __func__
29f38b0dd6STero Kristo 
30f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
31f38b0dd6STero Kristo 	defined(CONFIG_SOC_DRA7XX)
32f38b0dd6STero Kristo static const struct clk_ops dpll_m4xen_ck_ops = {
33f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
34f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
35f38b0dd6STero Kristo 	.recalc_rate	= &omap4_dpll_regm4xen_recalc,
36f38b0dd6STero Kristo 	.round_rate	= &omap4_dpll_regm4xen_round_rate,
37f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
382e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
392e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
402e1a7b01STero Kristo 	.determine_rate	= &omap4_dpll_regm4xen_determine_rate,
41f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
42*d6e7bbc1SRuss Dill 	.save_context	= &omap3_core_dpll_save_context,
43*d6e7bbc1SRuss Dill 	.restore_context = &omap3_core_dpll_restore_context,
44f38b0dd6STero Kristo };
45aa76fcf4STero Kristo #else
46aa76fcf4STero Kristo static const struct clk_ops dpll_m4xen_ck_ops = {};
47f38b0dd6STero Kristo #endif
48f38b0dd6STero Kristo 
49aa76fcf4STero Kristo #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4) || \
50aa76fcf4STero Kristo 	defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) || \
51aa76fcf4STero Kristo 	defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
52f38b0dd6STero Kristo static const struct clk_ops dpll_core_ck_ops = {
53f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
54f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
55f38b0dd6STero Kristo };
56f38b0dd6STero Kristo 
57f38b0dd6STero Kristo static const struct clk_ops dpll_ck_ops = {
58f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
59f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
60f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
61f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
62f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
632e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
642e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
652e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
66f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
67*d6e7bbc1SRuss Dill 	.save_context	= &omap3_noncore_dpll_save_context,
68*d6e7bbc1SRuss Dill 	.restore_context = &omap3_noncore_dpll_restore_context,
69f38b0dd6STero Kristo };
70f38b0dd6STero Kristo 
71f38b0dd6STero Kristo static const struct clk_ops dpll_no_gate_ck_ops = {
72f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
73f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
74f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
75f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
762e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
772e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
782e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
79*d6e7bbc1SRuss Dill 	.save_context	= &omap3_noncore_dpll_save_context,
80*d6e7bbc1SRuss Dill 	.restore_context = &omap3_noncore_dpll_restore_context
81f38b0dd6STero Kristo };
82aa76fcf4STero Kristo #else
83aa76fcf4STero Kristo static const struct clk_ops dpll_core_ck_ops = {};
84aa76fcf4STero Kristo static const struct clk_ops dpll_ck_ops = {};
85aa76fcf4STero Kristo static const struct clk_ops dpll_no_gate_ck_ops = {};
86aa76fcf4STero Kristo const struct clk_hw_omap_ops clkhwops_omap3_dpll = {};
87aa76fcf4STero Kristo #endif
88aa76fcf4STero Kristo 
89aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP2
90aa76fcf4STero Kristo static const struct clk_ops omap2_dpll_core_ck_ops = {
91aa76fcf4STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
92aa76fcf4STero Kristo 	.recalc_rate	= &omap2_dpllcore_recalc,
93aa76fcf4STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
94aa76fcf4STero Kristo 	.set_rate	= &omap2_reprogram_dpllcore,
95aa76fcf4STero Kristo };
96aa76fcf4STero Kristo #else
97aa76fcf4STero Kristo static const struct clk_ops omap2_dpll_core_ck_ops = {};
98aa76fcf4STero Kristo #endif
99aa76fcf4STero Kristo 
100aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP3
101aa76fcf4STero Kristo static const struct clk_ops omap3_dpll_core_ck_ops = {
102aa76fcf4STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
103aa76fcf4STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
104aa76fcf4STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
105aa76fcf4STero Kristo };
106aa76fcf4STero Kristo #else
107aa76fcf4STero Kristo static const struct clk_ops omap3_dpll_core_ck_ops = {};
108aa76fcf4STero Kristo #endif
109f38b0dd6STero Kristo 
110f38b0dd6STero Kristo #ifdef CONFIG_ARCH_OMAP3
111f38b0dd6STero Kristo static const struct clk_ops omap3_dpll_ck_ops = {
112f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
113f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
114f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
115f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
116f38b0dd6STero Kristo 	.set_rate	= &omap3_noncore_dpll_set_rate,
1172e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
1182e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
1192e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
120f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
121f38b0dd6STero Kristo };
122f38b0dd6STero Kristo 
123035cd485SRichard Watts static const struct clk_ops omap3_dpll5_ck_ops = {
124035cd485SRichard Watts 	.enable		= &omap3_noncore_dpll_enable,
125035cd485SRichard Watts 	.disable	= &omap3_noncore_dpll_disable,
126035cd485SRichard Watts 	.get_parent	= &omap2_init_dpll_parent,
127035cd485SRichard Watts 	.recalc_rate	= &omap3_dpll_recalc,
128035cd485SRichard Watts 	.set_rate	= &omap3_dpll5_set_rate,
129035cd485SRichard Watts 	.set_parent	= &omap3_noncore_dpll_set_parent,
130035cd485SRichard Watts 	.set_rate_and_parent	= &omap3_noncore_dpll_set_rate_and_parent,
131035cd485SRichard Watts 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
132035cd485SRichard Watts 	.round_rate	= &omap2_dpll_round_rate,
133035cd485SRichard Watts };
134035cd485SRichard Watts 
135f38b0dd6STero Kristo static const struct clk_ops omap3_dpll_per_ck_ops = {
136f38b0dd6STero Kristo 	.enable		= &omap3_noncore_dpll_enable,
137f38b0dd6STero Kristo 	.disable	= &omap3_noncore_dpll_disable,
138f38b0dd6STero Kristo 	.get_parent	= &omap2_init_dpll_parent,
139f38b0dd6STero Kristo 	.recalc_rate	= &omap3_dpll_recalc,
140f38b0dd6STero Kristo 	.set_rate	= &omap3_dpll4_set_rate,
1412e1a7b01STero Kristo 	.set_parent	= &omap3_noncore_dpll_set_parent,
1422e1a7b01STero Kristo 	.set_rate_and_parent	= &omap3_dpll4_set_rate_and_parent,
1432e1a7b01STero Kristo 	.determine_rate	= &omap3_noncore_dpll_determine_rate,
144f38b0dd6STero Kristo 	.round_rate	= &omap2_dpll_round_rate,
145f38b0dd6STero Kristo };
146f38b0dd6STero Kristo #endif
147f38b0dd6STero Kristo 
148f38b0dd6STero Kristo static const struct clk_ops dpll_x2_ck_ops = {
149f38b0dd6STero Kristo 	.recalc_rate	= &omap3_clkoutx2_recalc,
150f38b0dd6STero Kristo };
151f38b0dd6STero Kristo 
152f38b0dd6STero Kristo /**
153ed405a23STero Kristo  * _register_dpll - low level registration of a DPLL clock
154f38b0dd6STero Kristo  * @hw: hardware clock definition for the clock
155f38b0dd6STero Kristo  * @node: device node for the clock
156f38b0dd6STero Kristo  *
157f38b0dd6STero Kristo  * Finalizes DPLL registration process. In case a failure (clk-ref or
158f38b0dd6STero Kristo  * clk-bypass is missing), the clock is added to retry list and
159f38b0dd6STero Kristo  * the initialization is retried on later stage.
160f38b0dd6STero Kristo  */
161ffb009b2STero Kristo static void __init _register_dpll(void *user,
162f38b0dd6STero Kristo 				  struct device_node *node)
163f38b0dd6STero Kristo {
164ffb009b2STero Kristo 	struct clk_hw *hw = user;
165f38b0dd6STero Kristo 	struct clk_hw_omap *clk_hw = to_clk_hw_omap(hw);
166f38b0dd6STero Kristo 	struct dpll_data *dd = clk_hw->dpll_data;
167f38b0dd6STero Kristo 	struct clk *clk;
168f38b0dd6STero Kristo 
169b6f51284STero Kristo 	clk = of_clk_get(node, 0);
170b6f51284STero Kristo 	if (IS_ERR(clk)) {
171b6f51284STero Kristo 		pr_debug("clk-ref missing for %s, retry later\n",
172f38b0dd6STero Kristo 			 node->name);
173ed405a23STero Kristo 		if (!ti_clk_retry_init(node, hw, _register_dpll))
174f38b0dd6STero Kristo 			return;
175f38b0dd6STero Kristo 
176f38b0dd6STero Kristo 		goto cleanup;
177f38b0dd6STero Kristo 	}
178f38b0dd6STero Kristo 
179b6f51284STero Kristo 	dd->clk_ref = __clk_get_hw(clk);
180b6f51284STero Kristo 
181b6f51284STero Kristo 	clk = of_clk_get(node, 1);
182b6f51284STero Kristo 
183b6f51284STero Kristo 	if (IS_ERR(clk)) {
184b6f51284STero Kristo 		pr_debug("clk-bypass missing for %s, retry later\n",
185b6f51284STero Kristo 			 node->name);
186b6f51284STero Kristo 		if (!ti_clk_retry_init(node, hw, _register_dpll))
187b6f51284STero Kristo 			return;
188b6f51284STero Kristo 
189b6f51284STero Kristo 		goto cleanup;
190b6f51284STero Kristo 	}
191b6f51284STero Kristo 
192b6f51284STero Kristo 	dd->clk_bypass = __clk_get_hw(clk);
193b6f51284STero Kristo 
194f38b0dd6STero Kristo 	/* register the clock */
1951ae79c46STero Kristo 	clk = ti_clk_register(NULL, &clk_hw->hw, node->name);
196f38b0dd6STero Kristo 
197f38b0dd6STero Kristo 	if (!IS_ERR(clk)) {
19898d8a60eSStephen Boyd 		omap2_init_clk_hw_omap_clocks(&clk_hw->hw);
199f38b0dd6STero Kristo 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
200f38b0dd6STero Kristo 		kfree(clk_hw->hw.init->parent_names);
201f38b0dd6STero Kristo 		kfree(clk_hw->hw.init);
202f38b0dd6STero Kristo 		return;
203f38b0dd6STero Kristo 	}
204f38b0dd6STero Kristo 
205f38b0dd6STero Kristo cleanup:
206f38b0dd6STero Kristo 	kfree(clk_hw->dpll_data);
207f38b0dd6STero Kristo 	kfree(clk_hw->hw.init->parent_names);
208f38b0dd6STero Kristo 	kfree(clk_hw->hw.init);
209f38b0dd6STero Kristo 	kfree(clk_hw);
210f38b0dd6STero Kristo }
211f38b0dd6STero Kristo 
212f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
2134332ec1aSRoger Quadros 	defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM33XX) || \
2144332ec1aSRoger Quadros 	defined(CONFIG_SOC_AM43XX)
215f38b0dd6STero Kristo /**
216ed405a23STero Kristo  * _register_dpll_x2 - Registers a DPLLx2 clock
217f38b0dd6STero Kristo  * @node: device node for this clock
218f38b0dd6STero Kristo  * @ops: clk_ops for this clock
219f38b0dd6STero Kristo  * @hw_ops: clk_hw_ops for this clock
220f38b0dd6STero Kristo  *
221f38b0dd6STero Kristo  * Initializes a DPLL x 2 clock from device tree data.
222f38b0dd6STero Kristo  */
223ed405a23STero Kristo static void _register_dpll_x2(struct device_node *node,
224f38b0dd6STero Kristo 			      const struct clk_ops *ops,
225f38b0dd6STero Kristo 			      const struct clk_hw_omap_ops *hw_ops)
226f38b0dd6STero Kristo {
227f38b0dd6STero Kristo 	struct clk *clk;
228f38b0dd6STero Kristo 	struct clk_init_data init = { NULL };
229f38b0dd6STero Kristo 	struct clk_hw_omap *clk_hw;
230f38b0dd6STero Kristo 	const char *name = node->name;
231f38b0dd6STero Kristo 	const char *parent_name;
232f38b0dd6STero Kristo 
233f38b0dd6STero Kristo 	parent_name = of_clk_get_parent_name(node, 0);
234f38b0dd6STero Kristo 	if (!parent_name) {
235f38b0dd6STero Kristo 		pr_err("%s must have parent\n", node->name);
236f38b0dd6STero Kristo 		return;
237f38b0dd6STero Kristo 	}
238f38b0dd6STero Kristo 
239f38b0dd6STero Kristo 	clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
240f38b0dd6STero Kristo 	if (!clk_hw)
241f38b0dd6STero Kristo 		return;
242f38b0dd6STero Kristo 
243f38b0dd6STero Kristo 	clk_hw->ops = hw_ops;
244f38b0dd6STero Kristo 	clk_hw->hw.init = &init;
245f38b0dd6STero Kristo 
246f38b0dd6STero Kristo 	init.name = name;
247f38b0dd6STero Kristo 	init.ops = ops;
248f38b0dd6STero Kristo 	init.parent_names = &parent_name;
249f38b0dd6STero Kristo 	init.num_parents = 1;
250f38b0dd6STero Kristo 
2512158a093SArnd Bergmann #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
2522158a093SArnd Bergmann 	defined(CONFIG_SOC_DRA7XX)
253473adbf4STero Kristo 	if (hw_ops == &clkhwops_omap4_dpllmx) {
2542158a093SArnd Bergmann 		int ret;
2552158a093SArnd Bergmann 
256473adbf4STero Kristo 		/* Check if register defined, if not, drop hw-ops */
257473adbf4STero Kristo 		ret = of_property_count_elems_of_size(node, "reg", 1);
258473adbf4STero Kristo 		if (ret <= 0) {
2592158a093SArnd Bergmann 			clk_hw->ops = NULL;
2606c0afb50STero Kristo 		} else if (ti_clk_get_reg_addr(node, 0, &clk_hw->clksel_reg)) {
261473adbf4STero Kristo 			kfree(clk_hw);
262473adbf4STero Kristo 			return;
263473adbf4STero Kristo 		}
264473adbf4STero Kristo 	}
2652158a093SArnd Bergmann #endif
266473adbf4STero Kristo 
267f38b0dd6STero Kristo 	/* register the clock */
2681ae79c46STero Kristo 	clk = ti_clk_register(NULL, &clk_hw->hw, name);
269f38b0dd6STero Kristo 
270f38b0dd6STero Kristo 	if (IS_ERR(clk)) {
271f38b0dd6STero Kristo 		kfree(clk_hw);
272f38b0dd6STero Kristo 	} else {
27398d8a60eSStephen Boyd 		omap2_init_clk_hw_omap_clocks(&clk_hw->hw);
274f38b0dd6STero Kristo 		of_clk_add_provider(node, of_clk_src_simple_get, clk);
275f38b0dd6STero Kristo 	}
276f38b0dd6STero Kristo }
277f38b0dd6STero Kristo #endif
278f38b0dd6STero Kristo 
279f38b0dd6STero Kristo /**
280f38b0dd6STero Kristo  * of_ti_dpll_setup - Setup function for OMAP DPLL clocks
281f38b0dd6STero Kristo  * @node: device node containing the DPLL info
282f38b0dd6STero Kristo  * @ops: ops for the DPLL
283f38b0dd6STero Kristo  * @ddt: DPLL data template to use
284f38b0dd6STero Kristo  *
285f38b0dd6STero Kristo  * Initializes a DPLL clock from device tree data.
286f38b0dd6STero Kristo  */
287f38b0dd6STero Kristo static void __init of_ti_dpll_setup(struct device_node *node,
288f38b0dd6STero Kristo 				    const struct clk_ops *ops,
289a6fe3771STero Kristo 				    const struct dpll_data *ddt)
290f38b0dd6STero Kristo {
291f38b0dd6STero Kristo 	struct clk_hw_omap *clk_hw = NULL;
292f38b0dd6STero Kristo 	struct clk_init_data *init = NULL;
293f38b0dd6STero Kristo 	const char **parent_names = NULL;
294f38b0dd6STero Kristo 	struct dpll_data *dd = NULL;
295f38b0dd6STero Kristo 	u8 dpll_mode = 0;
296f38b0dd6STero Kristo 
297f38b0dd6STero Kristo 	dd = kzalloc(sizeof(*dd), GFP_KERNEL);
298f38b0dd6STero Kristo 	clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
299f38b0dd6STero Kristo 	init = kzalloc(sizeof(*init), GFP_KERNEL);
300f38b0dd6STero Kristo 	if (!dd || !clk_hw || !init)
301f38b0dd6STero Kristo 		goto cleanup;
302f38b0dd6STero Kristo 
303f38b0dd6STero Kristo 	memcpy(dd, ddt, sizeof(*dd));
304f38b0dd6STero Kristo 
305f38b0dd6STero Kristo 	clk_hw->dpll_data = dd;
306f38b0dd6STero Kristo 	clk_hw->ops = &clkhwops_omap3_dpll;
307f38b0dd6STero Kristo 	clk_hw->hw.init = init;
308f38b0dd6STero Kristo 
309f38b0dd6STero Kristo 	init->name = node->name;
310f38b0dd6STero Kristo 	init->ops = ops;
311f38b0dd6STero Kristo 
312f38b0dd6STero Kristo 	init->num_parents = of_clk_get_parent_count(node);
313921bacfaSStephen Boyd 	if (!init->num_parents) {
314f38b0dd6STero Kristo 		pr_err("%s must have parent(s)\n", node->name);
315f38b0dd6STero Kristo 		goto cleanup;
316f38b0dd6STero Kristo 	}
317f38b0dd6STero Kristo 
3186396bb22SKees Cook 	parent_names = kcalloc(init->num_parents, sizeof(char *), GFP_KERNEL);
319f38b0dd6STero Kristo 	if (!parent_names)
320f38b0dd6STero Kristo 		goto cleanup;
321f38b0dd6STero Kristo 
3229da9e761SDinh Nguyen 	of_clk_parent_fill(node, parent_names, init->num_parents);
323f38b0dd6STero Kristo 
324f38b0dd6STero Kristo 	init->parent_names = parent_names;
325f38b0dd6STero Kristo 
3266c0afb50STero Kristo 	if (ti_clk_get_reg_addr(node, 0, &dd->control_reg))
3276c0afb50STero Kristo 		goto cleanup;
328f38b0dd6STero Kristo 
329aa76fcf4STero Kristo 	/*
330aa76fcf4STero Kristo 	 * Special case for OMAP2 DPLL, register order is different due to
331aa76fcf4STero Kristo 	 * missing idlest_reg, also clkhwops is different. Detected from
332aa76fcf4STero Kristo 	 * missing idlest_mask.
333aa76fcf4STero Kristo 	 */
334aa76fcf4STero Kristo 	if (!dd->idlest_mask) {
3356c0afb50STero Kristo 		if (ti_clk_get_reg_addr(node, 1, &dd->mult_div1_reg))
3366c0afb50STero Kristo 			goto cleanup;
337aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP2
338aa76fcf4STero Kristo 		clk_hw->ops = &clkhwops_omap2xxx_dpll;
339aa76fcf4STero Kristo 		omap2xxx_clkt_dpllcore_init(&clk_hw->hw);
340aa76fcf4STero Kristo #endif
341aa76fcf4STero Kristo 	} else {
3426c0afb50STero Kristo 		if (ti_clk_get_reg_addr(node, 1, &dd->idlest_reg))
343aa76fcf4STero Kristo 			goto cleanup;
344aa76fcf4STero Kristo 
3456c0afb50STero Kristo 		if (ti_clk_get_reg_addr(node, 2, &dd->mult_div1_reg))
3466c0afb50STero Kristo 			goto cleanup;
347aa76fcf4STero Kristo 	}
348aa76fcf4STero Kristo 
349a6fe3771STero Kristo 	if (dd->autoidle_mask) {
3506c0afb50STero Kristo 		if (ti_clk_get_reg_addr(node, 3, &dd->autoidle_reg))
351f38b0dd6STero Kristo 			goto cleanup;
352f38b0dd6STero Kristo 	}
353f38b0dd6STero Kristo 
354f38b0dd6STero Kristo 	if (of_property_read_bool(node, "ti,low-power-stop"))
355f38b0dd6STero Kristo 		dpll_mode |= 1 << DPLL_LOW_POWER_STOP;
356f38b0dd6STero Kristo 
357f38b0dd6STero Kristo 	if (of_property_read_bool(node, "ti,low-power-bypass"))
358f38b0dd6STero Kristo 		dpll_mode |= 1 << DPLL_LOW_POWER_BYPASS;
359f38b0dd6STero Kristo 
360f38b0dd6STero Kristo 	if (of_property_read_bool(node, "ti,lock"))
361f38b0dd6STero Kristo 		dpll_mode |= 1 << DPLL_LOCKED;
362f38b0dd6STero Kristo 
363f38b0dd6STero Kristo 	if (dpll_mode)
364f38b0dd6STero Kristo 		dd->modes = dpll_mode;
365f38b0dd6STero Kristo 
366ed405a23STero Kristo 	_register_dpll(&clk_hw->hw, node);
367f38b0dd6STero Kristo 	return;
368f38b0dd6STero Kristo 
369f38b0dd6STero Kristo cleanup:
370f38b0dd6STero Kristo 	kfree(dd);
371f38b0dd6STero Kristo 	kfree(parent_names);
372f38b0dd6STero Kristo 	kfree(init);
373f38b0dd6STero Kristo 	kfree(clk_hw);
374f38b0dd6STero Kristo }
375f38b0dd6STero Kristo 
376f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
377f38b0dd6STero Kristo 	defined(CONFIG_SOC_DRA7XX)
378f38b0dd6STero Kristo static void __init of_ti_omap4_dpll_x2_setup(struct device_node *node)
379f38b0dd6STero Kristo {
380ed405a23STero Kristo 	_register_dpll_x2(node, &dpll_x2_ck_ops, &clkhwops_omap4_dpllmx);
381f38b0dd6STero Kristo }
382f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_dpll_x2_clock, "ti,omap4-dpll-x2-clock",
383f38b0dd6STero Kristo 	       of_ti_omap4_dpll_x2_setup);
384f38b0dd6STero Kristo #endif
385f38b0dd6STero Kristo 
3864332ec1aSRoger Quadros #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
387f38b0dd6STero Kristo static void __init of_ti_am3_dpll_x2_setup(struct device_node *node)
388f38b0dd6STero Kristo {
389ed405a23STero Kristo 	_register_dpll_x2(node, &dpll_x2_ck_ops, NULL);
390f38b0dd6STero Kristo }
391f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_dpll_x2_clock, "ti,am3-dpll-x2-clock",
392f38b0dd6STero Kristo 	       of_ti_am3_dpll_x2_setup);
393f38b0dd6STero Kristo #endif
394f38b0dd6STero Kristo 
395f38b0dd6STero Kristo #ifdef CONFIG_ARCH_OMAP3
396f38b0dd6STero Kristo static void __init of_ti_omap3_dpll_setup(struct device_node *node)
397f38b0dd6STero Kristo {
398f38b0dd6STero Kristo 	const struct dpll_data dd = {
399f38b0dd6STero Kristo 		.idlest_mask = 0x1,
400f38b0dd6STero Kristo 		.enable_mask = 0x7,
401f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
402f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
403f38b0dd6STero Kristo 		.div1_mask = 0x7f,
404f38b0dd6STero Kristo 		.max_multiplier = 2047,
405f38b0dd6STero Kristo 		.max_divider = 128,
406f38b0dd6STero Kristo 		.min_divider = 1,
407f38b0dd6STero Kristo 		.freqsel_mask = 0xf0,
408f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
409f38b0dd6STero Kristo 	};
410f38b0dd6STero Kristo 
411035cd485SRichard Watts 	if ((of_machine_is_compatible("ti,omap3630") ||
412035cd485SRichard Watts 	     of_machine_is_compatible("ti,omap36xx")) &&
413035cd485SRichard Watts 	    !strcmp(node->name, "dpll5_ck"))
414035cd485SRichard Watts 		of_ti_dpll_setup(node, &omap3_dpll5_ck_ops, &dd);
415035cd485SRichard Watts 	else
416a6fe3771STero Kristo 		of_ti_dpll_setup(node, &omap3_dpll_ck_ops, &dd);
417f38b0dd6STero Kristo }
418f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_dpll_clock, "ti,omap3-dpll-clock",
419f38b0dd6STero Kristo 	       of_ti_omap3_dpll_setup);
420f38b0dd6STero Kristo 
421f38b0dd6STero Kristo static void __init of_ti_omap3_core_dpll_setup(struct device_node *node)
422f38b0dd6STero Kristo {
423f38b0dd6STero Kristo 	const struct dpll_data dd = {
424f38b0dd6STero Kristo 		.idlest_mask = 0x1,
425f38b0dd6STero Kristo 		.enable_mask = 0x7,
426f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
427f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 16,
428f38b0dd6STero Kristo 		.div1_mask = 0x7f << 8,
429f38b0dd6STero Kristo 		.max_multiplier = 2047,
430f38b0dd6STero Kristo 		.max_divider = 128,
431f38b0dd6STero Kristo 		.min_divider = 1,
432f38b0dd6STero Kristo 		.freqsel_mask = 0xf0,
433f38b0dd6STero Kristo 	};
434f38b0dd6STero Kristo 
435a6fe3771STero Kristo 	of_ti_dpll_setup(node, &omap3_dpll_core_ck_ops, &dd);
436f38b0dd6STero Kristo }
437f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_core_dpll_clock, "ti,omap3-dpll-core-clock",
438f38b0dd6STero Kristo 	       of_ti_omap3_core_dpll_setup);
439f38b0dd6STero Kristo 
440f38b0dd6STero Kristo static void __init of_ti_omap3_per_dpll_setup(struct device_node *node)
441f38b0dd6STero Kristo {
442f38b0dd6STero Kristo 	const struct dpll_data dd = {
443f38b0dd6STero Kristo 		.idlest_mask = 0x1 << 1,
444f38b0dd6STero Kristo 		.enable_mask = 0x7 << 16,
445f38b0dd6STero Kristo 		.autoidle_mask = 0x7 << 3,
446f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
447f38b0dd6STero Kristo 		.div1_mask = 0x7f,
448f38b0dd6STero Kristo 		.max_multiplier = 2047,
449f38b0dd6STero Kristo 		.max_divider = 128,
450f38b0dd6STero Kristo 		.min_divider = 1,
451f38b0dd6STero Kristo 		.freqsel_mask = 0xf00000,
452f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
453f38b0dd6STero Kristo 	};
454f38b0dd6STero Kristo 
455a6fe3771STero Kristo 	of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd);
456f38b0dd6STero Kristo }
457f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_per_dpll_clock, "ti,omap3-dpll-per-clock",
458f38b0dd6STero Kristo 	       of_ti_omap3_per_dpll_setup);
459f38b0dd6STero Kristo 
460f38b0dd6STero Kristo static void __init of_ti_omap3_per_jtype_dpll_setup(struct device_node *node)
461f38b0dd6STero Kristo {
462f38b0dd6STero Kristo 	const struct dpll_data dd = {
463f38b0dd6STero Kristo 		.idlest_mask = 0x1 << 1,
464f38b0dd6STero Kristo 		.enable_mask = 0x7 << 16,
465f38b0dd6STero Kristo 		.autoidle_mask = 0x7 << 3,
466f38b0dd6STero Kristo 		.mult_mask = 0xfff << 8,
467f38b0dd6STero Kristo 		.div1_mask = 0x7f,
468f38b0dd6STero Kristo 		.max_multiplier = 4095,
469f38b0dd6STero Kristo 		.max_divider = 128,
470f38b0dd6STero Kristo 		.min_divider = 1,
471f38b0dd6STero Kristo 		.sddiv_mask = 0xff << 24,
472f38b0dd6STero Kristo 		.dco_mask = 0xe << 20,
473f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
474f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
475f38b0dd6STero Kristo 	};
476f38b0dd6STero Kristo 
477a6fe3771STero Kristo 	of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd);
478f38b0dd6STero Kristo }
479f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_per_jtype_dpll_clock, "ti,omap3-dpll-per-j-type-clock",
480f38b0dd6STero Kristo 	       of_ti_omap3_per_jtype_dpll_setup);
481f38b0dd6STero Kristo #endif
482f38b0dd6STero Kristo 
483f38b0dd6STero Kristo static void __init of_ti_omap4_dpll_setup(struct device_node *node)
484f38b0dd6STero Kristo {
485f38b0dd6STero Kristo 	const struct dpll_data dd = {
486f38b0dd6STero Kristo 		.idlest_mask = 0x1,
487f38b0dd6STero Kristo 		.enable_mask = 0x7,
488f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
489f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
490f38b0dd6STero Kristo 		.div1_mask = 0x7f,
491f38b0dd6STero Kristo 		.max_multiplier = 2047,
492f38b0dd6STero Kristo 		.max_divider = 128,
493f38b0dd6STero Kristo 		.min_divider = 1,
494f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
495f38b0dd6STero Kristo 	};
496f38b0dd6STero Kristo 
497a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
498f38b0dd6STero Kristo }
499f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_dpll_clock, "ti,omap4-dpll-clock",
500f38b0dd6STero Kristo 	       of_ti_omap4_dpll_setup);
501f38b0dd6STero Kristo 
502b4be0189SNishanth Menon static void __init of_ti_omap5_mpu_dpll_setup(struct device_node *node)
503b4be0189SNishanth Menon {
504b4be0189SNishanth Menon 	const struct dpll_data dd = {
505b4be0189SNishanth Menon 		.idlest_mask = 0x1,
506b4be0189SNishanth Menon 		.enable_mask = 0x7,
507b4be0189SNishanth Menon 		.autoidle_mask = 0x7,
508b4be0189SNishanth Menon 		.mult_mask = 0x7ff << 8,
509b4be0189SNishanth Menon 		.div1_mask = 0x7f,
510b4be0189SNishanth Menon 		.max_multiplier = 2047,
511b4be0189SNishanth Menon 		.max_divider = 128,
512b4be0189SNishanth Menon 		.dcc_mask = BIT(22),
513b4be0189SNishanth Menon 		.dcc_rate = 1400000000, /* DCC beyond 1.4GHz */
514b4be0189SNishanth Menon 		.min_divider = 1,
515b4be0189SNishanth Menon 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
516b4be0189SNishanth Menon 	};
517b4be0189SNishanth Menon 
518b4be0189SNishanth Menon 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
519b4be0189SNishanth Menon }
520b4be0189SNishanth Menon CLK_OF_DECLARE(of_ti_omap5_mpu_dpll_clock, "ti,omap5-mpu-dpll-clock",
521b4be0189SNishanth Menon 	       of_ti_omap5_mpu_dpll_setup);
522b4be0189SNishanth Menon 
523f38b0dd6STero Kristo static void __init of_ti_omap4_core_dpll_setup(struct device_node *node)
524f38b0dd6STero Kristo {
525f38b0dd6STero Kristo 	const struct dpll_data dd = {
526f38b0dd6STero Kristo 		.idlest_mask = 0x1,
527f38b0dd6STero Kristo 		.enable_mask = 0x7,
528f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
529f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
530f38b0dd6STero Kristo 		.div1_mask = 0x7f,
531f38b0dd6STero Kristo 		.max_multiplier = 2047,
532f38b0dd6STero Kristo 		.max_divider = 128,
533f38b0dd6STero Kristo 		.min_divider = 1,
534f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
535f38b0dd6STero Kristo 	};
536f38b0dd6STero Kristo 
537a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd);
538f38b0dd6STero Kristo }
539f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_core_dpll_clock, "ti,omap4-dpll-core-clock",
540f38b0dd6STero Kristo 	       of_ti_omap4_core_dpll_setup);
541f38b0dd6STero Kristo 
542f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
543f38b0dd6STero Kristo 	defined(CONFIG_SOC_DRA7XX)
544f38b0dd6STero Kristo static void __init of_ti_omap4_m4xen_dpll_setup(struct device_node *node)
545f38b0dd6STero Kristo {
546f38b0dd6STero Kristo 	const struct dpll_data dd = {
547f38b0dd6STero Kristo 		.idlest_mask = 0x1,
548f38b0dd6STero Kristo 		.enable_mask = 0x7,
549f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
550f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
551f38b0dd6STero Kristo 		.div1_mask = 0x7f,
552f38b0dd6STero Kristo 		.max_multiplier = 2047,
553f38b0dd6STero Kristo 		.max_divider = 128,
554f38b0dd6STero Kristo 		.min_divider = 1,
555f38b0dd6STero Kristo 		.m4xen_mask = 0x800,
556f38b0dd6STero Kristo 		.lpmode_mask = 1 << 10,
557f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
558f38b0dd6STero Kristo 	};
559f38b0dd6STero Kristo 
560a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd);
561f38b0dd6STero Kristo }
562f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_m4xen_dpll_clock, "ti,omap4-dpll-m4xen-clock",
563f38b0dd6STero Kristo 	       of_ti_omap4_m4xen_dpll_setup);
564f38b0dd6STero Kristo 
565f38b0dd6STero Kristo static void __init of_ti_omap4_jtype_dpll_setup(struct device_node *node)
566f38b0dd6STero Kristo {
567f38b0dd6STero Kristo 	const struct dpll_data dd = {
568f38b0dd6STero Kristo 		.idlest_mask = 0x1,
569f38b0dd6STero Kristo 		.enable_mask = 0x7,
570f38b0dd6STero Kristo 		.autoidle_mask = 0x7,
571f38b0dd6STero Kristo 		.mult_mask = 0xfff << 8,
572f38b0dd6STero Kristo 		.div1_mask = 0xff,
573f38b0dd6STero Kristo 		.max_multiplier = 4095,
574f38b0dd6STero Kristo 		.max_divider = 256,
575f38b0dd6STero Kristo 		.min_divider = 1,
576f38b0dd6STero Kristo 		.sddiv_mask = 0xff << 24,
577f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
578f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
579f38b0dd6STero Kristo 	};
580f38b0dd6STero Kristo 
581a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd);
582f38b0dd6STero Kristo }
583f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_jtype_dpll_clock, "ti,omap4-dpll-j-type-clock",
584f38b0dd6STero Kristo 	       of_ti_omap4_jtype_dpll_setup);
585f38b0dd6STero Kristo #endif
586f38b0dd6STero Kristo 
587f38b0dd6STero Kristo static void __init of_ti_am3_no_gate_dpll_setup(struct device_node *node)
588f38b0dd6STero Kristo {
589f38b0dd6STero Kristo 	const struct dpll_data dd = {
590f38b0dd6STero Kristo 		.idlest_mask = 0x1,
591f38b0dd6STero Kristo 		.enable_mask = 0x7,
592f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
593f38b0dd6STero Kristo 		.div1_mask = 0x7f,
594f38b0dd6STero Kristo 		.max_multiplier = 2047,
595f38b0dd6STero Kristo 		.max_divider = 128,
596f38b0dd6STero Kristo 		.min_divider = 1,
5973db5ca27STero Kristo 		.max_rate = 1000000000,
598f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
599f38b0dd6STero Kristo 	};
600f38b0dd6STero Kristo 
601a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd);
602f38b0dd6STero Kristo }
603f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_no_gate_dpll_clock, "ti,am3-dpll-no-gate-clock",
604f38b0dd6STero Kristo 	       of_ti_am3_no_gate_dpll_setup);
605f38b0dd6STero Kristo 
606f38b0dd6STero Kristo static void __init of_ti_am3_jtype_dpll_setup(struct device_node *node)
607f38b0dd6STero Kristo {
608f38b0dd6STero Kristo 	const struct dpll_data dd = {
609f38b0dd6STero Kristo 		.idlest_mask = 0x1,
610f38b0dd6STero Kristo 		.enable_mask = 0x7,
611f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
612f38b0dd6STero Kristo 		.div1_mask = 0x7f,
613f38b0dd6STero Kristo 		.max_multiplier = 4095,
614f38b0dd6STero Kristo 		.max_divider = 256,
615f38b0dd6STero Kristo 		.min_divider = 2,
616f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
6173db5ca27STero Kristo 		.max_rate = 2000000000,
618f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
619f38b0dd6STero Kristo 	};
620f38b0dd6STero Kristo 
621a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
622f38b0dd6STero Kristo }
623f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_jtype_dpll_clock, "ti,am3-dpll-j-type-clock",
624f38b0dd6STero Kristo 	       of_ti_am3_jtype_dpll_setup);
625f38b0dd6STero Kristo 
626f38b0dd6STero Kristo static void __init of_ti_am3_no_gate_jtype_dpll_setup(struct device_node *node)
627f38b0dd6STero Kristo {
628f38b0dd6STero Kristo 	const struct dpll_data dd = {
629f38b0dd6STero Kristo 		.idlest_mask = 0x1,
630f38b0dd6STero Kristo 		.enable_mask = 0x7,
631f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
632f38b0dd6STero Kristo 		.div1_mask = 0x7f,
633f38b0dd6STero Kristo 		.max_multiplier = 2047,
634f38b0dd6STero Kristo 		.max_divider = 128,
635f38b0dd6STero Kristo 		.min_divider = 1,
6363db5ca27STero Kristo 		.max_rate = 2000000000,
637f38b0dd6STero Kristo 		.flags = DPLL_J_TYPE,
638f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
639f38b0dd6STero Kristo 	};
640f38b0dd6STero Kristo 
641a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd);
642f38b0dd6STero Kristo }
643f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_no_gate_jtype_dpll_clock,
644f38b0dd6STero Kristo 	       "ti,am3-dpll-no-gate-j-type-clock",
645f38b0dd6STero Kristo 	       of_ti_am3_no_gate_jtype_dpll_setup);
646f38b0dd6STero Kristo 
647f38b0dd6STero Kristo static void __init of_ti_am3_dpll_setup(struct device_node *node)
648f38b0dd6STero Kristo {
649f38b0dd6STero Kristo 	const struct dpll_data dd = {
650f38b0dd6STero Kristo 		.idlest_mask = 0x1,
651f38b0dd6STero Kristo 		.enable_mask = 0x7,
652f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
653f38b0dd6STero Kristo 		.div1_mask = 0x7f,
654f38b0dd6STero Kristo 		.max_multiplier = 2047,
655f38b0dd6STero Kristo 		.max_divider = 128,
656f38b0dd6STero Kristo 		.min_divider = 1,
6573db5ca27STero Kristo 		.max_rate = 1000000000,
658f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
659f38b0dd6STero Kristo 	};
660f38b0dd6STero Kristo 
661a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_ck_ops, &dd);
662f38b0dd6STero Kristo }
663f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_dpll_clock, "ti,am3-dpll-clock", of_ti_am3_dpll_setup);
664f38b0dd6STero Kristo 
665f38b0dd6STero Kristo static void __init of_ti_am3_core_dpll_setup(struct device_node *node)
666f38b0dd6STero Kristo {
667f38b0dd6STero Kristo 	const struct dpll_data dd = {
668f38b0dd6STero Kristo 		.idlest_mask = 0x1,
669f38b0dd6STero Kristo 		.enable_mask = 0x7,
670f38b0dd6STero Kristo 		.mult_mask = 0x7ff << 8,
671f38b0dd6STero Kristo 		.div1_mask = 0x7f,
672f38b0dd6STero Kristo 		.max_multiplier = 2047,
673f38b0dd6STero Kristo 		.max_divider = 128,
674f38b0dd6STero Kristo 		.min_divider = 1,
6753db5ca27STero Kristo 		.max_rate = 1000000000,
676f38b0dd6STero Kristo 		.modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
677f38b0dd6STero Kristo 	};
678f38b0dd6STero Kristo 
679a6fe3771STero Kristo 	of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd);
680f38b0dd6STero Kristo }
681f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_core_dpll_clock, "ti,am3-dpll-core-clock",
682f38b0dd6STero Kristo 	       of_ti_am3_core_dpll_setup);
683aa76fcf4STero Kristo 
684aa76fcf4STero Kristo static void __init of_ti_omap2_core_dpll_setup(struct device_node *node)
685aa76fcf4STero Kristo {
686aa76fcf4STero Kristo 	const struct dpll_data dd = {
687aa76fcf4STero Kristo 		.enable_mask = 0x3,
688aa76fcf4STero Kristo 		.mult_mask = 0x3ff << 12,
689aa76fcf4STero Kristo 		.div1_mask = 0xf << 8,
690aa76fcf4STero Kristo 		.max_divider = 16,
691aa76fcf4STero Kristo 		.min_divider = 1,
692aa76fcf4STero Kristo 	};
693aa76fcf4STero Kristo 
694aa76fcf4STero Kristo 	of_ti_dpll_setup(node, &omap2_dpll_core_ck_ops, &dd);
695aa76fcf4STero Kristo }
696aa76fcf4STero Kristo CLK_OF_DECLARE(ti_omap2_core_dpll_clock, "ti,omap2-dpll-core-clock",
697aa76fcf4STero Kristo 	       of_ti_omap2_core_dpll_setup);
698