1f38b0dd6STero Kristo /* 2f38b0dd6STero Kristo * OMAP DPLL clock support 3f38b0dd6STero Kristo * 4f38b0dd6STero Kristo * Copyright (C) 2013 Texas Instruments, Inc. 5f38b0dd6STero Kristo * 6f38b0dd6STero Kristo * Tero Kristo <t-kristo@ti.com> 7f38b0dd6STero Kristo * 8f38b0dd6STero Kristo * This program is free software; you can redistribute it and/or modify 9f38b0dd6STero Kristo * it under the terms of the GNU General Public License version 2 as 10f38b0dd6STero Kristo * published by the Free Software Foundation. 11f38b0dd6STero Kristo * 12f38b0dd6STero Kristo * This program is distributed "as is" WITHOUT ANY WARRANTY of any 13f38b0dd6STero Kristo * kind, whether express or implied; without even the implied warranty 14f38b0dd6STero Kristo * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15f38b0dd6STero Kristo * GNU General Public License for more details. 16f38b0dd6STero Kristo */ 17f38b0dd6STero Kristo 181b29e601SStephen Boyd #include <linux/clk.h> 19f38b0dd6STero Kristo #include <linux/clk-provider.h> 20f38b0dd6STero Kristo #include <linux/slab.h> 21f38b0dd6STero Kristo #include <linux/err.h> 22f38b0dd6STero Kristo #include <linux/of.h> 23f38b0dd6STero Kristo #include <linux/of_address.h> 24f38b0dd6STero Kristo #include <linux/clk/ti.h> 25ed405a23STero Kristo #include "clock.h" 26f38b0dd6STero Kristo 27f38b0dd6STero Kristo #undef pr_fmt 28f38b0dd6STero Kristo #define pr_fmt(fmt) "%s: " fmt, __func__ 29f38b0dd6STero Kristo 30f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 31f38b0dd6STero Kristo defined(CONFIG_SOC_DRA7XX) 32f38b0dd6STero Kristo static const struct clk_ops dpll_m4xen_ck_ops = { 33f38b0dd6STero Kristo .enable = &omap3_noncore_dpll_enable, 34f38b0dd6STero Kristo .disable = &omap3_noncore_dpll_disable, 35f38b0dd6STero Kristo .recalc_rate = &omap4_dpll_regm4xen_recalc, 36f38b0dd6STero Kristo .round_rate = &omap4_dpll_regm4xen_round_rate, 37f38b0dd6STero Kristo .set_rate = &omap3_noncore_dpll_set_rate, 382e1a7b01STero Kristo .set_parent = &omap3_noncore_dpll_set_parent, 392e1a7b01STero Kristo .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 402e1a7b01STero Kristo .determine_rate = &omap4_dpll_regm4xen_determine_rate, 41f38b0dd6STero Kristo .get_parent = &omap2_init_dpll_parent, 42f38b0dd6STero Kristo }; 43aa76fcf4STero Kristo #else 44aa76fcf4STero Kristo static const struct clk_ops dpll_m4xen_ck_ops = {}; 45f38b0dd6STero Kristo #endif 46f38b0dd6STero Kristo 47aa76fcf4STero Kristo #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4) || \ 48aa76fcf4STero Kristo defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) || \ 49aa76fcf4STero Kristo defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) 50f38b0dd6STero Kristo static const struct clk_ops dpll_core_ck_ops = { 51f38b0dd6STero Kristo .recalc_rate = &omap3_dpll_recalc, 52f38b0dd6STero Kristo .get_parent = &omap2_init_dpll_parent, 53f38b0dd6STero Kristo }; 54f38b0dd6STero Kristo 55f38b0dd6STero Kristo static const struct clk_ops dpll_ck_ops = { 56f38b0dd6STero Kristo .enable = &omap3_noncore_dpll_enable, 57f38b0dd6STero Kristo .disable = &omap3_noncore_dpll_disable, 58f38b0dd6STero Kristo .recalc_rate = &omap3_dpll_recalc, 59f38b0dd6STero Kristo .round_rate = &omap2_dpll_round_rate, 60f38b0dd6STero Kristo .set_rate = &omap3_noncore_dpll_set_rate, 612e1a7b01STero Kristo .set_parent = &omap3_noncore_dpll_set_parent, 622e1a7b01STero Kristo .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 632e1a7b01STero Kristo .determine_rate = &omap3_noncore_dpll_determine_rate, 64f38b0dd6STero Kristo .get_parent = &omap2_init_dpll_parent, 65f38b0dd6STero Kristo }; 66f38b0dd6STero Kristo 67f38b0dd6STero Kristo static const struct clk_ops dpll_no_gate_ck_ops = { 68f38b0dd6STero Kristo .recalc_rate = &omap3_dpll_recalc, 69f38b0dd6STero Kristo .get_parent = &omap2_init_dpll_parent, 70f38b0dd6STero Kristo .round_rate = &omap2_dpll_round_rate, 71f38b0dd6STero Kristo .set_rate = &omap3_noncore_dpll_set_rate, 722e1a7b01STero Kristo .set_parent = &omap3_noncore_dpll_set_parent, 732e1a7b01STero Kristo .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 742e1a7b01STero Kristo .determine_rate = &omap3_noncore_dpll_determine_rate, 75f38b0dd6STero Kristo }; 76aa76fcf4STero Kristo #else 77aa76fcf4STero Kristo static const struct clk_ops dpll_core_ck_ops = {}; 78aa76fcf4STero Kristo static const struct clk_ops dpll_ck_ops = {}; 79aa76fcf4STero Kristo static const struct clk_ops dpll_no_gate_ck_ops = {}; 80aa76fcf4STero Kristo const struct clk_hw_omap_ops clkhwops_omap3_dpll = {}; 81aa76fcf4STero Kristo #endif 82aa76fcf4STero Kristo 83aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP2 84aa76fcf4STero Kristo static const struct clk_ops omap2_dpll_core_ck_ops = { 85aa76fcf4STero Kristo .get_parent = &omap2_init_dpll_parent, 86aa76fcf4STero Kristo .recalc_rate = &omap2_dpllcore_recalc, 87aa76fcf4STero Kristo .round_rate = &omap2_dpll_round_rate, 88aa76fcf4STero Kristo .set_rate = &omap2_reprogram_dpllcore, 89aa76fcf4STero Kristo }; 90aa76fcf4STero Kristo #else 91aa76fcf4STero Kristo static const struct clk_ops omap2_dpll_core_ck_ops = {}; 92aa76fcf4STero Kristo #endif 93aa76fcf4STero Kristo 94aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP3 95aa76fcf4STero Kristo static const struct clk_ops omap3_dpll_core_ck_ops = { 96aa76fcf4STero Kristo .get_parent = &omap2_init_dpll_parent, 97aa76fcf4STero Kristo .recalc_rate = &omap3_dpll_recalc, 98aa76fcf4STero Kristo .round_rate = &omap2_dpll_round_rate, 99aa76fcf4STero Kristo }; 100aa76fcf4STero Kristo #else 101aa76fcf4STero Kristo static const struct clk_ops omap3_dpll_core_ck_ops = {}; 102aa76fcf4STero Kristo #endif 103f38b0dd6STero Kristo 104f38b0dd6STero Kristo #ifdef CONFIG_ARCH_OMAP3 105f38b0dd6STero Kristo static const struct clk_ops omap3_dpll_ck_ops = { 106f38b0dd6STero Kristo .enable = &omap3_noncore_dpll_enable, 107f38b0dd6STero Kristo .disable = &omap3_noncore_dpll_disable, 108f38b0dd6STero Kristo .get_parent = &omap2_init_dpll_parent, 109f38b0dd6STero Kristo .recalc_rate = &omap3_dpll_recalc, 110f38b0dd6STero Kristo .set_rate = &omap3_noncore_dpll_set_rate, 1112e1a7b01STero Kristo .set_parent = &omap3_noncore_dpll_set_parent, 1122e1a7b01STero Kristo .set_rate_and_parent = &omap3_noncore_dpll_set_rate_and_parent, 1132e1a7b01STero Kristo .determine_rate = &omap3_noncore_dpll_determine_rate, 114f38b0dd6STero Kristo .round_rate = &omap2_dpll_round_rate, 115f38b0dd6STero Kristo }; 116f38b0dd6STero Kristo 117f38b0dd6STero Kristo static const struct clk_ops omap3_dpll_per_ck_ops = { 118f38b0dd6STero Kristo .enable = &omap3_noncore_dpll_enable, 119f38b0dd6STero Kristo .disable = &omap3_noncore_dpll_disable, 120f38b0dd6STero Kristo .get_parent = &omap2_init_dpll_parent, 121f38b0dd6STero Kristo .recalc_rate = &omap3_dpll_recalc, 122f38b0dd6STero Kristo .set_rate = &omap3_dpll4_set_rate, 1232e1a7b01STero Kristo .set_parent = &omap3_noncore_dpll_set_parent, 1242e1a7b01STero Kristo .set_rate_and_parent = &omap3_dpll4_set_rate_and_parent, 1252e1a7b01STero Kristo .determine_rate = &omap3_noncore_dpll_determine_rate, 126f38b0dd6STero Kristo .round_rate = &omap2_dpll_round_rate, 127f38b0dd6STero Kristo }; 128f38b0dd6STero Kristo #endif 129f38b0dd6STero Kristo 130f38b0dd6STero Kristo static const struct clk_ops dpll_x2_ck_ops = { 131f38b0dd6STero Kristo .recalc_rate = &omap3_clkoutx2_recalc, 132f38b0dd6STero Kristo }; 133f38b0dd6STero Kristo 134f38b0dd6STero Kristo /** 135ed405a23STero Kristo * _register_dpll - low level registration of a DPLL clock 136f38b0dd6STero Kristo * @hw: hardware clock definition for the clock 137f38b0dd6STero Kristo * @node: device node for the clock 138f38b0dd6STero Kristo * 139f38b0dd6STero Kristo * Finalizes DPLL registration process. In case a failure (clk-ref or 140f38b0dd6STero Kristo * clk-bypass is missing), the clock is added to retry list and 141f38b0dd6STero Kristo * the initialization is retried on later stage. 142f38b0dd6STero Kristo */ 143ed405a23STero Kristo static void __init _register_dpll(struct clk_hw *hw, 144f38b0dd6STero Kristo struct device_node *node) 145f38b0dd6STero Kristo { 146f38b0dd6STero Kristo struct clk_hw_omap *clk_hw = to_clk_hw_omap(hw); 147f38b0dd6STero Kristo struct dpll_data *dd = clk_hw->dpll_data; 148f38b0dd6STero Kristo struct clk *clk; 149f38b0dd6STero Kristo 150f38b0dd6STero Kristo dd->clk_ref = of_clk_get(node, 0); 151f38b0dd6STero Kristo dd->clk_bypass = of_clk_get(node, 1); 152f38b0dd6STero Kristo 153f38b0dd6STero Kristo if (IS_ERR(dd->clk_ref) || IS_ERR(dd->clk_bypass)) { 154f38b0dd6STero Kristo pr_debug("clk-ref or clk-bypass missing for %s, retry later\n", 155f38b0dd6STero Kristo node->name); 156ed405a23STero Kristo if (!ti_clk_retry_init(node, hw, _register_dpll)) 157f38b0dd6STero Kristo return; 158f38b0dd6STero Kristo 159f38b0dd6STero Kristo goto cleanup; 160f38b0dd6STero Kristo } 161f38b0dd6STero Kristo 162f38b0dd6STero Kristo /* register the clock */ 163f38b0dd6STero Kristo clk = clk_register(NULL, &clk_hw->hw); 164f38b0dd6STero Kristo 165f38b0dd6STero Kristo if (!IS_ERR(clk)) { 166*98d8a60eSStephen Boyd omap2_init_clk_hw_omap_clocks(&clk_hw->hw); 167f38b0dd6STero Kristo of_clk_add_provider(node, of_clk_src_simple_get, clk); 168f38b0dd6STero Kristo kfree(clk_hw->hw.init->parent_names); 169f38b0dd6STero Kristo kfree(clk_hw->hw.init); 170f38b0dd6STero Kristo return; 171f38b0dd6STero Kristo } 172f38b0dd6STero Kristo 173f38b0dd6STero Kristo cleanup: 174f38b0dd6STero Kristo kfree(clk_hw->dpll_data); 175f38b0dd6STero Kristo kfree(clk_hw->hw.init->parent_names); 176f38b0dd6STero Kristo kfree(clk_hw->hw.init); 177f38b0dd6STero Kristo kfree(clk_hw); 178f38b0dd6STero Kristo } 179f38b0dd6STero Kristo 1806793a30aSArnd Bergmann #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_ATAGS) 181412d6b47SStephen Boyd static void __iomem *_get_reg(u8 module, u16 offset) 182ed405a23STero Kristo { 183ed405a23STero Kristo u32 reg; 184ed405a23STero Kristo struct clk_omap_reg *reg_setup; 185ed405a23STero Kristo 186ed405a23STero Kristo reg_setup = (struct clk_omap_reg *)® 187ed405a23STero Kristo 188ed405a23STero Kristo reg_setup->index = module; 189ed405a23STero Kristo reg_setup->offset = offset; 190ed405a23STero Kristo 191ed405a23STero Kristo return (void __iomem *)reg; 192ed405a23STero Kristo } 193ed405a23STero Kristo 194ed405a23STero Kristo struct clk *ti_clk_register_dpll(struct ti_clk *setup) 195ed405a23STero Kristo { 196ed405a23STero Kristo struct clk_hw_omap *clk_hw; 197ed405a23STero Kristo struct clk_init_data init = { NULL }; 198ed405a23STero Kristo struct dpll_data *dd; 199ed405a23STero Kristo struct clk *clk; 200ed405a23STero Kristo struct ti_clk_dpll *dpll; 201ed405a23STero Kristo const struct clk_ops *ops = &omap3_dpll_ck_ops; 202ed405a23STero Kristo struct clk *clk_ref; 203ed405a23STero Kristo struct clk *clk_bypass; 204ed405a23STero Kristo 205ed405a23STero Kristo dpll = setup->data; 206ed405a23STero Kristo 207ed405a23STero Kristo if (dpll->num_parents < 2) 208ed405a23STero Kristo return ERR_PTR(-EINVAL); 209ed405a23STero Kristo 210ed405a23STero Kristo clk_ref = clk_get_sys(NULL, dpll->parents[0]); 211ed405a23STero Kristo clk_bypass = clk_get_sys(NULL, dpll->parents[1]); 212ed405a23STero Kristo 213ed405a23STero Kristo if (IS_ERR_OR_NULL(clk_ref) || IS_ERR_OR_NULL(clk_bypass)) 214ed405a23STero Kristo return ERR_PTR(-EAGAIN); 215ed405a23STero Kristo 216ed405a23STero Kristo dd = kzalloc(sizeof(*dd), GFP_KERNEL); 217ed405a23STero Kristo clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 218ed405a23STero Kristo if (!dd || !clk_hw) { 219ed405a23STero Kristo clk = ERR_PTR(-ENOMEM); 220ed405a23STero Kristo goto cleanup; 221ed405a23STero Kristo } 222ed405a23STero Kristo 223ed405a23STero Kristo clk_hw->dpll_data = dd; 224ed405a23STero Kristo clk_hw->ops = &clkhwops_omap3_dpll; 225ed405a23STero Kristo clk_hw->hw.init = &init; 226ed405a23STero Kristo clk_hw->flags = MEMMAP_ADDRESSING; 227ed405a23STero Kristo 228ed405a23STero Kristo init.name = setup->name; 229ed405a23STero Kristo init.ops = ops; 230ed405a23STero Kristo 231ed405a23STero Kristo init.num_parents = dpll->num_parents; 232ed405a23STero Kristo init.parent_names = dpll->parents; 233ed405a23STero Kristo 234ed405a23STero Kristo dd->control_reg = _get_reg(dpll->module, dpll->control_reg); 235ed405a23STero Kristo dd->idlest_reg = _get_reg(dpll->module, dpll->idlest_reg); 236ed405a23STero Kristo dd->mult_div1_reg = _get_reg(dpll->module, dpll->mult_div1_reg); 237ed405a23STero Kristo dd->autoidle_reg = _get_reg(dpll->module, dpll->autoidle_reg); 238ed405a23STero Kristo 239ed405a23STero Kristo dd->modes = dpll->modes; 240ed405a23STero Kristo dd->div1_mask = dpll->div1_mask; 241ed405a23STero Kristo dd->idlest_mask = dpll->idlest_mask; 242ed405a23STero Kristo dd->mult_mask = dpll->mult_mask; 243ed405a23STero Kristo dd->autoidle_mask = dpll->autoidle_mask; 244ed405a23STero Kristo dd->enable_mask = dpll->enable_mask; 245ed405a23STero Kristo dd->sddiv_mask = dpll->sddiv_mask; 246ed405a23STero Kristo dd->dco_mask = dpll->dco_mask; 247ed405a23STero Kristo dd->max_divider = dpll->max_divider; 248ed405a23STero Kristo dd->min_divider = dpll->min_divider; 249ed405a23STero Kristo dd->max_multiplier = dpll->max_multiplier; 250ed405a23STero Kristo dd->auto_recal_bit = dpll->auto_recal_bit; 251ed405a23STero Kristo dd->recal_en_bit = dpll->recal_en_bit; 252ed405a23STero Kristo dd->recal_st_bit = dpll->recal_st_bit; 253ed405a23STero Kristo 254ed405a23STero Kristo dd->clk_ref = clk_ref; 255ed405a23STero Kristo dd->clk_bypass = clk_bypass; 256ed405a23STero Kristo 257ed405a23STero Kristo if (dpll->flags & CLKF_CORE) 258ed405a23STero Kristo ops = &omap3_dpll_core_ck_ops; 259ed405a23STero Kristo 260ed405a23STero Kristo if (dpll->flags & CLKF_PER) 261ed405a23STero Kristo ops = &omap3_dpll_per_ck_ops; 262ed405a23STero Kristo 263ed405a23STero Kristo if (dpll->flags & CLKF_J_TYPE) 264ed405a23STero Kristo dd->flags |= DPLL_J_TYPE; 265ed405a23STero Kristo 266ed405a23STero Kristo clk = clk_register(NULL, &clk_hw->hw); 267ed405a23STero Kristo 268ed405a23STero Kristo if (!IS_ERR(clk)) 269ed405a23STero Kristo return clk; 270ed405a23STero Kristo 271ed405a23STero Kristo cleanup: 272ed405a23STero Kristo kfree(dd); 273ed405a23STero Kristo kfree(clk_hw); 274ed405a23STero Kristo return clk; 275ed405a23STero Kristo } 2766793a30aSArnd Bergmann #endif 277ed405a23STero Kristo 278f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 2794332ec1aSRoger Quadros defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM33XX) || \ 2804332ec1aSRoger Quadros defined(CONFIG_SOC_AM43XX) 281f38b0dd6STero Kristo /** 282ed405a23STero Kristo * _register_dpll_x2 - Registers a DPLLx2 clock 283f38b0dd6STero Kristo * @node: device node for this clock 284f38b0dd6STero Kristo * @ops: clk_ops for this clock 285f38b0dd6STero Kristo * @hw_ops: clk_hw_ops for this clock 286f38b0dd6STero Kristo * 287f38b0dd6STero Kristo * Initializes a DPLL x 2 clock from device tree data. 288f38b0dd6STero Kristo */ 289ed405a23STero Kristo static void _register_dpll_x2(struct device_node *node, 290f38b0dd6STero Kristo const struct clk_ops *ops, 291f38b0dd6STero Kristo const struct clk_hw_omap_ops *hw_ops) 292f38b0dd6STero Kristo { 293f38b0dd6STero Kristo struct clk *clk; 294f38b0dd6STero Kristo struct clk_init_data init = { NULL }; 295f38b0dd6STero Kristo struct clk_hw_omap *clk_hw; 296f38b0dd6STero Kristo const char *name = node->name; 297f38b0dd6STero Kristo const char *parent_name; 298f38b0dd6STero Kristo 299f38b0dd6STero Kristo parent_name = of_clk_get_parent_name(node, 0); 300f38b0dd6STero Kristo if (!parent_name) { 301f38b0dd6STero Kristo pr_err("%s must have parent\n", node->name); 302f38b0dd6STero Kristo return; 303f38b0dd6STero Kristo } 304f38b0dd6STero Kristo 305f38b0dd6STero Kristo clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 306f38b0dd6STero Kristo if (!clk_hw) 307f38b0dd6STero Kristo return; 308f38b0dd6STero Kristo 309f38b0dd6STero Kristo clk_hw->ops = hw_ops; 310f38b0dd6STero Kristo clk_hw->hw.init = &init; 311f38b0dd6STero Kristo 312f38b0dd6STero Kristo init.name = name; 313f38b0dd6STero Kristo init.ops = ops; 314f38b0dd6STero Kristo init.parent_names = &parent_name; 315f38b0dd6STero Kristo init.num_parents = 1; 316f38b0dd6STero Kristo 317f38b0dd6STero Kristo /* register the clock */ 318f38b0dd6STero Kristo clk = clk_register(NULL, &clk_hw->hw); 319f38b0dd6STero Kristo 320f38b0dd6STero Kristo if (IS_ERR(clk)) { 321f38b0dd6STero Kristo kfree(clk_hw); 322f38b0dd6STero Kristo } else { 323*98d8a60eSStephen Boyd omap2_init_clk_hw_omap_clocks(&clk_hw->hw); 324f38b0dd6STero Kristo of_clk_add_provider(node, of_clk_src_simple_get, clk); 325f38b0dd6STero Kristo } 326f38b0dd6STero Kristo } 327f38b0dd6STero Kristo #endif 328f38b0dd6STero Kristo 329f38b0dd6STero Kristo /** 330f38b0dd6STero Kristo * of_ti_dpll_setup - Setup function for OMAP DPLL clocks 331f38b0dd6STero Kristo * @node: device node containing the DPLL info 332f38b0dd6STero Kristo * @ops: ops for the DPLL 333f38b0dd6STero Kristo * @ddt: DPLL data template to use 334f38b0dd6STero Kristo * 335f38b0dd6STero Kristo * Initializes a DPLL clock from device tree data. 336f38b0dd6STero Kristo */ 337f38b0dd6STero Kristo static void __init of_ti_dpll_setup(struct device_node *node, 338f38b0dd6STero Kristo const struct clk_ops *ops, 339a6fe3771STero Kristo const struct dpll_data *ddt) 340f38b0dd6STero Kristo { 341f38b0dd6STero Kristo struct clk_hw_omap *clk_hw = NULL; 342f38b0dd6STero Kristo struct clk_init_data *init = NULL; 343f38b0dd6STero Kristo const char **parent_names = NULL; 344f38b0dd6STero Kristo struct dpll_data *dd = NULL; 345f38b0dd6STero Kristo u8 dpll_mode = 0; 346f38b0dd6STero Kristo 347f38b0dd6STero Kristo dd = kzalloc(sizeof(*dd), GFP_KERNEL); 348f38b0dd6STero Kristo clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL); 349f38b0dd6STero Kristo init = kzalloc(sizeof(*init), GFP_KERNEL); 350f38b0dd6STero Kristo if (!dd || !clk_hw || !init) 351f38b0dd6STero Kristo goto cleanup; 352f38b0dd6STero Kristo 353f38b0dd6STero Kristo memcpy(dd, ddt, sizeof(*dd)); 354f38b0dd6STero Kristo 355f38b0dd6STero Kristo clk_hw->dpll_data = dd; 356f38b0dd6STero Kristo clk_hw->ops = &clkhwops_omap3_dpll; 357f38b0dd6STero Kristo clk_hw->hw.init = init; 358f38b0dd6STero Kristo clk_hw->flags = MEMMAP_ADDRESSING; 359f38b0dd6STero Kristo 360f38b0dd6STero Kristo init->name = node->name; 361f38b0dd6STero Kristo init->ops = ops; 362f38b0dd6STero Kristo 363f38b0dd6STero Kristo init->num_parents = of_clk_get_parent_count(node); 364f38b0dd6STero Kristo if (init->num_parents < 1) { 365f38b0dd6STero Kristo pr_err("%s must have parent(s)\n", node->name); 366f38b0dd6STero Kristo goto cleanup; 367f38b0dd6STero Kristo } 368f38b0dd6STero Kristo 369f38b0dd6STero Kristo parent_names = kzalloc(sizeof(char *) * init->num_parents, GFP_KERNEL); 370f38b0dd6STero Kristo if (!parent_names) 371f38b0dd6STero Kristo goto cleanup; 372f38b0dd6STero Kristo 3739da9e761SDinh Nguyen of_clk_parent_fill(node, parent_names, init->num_parents); 374f38b0dd6STero Kristo 375f38b0dd6STero Kristo init->parent_names = parent_names; 376f38b0dd6STero Kristo 377f38b0dd6STero Kristo dd->control_reg = ti_clk_get_reg_addr(node, 0); 378f38b0dd6STero Kristo 379aa76fcf4STero Kristo /* 380aa76fcf4STero Kristo * Special case for OMAP2 DPLL, register order is different due to 381aa76fcf4STero Kristo * missing idlest_reg, also clkhwops is different. Detected from 382aa76fcf4STero Kristo * missing idlest_mask. 383aa76fcf4STero Kristo */ 384aa76fcf4STero Kristo if (!dd->idlest_mask) { 385aa76fcf4STero Kristo dd->mult_div1_reg = ti_clk_get_reg_addr(node, 1); 386aa76fcf4STero Kristo #ifdef CONFIG_ARCH_OMAP2 387aa76fcf4STero Kristo clk_hw->ops = &clkhwops_omap2xxx_dpll; 388aa76fcf4STero Kristo omap2xxx_clkt_dpllcore_init(&clk_hw->hw); 389aa76fcf4STero Kristo #endif 390aa76fcf4STero Kristo } else { 391aa76fcf4STero Kristo dd->idlest_reg = ti_clk_get_reg_addr(node, 1); 392c807dbedSTero Kristo if (IS_ERR(dd->idlest_reg)) 393aa76fcf4STero Kristo goto cleanup; 394aa76fcf4STero Kristo 395aa76fcf4STero Kristo dd->mult_div1_reg = ti_clk_get_reg_addr(node, 2); 396aa76fcf4STero Kristo } 397aa76fcf4STero Kristo 398c807dbedSTero Kristo if (IS_ERR(dd->control_reg) || IS_ERR(dd->mult_div1_reg)) 399f38b0dd6STero Kristo goto cleanup; 400f38b0dd6STero Kristo 401a6fe3771STero Kristo if (dd->autoidle_mask) { 402f38b0dd6STero Kristo dd->autoidle_reg = ti_clk_get_reg_addr(node, 3); 403c807dbedSTero Kristo if (IS_ERR(dd->autoidle_reg)) 404f38b0dd6STero Kristo goto cleanup; 405f38b0dd6STero Kristo } 406f38b0dd6STero Kristo 407f38b0dd6STero Kristo if (of_property_read_bool(node, "ti,low-power-stop")) 408f38b0dd6STero Kristo dpll_mode |= 1 << DPLL_LOW_POWER_STOP; 409f38b0dd6STero Kristo 410f38b0dd6STero Kristo if (of_property_read_bool(node, "ti,low-power-bypass")) 411f38b0dd6STero Kristo dpll_mode |= 1 << DPLL_LOW_POWER_BYPASS; 412f38b0dd6STero Kristo 413f38b0dd6STero Kristo if (of_property_read_bool(node, "ti,lock")) 414f38b0dd6STero Kristo dpll_mode |= 1 << DPLL_LOCKED; 415f38b0dd6STero Kristo 416f38b0dd6STero Kristo if (dpll_mode) 417f38b0dd6STero Kristo dd->modes = dpll_mode; 418f38b0dd6STero Kristo 419ed405a23STero Kristo _register_dpll(&clk_hw->hw, node); 420f38b0dd6STero Kristo return; 421f38b0dd6STero Kristo 422f38b0dd6STero Kristo cleanup: 423f38b0dd6STero Kristo kfree(dd); 424f38b0dd6STero Kristo kfree(parent_names); 425f38b0dd6STero Kristo kfree(init); 426f38b0dd6STero Kristo kfree(clk_hw); 427f38b0dd6STero Kristo } 428f38b0dd6STero Kristo 429f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 430f38b0dd6STero Kristo defined(CONFIG_SOC_DRA7XX) 431f38b0dd6STero Kristo static void __init of_ti_omap4_dpll_x2_setup(struct device_node *node) 432f38b0dd6STero Kristo { 433ed405a23STero Kristo _register_dpll_x2(node, &dpll_x2_ck_ops, &clkhwops_omap4_dpllmx); 434f38b0dd6STero Kristo } 435f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_dpll_x2_clock, "ti,omap4-dpll-x2-clock", 436f38b0dd6STero Kristo of_ti_omap4_dpll_x2_setup); 437f38b0dd6STero Kristo #endif 438f38b0dd6STero Kristo 4394332ec1aSRoger Quadros #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) 440f38b0dd6STero Kristo static void __init of_ti_am3_dpll_x2_setup(struct device_node *node) 441f38b0dd6STero Kristo { 442ed405a23STero Kristo _register_dpll_x2(node, &dpll_x2_ck_ops, NULL); 443f38b0dd6STero Kristo } 444f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_dpll_x2_clock, "ti,am3-dpll-x2-clock", 445f38b0dd6STero Kristo of_ti_am3_dpll_x2_setup); 446f38b0dd6STero Kristo #endif 447f38b0dd6STero Kristo 448f38b0dd6STero Kristo #ifdef CONFIG_ARCH_OMAP3 449f38b0dd6STero Kristo static void __init of_ti_omap3_dpll_setup(struct device_node *node) 450f38b0dd6STero Kristo { 451f38b0dd6STero Kristo const struct dpll_data dd = { 452f38b0dd6STero Kristo .idlest_mask = 0x1, 453f38b0dd6STero Kristo .enable_mask = 0x7, 454f38b0dd6STero Kristo .autoidle_mask = 0x7, 455f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 456f38b0dd6STero Kristo .div1_mask = 0x7f, 457f38b0dd6STero Kristo .max_multiplier = 2047, 458f38b0dd6STero Kristo .max_divider = 128, 459f38b0dd6STero Kristo .min_divider = 1, 460f38b0dd6STero Kristo .freqsel_mask = 0xf0, 461f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 462f38b0dd6STero Kristo }; 463f38b0dd6STero Kristo 464a6fe3771STero Kristo of_ti_dpll_setup(node, &omap3_dpll_ck_ops, &dd); 465f38b0dd6STero Kristo } 466f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_dpll_clock, "ti,omap3-dpll-clock", 467f38b0dd6STero Kristo of_ti_omap3_dpll_setup); 468f38b0dd6STero Kristo 469f38b0dd6STero Kristo static void __init of_ti_omap3_core_dpll_setup(struct device_node *node) 470f38b0dd6STero Kristo { 471f38b0dd6STero Kristo const struct dpll_data dd = { 472f38b0dd6STero Kristo .idlest_mask = 0x1, 473f38b0dd6STero Kristo .enable_mask = 0x7, 474f38b0dd6STero Kristo .autoidle_mask = 0x7, 475f38b0dd6STero Kristo .mult_mask = 0x7ff << 16, 476f38b0dd6STero Kristo .div1_mask = 0x7f << 8, 477f38b0dd6STero Kristo .max_multiplier = 2047, 478f38b0dd6STero Kristo .max_divider = 128, 479f38b0dd6STero Kristo .min_divider = 1, 480f38b0dd6STero Kristo .freqsel_mask = 0xf0, 481f38b0dd6STero Kristo }; 482f38b0dd6STero Kristo 483a6fe3771STero Kristo of_ti_dpll_setup(node, &omap3_dpll_core_ck_ops, &dd); 484f38b0dd6STero Kristo } 485f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_core_dpll_clock, "ti,omap3-dpll-core-clock", 486f38b0dd6STero Kristo of_ti_omap3_core_dpll_setup); 487f38b0dd6STero Kristo 488f38b0dd6STero Kristo static void __init of_ti_omap3_per_dpll_setup(struct device_node *node) 489f38b0dd6STero Kristo { 490f38b0dd6STero Kristo const struct dpll_data dd = { 491f38b0dd6STero Kristo .idlest_mask = 0x1 << 1, 492f38b0dd6STero Kristo .enable_mask = 0x7 << 16, 493f38b0dd6STero Kristo .autoidle_mask = 0x7 << 3, 494f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 495f38b0dd6STero Kristo .div1_mask = 0x7f, 496f38b0dd6STero Kristo .max_multiplier = 2047, 497f38b0dd6STero Kristo .max_divider = 128, 498f38b0dd6STero Kristo .min_divider = 1, 499f38b0dd6STero Kristo .freqsel_mask = 0xf00000, 500f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED), 501f38b0dd6STero Kristo }; 502f38b0dd6STero Kristo 503a6fe3771STero Kristo of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd); 504f38b0dd6STero Kristo } 505f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_per_dpll_clock, "ti,omap3-dpll-per-clock", 506f38b0dd6STero Kristo of_ti_omap3_per_dpll_setup); 507f38b0dd6STero Kristo 508f38b0dd6STero Kristo static void __init of_ti_omap3_per_jtype_dpll_setup(struct device_node *node) 509f38b0dd6STero Kristo { 510f38b0dd6STero Kristo const struct dpll_data dd = { 511f38b0dd6STero Kristo .idlest_mask = 0x1 << 1, 512f38b0dd6STero Kristo .enable_mask = 0x7 << 16, 513f38b0dd6STero Kristo .autoidle_mask = 0x7 << 3, 514f38b0dd6STero Kristo .mult_mask = 0xfff << 8, 515f38b0dd6STero Kristo .div1_mask = 0x7f, 516f38b0dd6STero Kristo .max_multiplier = 4095, 517f38b0dd6STero Kristo .max_divider = 128, 518f38b0dd6STero Kristo .min_divider = 1, 519f38b0dd6STero Kristo .sddiv_mask = 0xff << 24, 520f38b0dd6STero Kristo .dco_mask = 0xe << 20, 521f38b0dd6STero Kristo .flags = DPLL_J_TYPE, 522f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED), 523f38b0dd6STero Kristo }; 524f38b0dd6STero Kristo 525a6fe3771STero Kristo of_ti_dpll_setup(node, &omap3_dpll_per_ck_ops, &dd); 526f38b0dd6STero Kristo } 527f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap3_per_jtype_dpll_clock, "ti,omap3-dpll-per-j-type-clock", 528f38b0dd6STero Kristo of_ti_omap3_per_jtype_dpll_setup); 529f38b0dd6STero Kristo #endif 530f38b0dd6STero Kristo 531f38b0dd6STero Kristo static void __init of_ti_omap4_dpll_setup(struct device_node *node) 532f38b0dd6STero Kristo { 533f38b0dd6STero Kristo const struct dpll_data dd = { 534f38b0dd6STero Kristo .idlest_mask = 0x1, 535f38b0dd6STero Kristo .enable_mask = 0x7, 536f38b0dd6STero Kristo .autoidle_mask = 0x7, 537f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 538f38b0dd6STero Kristo .div1_mask = 0x7f, 539f38b0dd6STero Kristo .max_multiplier = 2047, 540f38b0dd6STero Kristo .max_divider = 128, 541f38b0dd6STero Kristo .min_divider = 1, 542f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 543f38b0dd6STero Kristo }; 544f38b0dd6STero Kristo 545a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 546f38b0dd6STero Kristo } 547f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_dpll_clock, "ti,omap4-dpll-clock", 548f38b0dd6STero Kristo of_ti_omap4_dpll_setup); 549f38b0dd6STero Kristo 550b4be0189SNishanth Menon static void __init of_ti_omap5_mpu_dpll_setup(struct device_node *node) 551b4be0189SNishanth Menon { 552b4be0189SNishanth Menon const struct dpll_data dd = { 553b4be0189SNishanth Menon .idlest_mask = 0x1, 554b4be0189SNishanth Menon .enable_mask = 0x7, 555b4be0189SNishanth Menon .autoidle_mask = 0x7, 556b4be0189SNishanth Menon .mult_mask = 0x7ff << 8, 557b4be0189SNishanth Menon .div1_mask = 0x7f, 558b4be0189SNishanth Menon .max_multiplier = 2047, 559b4be0189SNishanth Menon .max_divider = 128, 560b4be0189SNishanth Menon .dcc_mask = BIT(22), 561b4be0189SNishanth Menon .dcc_rate = 1400000000, /* DCC beyond 1.4GHz */ 562b4be0189SNishanth Menon .min_divider = 1, 563b4be0189SNishanth Menon .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 564b4be0189SNishanth Menon }; 565b4be0189SNishanth Menon 566b4be0189SNishanth Menon of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 567b4be0189SNishanth Menon } 568b4be0189SNishanth Menon CLK_OF_DECLARE(of_ti_omap5_mpu_dpll_clock, "ti,omap5-mpu-dpll-clock", 569b4be0189SNishanth Menon of_ti_omap5_mpu_dpll_setup); 570b4be0189SNishanth Menon 571f38b0dd6STero Kristo static void __init of_ti_omap4_core_dpll_setup(struct device_node *node) 572f38b0dd6STero Kristo { 573f38b0dd6STero Kristo const struct dpll_data dd = { 574f38b0dd6STero Kristo .idlest_mask = 0x1, 575f38b0dd6STero Kristo .enable_mask = 0x7, 576f38b0dd6STero Kristo .autoidle_mask = 0x7, 577f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 578f38b0dd6STero Kristo .div1_mask = 0x7f, 579f38b0dd6STero Kristo .max_multiplier = 2047, 580f38b0dd6STero Kristo .max_divider = 128, 581f38b0dd6STero Kristo .min_divider = 1, 582f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 583f38b0dd6STero Kristo }; 584f38b0dd6STero Kristo 585a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd); 586f38b0dd6STero Kristo } 587f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_core_dpll_clock, "ti,omap4-dpll-core-clock", 588f38b0dd6STero Kristo of_ti_omap4_core_dpll_setup); 589f38b0dd6STero Kristo 590f38b0dd6STero Kristo #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ 591f38b0dd6STero Kristo defined(CONFIG_SOC_DRA7XX) 592f38b0dd6STero Kristo static void __init of_ti_omap4_m4xen_dpll_setup(struct device_node *node) 593f38b0dd6STero Kristo { 594f38b0dd6STero Kristo const struct dpll_data dd = { 595f38b0dd6STero Kristo .idlest_mask = 0x1, 596f38b0dd6STero Kristo .enable_mask = 0x7, 597f38b0dd6STero Kristo .autoidle_mask = 0x7, 598f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 599f38b0dd6STero Kristo .div1_mask = 0x7f, 600f38b0dd6STero Kristo .max_multiplier = 2047, 601f38b0dd6STero Kristo .max_divider = 128, 602f38b0dd6STero Kristo .min_divider = 1, 603f38b0dd6STero Kristo .m4xen_mask = 0x800, 604f38b0dd6STero Kristo .lpmode_mask = 1 << 10, 605f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 606f38b0dd6STero Kristo }; 607f38b0dd6STero Kristo 608a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd); 609f38b0dd6STero Kristo } 610f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_m4xen_dpll_clock, "ti,omap4-dpll-m4xen-clock", 611f38b0dd6STero Kristo of_ti_omap4_m4xen_dpll_setup); 612f38b0dd6STero Kristo 613f38b0dd6STero Kristo static void __init of_ti_omap4_jtype_dpll_setup(struct device_node *node) 614f38b0dd6STero Kristo { 615f38b0dd6STero Kristo const struct dpll_data dd = { 616f38b0dd6STero Kristo .idlest_mask = 0x1, 617f38b0dd6STero Kristo .enable_mask = 0x7, 618f38b0dd6STero Kristo .autoidle_mask = 0x7, 619f38b0dd6STero Kristo .mult_mask = 0xfff << 8, 620f38b0dd6STero Kristo .div1_mask = 0xff, 621f38b0dd6STero Kristo .max_multiplier = 4095, 622f38b0dd6STero Kristo .max_divider = 256, 623f38b0dd6STero Kristo .min_divider = 1, 624f38b0dd6STero Kristo .sddiv_mask = 0xff << 24, 625f38b0dd6STero Kristo .flags = DPLL_J_TYPE, 626f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 627f38b0dd6STero Kristo }; 628f38b0dd6STero Kristo 629a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_m4xen_ck_ops, &dd); 630f38b0dd6STero Kristo } 631f38b0dd6STero Kristo CLK_OF_DECLARE(ti_omap4_jtype_dpll_clock, "ti,omap4-dpll-j-type-clock", 632f38b0dd6STero Kristo of_ti_omap4_jtype_dpll_setup); 633f38b0dd6STero Kristo #endif 634f38b0dd6STero Kristo 635f38b0dd6STero Kristo static void __init of_ti_am3_no_gate_dpll_setup(struct device_node *node) 636f38b0dd6STero Kristo { 637f38b0dd6STero Kristo const struct dpll_data dd = { 638f38b0dd6STero Kristo .idlest_mask = 0x1, 639f38b0dd6STero Kristo .enable_mask = 0x7, 640f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 641f38b0dd6STero Kristo .div1_mask = 0x7f, 642f38b0dd6STero Kristo .max_multiplier = 2047, 643f38b0dd6STero Kristo .max_divider = 128, 644f38b0dd6STero Kristo .min_divider = 1, 645f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 646f38b0dd6STero Kristo }; 647f38b0dd6STero Kristo 648a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd); 649f38b0dd6STero Kristo } 650f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_no_gate_dpll_clock, "ti,am3-dpll-no-gate-clock", 651f38b0dd6STero Kristo of_ti_am3_no_gate_dpll_setup); 652f38b0dd6STero Kristo 653f38b0dd6STero Kristo static void __init of_ti_am3_jtype_dpll_setup(struct device_node *node) 654f38b0dd6STero Kristo { 655f38b0dd6STero Kristo const struct dpll_data dd = { 656f38b0dd6STero Kristo .idlest_mask = 0x1, 657f38b0dd6STero Kristo .enable_mask = 0x7, 658f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 659f38b0dd6STero Kristo .div1_mask = 0x7f, 660f38b0dd6STero Kristo .max_multiplier = 4095, 661f38b0dd6STero Kristo .max_divider = 256, 662f38b0dd6STero Kristo .min_divider = 2, 663f38b0dd6STero Kristo .flags = DPLL_J_TYPE, 664f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 665f38b0dd6STero Kristo }; 666f38b0dd6STero Kristo 667a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 668f38b0dd6STero Kristo } 669f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_jtype_dpll_clock, "ti,am3-dpll-j-type-clock", 670f38b0dd6STero Kristo of_ti_am3_jtype_dpll_setup); 671f38b0dd6STero Kristo 672f38b0dd6STero Kristo static void __init of_ti_am3_no_gate_jtype_dpll_setup(struct device_node *node) 673f38b0dd6STero Kristo { 674f38b0dd6STero Kristo const struct dpll_data dd = { 675f38b0dd6STero Kristo .idlest_mask = 0x1, 676f38b0dd6STero Kristo .enable_mask = 0x7, 677f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 678f38b0dd6STero Kristo .div1_mask = 0x7f, 679f38b0dd6STero Kristo .max_multiplier = 2047, 680f38b0dd6STero Kristo .max_divider = 128, 681f38b0dd6STero Kristo .min_divider = 1, 682f38b0dd6STero Kristo .flags = DPLL_J_TYPE, 683f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 684f38b0dd6STero Kristo }; 685f38b0dd6STero Kristo 686a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_no_gate_ck_ops, &dd); 687f38b0dd6STero Kristo } 688f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_no_gate_jtype_dpll_clock, 689f38b0dd6STero Kristo "ti,am3-dpll-no-gate-j-type-clock", 690f38b0dd6STero Kristo of_ti_am3_no_gate_jtype_dpll_setup); 691f38b0dd6STero Kristo 692f38b0dd6STero Kristo static void __init of_ti_am3_dpll_setup(struct device_node *node) 693f38b0dd6STero Kristo { 694f38b0dd6STero Kristo const struct dpll_data dd = { 695f38b0dd6STero Kristo .idlest_mask = 0x1, 696f38b0dd6STero Kristo .enable_mask = 0x7, 697f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 698f38b0dd6STero Kristo .div1_mask = 0x7f, 699f38b0dd6STero Kristo .max_multiplier = 2047, 700f38b0dd6STero Kristo .max_divider = 128, 701f38b0dd6STero Kristo .min_divider = 1, 702f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 703f38b0dd6STero Kristo }; 704f38b0dd6STero Kristo 705a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_ck_ops, &dd); 706f38b0dd6STero Kristo } 707f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_dpll_clock, "ti,am3-dpll-clock", of_ti_am3_dpll_setup); 708f38b0dd6STero Kristo 709f38b0dd6STero Kristo static void __init of_ti_am3_core_dpll_setup(struct device_node *node) 710f38b0dd6STero Kristo { 711f38b0dd6STero Kristo const struct dpll_data dd = { 712f38b0dd6STero Kristo .idlest_mask = 0x1, 713f38b0dd6STero Kristo .enable_mask = 0x7, 714f38b0dd6STero Kristo .mult_mask = 0x7ff << 8, 715f38b0dd6STero Kristo .div1_mask = 0x7f, 716f38b0dd6STero Kristo .max_multiplier = 2047, 717f38b0dd6STero Kristo .max_divider = 128, 718f38b0dd6STero Kristo .min_divider = 1, 719f38b0dd6STero Kristo .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED), 720f38b0dd6STero Kristo }; 721f38b0dd6STero Kristo 722a6fe3771STero Kristo of_ti_dpll_setup(node, &dpll_core_ck_ops, &dd); 723f38b0dd6STero Kristo } 724f38b0dd6STero Kristo CLK_OF_DECLARE(ti_am3_core_dpll_clock, "ti,am3-dpll-core-clock", 725f38b0dd6STero Kristo of_ti_am3_core_dpll_setup); 726aa76fcf4STero Kristo 727aa76fcf4STero Kristo static void __init of_ti_omap2_core_dpll_setup(struct device_node *node) 728aa76fcf4STero Kristo { 729aa76fcf4STero Kristo const struct dpll_data dd = { 730aa76fcf4STero Kristo .enable_mask = 0x3, 731aa76fcf4STero Kristo .mult_mask = 0x3ff << 12, 732aa76fcf4STero Kristo .div1_mask = 0xf << 8, 733aa76fcf4STero Kristo .max_divider = 16, 734aa76fcf4STero Kristo .min_divider = 1, 735aa76fcf4STero Kristo }; 736aa76fcf4STero Kristo 737aa76fcf4STero Kristo of_ti_dpll_setup(node, &omap2_dpll_core_ck_ops, &dd); 738aa76fcf4STero Kristo } 739aa76fcf4STero Kristo CLK_OF_DECLARE(ti_omap2_core_dpll_clock, "ti,omap2-dpll-core-clock", 740aa76fcf4STero Kristo of_ti_omap2_core_dpll_setup); 741