xref: /openbmc/linux/drivers/clk/tegra/clk.h (revision 03ab8e6297acd1bc0eedaa050e2a1635c576fd11)
19952f691SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
28f8f484bSPrashant Gaikwad 	/*
38f8f484bSPrashant Gaikwad  * Copyright (c) 2012, NVIDIA CORPORATION.  All rights reserved.
48f8f484bSPrashant Gaikwad  */
58f8f484bSPrashant Gaikwad 
68f8f484bSPrashant Gaikwad #ifndef __TEGRA_CLK_H
78f8f484bSPrashant Gaikwad #define __TEGRA_CLK_H
88f8f484bSPrashant Gaikwad 
98f8f484bSPrashant Gaikwad #include <linux/clk-provider.h>
108f8f484bSPrashant Gaikwad #include <linux/clkdev.h>
110cbb61a3SAapo Vienamo #include <linux/delay.h>
128f8f484bSPrashant Gaikwad 
133214be6cSSowjanya Komatineni #define CLK_OUT_ENB_L			0x010
143214be6cSSowjanya Komatineni #define CLK_OUT_ENB_H			0x014
153214be6cSSowjanya Komatineni #define CLK_OUT_ENB_U			0x018
163214be6cSSowjanya Komatineni #define CLK_OUT_ENB_V			0x360
173214be6cSSowjanya Komatineni #define CLK_OUT_ENB_W			0x364
183214be6cSSowjanya Komatineni #define CLK_OUT_ENB_X			0x280
193214be6cSSowjanya Komatineni #define CLK_OUT_ENB_Y			0x298
203214be6cSSowjanya Komatineni #define CLK_ENB_PLLP_OUT_CPU		BIT(31)
213214be6cSSowjanya Komatineni #define CLK_OUT_ENB_SET_L		0x320
223214be6cSSowjanya Komatineni #define CLK_OUT_ENB_CLR_L		0x324
233214be6cSSowjanya Komatineni #define CLK_OUT_ENB_SET_H		0x328
243214be6cSSowjanya Komatineni #define CLK_OUT_ENB_CLR_H		0x32c
253214be6cSSowjanya Komatineni #define CLK_OUT_ENB_SET_U		0x330
263214be6cSSowjanya Komatineni #define CLK_OUT_ENB_CLR_U		0x334
273214be6cSSowjanya Komatineni #define CLK_OUT_ENB_SET_V		0x440
283214be6cSSowjanya Komatineni #define CLK_OUT_ENB_CLR_V		0x444
293214be6cSSowjanya Komatineni #define CLK_OUT_ENB_SET_W		0x448
303214be6cSSowjanya Komatineni #define CLK_OUT_ENB_CLR_W		0x44c
313214be6cSSowjanya Komatineni #define CLK_OUT_ENB_SET_X		0x284
323214be6cSSowjanya Komatineni #define CLK_OUT_ENB_CLR_X		0x288
333214be6cSSowjanya Komatineni #define CLK_OUT_ENB_SET_Y		0x29c
343214be6cSSowjanya Komatineni #define CLK_OUT_ENB_CLR_Y		0x2a0
353214be6cSSowjanya Komatineni 
363214be6cSSowjanya Komatineni #define RST_DEVICES_L			0x004
373214be6cSSowjanya Komatineni #define RST_DEVICES_H			0x008
383214be6cSSowjanya Komatineni #define RST_DEVICES_U			0x00C
393214be6cSSowjanya Komatineni #define RST_DEVICES_V			0x358
403214be6cSSowjanya Komatineni #define RST_DEVICES_W			0x35C
413214be6cSSowjanya Komatineni #define RST_DEVICES_X			0x28C
423214be6cSSowjanya Komatineni #define RST_DEVICES_Y			0x2a4
433214be6cSSowjanya Komatineni #define RST_DEVICES_SET_L		0x300
443214be6cSSowjanya Komatineni #define RST_DEVICES_CLR_L		0x304
453214be6cSSowjanya Komatineni #define RST_DEVICES_SET_H		0x308
463214be6cSSowjanya Komatineni #define RST_DEVICES_CLR_H		0x30c
473214be6cSSowjanya Komatineni #define RST_DEVICES_SET_U		0x310
483214be6cSSowjanya Komatineni #define RST_DEVICES_CLR_U		0x314
493214be6cSSowjanya Komatineni #define RST_DEVICES_SET_V		0x430
503214be6cSSowjanya Komatineni #define RST_DEVICES_CLR_V		0x434
513214be6cSSowjanya Komatineni #define RST_DEVICES_SET_W		0x438
523214be6cSSowjanya Komatineni #define RST_DEVICES_CLR_W		0x43c
533214be6cSSowjanya Komatineni #define RST_DEVICES_SET_X		0x290
543214be6cSSowjanya Komatineni #define RST_DEVICES_CLR_X		0x294
553214be6cSSowjanya Komatineni #define RST_DEVICES_SET_Y		0x2a8
563214be6cSSowjanya Komatineni #define RST_DEVICES_CLR_Y		0x2ac
573214be6cSSowjanya Komatineni 
58535f296dSSowjanya Komatineni /*
59535f296dSSowjanya Komatineni  * Tegra CLK_OUT_ENB registers have some undefined bits which are not used and
60535f296dSSowjanya Komatineni  * any accidental write of 1 to these bits can cause PSLVERR.
61535f296dSSowjanya Komatineni  * So below are the valid mask defines for each CLK_OUT_ENB register used to
62535f296dSSowjanya Komatineni  * turn ON only the valid clocks.
63535f296dSSowjanya Komatineni  */
64535f296dSSowjanya Komatineni #define TEGRA210_CLK_ENB_VLD_MSK_L	0xdcd7dff9
65535f296dSSowjanya Komatineni #define TEGRA210_CLK_ENB_VLD_MSK_H	0x87d1f3e7
66535f296dSSowjanya Komatineni #define TEGRA210_CLK_ENB_VLD_MSK_U	0xf3fed3fa
67535f296dSSowjanya Komatineni #define TEGRA210_CLK_ENB_VLD_MSK_V	0xffc18cfb
68535f296dSSowjanya Komatineni #define TEGRA210_CLK_ENB_VLD_MSK_W	0x793fb7ff
69535f296dSSowjanya Komatineni #define TEGRA210_CLK_ENB_VLD_MSK_X	0x3fe66fff
70535f296dSSowjanya Komatineni #define TEGRA210_CLK_ENB_VLD_MSK_Y	0xfc1fc7ff
71535f296dSSowjanya Komatineni 
728f8f484bSPrashant Gaikwad /**
738f8f484bSPrashant Gaikwad  * struct tegra_clk_sync_source - external clock source from codec
748f8f484bSPrashant Gaikwad  *
758f8f484bSPrashant Gaikwad  * @hw: handle between common and hardware-specific interfaces
768f8f484bSPrashant Gaikwad  * @rate: input frequency from source
778f8f484bSPrashant Gaikwad  * @max_rate: max rate allowed
788f8f484bSPrashant Gaikwad  */
798f8f484bSPrashant Gaikwad struct tegra_clk_sync_source {
808f8f484bSPrashant Gaikwad 	struct		clk_hw hw;
818f8f484bSPrashant Gaikwad 	unsigned long	rate;
828f8f484bSPrashant Gaikwad 	unsigned long	max_rate;
838f8f484bSPrashant Gaikwad };
848f8f484bSPrashant Gaikwad 
858f8f484bSPrashant Gaikwad #define to_clk_sync_source(_hw)					\
868f8f484bSPrashant Gaikwad 	container_of(_hw, struct tegra_clk_sync_source, hw)
878f8f484bSPrashant Gaikwad 
888f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_sync_source_ops;
89343a607cSPeter De Schrijver extern int *periph_clk_enb_refcnt;
90343a607cSPeter De Schrijver 
918f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_sync_source(const char *name,
92845d782dSJon Hunter 					   unsigned long max_rate);
938f8f484bSPrashant Gaikwad 
948f8f484bSPrashant Gaikwad /**
958f8f484bSPrashant Gaikwad  * struct tegra_clk_frac_div - fractional divider clock
968f8f484bSPrashant Gaikwad  *
978f8f484bSPrashant Gaikwad  * @hw:		handle between common and hardware-specific interfaces
988f8f484bSPrashant Gaikwad  * @reg:	register containing divider
998f8f484bSPrashant Gaikwad  * @flags:	hardware-specific flags
1008f8f484bSPrashant Gaikwad  * @shift:	shift to the divider bit field
1018f8f484bSPrashant Gaikwad  * @width:	width of the divider bit field
1028f8f484bSPrashant Gaikwad  * @frac_width:	width of the fractional bit field
1038f8f484bSPrashant Gaikwad  * @lock:	register lock
1048f8f484bSPrashant Gaikwad  *
1058f8f484bSPrashant Gaikwad  * Flags:
1068f8f484bSPrashant Gaikwad  * TEGRA_DIVIDER_ROUND_UP - This flags indicates to round up the divider value.
1078f8f484bSPrashant Gaikwad  * TEGRA_DIVIDER_FIXED - Fixed rate PLL dividers has addition override bit, this
1088f8f484bSPrashant Gaikwad  *      flag indicates that this divider is for fixed rate PLL.
1098f8f484bSPrashant Gaikwad  * TEGRA_DIVIDER_INT - Some modules can not cope with the duty cycle when
1108f8f484bSPrashant Gaikwad  *      fraction bit is set. This flags indicates to calculate divider for which
1118f8f484bSPrashant Gaikwad  *      fracton bit will be zero.
1128f8f484bSPrashant Gaikwad  * TEGRA_DIVIDER_UART - UART module divider has additional enable bit which is
1138f8f484bSPrashant Gaikwad  *      set when divider value is not 0. This flags indicates that the divider
1148f8f484bSPrashant Gaikwad  *      is for UART module.
1158f8f484bSPrashant Gaikwad  */
1168f8f484bSPrashant Gaikwad struct tegra_clk_frac_div {
1178f8f484bSPrashant Gaikwad 	struct clk_hw	hw;
1188f8f484bSPrashant Gaikwad 	void __iomem	*reg;
1198f8f484bSPrashant Gaikwad 	u8		flags;
1208f8f484bSPrashant Gaikwad 	u8		shift;
1218f8f484bSPrashant Gaikwad 	u8		width;
1228f8f484bSPrashant Gaikwad 	u8		frac_width;
1238f8f484bSPrashant Gaikwad 	spinlock_t	*lock;
1248f8f484bSPrashant Gaikwad };
1258f8f484bSPrashant Gaikwad 
1268f8f484bSPrashant Gaikwad #define to_clk_frac_div(_hw) container_of(_hw, struct tegra_clk_frac_div, hw)
1278f8f484bSPrashant Gaikwad 
1288f8f484bSPrashant Gaikwad #define TEGRA_DIVIDER_ROUND_UP BIT(0)
1298f8f484bSPrashant Gaikwad #define TEGRA_DIVIDER_FIXED BIT(1)
1308f8f484bSPrashant Gaikwad #define TEGRA_DIVIDER_INT BIT(2)
1318f8f484bSPrashant Gaikwad #define TEGRA_DIVIDER_UART BIT(3)
1328f8f484bSPrashant Gaikwad 
1338f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_frac_div_ops;
1348f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_divider(const char *name,
1358f8f484bSPrashant Gaikwad 		const char *parent_name, void __iomem *reg,
1368f8f484bSPrashant Gaikwad 		unsigned long flags, u8 clk_divider_flags, u8 shift, u8 width,
1378f8f484bSPrashant Gaikwad 		u8 frac_width, spinlock_t *lock);
1384f4f85faSThierry Reding struct clk *tegra_clk_register_mc(const char *name, const char *parent_name,
1394f4f85faSThierry Reding 				  void __iomem *reg, spinlock_t *lock);
1408f8f484bSPrashant Gaikwad 
1418f8f484bSPrashant Gaikwad /*
1428f8f484bSPrashant Gaikwad  * Tegra PLL:
1438f8f484bSPrashant Gaikwad  *
1448f8f484bSPrashant Gaikwad  * In general, there are 3 requirements for each PLL
1458f8f484bSPrashant Gaikwad  * that SW needs to be comply with.
1468f8f484bSPrashant Gaikwad  * (1) Input frequency range (REF).
1478f8f484bSPrashant Gaikwad  * (2) Comparison frequency range (CF). CF = REF/DIVM.
1488f8f484bSPrashant Gaikwad  * (3) VCO frequency range (VCO).  VCO = CF * DIVN.
1498f8f484bSPrashant Gaikwad  *
1508f8f484bSPrashant Gaikwad  * The final PLL output frequency (FO) = VCO >> DIVP.
1518f8f484bSPrashant Gaikwad  */
1528f8f484bSPrashant Gaikwad 
1538f8f484bSPrashant Gaikwad /**
1548f8f484bSPrashant Gaikwad  * struct tegra_clk_pll_freq_table - PLL frequecy table
1558f8f484bSPrashant Gaikwad  *
1568f8f484bSPrashant Gaikwad  * @input_rate:		input rate from source
1578f8f484bSPrashant Gaikwad  * @output_rate:	output rate from PLL for the input rate
1588f8f484bSPrashant Gaikwad  * @n:			feedback divider
1598f8f484bSPrashant Gaikwad  * @m:			input divider
1608f8f484bSPrashant Gaikwad  * @p:			post divider
1618f8f484bSPrashant Gaikwad  * @cpcon:		charge pump current
162d907f4b4SRhyland Klein  * @sdm_data:		fraction divider setting (0 = disabled)
1638f8f484bSPrashant Gaikwad  */
1648f8f484bSPrashant Gaikwad struct tegra_clk_pll_freq_table {
1658f8f484bSPrashant Gaikwad 	unsigned long	input_rate;
1668f8f484bSPrashant Gaikwad 	unsigned long	output_rate;
167d907f4b4SRhyland Klein 	u32		n;
168e589376dSPeter De Schrijver 	u32		m;
1698f8f484bSPrashant Gaikwad 	u8		p;
1708f8f484bSPrashant Gaikwad 	u8		cpcon;
171d907f4b4SRhyland Klein 	u16		sdm_data;
1728f8f484bSPrashant Gaikwad };
1738f8f484bSPrashant Gaikwad 
1748f8f484bSPrashant Gaikwad /**
1750b6525acSPeter De Schrijver  * struct pdiv_map - map post divider to hw value
1760b6525acSPeter De Schrijver  *
1770b6525acSPeter De Schrijver  * @pdiv:		post divider
1780b6525acSPeter De Schrijver  * @hw_val:		value to be written to the PLL hw
1790b6525acSPeter De Schrijver  */
1800b6525acSPeter De Schrijver struct pdiv_map {
1810b6525acSPeter De Schrijver 	u8 pdiv;
1820b6525acSPeter De Schrijver 	u8 hw_val;
1830b6525acSPeter De Schrijver };
1840b6525acSPeter De Schrijver 
1850b6525acSPeter De Schrijver /**
186aa6fefdeSPeter De Schrijver  * struct div_nmp - offset and width of m,n and p fields
187aa6fefdeSPeter De Schrijver  *
188aa6fefdeSPeter De Schrijver  * @divn_shift:	shift to the feedback divider bit field
189aa6fefdeSPeter De Schrijver  * @divn_width:	width of the feedback divider bit field
190aa6fefdeSPeter De Schrijver  * @divm_shift:	shift to the input divider bit field
191aa6fefdeSPeter De Schrijver  * @divm_width:	width of the input divider bit field
192aa6fefdeSPeter De Schrijver  * @divp_shift:	shift to the post divider bit field
193aa6fefdeSPeter De Schrijver  * @divp_width:	width of the post divider bit field
1947b781c72SPeter De Schrijver  * @override_divn_shift: shift to the feedback divider bitfield in override reg
1957b781c72SPeter De Schrijver  * @override_divm_shift: shift to the input divider bitfield in override reg
1967b781c72SPeter De Schrijver  * @override_divp_shift: shift to the post divider bitfield in override reg
197aa6fefdeSPeter De Schrijver  */
198aa6fefdeSPeter De Schrijver struct div_nmp {
199aa6fefdeSPeter De Schrijver 	u8		divn_shift;
200aa6fefdeSPeter De Schrijver 	u8		divn_width;
201aa6fefdeSPeter De Schrijver 	u8		divm_shift;
202aa6fefdeSPeter De Schrijver 	u8		divm_width;
203aa6fefdeSPeter De Schrijver 	u8		divp_shift;
204aa6fefdeSPeter De Schrijver 	u8		divp_width;
2057b781c72SPeter De Schrijver 	u8		override_divn_shift;
2067b781c72SPeter De Schrijver 	u8		override_divm_shift;
2077b781c72SPeter De Schrijver 	u8		override_divp_shift;
208aa6fefdeSPeter De Schrijver };
209aa6fefdeSPeter De Schrijver 
21056fd27b3SBill Huang #define MAX_PLL_MISC_REG_COUNT	6
21156fd27b3SBill Huang 
212b985114eSBill Huang struct tegra_clk_pll;
213b985114eSBill Huang 
214aa6fefdeSPeter De Schrijver /**
215db592c4eSThierry Reding  * struct tegra_clk_pll_params - PLL parameters
2168f8f484bSPrashant Gaikwad  *
2178f8f484bSPrashant Gaikwad  * @input_min:			Minimum input frequency
2188f8f484bSPrashant Gaikwad  * @input_max:			Maximum input frequency
2198f8f484bSPrashant Gaikwad  * @cf_min:			Minimum comparison frequency
2208f8f484bSPrashant Gaikwad  * @cf_max:			Maximum comparison frequency
2218f8f484bSPrashant Gaikwad  * @vco_min:			Minimum VCO frequency
2228f8f484bSPrashant Gaikwad  * @vco_max:			Maximum VCO frequency
2238f8f484bSPrashant Gaikwad  * @base_reg:			PLL base reg offset
2248f8f484bSPrashant Gaikwad  * @misc_reg:			PLL misc reg offset
2258f8f484bSPrashant Gaikwad  * @lock_reg:			PLL lock reg offset
226db592c4eSThierry Reding  * @lock_mask:			Bitmask for PLL lock status
2278f8f484bSPrashant Gaikwad  * @lock_enable_bit_idx:	Bit index to enable PLL lock
228db592c4eSThierry Reding  * @iddq_reg:			PLL IDDQ register offset
229db592c4eSThierry Reding  * @iddq_bit_idx:		Bit index to enable PLL IDDQ
230fde207ebSBill Huang  * @reset_reg:			Register offset of where RESET bit is
231fde207ebSBill Huang  * @reset_bit_idx:		Shift of reset bit in reset_reg
232d907f4b4SRhyland Klein  * @sdm_din_reg:		Register offset where SDM settings are
233d907f4b4SRhyland Klein  * @sdm_din_mask:		Mask of SDM divider bits
234d907f4b4SRhyland Klein  * @sdm_ctrl_reg:		Register offset where SDM enable is
235d907f4b4SRhyland Klein  * @sdm_ctrl_en_mask:		Mask of SDM enable bit
2360ef9db6cSBill Huang  * @ssc_ctrl_reg:		Register offset where SSC settings are
2370ef9db6cSBill Huang  * @ssc_ctrl_en_mask:		Mask of SSC enable bit
238db592c4eSThierry Reding  * @aux_reg:			AUX register offset
239db592c4eSThierry Reding  * @dyn_ramp_reg:		Dynamic ramp control register offset
240db592c4eSThierry Reding  * @ext_misc_reg:		Miscellaneous control register offsets
241db592c4eSThierry Reding  * @pmc_divnm_reg:		n, m divider PMC override register offset (PLLM)
242db592c4eSThierry Reding  * @pmc_divp_reg:		p divider PMC override register offset (PLLM)
243db592c4eSThierry Reding  * @flags:			PLL flags
244db592c4eSThierry Reding  * @stepa_shift:		Dynamic ramp step A field shift
245db592c4eSThierry Reding  * @stepb_shift:		Dynamic ramp step B field shift
2468f8f484bSPrashant Gaikwad  * @lock_delay:			Delay in us if PLL lock is not used
247db592c4eSThierry Reding  * @max_p:			maximum value for the p divider
248b985114eSBill Huang  * @defaults_set:		Boolean signaling all reg defaults for PLL set.
249db592c4eSThierry Reding  * @pdiv_tohw:			mapping of p divider to register values
250db592c4eSThierry Reding  * @div_nmp:			offsets and widths on n, m and p fields
251fdc1feadSRhyland Klein  * @freq_table:			array of frequencies supported by PLL
252fdc1feadSRhyland Klein  * @fixed_rate:			PLL rate if it is fixed
253407254daSRhyland Klein  * @mdiv_default:		Default value for fixed mdiv for this PLL
254407254daSRhyland Klein  * @round_p_to_pdiv:		Callback used to round p to the closed pdiv
255d907f4b4SRhyland Klein  * @set_gain:			Callback to adjust N div for SDM enabled
256d907f4b4SRhyland Klein  *				PLL's based on fractional divider value.
257407254daSRhyland Klein  * @calc_rate:			Callback used to change how out of table
258407254daSRhyland Klein  *				rates (dividers and multipler) are calculated.
259b5512b45SBill Huang  * @adjust_vco:			Callback to adjust the programming range of the
260b5512b45SBill Huang  *				divider range (if SDM is present)
261b985114eSBill Huang  * @set_defaults:		Callback which will try to initialize PLL
262b985114eSBill Huang  *				registers to sane default values. This is first
263b985114eSBill Huang  *				tried during PLL registration, but if the PLL
264b985114eSBill Huang  *				is already enabled, it will be done the first
265b985114eSBill Huang  *				time the rate is changed while the PLL is
266b985114eSBill Huang  *				disabled.
26717e9273aSRhyland Klein  * @dyn_ramp:			Callback which can be used to define a custom
26817e9273aSRhyland Klein  *				dynamic ramp function for a given PLL.
2699157abe7SDmitry Osipenko  * @pre_rate_change:		Callback which is invoked just before changing
2709157abe7SDmitry Osipenko  *				PLL's rate.
2719157abe7SDmitry Osipenko  * @post_rate_change:		Callback which is invoked right after changing
2729157abe7SDmitry Osipenko  *				PLL's rate.
273fdc1feadSRhyland Klein  *
274fdc1feadSRhyland Klein  * Flags:
275fdc1feadSRhyland Klein  * TEGRA_PLL_USE_LOCK - This flag indicated to use lock bits for
276fdc1feadSRhyland Klein  *     PLL locking. If not set it will use lock_delay value to wait.
277fdc1feadSRhyland Klein  * TEGRA_PLL_HAS_CPCON - This flag indicates that CPCON value needs
278fdc1feadSRhyland Klein  *     to be programmed to change output frequency of the PLL.
279fdc1feadSRhyland Klein  * TEGRA_PLL_SET_LFCON - This flag indicates that LFCON value needs
280fdc1feadSRhyland Klein  *     to be programmed to change output frequency of the PLL.
281fdc1feadSRhyland Klein  * TEGRA_PLL_SET_DCCON - This flag indicates that DCCON value needs
282fdc1feadSRhyland Klein  *     to be programmed to change output frequency of the PLL.
283fdc1feadSRhyland Klein  * TEGRA_PLLU - PLLU has inverted post divider. This flags indicated
284fdc1feadSRhyland Klein  *     that it is PLLU and invert post divider value.
285fdc1feadSRhyland Klein  * TEGRA_PLLM - PLLM has additional override settings in PMC. This
286fdc1feadSRhyland Klein  *     flag indicates that it is PLLM and use override settings.
287fdc1feadSRhyland Klein  * TEGRA_PLL_FIXED - We are not supposed to change output frequency
288fdc1feadSRhyland Klein  *     of some plls.
289fdc1feadSRhyland Klein  * TEGRA_PLLE_CONFIGURE - Configure PLLE when enabling.
290fdc1feadSRhyland Klein  * TEGRA_PLL_LOCK_MISC - Lock bit is in the misc register instead of the
291fdc1feadSRhyland Klein  *     base register.
292fdc1feadSRhyland Klein  * TEGRA_PLL_BYPASS - PLL has bypass bit
293fdc1feadSRhyland Klein  * TEGRA_PLL_HAS_LOCK_ENABLE - PLL has bit to enable lock monitoring
294407254daSRhyland Klein  * TEGRA_MDIV_NEW - Switch to new method for calculating fixed mdiv
295407254daSRhyland Klein  *     it may be more accurate (especially if SDM present)
2966929715cSRhyland Klein  * TEGRA_PLLMB - PLLMB has should be treated similar to PLLM. This
2976929715cSRhyland Klein  *     flag indicated that it is PLLMB.
2986b301a05SRhyland Klein  * TEGRA_PLL_VCO_OUT - Used to indicate that the PLL has a VCO output
2998f8f484bSPrashant Gaikwad  */
3008f8f484bSPrashant Gaikwad struct tegra_clk_pll_params {
3018f8f484bSPrashant Gaikwad 	unsigned long	input_min;
3028f8f484bSPrashant Gaikwad 	unsigned long	input_max;
3038f8f484bSPrashant Gaikwad 	unsigned long	cf_min;
3048f8f484bSPrashant Gaikwad 	unsigned long	cf_max;
3058f8f484bSPrashant Gaikwad 	unsigned long	vco_min;
3068f8f484bSPrashant Gaikwad 	unsigned long	vco_max;
3078f8f484bSPrashant Gaikwad 
3088f8f484bSPrashant Gaikwad 	u32		base_reg;
3098f8f484bSPrashant Gaikwad 	u32		misc_reg;
3108f8f484bSPrashant Gaikwad 	u32		lock_reg;
3113e72771eSPeter De Schrijver 	u32		lock_mask;
3128f8f484bSPrashant Gaikwad 	u32		lock_enable_bit_idx;
313c1d1939cSPeter De Schrijver 	u32		iddq_reg;
314c1d1939cSPeter De Schrijver 	u32		iddq_bit_idx;
315fde207ebSBill Huang 	u32		reset_reg;
316fde207ebSBill Huang 	u32		reset_bit_idx;
317d907f4b4SRhyland Klein 	u32		sdm_din_reg;
318d907f4b4SRhyland Klein 	u32		sdm_din_mask;
319d907f4b4SRhyland Klein 	u32		sdm_ctrl_reg;
320d907f4b4SRhyland Klein 	u32		sdm_ctrl_en_mask;
3210ef9db6cSBill Huang 	u32		ssc_ctrl_reg;
3220ef9db6cSBill Huang 	u32		ssc_ctrl_en_mask;
323c1d1939cSPeter De Schrijver 	u32		aux_reg;
324c1d1939cSPeter De Schrijver 	u32		dyn_ramp_reg;
32556fd27b3SBill Huang 	u32		ext_misc_reg[MAX_PLL_MISC_REG_COUNT];
3267b781c72SPeter De Schrijver 	u32		pmc_divnm_reg;
3277b781c72SPeter De Schrijver 	u32		pmc_divp_reg;
328ebe142b2SPeter De Schrijver 	u32		flags;
329c1d1939cSPeter De Schrijver 	int		stepa_shift;
330c1d1939cSPeter De Schrijver 	int		stepb_shift;
3318f8f484bSPrashant Gaikwad 	int		lock_delay;
3320b6525acSPeter De Schrijver 	int		max_p;
333b985114eSBill Huang 	bool		defaults_set;
334385f9adfSThierry Reding 	const struct pdiv_map *pdiv_tohw;
335aa6fefdeSPeter De Schrijver 	struct div_nmp	*div_nmp;
336ebe142b2SPeter De Schrijver 	struct tegra_clk_pll_freq_table	*freq_table;
337ebe142b2SPeter De Schrijver 	unsigned long	fixed_rate;
338407254daSRhyland Klein 	u16		mdiv_default;
339407254daSRhyland Klein 	u32	(*round_p_to_pdiv)(u32 p, u32 *pdiv);
340d907f4b4SRhyland Klein 	void	(*set_gain)(struct tegra_clk_pll_freq_table *cfg);
341407254daSRhyland Klein 	int	(*calc_rate)(struct clk_hw *hw,
342407254daSRhyland Klein 			struct tegra_clk_pll_freq_table *cfg,
343407254daSRhyland Klein 			unsigned long rate, unsigned long parent_rate);
344b5512b45SBill Huang 	unsigned long	(*adjust_vco)(struct tegra_clk_pll_params *pll_params,
345b5512b45SBill Huang 				unsigned long parent_rate);
346b985114eSBill Huang 	void	(*set_defaults)(struct tegra_clk_pll *pll);
34717e9273aSRhyland Klein 	int	(*dyn_ramp)(struct tegra_clk_pll *pll,
34817e9273aSRhyland Klein 			struct tegra_clk_pll_freq_table *cfg);
3499157abe7SDmitry Osipenko 	int	(*pre_rate_change)(void);
3509157abe7SDmitry Osipenko 	void	(*post_rate_change)(void);
3518f8f484bSPrashant Gaikwad };
3528f8f484bSPrashant Gaikwad 
3538f8f484bSPrashant Gaikwad #define TEGRA_PLL_USE_LOCK BIT(0)
3548f8f484bSPrashant Gaikwad #define TEGRA_PLL_HAS_CPCON BIT(1)
3558f8f484bSPrashant Gaikwad #define TEGRA_PLL_SET_LFCON BIT(2)
3568f8f484bSPrashant Gaikwad #define TEGRA_PLL_SET_DCCON BIT(3)
3578f8f484bSPrashant Gaikwad #define TEGRA_PLLU BIT(4)
3588f8f484bSPrashant Gaikwad #define TEGRA_PLLM BIT(5)
3598f8f484bSPrashant Gaikwad #define TEGRA_PLL_FIXED BIT(6)
3608f8f484bSPrashant Gaikwad #define TEGRA_PLLE_CONFIGURE BIT(7)
361dba4072aSPeter De Schrijver #define TEGRA_PLL_LOCK_MISC BIT(8)
362dd93587bSPeter De Schrijver #define TEGRA_PLL_BYPASS BIT(9)
3637ba28813SPeter De Schrijver #define TEGRA_PLL_HAS_LOCK_ENABLE BIT(10)
364407254daSRhyland Klein #define TEGRA_MDIV_NEW BIT(11)
3656929715cSRhyland Klein #define TEGRA_PLLMB BIT(12)
3666b301a05SRhyland Klein #define TEGRA_PLL_VCO_OUT BIT(13)
3678f8f484bSPrashant Gaikwad 
368fdc1feadSRhyland Klein /**
369fdc1feadSRhyland Klein  * struct tegra_clk_pll - Tegra PLL clock
370fdc1feadSRhyland Klein  *
371fdc1feadSRhyland Klein  * @hw:		handle between common and hardware-specifix interfaces
372fdc1feadSRhyland Klein  * @clk_base:	address of CAR controller
373fdc1feadSRhyland Klein  * @pmc:	address of PMC, required to read override bits
374fdc1feadSRhyland Klein  * @lock:	register lock
375fdc1feadSRhyland Klein  * @params:	PLL parameters
376fdc1feadSRhyland Klein  */
377fdc1feadSRhyland Klein struct tegra_clk_pll {
378fdc1feadSRhyland Klein 	struct clk_hw	hw;
379fdc1feadSRhyland Klein 	void __iomem	*clk_base;
380fdc1feadSRhyland Klein 	void __iomem	*pmc;
381fdc1feadSRhyland Klein 	spinlock_t	*lock;
382fdc1feadSRhyland Klein 	struct tegra_clk_pll_params	*params;
383fdc1feadSRhyland Klein };
384fdc1feadSRhyland Klein 
385fdc1feadSRhyland Klein #define to_clk_pll(_hw) container_of(_hw, struct tegra_clk_pll, hw)
386fdc1feadSRhyland Klein 
38788d909beSRhyland Klein /**
38888d909beSRhyland Klein  * struct tegra_audio_clk_info - Tegra Audio Clk Information
38988d909beSRhyland Klein  *
39088d909beSRhyland Klein  * @name:	name for the audio pll
39188d909beSRhyland Klein  * @pll_params:	pll_params for audio pll
39288d909beSRhyland Klein  * @clk_id:	clk_ids for the audio pll
39388d909beSRhyland Klein  * @parent:	name of the parent of the audio pll
39488d909beSRhyland Klein  */
39588d909beSRhyland Klein struct tegra_audio_clk_info {
39688d909beSRhyland Klein 	char *name;
39788d909beSRhyland Klein 	struct tegra_clk_pll_params *pll_params;
39888d909beSRhyland Klein 	int clk_id;
39988d909beSRhyland Klein 	char *parent;
40088d909beSRhyland Klein };
40188d909beSRhyland Klein 
4028f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_pll_ops;
4038f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_plle_ops;
4048f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
4058f8f484bSPrashant Gaikwad 		void __iomem *clk_base, void __iomem *pmc,
406ebe142b2SPeter De Schrijver 		unsigned long flags, struct tegra_clk_pll_params *pll_params,
407ebe142b2SPeter De Schrijver 		spinlock_t *lock);
408c1d1939cSPeter De Schrijver 
4098f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
4108f8f484bSPrashant Gaikwad 		void __iomem *clk_base, void __iomem *pmc,
411ebe142b2SPeter De Schrijver 		unsigned long flags, struct tegra_clk_pll_params *pll_params,
412ebe142b2SPeter De Schrijver 		spinlock_t *lock);
4138f8f484bSPrashant Gaikwad 
414c1d1939cSPeter De Schrijver struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
415c1d1939cSPeter De Schrijver 			    void __iomem *clk_base, void __iomem *pmc,
416ebe142b2SPeter De Schrijver 			    unsigned long flags,
417c1d1939cSPeter De Schrijver 			    struct tegra_clk_pll_params *pll_params,
418c1d1939cSPeter De Schrijver 			    spinlock_t *lock);
419c1d1939cSPeter De Schrijver 
420c1d1939cSPeter De Schrijver struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
421c1d1939cSPeter De Schrijver 			   void __iomem *clk_base, void __iomem *pmc,
422ebe142b2SPeter De Schrijver 			   unsigned long flags,
423c1d1939cSPeter De Schrijver 			   struct tegra_clk_pll_params *pll_params,
424c1d1939cSPeter De Schrijver 			   spinlock_t *lock);
425c1d1939cSPeter De Schrijver 
426c1d1939cSPeter De Schrijver struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
427c1d1939cSPeter De Schrijver 			   void __iomem *clk_base, void __iomem *pmc,
428ebe142b2SPeter De Schrijver 			   unsigned long flags,
429c1d1939cSPeter De Schrijver 			   struct tegra_clk_pll_params *pll_params,
430c1d1939cSPeter De Schrijver 			   spinlock_t *lock);
431c1d1939cSPeter De Schrijver 
432c1d1939cSPeter De Schrijver struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
433c1d1939cSPeter De Schrijver 			   void __iomem *clk_base, void __iomem *pmc,
434ebe142b2SPeter De Schrijver 			   unsigned long flags,
435c1d1939cSPeter De Schrijver 			   struct tegra_clk_pll_params *pll_params,
436c1d1939cSPeter De Schrijver 			   spinlock_t *lock, unsigned long parent_rate);
437c1d1939cSPeter De Schrijver 
438926655f9SRhyland Klein struct clk *tegra_clk_register_pllre_tegra210(const char *name,
439926655f9SRhyland Klein 			   const char *parent_name, void __iomem *clk_base,
440926655f9SRhyland Klein 			   void __iomem *pmc, unsigned long flags,
441926655f9SRhyland Klein 			   struct tegra_clk_pll_params *pll_params,
442926655f9SRhyland Klein 			   spinlock_t *lock, unsigned long parent_rate);
443926655f9SRhyland Klein 
444c1d1939cSPeter De Schrijver struct clk *tegra_clk_register_plle_tegra114(const char *name,
445c1d1939cSPeter De Schrijver 				const char *parent_name,
446c1d1939cSPeter De Schrijver 				void __iomem *clk_base, unsigned long flags,
447c1d1939cSPeter De Schrijver 				struct tegra_clk_pll_params *pll_params,
448c1d1939cSPeter De Schrijver 				spinlock_t *lock);
449c1d1939cSPeter De Schrijver 
450dd322f04SRhyland Klein struct clk *tegra_clk_register_plle_tegra210(const char *name,
451dd322f04SRhyland Klein 				const char *parent_name,
452dd322f04SRhyland Klein 				void __iomem *clk_base, unsigned long flags,
453dd322f04SRhyland Klein 				struct tegra_clk_pll_params *pll_params,
454dd322f04SRhyland Klein 				spinlock_t *lock);
455dd322f04SRhyland Klein 
456dd322f04SRhyland Klein struct clk *tegra_clk_register_pllc_tegra210(const char *name,
457dd322f04SRhyland Klein 				const char *parent_name, void __iomem *clk_base,
458dd322f04SRhyland Klein 				void __iomem *pmc, unsigned long flags,
459dd322f04SRhyland Klein 				struct tegra_clk_pll_params *pll_params,
460dd322f04SRhyland Klein 				spinlock_t *lock);
461dd322f04SRhyland Klein 
462dd322f04SRhyland Klein struct clk *tegra_clk_register_pllss_tegra210(const char *name,
463dd322f04SRhyland Klein 				const char *parent_name, void __iomem *clk_base,
464dd322f04SRhyland Klein 				unsigned long flags,
465dd322f04SRhyland Klein 				struct tegra_clk_pll_params *pll_params,
466dd322f04SRhyland Klein 				spinlock_t *lock);
467dd322f04SRhyland Klein 
468798e910bSPeter De Schrijver struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
469798e910bSPeter De Schrijver 			   void __iomem *clk_base, unsigned long flags,
470798e910bSPeter De Schrijver 			   struct tegra_clk_pll_params *pll_params,
471798e910bSPeter De Schrijver 			   spinlock_t *lock);
472798e910bSPeter De Schrijver 
4736929715cSRhyland Klein struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
4746929715cSRhyland Klein 			   void __iomem *clk_base, void __iomem *pmc,
4756929715cSRhyland Klein 			   unsigned long flags,
4766929715cSRhyland Klein 			   struct tegra_clk_pll_params *pll_params,
4776929715cSRhyland Klein 			   spinlock_t *lock);
4786929715cSRhyland Klein 
47915d68e8cSAndrew Bresticker struct clk *tegra_clk_register_pllu(const char *name, const char *parent_name,
48015d68e8cSAndrew Bresticker 				void __iomem *clk_base, unsigned long flags,
48115d68e8cSAndrew Bresticker 				struct tegra_clk_pll_params *pll_params,
48215d68e8cSAndrew Bresticker 				spinlock_t *lock);
48315d68e8cSAndrew Bresticker 
48415d68e8cSAndrew Bresticker struct clk *tegra_clk_register_pllu_tegra114(const char *name,
48515d68e8cSAndrew Bresticker 				const char *parent_name,
48615d68e8cSAndrew Bresticker 				void __iomem *clk_base, unsigned long flags,
48715d68e8cSAndrew Bresticker 				struct tegra_clk_pll_params *pll_params,
48815d68e8cSAndrew Bresticker 				spinlock_t *lock);
48915d68e8cSAndrew Bresticker 
49015d68e8cSAndrew Bresticker struct clk *tegra_clk_register_pllu_tegra210(const char *name,
49115d68e8cSAndrew Bresticker 				const char *parent_name,
49215d68e8cSAndrew Bresticker 				void __iomem *clk_base, unsigned long flags,
49315d68e8cSAndrew Bresticker 				struct tegra_clk_pll_params *pll_params,
49415d68e8cSAndrew Bresticker 				spinlock_t *lock);
49515d68e8cSAndrew Bresticker 
4968f8f484bSPrashant Gaikwad /**
4978f8f484bSPrashant Gaikwad  * struct tegra_clk_pll_out - PLL divider down clock
4988f8f484bSPrashant Gaikwad  *
4998f8f484bSPrashant Gaikwad  * @hw:			handle between common and hardware-specific interfaces
5008f8f484bSPrashant Gaikwad  * @reg:		register containing the PLL divider
5018f8f484bSPrashant Gaikwad  * @enb_bit_idx:	bit to enable/disable PLL divider
5028f8f484bSPrashant Gaikwad  * @rst_bit_idx:	bit to reset PLL divider
5038f8f484bSPrashant Gaikwad  * @lock:		register lock
5048f8f484bSPrashant Gaikwad  * @flags:		hardware-specific flags
5058f8f484bSPrashant Gaikwad  */
5068f8f484bSPrashant Gaikwad struct tegra_clk_pll_out {
5078f8f484bSPrashant Gaikwad 	struct clk_hw	hw;
5088f8f484bSPrashant Gaikwad 	void __iomem	*reg;
5098f8f484bSPrashant Gaikwad 	u8		enb_bit_idx;
5108f8f484bSPrashant Gaikwad 	u8		rst_bit_idx;
5118f8f484bSPrashant Gaikwad 	spinlock_t	*lock;
5128f8f484bSPrashant Gaikwad 	u8		flags;
5138f8f484bSPrashant Gaikwad };
5148f8f484bSPrashant Gaikwad 
5158f8f484bSPrashant Gaikwad #define to_clk_pll_out(_hw) container_of(_hw, struct tegra_clk_pll_out, hw)
5168f8f484bSPrashant Gaikwad 
5178f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_pll_out_ops;
5188f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_pll_out(const char *name,
5198f8f484bSPrashant Gaikwad 		const char *parent_name, void __iomem *reg, u8 enb_bit_idx,
5208f8f484bSPrashant Gaikwad 		u8 rst_bit_idx, unsigned long flags, u8 pll_div_flags,
5218f8f484bSPrashant Gaikwad 		spinlock_t *lock);
5228f8f484bSPrashant Gaikwad 
5238f8f484bSPrashant Gaikwad /**
5248f8f484bSPrashant Gaikwad  * struct tegra_clk_periph_regs -  Registers controlling peripheral clock
5258f8f484bSPrashant Gaikwad  *
5268f8f484bSPrashant Gaikwad  * @enb_reg:		read the enable status
5278f8f484bSPrashant Gaikwad  * @enb_set_reg:	write 1 to enable clock
5288f8f484bSPrashant Gaikwad  * @enb_clr_reg:	write 1 to disable clock
5298f8f484bSPrashant Gaikwad  * @rst_reg:		read the reset status
5308f8f484bSPrashant Gaikwad  * @rst_set_reg:	write 1 to assert the reset of peripheral
5318f8f484bSPrashant Gaikwad  * @rst_clr_reg:	write 1 to deassert the reset of peripheral
5328f8f484bSPrashant Gaikwad  */
5338f8f484bSPrashant Gaikwad struct tegra_clk_periph_regs {
5348f8f484bSPrashant Gaikwad 	u32 enb_reg;
5358f8f484bSPrashant Gaikwad 	u32 enb_set_reg;
5368f8f484bSPrashant Gaikwad 	u32 enb_clr_reg;
5378f8f484bSPrashant Gaikwad 	u32 rst_reg;
5388f8f484bSPrashant Gaikwad 	u32 rst_set_reg;
5398f8f484bSPrashant Gaikwad 	u32 rst_clr_reg;
5408f8f484bSPrashant Gaikwad };
5418f8f484bSPrashant Gaikwad 
5428f8f484bSPrashant Gaikwad /**
5438f8f484bSPrashant Gaikwad  * struct tegra_clk_periph_gate - peripheral gate clock
5448f8f484bSPrashant Gaikwad  *
5458f8f484bSPrashant Gaikwad  * @magic:		magic number to validate type
5468f8f484bSPrashant Gaikwad  * @hw:			handle between common and hardware-specific interfaces
5478f8f484bSPrashant Gaikwad  * @clk_base:		address of CAR controller
5488f8f484bSPrashant Gaikwad  * @regs:		Registers to control the peripheral
5498f8f484bSPrashant Gaikwad  * @flags:		hardware-specific flags
5508f8f484bSPrashant Gaikwad  * @clk_num:		Clock number
5518f8f484bSPrashant Gaikwad  * @enable_refcnt:	array to maintain reference count of the clock
5528f8f484bSPrashant Gaikwad  *
5538f8f484bSPrashant Gaikwad  * Flags:
5548f8f484bSPrashant Gaikwad  * TEGRA_PERIPH_NO_RESET - This flag indicates that reset is not allowed
5558f8f484bSPrashant Gaikwad  *     for this module.
5568f8f484bSPrashant Gaikwad  * TEGRA_PERIPH_ON_APB - If peripheral is in the APB bus then read the
5578f8f484bSPrashant Gaikwad  *     bus to flush the write operation in apb bus. This flag indicates
5588f8f484bSPrashant Gaikwad  *     that this peripheral is in apb bus.
559fdcccbd8SPeter De Schrijver  * TEGRA_PERIPH_WAR_1005168 - Apply workaround for Tegra114 MSENC bug
5608f8f484bSPrashant Gaikwad  */
5618f8f484bSPrashant Gaikwad struct tegra_clk_periph_gate {
5628f8f484bSPrashant Gaikwad 	u32			magic;
5638f8f484bSPrashant Gaikwad 	struct clk_hw		hw;
5648f8f484bSPrashant Gaikwad 	void __iomem		*clk_base;
5658f8f484bSPrashant Gaikwad 	u8			flags;
5668f8f484bSPrashant Gaikwad 	int			clk_num;
5678f8f484bSPrashant Gaikwad 	int			*enable_refcnt;
5687e14f223SThierry Reding 	const struct tegra_clk_periph_regs *regs;
5698f8f484bSPrashant Gaikwad };
5708f8f484bSPrashant Gaikwad 
5718f8f484bSPrashant Gaikwad #define to_clk_periph_gate(_hw)					\
5728f8f484bSPrashant Gaikwad 	container_of(_hw, struct tegra_clk_periph_gate, hw)
5738f8f484bSPrashant Gaikwad 
5748f8f484bSPrashant Gaikwad #define TEGRA_CLK_PERIPH_GATE_MAGIC 0x17760309
5758f8f484bSPrashant Gaikwad 
5768f8f484bSPrashant Gaikwad #define TEGRA_PERIPH_NO_RESET BIT(0)
5778f8f484bSPrashant Gaikwad #define TEGRA_PERIPH_ON_APB BIT(2)
578fdcccbd8SPeter De Schrijver #define TEGRA_PERIPH_WAR_1005168 BIT(3)
5795bb9d267SPeter De Schrijver #define TEGRA_PERIPH_NO_DIV BIT(4)
580b29f9e92SPeter De Schrijver #define TEGRA_PERIPH_NO_GATE BIT(5)
5818f8f484bSPrashant Gaikwad 
5828f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_periph_gate_ops;
5838f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_periph_gate(const char *name,
5848f8f484bSPrashant Gaikwad 		const char *parent_name, u8 gate_flags, void __iomem *clk_base,
585d5ff89a8SPeter De Schrijver 		unsigned long flags, int clk_num, int *enable_refcnt);
5868f8f484bSPrashant Gaikwad 
5871ec7032aSThierry Reding struct tegra_clk_periph_fixed {
5881ec7032aSThierry Reding 	struct clk_hw hw;
5891ec7032aSThierry Reding 	void __iomem *base;
5901ec7032aSThierry Reding 	const struct tegra_clk_periph_regs *regs;
5911ec7032aSThierry Reding 	unsigned int mul;
5921ec7032aSThierry Reding 	unsigned int div;
5931ec7032aSThierry Reding 	unsigned int num;
5941ec7032aSThierry Reding };
5951ec7032aSThierry Reding 
5961ec7032aSThierry Reding struct clk *tegra_clk_register_periph_fixed(const char *name,
5971ec7032aSThierry Reding 					    const char *parent,
5981ec7032aSThierry Reding 					    unsigned long flags,
5991ec7032aSThierry Reding 					    void __iomem *base,
6001ec7032aSThierry Reding 					    unsigned int mul,
6011ec7032aSThierry Reding 					    unsigned int div,
6021ec7032aSThierry Reding 					    unsigned int num);
6031ec7032aSThierry Reding 
6048f8f484bSPrashant Gaikwad /**
6058f8f484bSPrashant Gaikwad  * struct clk-periph - peripheral clock
6068f8f484bSPrashant Gaikwad  *
6078f8f484bSPrashant Gaikwad  * @magic:	magic number to validate type
6088f8f484bSPrashant Gaikwad  * @hw:		handle between common and hardware-specific interfaces
6098f8f484bSPrashant Gaikwad  * @mux:	mux clock
6108f8f484bSPrashant Gaikwad  * @divider:	divider clock
6118f8f484bSPrashant Gaikwad  * @gate:	gate clock
6128f8f484bSPrashant Gaikwad  * @mux_ops:	mux clock ops
6138f8f484bSPrashant Gaikwad  * @div_ops:	divider clock ops
6148f8f484bSPrashant Gaikwad  * @gate_ops:	gate clock ops
6158f8f484bSPrashant Gaikwad  */
6168f8f484bSPrashant Gaikwad struct tegra_clk_periph {
6178f8f484bSPrashant Gaikwad 	u32			magic;
6188f8f484bSPrashant Gaikwad 	struct clk_hw		hw;
6198f8f484bSPrashant Gaikwad 	struct clk_mux		mux;
6208f8f484bSPrashant Gaikwad 	struct tegra_clk_frac_div	divider;
6218f8f484bSPrashant Gaikwad 	struct tegra_clk_periph_gate	gate;
6228f8f484bSPrashant Gaikwad 
6238f8f484bSPrashant Gaikwad 	const struct clk_ops	*mux_ops;
6248f8f484bSPrashant Gaikwad 	const struct clk_ops	*div_ops;
6258f8f484bSPrashant Gaikwad 	const struct clk_ops	*gate_ops;
6268f8f484bSPrashant Gaikwad };
6278f8f484bSPrashant Gaikwad 
6288f8f484bSPrashant Gaikwad #define to_clk_periph(_hw) container_of(_hw, struct tegra_clk_periph, hw)
6298f8f484bSPrashant Gaikwad 
6308f8f484bSPrashant Gaikwad #define TEGRA_CLK_PERIPH_MAGIC 0x18221223
6318f8f484bSPrashant Gaikwad 
6328f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_periph_ops;
6338f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_periph(const char *name,
6349e8c93edSPeter De Schrijver 		const char * const *parent_names, int num_parents,
6358f8f484bSPrashant Gaikwad 		struct tegra_clk_periph *periph, void __iomem *clk_base,
636a26a0298SPeter De Schrijver 		u32 offset, unsigned long flags);
6378f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_periph_nodiv(const char *name,
63839133505SThierry Reding 		const char * const *parent_names, int num_parents,
6398f8f484bSPrashant Gaikwad 		struct tegra_clk_periph *periph, void __iomem *clk_base,
6408f8f484bSPrashant Gaikwad 		u32 offset);
6418f8f484bSPrashant Gaikwad 
642ce4f3313SPeter De Schrijver #define TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, _mux_flags,		\
6438f8f484bSPrashant Gaikwad 			 _div_shift, _div_width, _div_frac_width,	\
644343a607cSPeter De Schrijver 			 _div_flags, _clk_num,\
645bc44275bSPeter De Schrijver 			 _gate_flags, _table, _lock)			\
6468f8f484bSPrashant Gaikwad 	{								\
6478f8f484bSPrashant Gaikwad 		.mux = {						\
6488f8f484bSPrashant Gaikwad 			.flags = _mux_flags,				\
6498f8f484bSPrashant Gaikwad 			.shift = _mux_shift,				\
650ce4f3313SPeter De Schrijver 			.mask = _mux_mask,				\
651ce4f3313SPeter De Schrijver 			.table = _table,				\
652bc44275bSPeter De Schrijver 			.lock = _lock,					\
6538f8f484bSPrashant Gaikwad 		},							\
6548f8f484bSPrashant Gaikwad 		.divider = {						\
6558f8f484bSPrashant Gaikwad 			.flags = _div_flags,				\
6568f8f484bSPrashant Gaikwad 			.shift = _div_shift,				\
6578f8f484bSPrashant Gaikwad 			.width = _div_width,				\
6588f8f484bSPrashant Gaikwad 			.frac_width = _div_frac_width,			\
659bc44275bSPeter De Schrijver 			.lock = _lock,					\
6608f8f484bSPrashant Gaikwad 		},							\
6618f8f484bSPrashant Gaikwad 		.gate = {						\
6628f8f484bSPrashant Gaikwad 			.flags = _gate_flags,				\
6638f8f484bSPrashant Gaikwad 			.clk_num = _clk_num,				\
6648f8f484bSPrashant Gaikwad 		},							\
6658f8f484bSPrashant Gaikwad 		.mux_ops = &clk_mux_ops,				\
6668f8f484bSPrashant Gaikwad 		.div_ops = &tegra_clk_frac_div_ops,			\
6678f8f484bSPrashant Gaikwad 		.gate_ops = &tegra_clk_periph_gate_ops,			\
6688f8f484bSPrashant Gaikwad 	}
6698f8f484bSPrashant Gaikwad 
6708f8f484bSPrashant Gaikwad struct tegra_periph_init_data {
6718f8f484bSPrashant Gaikwad 	const char *name;
6728f8f484bSPrashant Gaikwad 	int clk_id;
67376ebc134SPeter De Schrijver 	union {
6749e8c93edSPeter De Schrijver 		const char *const *parent_names;
67576ebc134SPeter De Schrijver 		const char *parent_name;
67676ebc134SPeter De Schrijver 	} p;
6778f8f484bSPrashant Gaikwad 	int num_parents;
6788f8f484bSPrashant Gaikwad 	struct tegra_clk_periph periph;
6798f8f484bSPrashant Gaikwad 	u32 offset;
6808f8f484bSPrashant Gaikwad 	const char *con_id;
6818f8f484bSPrashant Gaikwad 	const char *dev_id;
682a26a0298SPeter De Schrijver 	unsigned long flags;
6838f8f484bSPrashant Gaikwad };
6848f8f484bSPrashant Gaikwad 
685ce4f3313SPeter De Schrijver #define TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
686ce4f3313SPeter De Schrijver 			_mux_shift, _mux_mask, _mux_flags, _div_shift,	\
687d5ff89a8SPeter De Schrijver 			_div_width, _div_frac_width, _div_flags,	\
688343a607cSPeter De Schrijver 			_clk_num, _gate_flags, _clk_id, _table,		\
689bc44275bSPeter De Schrijver 			_flags, _lock) \
6908f8f484bSPrashant Gaikwad 	{								\
6918f8f484bSPrashant Gaikwad 		.name = _name,						\
6928f8f484bSPrashant Gaikwad 		.clk_id = _clk_id,					\
69376ebc134SPeter De Schrijver 		.p.parent_names = _parent_names,			\
6948f8f484bSPrashant Gaikwad 		.num_parents = ARRAY_SIZE(_parent_names),		\
695ce4f3313SPeter De Schrijver 		.periph = TEGRA_CLK_PERIPH(_mux_shift, _mux_mask,	\
6968f8f484bSPrashant Gaikwad 					   _mux_flags, _div_shift,	\
6978f8f484bSPrashant Gaikwad 					   _div_width, _div_frac_width,	\
6988f8f484bSPrashant Gaikwad 					   _div_flags, _clk_num,	\
699bc44275bSPeter De Schrijver 					   _gate_flags, _table, _lock),	\
7008f8f484bSPrashant Gaikwad 		.offset = _offset,					\
7018f8f484bSPrashant Gaikwad 		.con_id = _con_id,					\
7028f8f484bSPrashant Gaikwad 		.dev_id = _dev_id,					\
703a26a0298SPeter De Schrijver 		.flags = _flags						\
7048f8f484bSPrashant Gaikwad 	}
7058f8f484bSPrashant Gaikwad 
706ce4f3313SPeter De Schrijver #define TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parent_names, _offset,\
707ce4f3313SPeter De Schrijver 			_mux_shift, _mux_width, _mux_flags, _div_shift,	\
708d5ff89a8SPeter De Schrijver 			_div_width, _div_frac_width, _div_flags, \
709343a607cSPeter De Schrijver 			_clk_num, _gate_flags, _clk_id)	\
710ce4f3313SPeter De Schrijver 	TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
711ce4f3313SPeter De Schrijver 			_mux_shift, BIT(_mux_width) - 1, _mux_flags,	\
712ce4f3313SPeter De Schrijver 			_div_shift, _div_width, _div_frac_width, _div_flags, \
713343a607cSPeter De Schrijver 			_clk_num, _gate_flags, _clk_id,\
714bc44275bSPeter De Schrijver 			NULL, 0, NULL)
715ce4f3313SPeter De Schrijver 
7168be95190SThierry Reding struct clk *tegra_clk_register_periph_data(void __iomem *clk_base,
7178be95190SThierry Reding 					   struct tegra_periph_init_data *init);
7188be95190SThierry Reding 
7198f8f484bSPrashant Gaikwad /**
7208f8f484bSPrashant Gaikwad  * struct clk_super_mux - super clock
7218f8f484bSPrashant Gaikwad  *
7228f8f484bSPrashant Gaikwad  * @hw:		handle between common and hardware-specific interfaces
7238f8f484bSPrashant Gaikwad  * @reg:	register controlling multiplexer
7248f8f484bSPrashant Gaikwad  * @width:	width of the multiplexer bit field
7258f8f484bSPrashant Gaikwad  * @flags:	hardware-specific flags
7268f8f484bSPrashant Gaikwad  * @div2_index:	bit controlling divide-by-2
7278f8f484bSPrashant Gaikwad  * @pllx_index:	PLLX index in the parent list
7288f8f484bSPrashant Gaikwad  * @lock:	register lock
7298f8f484bSPrashant Gaikwad  *
7308f8f484bSPrashant Gaikwad  * Flags:
7318f8f484bSPrashant Gaikwad  * TEGRA_DIVIDER_2 - LP cluster has additional divider. This flag indicates
7328f8f484bSPrashant Gaikwad  *     that this is LP cluster clock.
73368a14a56SSowjanya Komatineni  * TEGRA210_CPU_CLK - This flag is used to identify CPU cluster for gen5
73468a14a56SSowjanya Komatineni  *     super mux parent using PLLP branches. To use PLLP branches to CPU, need
73568a14a56SSowjanya Komatineni  *     to configure additional bit PLLP_OUT_CPU in the clock registers.
73616415679SDmitry Osipenko  * TEGRA20_SUPER_CLK - Tegra20 doesn't have a dedicated divider for Super
73716415679SDmitry Osipenko  *     clocks, it only has a clock-skipper.
7388f8f484bSPrashant Gaikwad  */
7398f8f484bSPrashant Gaikwad struct tegra_clk_super_mux {
7408f8f484bSPrashant Gaikwad 	struct clk_hw	hw;
7418f8f484bSPrashant Gaikwad 	void __iomem	*reg;
742e827ba18SPeter De Schrijver 	struct tegra_clk_frac_div frac_div;
743e827ba18SPeter De Schrijver 	const struct clk_ops	*div_ops;
7448f8f484bSPrashant Gaikwad 	u8		width;
7458f8f484bSPrashant Gaikwad 	u8		flags;
7468f8f484bSPrashant Gaikwad 	u8		div2_index;
7478f8f484bSPrashant Gaikwad 	u8		pllx_index;
7488f8f484bSPrashant Gaikwad 	spinlock_t	*lock;
7498f8f484bSPrashant Gaikwad };
7508f8f484bSPrashant Gaikwad 
7518f8f484bSPrashant Gaikwad #define to_clk_super_mux(_hw) container_of(_hw, struct tegra_clk_super_mux, hw)
7528f8f484bSPrashant Gaikwad 
7538f8f484bSPrashant Gaikwad #define TEGRA_DIVIDER_2 BIT(0)
75468a14a56SSowjanya Komatineni #define TEGRA210_CPU_CLK BIT(1)
75516415679SDmitry Osipenko #define TEGRA20_SUPER_CLK BIT(2)
7568f8f484bSPrashant Gaikwad 
7578f8f484bSPrashant Gaikwad extern const struct clk_ops tegra_clk_super_ops;
7588f8f484bSPrashant Gaikwad struct clk *tegra_clk_register_super_mux(const char *name,
7598f8f484bSPrashant Gaikwad 		const char **parent_names, u8 num_parents,
7608f8f484bSPrashant Gaikwad 		unsigned long flags, void __iomem *reg, u8 clk_super_flags,
7618f8f484bSPrashant Gaikwad 		u8 width, u8 pllx_index, u8 div2_index, spinlock_t *lock);
762e827ba18SPeter De Schrijver struct clk *tegra_clk_register_super_clk(const char *name,
763e827ba18SPeter De Schrijver 		const char * const *parent_names, u8 num_parents,
764e827ba18SPeter De Schrijver 		unsigned long flags, void __iomem *reg, u8 clk_super_flags,
765e827ba18SPeter De Schrijver 		spinlock_t *lock);
76616415679SDmitry Osipenko struct clk *tegra_clk_register_super_cclk(const char *name,
76716415679SDmitry Osipenko 		const char * const *parent_names, u8 num_parents,
76816415679SDmitry Osipenko 		unsigned long flags, void __iomem *reg, u8 clk_super_flags,
76916415679SDmitry Osipenko 		spinlock_t *lock);
770dec15c99SDmitry Osipenko int tegra_cclk_pre_pllx_rate_change(void);
771dec15c99SDmitry Osipenko void tegra_cclk_post_pllx_rate_change(void);
772633e7965SPeter De-Schrijver 
773633e7965SPeter De-Schrijver /**
774633e7965SPeter De-Schrijver  * struct tegra_sdmmc_mux - switch divider with Low Jitter inputs for SDMMC
775633e7965SPeter De-Schrijver  *
776633e7965SPeter De-Schrijver  * @hw:		handle between common and hardware-specific interfaces
777633e7965SPeter De-Schrijver  * @reg:	register controlling mux and divider
778633e7965SPeter De-Schrijver  * @flags:	hardware-specific flags
779633e7965SPeter De-Schrijver  * @lock:	optional register lock
780633e7965SPeter De-Schrijver  * @gate:	gate clock
781633e7965SPeter De-Schrijver  * @gate_ops:	gate clock ops
782633e7965SPeter De-Schrijver  */
783633e7965SPeter De-Schrijver struct tegra_sdmmc_mux {
784633e7965SPeter De-Schrijver 	struct clk_hw		hw;
785633e7965SPeter De-Schrijver 	void __iomem		*reg;
786633e7965SPeter De-Schrijver 	spinlock_t		*lock;
787633e7965SPeter De-Schrijver 	const struct clk_ops	*gate_ops;
788633e7965SPeter De-Schrijver 	struct tegra_clk_periph_gate	gate;
789633e7965SPeter De-Schrijver 	u8			div_flags;
790633e7965SPeter De-Schrijver };
791633e7965SPeter De-Schrijver 
792633e7965SPeter De-Schrijver #define to_clk_sdmmc_mux(_hw) container_of(_hw, struct tegra_sdmmc_mux, hw)
793633e7965SPeter De-Schrijver 
794633e7965SPeter De-Schrijver struct clk *tegra_clk_register_sdmmc_mux_div(const char *name,
795633e7965SPeter De-Schrijver 		void __iomem *clk_base, u32 offset, u32 clk_num, u8 div_flags,
796633e7965SPeter De-Schrijver 		unsigned long flags, void *lock);
797633e7965SPeter De-Schrijver 
7988f8f484bSPrashant Gaikwad /**
7998106462fSThierry Reding  * struct clk_init_table - clock initialization table
8008f8f484bSPrashant Gaikwad  * @clk_id:	clock id as mentioned in device tree bindings
8018f8f484bSPrashant Gaikwad  * @parent_id:	parent clock id as mentioned in device tree bindings
8028f8f484bSPrashant Gaikwad  * @rate:	rate to set
8038f8f484bSPrashant Gaikwad  * @state:	enable/disable
8048f8f484bSPrashant Gaikwad  */
8058f8f484bSPrashant Gaikwad struct tegra_clk_init_table {
8068f8f484bSPrashant Gaikwad 	unsigned int	clk_id;
8078f8f484bSPrashant Gaikwad 	unsigned int	parent_id;
8088f8f484bSPrashant Gaikwad 	unsigned long	rate;
8098f8f484bSPrashant Gaikwad 	int		state;
8108f8f484bSPrashant Gaikwad };
8118f8f484bSPrashant Gaikwad 
8128f8f484bSPrashant Gaikwad /**
8138f8f484bSPrashant Gaikwad  * struct clk_duplicate - duplicate clocks
8148f8f484bSPrashant Gaikwad  * @clk_id:	clock id as mentioned in device tree bindings
8158f8f484bSPrashant Gaikwad  * @lookup:	duplicate lookup entry for the clock
8168f8f484bSPrashant Gaikwad  */
8178f8f484bSPrashant Gaikwad struct tegra_clk_duplicate {
8188f8f484bSPrashant Gaikwad 	int			clk_id;
8198f8f484bSPrashant Gaikwad 	struct clk_lookup	lookup;
8208f8f484bSPrashant Gaikwad };
8218f8f484bSPrashant Gaikwad 
8228f8f484bSPrashant Gaikwad #define TEGRA_CLK_DUPLICATE(_clk_id, _dev, _con) \
8238f8f484bSPrashant Gaikwad 	{					\
8248f8f484bSPrashant Gaikwad 		.clk_id = _clk_id,		\
8258f8f484bSPrashant Gaikwad 		.lookup = {			\
8268f8f484bSPrashant Gaikwad 			.dev_id = _dev,		\
8278f8f484bSPrashant Gaikwad 			.con_id = _con,		\
8288f8f484bSPrashant Gaikwad 		},				\
8298f8f484bSPrashant Gaikwad 	}
8308f8f484bSPrashant Gaikwad 
831b8700d50SPeter De Schrijver struct tegra_clk {
832b8700d50SPeter De Schrijver 	int			dt_id;
833b8700d50SPeter De Schrijver 	bool			present;
834b8700d50SPeter De Schrijver };
835b8700d50SPeter De Schrijver 
83673d37e4cSPeter De Schrijver struct tegra_devclk {
83773d37e4cSPeter De Schrijver 	int		dt_id;
83873d37e4cSPeter De Schrijver 	char		*dev_id;
83973d37e4cSPeter De Schrijver 	char		*con_id;
84073d37e4cSPeter De Schrijver };
84173d37e4cSPeter De Schrijver 
84266b6f3d0SMikko Perttunen void tegra_init_special_resets(unsigned int num, int (*assert)(unsigned long),
84366b6f3d0SMikko Perttunen 			       int (*deassert)(unsigned long));
84466b6f3d0SMikko Perttunen 
8458f8f484bSPrashant Gaikwad void tegra_init_from_table(struct tegra_clk_init_table *tbl,
8468f8f484bSPrashant Gaikwad 		struct clk *clks[], int clk_max);
8478f8f484bSPrashant Gaikwad 
8488f8f484bSPrashant Gaikwad void tegra_init_dup_clks(struct tegra_clk_duplicate *dup_list,
8498f8f484bSPrashant Gaikwad 		struct clk *clks[], int clk_max);
8508f8f484bSPrashant Gaikwad 
8517e14f223SThierry Reding const struct tegra_clk_periph_regs *get_reg_bank(int clkid);
8526d5b988eSStephen Warren struct clk **tegra_clk_init(void __iomem *clk_base, int num, int periph_banks);
853343a607cSPeter De Schrijver 
854b8700d50SPeter De Schrijver struct clk **tegra_lookup_dt_id(int clk_id, struct tegra_clk *tegra_clk);
855b8700d50SPeter De Schrijver 
8565d797111SDmitry Osipenko void tegra_add_of_provider(struct device_node *np, void *clk_src_onecell_get);
85773d37e4cSPeter De Schrijver void tegra_register_devclks(struct tegra_devclk *dev_clks, int num);
858d5ff89a8SPeter De Schrijver 
8596609dbe4SPeter De Schrijver void tegra_audio_clk_init(void __iomem *clk_base,
8606609dbe4SPeter De Schrijver 			void __iomem *pmc_base, struct tegra_clk *tegra_clks,
86188d909beSRhyland Klein 			struct tegra_audio_clk_info *audio_info,
862845d782dSJon Hunter 			unsigned int num_plls, unsigned long sync_max_rate);
8636609dbe4SPeter De Schrijver 
86476ebc134SPeter De Schrijver void tegra_periph_clk_init(void __iomem *clk_base, void __iomem *pmc_base,
86576ebc134SPeter De Schrijver 			struct tegra_clk *tegra_clks,
86676ebc134SPeter De Schrijver 			struct tegra_clk_pll_params *pll_params);
86776ebc134SPeter De Schrijver 
868de4f30fdSPeter De Schrijver void tegra_fixed_clk_init(struct tegra_clk *tegra_clks);
86963cc5a4dSThierry Reding int tegra_osc_clk_init(void __iomem *clk_base, struct tegra_clk *clks,
87063cc5a4dSThierry Reding 		       unsigned long *input_freqs, unsigned int num,
87163cc5a4dSThierry Reding 		       unsigned int clk_m_div, unsigned long *osc_freq,
872de4f30fdSPeter De Schrijver 		       unsigned long *pll_ref_freq);
873a7c8485aSPeter De Schrijver void tegra_super_clk_gen4_init(void __iomem *clk_base,
874a7c8485aSPeter De Schrijver 			void __iomem *pmc_base, struct tegra_clk *tegra_clks,
875a7c8485aSPeter De Schrijver 			struct tegra_clk_pll_params *pll_params);
876139fd309SBill Huang void tegra_super_clk_gen5_init(void __iomem *clk_base,
877139fd309SBill Huang 			void __iomem *pmc_base, struct tegra_clk *tegra_clks,
878139fd309SBill Huang 			struct tegra_clk_pll_params *pll_params);
879de4f30fdSPeter De Schrijver 
880281462e5SDmitry Osipenko #ifdef CONFIG_TEGRA124_CLK_EMC
881281462e5SDmitry Osipenko struct clk *tegra124_clk_register_emc(void __iomem *base, struct device_node *np,
8822db04f16SMikko Perttunen 				      spinlock_t *lock);
883281462e5SDmitry Osipenko bool tegra124_clk_emc_driver_available(struct clk_hw *emc_hw);
88431b52ba4SThierry Reding #else
885281462e5SDmitry Osipenko static inline struct clk *
tegra124_clk_register_emc(void __iomem * base,struct device_node * np,spinlock_t * lock)886281462e5SDmitry Osipenko tegra124_clk_register_emc(void __iomem *base, struct device_node *np,
88731b52ba4SThierry Reding 			  spinlock_t *lock)
88831b52ba4SThierry Reding {
88931b52ba4SThierry Reding 	return NULL;
89031b52ba4SThierry Reding }
891281462e5SDmitry Osipenko 
tegra124_clk_emc_driver_available(struct clk_hw * emc_hw)892281462e5SDmitry Osipenko static inline bool tegra124_clk_emc_driver_available(struct clk_hw *emc_hw)
893281462e5SDmitry Osipenko {
894281462e5SDmitry Osipenko 	return false;
895281462e5SDmitry Osipenko }
89631b52ba4SThierry Reding #endif
8972db04f16SMikko Perttunen 
89825c9ded6SPaul Walmsley void tegra114_clock_tune_cpu_trimmers_high(void);
89925c9ded6SPaul Walmsley void tegra114_clock_tune_cpu_trimmers_low(void);
90025c9ded6SPaul Walmsley void tegra114_clock_tune_cpu_trimmers_init(void);
9011c472d8eSPaul Walmsley void tegra114_clock_assert_dfll_dvco_reset(void);
9021c472d8eSPaul Walmsley void tegra114_clock_deassert_dfll_dvco_reset(void);
90325c9ded6SPaul Walmsley 
904441f199aSStephen Warren typedef void (*tegra_clk_apply_init_table_func)(void);
905441f199aSStephen Warren extern tegra_clk_apply_init_table_func tegra_clk_apply_init_table;
9066583a630SRhyland Klein int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll);
907407254daSRhyland Klein u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate);
9086b301a05SRhyland Klein int tegra_pll_p_div_to_hw(struct tegra_clk_pll *pll, u8 p_div);
909cb3ac594SPeter De Schrijver int div_frac_get(unsigned long rate, unsigned parent_rate, u8 width,
910cb3ac594SPeter De Schrijver 		 u8 frac_width, u8 flags);
91150d4da9bSSowjanya Komatineni void tegra_clk_osc_resume(void __iomem *clk_base);
91268a14a56SSowjanya Komatineni void tegra_clk_set_pllp_out_cpu(bool enable);
913535f296dSSowjanya Komatineni void tegra_clk_periph_suspend(void);
914535f296dSSowjanya Komatineni void tegra_clk_periph_resume(void);
915cb3ac594SPeter De Schrijver 
916441f199aSStephen Warren 
917cbfc8d0aSPeter De Schrijver /* Combined read fence with delay */
918cbfc8d0aSPeter De Schrijver #define fence_udelay(delay, reg)	\
919cbfc8d0aSPeter De Schrijver 	do {				\
920cbfc8d0aSPeter De Schrijver 		readl(reg);		\
921cbfc8d0aSPeter De Schrijver 		udelay(delay);		\
922cbfc8d0aSPeter De Schrijver 	} while (0)
923cbfc8d0aSPeter De Schrijver 
924ed1a2459SDmitry Osipenko bool tegra20_clk_emc_driver_available(struct clk_hw *emc_hw);
925ed1a2459SDmitry Osipenko struct clk *tegra20_clk_register_emc(void __iomem *ioaddr, bool low_jitter);
926ed1a2459SDmitry Osipenko 
9270ac65fc9SJoseph Lo struct clk *tegra210_clk_register_emc(struct device_node *np,
9280ac65fc9SJoseph Lo 				      void __iomem *regs);
9290ac65fc9SJoseph Lo 
930*b1bc04a2SDmitry Osipenko struct clk *tegra_clk_dev_register(struct clk_hw *hw);
931*b1bc04a2SDmitry Osipenko 
9328f8f484bSPrashant Gaikwad #endif /* TEGRA_CLK_H */
933