16b301a05SRhyland Klein /* 26b301a05SRhyland Klein * Copyright (c) 2012-2014 NVIDIA CORPORATION. All rights reserved. 36b301a05SRhyland Klein * 46b301a05SRhyland Klein * This program is free software; you can redistribute it and/or modify it 56b301a05SRhyland Klein * under the terms and conditions of the GNU General Public License, 66b301a05SRhyland Klein * version 2, as published by the Free Software Foundation. 76b301a05SRhyland Klein * 86b301a05SRhyland Klein * This program is distributed in the hope it will be useful, but WITHOUT 96b301a05SRhyland Klein * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 106b301a05SRhyland Klein * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 116b301a05SRhyland Klein * more details. 126b301a05SRhyland Klein * 136b301a05SRhyland Klein * You should have received a copy of the GNU General Public License 146b301a05SRhyland Klein * along with this program. If not, see <http://www.gnu.org/licenses/>. 156b301a05SRhyland Klein */ 166b301a05SRhyland Klein 176b301a05SRhyland Klein #include <linux/io.h> 186b301a05SRhyland Klein #include <linux/clk.h> 196b301a05SRhyland Klein #include <linux/clk-provider.h> 206b301a05SRhyland Klein #include <linux/clkdev.h> 216b301a05SRhyland Klein #include <linux/of.h> 226b301a05SRhyland Klein #include <linux/of_address.h> 236b301a05SRhyland Klein #include <linux/delay.h> 246b301a05SRhyland Klein #include <linux/export.h> 256b301a05SRhyland Klein #include <linux/clk/tegra.h> 266b301a05SRhyland Klein #include <dt-bindings/clock/tegra210-car.h> 276b301a05SRhyland Klein 286b301a05SRhyland Klein #include "clk.h" 296b301a05SRhyland Klein #include "clk-id.h" 306b301a05SRhyland Klein 316b301a05SRhyland Klein /* 326b301a05SRhyland Klein * TEGRA210_CAR_BANK_COUNT: the number of peripheral clock register 336b301a05SRhyland Klein * banks present in the Tegra210 CAR IP block. The banks are 346b301a05SRhyland Klein * identified by single letters, e.g.: L, H, U, V, W, X, Y. See 356b301a05SRhyland Klein * periph_regs[] in drivers/clk/tegra/clk.c 366b301a05SRhyland Klein */ 376b301a05SRhyland Klein #define TEGRA210_CAR_BANK_COUNT 7 386b301a05SRhyland Klein 396b301a05SRhyland Klein #define CLK_SOURCE_CSITE 0x1d4 406b301a05SRhyland Klein #define CLK_SOURCE_EMC 0x19c 416b301a05SRhyland Klein 426b301a05SRhyland Klein #define PLLC_BASE 0x80 436b301a05SRhyland Klein #define PLLC_OUT 0x84 446b301a05SRhyland Klein #define PLLC_MISC0 0x88 456b301a05SRhyland Klein #define PLLC_MISC1 0x8c 466b301a05SRhyland Klein #define PLLC_MISC2 0x5d0 476b301a05SRhyland Klein #define PLLC_MISC3 0x5d4 486b301a05SRhyland Klein 496b301a05SRhyland Klein #define PLLC2_BASE 0x4e8 506b301a05SRhyland Klein #define PLLC2_MISC0 0x4ec 516b301a05SRhyland Klein #define PLLC2_MISC1 0x4f0 526b301a05SRhyland Klein #define PLLC2_MISC2 0x4f4 536b301a05SRhyland Klein #define PLLC2_MISC3 0x4f8 546b301a05SRhyland Klein 556b301a05SRhyland Klein #define PLLC3_BASE 0x4fc 566b301a05SRhyland Klein #define PLLC3_MISC0 0x500 576b301a05SRhyland Klein #define PLLC3_MISC1 0x504 586b301a05SRhyland Klein #define PLLC3_MISC2 0x508 596b301a05SRhyland Klein #define PLLC3_MISC3 0x50c 606b301a05SRhyland Klein 616b301a05SRhyland Klein #define PLLM_BASE 0x90 626b301a05SRhyland Klein #define PLLM_MISC1 0x98 63474f2ba2SRhyland Klein #define PLLM_MISC2 0x9c 646b301a05SRhyland Klein #define PLLP_BASE 0xa0 656b301a05SRhyland Klein #define PLLP_MISC0 0xac 666b301a05SRhyland Klein #define PLLP_MISC1 0x680 676b301a05SRhyland Klein #define PLLA_BASE 0xb0 686b301a05SRhyland Klein #define PLLA_MISC0 0xbc 696b301a05SRhyland Klein #define PLLA_MISC1 0xb8 706b301a05SRhyland Klein #define PLLA_MISC2 0x5d8 716b301a05SRhyland Klein #define PLLD_BASE 0xd0 726b301a05SRhyland Klein #define PLLD_MISC0 0xdc 736b301a05SRhyland Klein #define PLLD_MISC1 0xd8 746b301a05SRhyland Klein #define PLLU_BASE 0xc0 756b301a05SRhyland Klein #define PLLU_OUTA 0xc4 766b301a05SRhyland Klein #define PLLU_MISC0 0xcc 776b301a05SRhyland Klein #define PLLU_MISC1 0xc8 786b301a05SRhyland Klein #define PLLX_BASE 0xe0 796b301a05SRhyland Klein #define PLLX_MISC0 0xe4 806b301a05SRhyland Klein #define PLLX_MISC1 0x510 816b301a05SRhyland Klein #define PLLX_MISC2 0x514 826b301a05SRhyland Klein #define PLLX_MISC3 0x518 836b301a05SRhyland Klein #define PLLX_MISC4 0x5f0 846b301a05SRhyland Klein #define PLLX_MISC5 0x5f4 856b301a05SRhyland Klein #define PLLE_BASE 0xe8 866b301a05SRhyland Klein #define PLLE_MISC0 0xec 876b301a05SRhyland Klein #define PLLD2_BASE 0x4b8 886b301a05SRhyland Klein #define PLLD2_MISC0 0x4bc 896b301a05SRhyland Klein #define PLLD2_MISC1 0x570 906b301a05SRhyland Klein #define PLLD2_MISC2 0x574 916b301a05SRhyland Klein #define PLLD2_MISC3 0x578 926b301a05SRhyland Klein #define PLLE_AUX 0x48c 936b301a05SRhyland Klein #define PLLRE_BASE 0x4c4 946b301a05SRhyland Klein #define PLLRE_MISC0 0x4c8 95926655f9SRhyland Klein #define PLLRE_OUT1 0x4cc 966b301a05SRhyland Klein #define PLLDP_BASE 0x590 976b301a05SRhyland Klein #define PLLDP_MISC 0x594 986b301a05SRhyland Klein 996b301a05SRhyland Klein #define PLLC4_BASE 0x5a4 1006b301a05SRhyland Klein #define PLLC4_MISC0 0x5a8 1016b301a05SRhyland Klein #define PLLC4_OUT 0x5e4 1026b301a05SRhyland Klein #define PLLMB_BASE 0x5e8 103474f2ba2SRhyland Klein #define PLLMB_MISC1 0x5ec 1046b301a05SRhyland Klein #define PLLA1_BASE 0x6a4 1056b301a05SRhyland Klein #define PLLA1_MISC0 0x6a8 1066b301a05SRhyland Klein #define PLLA1_MISC1 0x6ac 1076b301a05SRhyland Klein #define PLLA1_MISC2 0x6b0 1086b301a05SRhyland Klein #define PLLA1_MISC3 0x6b4 1096b301a05SRhyland Klein 1106b301a05SRhyland Klein #define PLLU_IDDQ_BIT 31 1116b301a05SRhyland Klein #define PLLCX_IDDQ_BIT 27 1126b301a05SRhyland Klein #define PLLRE_IDDQ_BIT 24 1136b301a05SRhyland Klein #define PLLA_IDDQ_BIT 25 1146b301a05SRhyland Klein #define PLLD_IDDQ_BIT 20 1156b301a05SRhyland Klein #define PLLSS_IDDQ_BIT 18 1166b301a05SRhyland Klein #define PLLM_IDDQ_BIT 5 1176b301a05SRhyland Klein #define PLLMB_IDDQ_BIT 17 1186b301a05SRhyland Klein #define PLLXP_IDDQ_BIT 3 1196b301a05SRhyland Klein 1206b301a05SRhyland Klein #define PLLCX_RESET_BIT 30 1216b301a05SRhyland Klein 1226b301a05SRhyland Klein #define PLL_BASE_LOCK BIT(27) 1236b301a05SRhyland Klein #define PLLCX_BASE_LOCK BIT(26) 1246b301a05SRhyland Klein #define PLLE_MISC_LOCK BIT(11) 1256b301a05SRhyland Klein #define PLLRE_MISC_LOCK BIT(27) 1266b301a05SRhyland Klein 1276b301a05SRhyland Klein #define PLL_MISC_LOCK_ENABLE 18 1286b301a05SRhyland Klein #define PLLC_MISC_LOCK_ENABLE 24 1296b301a05SRhyland Klein #define PLLDU_MISC_LOCK_ENABLE 22 1306b301a05SRhyland Klein #define PLLU_MISC_LOCK_ENABLE 29 1316b301a05SRhyland Klein #define PLLE_MISC_LOCK_ENABLE 9 1326b301a05SRhyland Klein #define PLLRE_MISC_LOCK_ENABLE 30 1336b301a05SRhyland Klein #define PLLSS_MISC_LOCK_ENABLE 30 1346b301a05SRhyland Klein #define PLLP_MISC_LOCK_ENABLE 18 1356b301a05SRhyland Klein #define PLLM_MISC_LOCK_ENABLE 4 1366b301a05SRhyland Klein #define PLLMB_MISC_LOCK_ENABLE 16 1376b301a05SRhyland Klein #define PLLA_MISC_LOCK_ENABLE 28 1386b301a05SRhyland Klein #define PLLU_MISC_LOCK_ENABLE 29 1396b301a05SRhyland Klein #define PLLD_MISC_LOCK_ENABLE 18 1406b301a05SRhyland Klein 1416b301a05SRhyland Klein #define PLLA_SDM_DIN_MASK 0xffff 1426b301a05SRhyland Klein #define PLLA_SDM_EN_MASK BIT(26) 1436b301a05SRhyland Klein 1446b301a05SRhyland Klein #define PLLD_SDM_EN_MASK BIT(16) 1456b301a05SRhyland Klein 1466b301a05SRhyland Klein #define PLLD2_SDM_EN_MASK BIT(31) 1476b301a05SRhyland Klein #define PLLD2_SSC_EN_MASK BIT(30) 1486b301a05SRhyland Klein 1496b301a05SRhyland Klein #define PLLDP_SS_CFG 0x598 1506b301a05SRhyland Klein #define PLLDP_SDM_EN_MASK BIT(31) 1516b301a05SRhyland Klein #define PLLDP_SSC_EN_MASK BIT(30) 1526b301a05SRhyland Klein #define PLLDP_SS_CTRL1 0x59c 1536b301a05SRhyland Klein #define PLLDP_SS_CTRL2 0x5a0 1546b301a05SRhyland Klein 1556b301a05SRhyland Klein #define PMC_PLLM_WB0_OVERRIDE 0x1dc 1566b301a05SRhyland Klein #define PMC_PLLM_WB0_OVERRIDE_2 0x2b0 1576b301a05SRhyland Klein 1583358d2d9SAndrew Bresticker #define SATA_PLL_CFG0 0x490 1593358d2d9SAndrew Bresticker #define SATA_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0) 1603358d2d9SAndrew Bresticker #define SATA_PLL_CFG0_PADPLL_USE_LOCKDET BIT(2) 1613358d2d9SAndrew Bresticker #define SATA_PLL_CFG0_PADPLL_SLEEP_IDDQ BIT(13) 1623358d2d9SAndrew Bresticker #define SATA_PLL_CFG0_SEQ_ENABLE BIT(24) 1633358d2d9SAndrew Bresticker 1643358d2d9SAndrew Bresticker #define XUSBIO_PLL_CFG0 0x51c 1653358d2d9SAndrew Bresticker #define XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL BIT(0) 1663358d2d9SAndrew Bresticker #define XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL BIT(2) 1673358d2d9SAndrew Bresticker #define XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET BIT(6) 1683358d2d9SAndrew Bresticker #define XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ BIT(13) 1693358d2d9SAndrew Bresticker #define XUSBIO_PLL_CFG0_SEQ_ENABLE BIT(24) 1703358d2d9SAndrew Bresticker 1716b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0 0x52c 1726b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_UTMIPLL_LOCK BIT(31) 1736b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25) 1746b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24) 1756b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE BIT(7) 1766b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6) 1776b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5) 1786b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4) 1796b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2) 1806b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1) 1816b301a05SRhyland Klein #define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0) 1826b301a05SRhyland Klein 1836b301a05SRhyland Klein #define PLLU_HW_PWRDN_CFG0 0x530 1846b301a05SRhyland Klein #define PLLU_HW_PWRDN_CFG0_IDDQ_PD_INCLUDE BIT(28) 1856b301a05SRhyland Klein #define PLLU_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24) 1866b301a05SRhyland Klein #define PLLU_HW_PWRDN_CFG0_USE_SWITCH_DETECT BIT(7) 1876b301a05SRhyland Klein #define PLLU_HW_PWRDN_CFG0_USE_LOCKDET BIT(6) 1886b301a05SRhyland Klein #define PLLU_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2) 1896b301a05SRhyland Klein #define PLLU_HW_PWRDN_CFG0_CLK_SWITCH_SWCTL BIT(0) 1906b301a05SRhyland Klein 1916b301a05SRhyland Klein #define XUSB_PLL_CFG0 0x534 1926b301a05SRhyland Klein #define XUSB_PLL_CFG0_UTMIPLL_LOCK_DLY 0x3ff 1936b301a05SRhyland Klein #define XUSB_PLL_CFG0_PLLU_LOCK_DLY_MASK (0x3ff << 14) 1946b301a05SRhyland Klein 1956b301a05SRhyland Klein #define SPARE_REG0 0x55c 1966b301a05SRhyland Klein #define CLK_M_DIVISOR_SHIFT 2 1976b301a05SRhyland Klein #define CLK_M_DIVISOR_MASK 0x3 1986b301a05SRhyland Klein 1996b301a05SRhyland Klein /* 2006b301a05SRhyland Klein * SDM fractional divisor is 16-bit 2's complement signed number within 2016b301a05SRhyland Klein * (-2^12 ... 2^12-1) range. Represented in PLL data structure as unsigned 2026b301a05SRhyland Klein * 16-bit value, with "0" divisor mapped to 0xFFFF. Data "0" is used to 2036b301a05SRhyland Klein * indicate that SDM is disabled. 2046b301a05SRhyland Klein * 2056b301a05SRhyland Klein * Effective ndiv value when SDM is enabled: ndiv + 1/2 + sdm_din/2^13 2066b301a05SRhyland Klein */ 2076b301a05SRhyland Klein #define PLL_SDM_COEFF BIT(13) 2086b301a05SRhyland Klein #define sdin_din_to_data(din) ((u16)((din) ? : 0xFFFFU)) 2096b301a05SRhyland Klein #define sdin_data_to_din(dat) (((dat) == 0xFFFFU) ? 0 : (s16)dat) 2106b301a05SRhyland Klein 2116b301a05SRhyland Klein /* Tegra CPU clock and reset control regs */ 2126b301a05SRhyland Klein #define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470 2136b301a05SRhyland Klein 2146b301a05SRhyland Klein #ifdef CONFIG_PM_SLEEP 2156b301a05SRhyland Klein static struct cpu_clk_suspend_context { 2166b301a05SRhyland Klein u32 clk_csite_src; 2176b301a05SRhyland Klein } tegra210_cpu_clk_sctx; 2186b301a05SRhyland Klein #endif 2196b301a05SRhyland Klein 2206b301a05SRhyland Klein static void __iomem *clk_base; 2216b301a05SRhyland Klein static void __iomem *pmc_base; 2226b301a05SRhyland Klein 2236b301a05SRhyland Klein static unsigned long osc_freq; 2246b301a05SRhyland Klein static unsigned long pll_ref_freq; 2256b301a05SRhyland Klein 2266b301a05SRhyland Klein static DEFINE_SPINLOCK(pll_d_lock); 2276b301a05SRhyland Klein static DEFINE_SPINLOCK(pll_e_lock); 2286b301a05SRhyland Klein static DEFINE_SPINLOCK(pll_re_lock); 2296b301a05SRhyland Klein static DEFINE_SPINLOCK(pll_u_lock); 2306b301a05SRhyland Klein static DEFINE_SPINLOCK(emc_lock); 2316b301a05SRhyland Klein 2326b301a05SRhyland Klein /* possible OSC frequencies in Hz */ 2336b301a05SRhyland Klein static unsigned long tegra210_input_freq[] = { 2346b301a05SRhyland Klein [5] = 38400000, 2356b301a05SRhyland Klein [8] = 12000000, 2366b301a05SRhyland Klein }; 2376b301a05SRhyland Klein 2386b301a05SRhyland Klein static const char *mux_pllmcp_clkm[] = { 2394f8d4440SJon Hunter "pll_m", "pll_c", "pll_p", "clk_m", "pll_m_ud", "pll_mb", "pll_mb", 2404f8d4440SJon Hunter "pll_p", 2416b301a05SRhyland Klein }; 2426b301a05SRhyland Klein #define mux_pllmcp_clkm_idx NULL 2436b301a05SRhyland Klein 2446b301a05SRhyland Klein #define PLL_ENABLE (1 << 30) 2456b301a05SRhyland Klein 2466b301a05SRhyland Klein #define PLLCX_MISC1_IDDQ (1 << 27) 2476b301a05SRhyland Klein #define PLLCX_MISC0_RESET (1 << 30) 2486b301a05SRhyland Klein 2496b301a05SRhyland Klein #define PLLCX_MISC0_DEFAULT_VALUE 0x40080000 2506b301a05SRhyland Klein #define PLLCX_MISC0_WRITE_MASK 0x400ffffb 2516b301a05SRhyland Klein #define PLLCX_MISC1_DEFAULT_VALUE 0x08000000 2526b301a05SRhyland Klein #define PLLCX_MISC1_WRITE_MASK 0x08003cff 2536b301a05SRhyland Klein #define PLLCX_MISC2_DEFAULT_VALUE 0x1f720f05 2546b301a05SRhyland Klein #define PLLCX_MISC2_WRITE_MASK 0xffffff17 2556b301a05SRhyland Klein #define PLLCX_MISC3_DEFAULT_VALUE 0x000000c4 2566b301a05SRhyland Klein #define PLLCX_MISC3_WRITE_MASK 0x00ffffff 2576b301a05SRhyland Klein 2586b301a05SRhyland Klein /* PLLA */ 2596b301a05SRhyland Klein #define PLLA_BASE_IDDQ (1 << 25) 2606b301a05SRhyland Klein #define PLLA_BASE_LOCK (1 << 27) 2616b301a05SRhyland Klein 2626b301a05SRhyland Klein #define PLLA_MISC0_LOCK_ENABLE (1 << 28) 2636b301a05SRhyland Klein #define PLLA_MISC0_LOCK_OVERRIDE (1 << 27) 2646b301a05SRhyland Klein 2656b301a05SRhyland Klein #define PLLA_MISC2_EN_SDM (1 << 26) 2666b301a05SRhyland Klein #define PLLA_MISC2_EN_DYNRAMP (1 << 25) 2676b301a05SRhyland Klein 2686b301a05SRhyland Klein #define PLLA_MISC0_DEFAULT_VALUE 0x12000020 2696b301a05SRhyland Klein #define PLLA_MISC0_WRITE_MASK 0x7fffffff 2706b301a05SRhyland Klein #define PLLA_MISC2_DEFAULT_VALUE 0x0 2716b301a05SRhyland Klein #define PLLA_MISC2_WRITE_MASK 0x06ffffff 2726b301a05SRhyland Klein 2736b301a05SRhyland Klein /* PLLD */ 2746b301a05SRhyland Klein #define PLLD_MISC0_EN_SDM (1 << 16) 2756b301a05SRhyland Klein #define PLLD_MISC0_LOCK_OVERRIDE (1 << 17) 2766b301a05SRhyland Klein #define PLLD_MISC0_LOCK_ENABLE (1 << 18) 2776b301a05SRhyland Klein #define PLLD_MISC0_IDDQ (1 << 20) 2786b301a05SRhyland Klein #define PLLD_MISC0_DSI_CLKENABLE (1 << 21) 2796b301a05SRhyland Klein 2806b301a05SRhyland Klein #define PLLD_MISC0_DEFAULT_VALUE 0x00140000 2816b301a05SRhyland Klein #define PLLD_MISC0_WRITE_MASK 0x3ff7ffff 2826b301a05SRhyland Klein #define PLLD_MISC1_DEFAULT_VALUE 0x20 2836b301a05SRhyland Klein #define PLLD_MISC1_WRITE_MASK 0x00ffffff 2846b301a05SRhyland Klein 2856b301a05SRhyland Klein /* PLLD2 and PLLDP and PLLC4 */ 2866b301a05SRhyland Klein #define PLLDSS_BASE_LOCK (1 << 27) 2876b301a05SRhyland Klein #define PLLDSS_BASE_LOCK_OVERRIDE (1 << 24) 2886b301a05SRhyland Klein #define PLLDSS_BASE_IDDQ (1 << 18) 2896b301a05SRhyland Klein #define PLLDSS_BASE_REF_SEL_SHIFT 25 2906b301a05SRhyland Klein #define PLLDSS_BASE_REF_SEL_MASK (0x3 << PLLDSS_BASE_REF_SEL_SHIFT) 2916b301a05SRhyland Klein 2926b301a05SRhyland Klein #define PLLDSS_MISC0_LOCK_ENABLE (1 << 30) 2936b301a05SRhyland Klein 2946b301a05SRhyland Klein #define PLLDSS_MISC1_CFG_EN_SDM (1 << 31) 2956b301a05SRhyland Klein #define PLLDSS_MISC1_CFG_EN_SSC (1 << 30) 2966b301a05SRhyland Klein 2976b301a05SRhyland Klein #define PLLD2_MISC0_DEFAULT_VALUE 0x40000020 2986b301a05SRhyland Klein #define PLLD2_MISC1_CFG_DEFAULT_VALUE 0x10000000 2996b301a05SRhyland Klein #define PLLD2_MISC2_CTRL1_DEFAULT_VALUE 0x0 3006b301a05SRhyland Klein #define PLLD2_MISC3_CTRL2_DEFAULT_VALUE 0x0 3016b301a05SRhyland Klein 3026b301a05SRhyland Klein #define PLLDP_MISC0_DEFAULT_VALUE 0x40000020 3036b301a05SRhyland Klein #define PLLDP_MISC1_CFG_DEFAULT_VALUE 0xc0000000 3046b301a05SRhyland Klein #define PLLDP_MISC2_CTRL1_DEFAULT_VALUE 0xf400f0da 3056b301a05SRhyland Klein #define PLLDP_MISC3_CTRL2_DEFAULT_VALUE 0x2004f400 3066b301a05SRhyland Klein 3076b301a05SRhyland Klein #define PLLDSS_MISC0_WRITE_MASK 0x47ffffff 3086b301a05SRhyland Klein #define PLLDSS_MISC1_CFG_WRITE_MASK 0xf8000000 3096b301a05SRhyland Klein #define PLLDSS_MISC2_CTRL1_WRITE_MASK 0xffffffff 3106b301a05SRhyland Klein #define PLLDSS_MISC3_CTRL2_WRITE_MASK 0xffffffff 3116b301a05SRhyland Klein 3126b301a05SRhyland Klein #define PLLC4_MISC0_DEFAULT_VALUE 0x40000000 3136b301a05SRhyland Klein 3146b301a05SRhyland Klein /* PLLRE */ 3156b301a05SRhyland Klein #define PLLRE_MISC0_LOCK_ENABLE (1 << 30) 3166b301a05SRhyland Klein #define PLLRE_MISC0_LOCK_OVERRIDE (1 << 29) 3176b301a05SRhyland Klein #define PLLRE_MISC0_LOCK (1 << 27) 3186b301a05SRhyland Klein #define PLLRE_MISC0_IDDQ (1 << 24) 3196b301a05SRhyland Klein 3206b301a05SRhyland Klein #define PLLRE_BASE_DEFAULT_VALUE 0x0 3216b301a05SRhyland Klein #define PLLRE_MISC0_DEFAULT_VALUE 0x41000000 3226b301a05SRhyland Klein 3236b301a05SRhyland Klein #define PLLRE_BASE_DEFAULT_MASK 0x1c000000 3246b301a05SRhyland Klein #define PLLRE_MISC0_WRITE_MASK 0x67ffffff 3256b301a05SRhyland Klein 3266b301a05SRhyland Klein /* PLLX */ 3276b301a05SRhyland Klein #define PLLX_USE_DYN_RAMP 1 3286b301a05SRhyland Klein #define PLLX_BASE_LOCK (1 << 27) 3296b301a05SRhyland Klein 3306b301a05SRhyland Klein #define PLLX_MISC0_FO_G_DISABLE (0x1 << 28) 3316b301a05SRhyland Klein #define PLLX_MISC0_LOCK_ENABLE (0x1 << 18) 3326b301a05SRhyland Klein 3336b301a05SRhyland Klein #define PLLX_MISC2_DYNRAMP_STEPB_SHIFT 24 3346b301a05SRhyland Klein #define PLLX_MISC2_DYNRAMP_STEPB_MASK (0xFF << PLLX_MISC2_DYNRAMP_STEPB_SHIFT) 3356b301a05SRhyland Klein #define PLLX_MISC2_DYNRAMP_STEPA_SHIFT 16 3366b301a05SRhyland Klein #define PLLX_MISC2_DYNRAMP_STEPA_MASK (0xFF << PLLX_MISC2_DYNRAMP_STEPA_SHIFT) 3376b301a05SRhyland Klein #define PLLX_MISC2_NDIV_NEW_SHIFT 8 3386b301a05SRhyland Klein #define PLLX_MISC2_NDIV_NEW_MASK (0xFF << PLLX_MISC2_NDIV_NEW_SHIFT) 3396b301a05SRhyland Klein #define PLLX_MISC2_LOCK_OVERRIDE (0x1 << 4) 3406b301a05SRhyland Klein #define PLLX_MISC2_DYNRAMP_DONE (0x1 << 2) 3416b301a05SRhyland Klein #define PLLX_MISC2_EN_DYNRAMP (0x1 << 0) 3426b301a05SRhyland Klein 3436b301a05SRhyland Klein #define PLLX_MISC3_IDDQ (0x1 << 3) 3446b301a05SRhyland Klein 3456b301a05SRhyland Klein #define PLLX_MISC0_DEFAULT_VALUE PLLX_MISC0_LOCK_ENABLE 3466b301a05SRhyland Klein #define PLLX_MISC0_WRITE_MASK 0x10c40000 3476b301a05SRhyland Klein #define PLLX_MISC1_DEFAULT_VALUE 0x20 3486b301a05SRhyland Klein #define PLLX_MISC1_WRITE_MASK 0x00ffffff 3496b301a05SRhyland Klein #define PLLX_MISC2_DEFAULT_VALUE 0x0 3506b301a05SRhyland Klein #define PLLX_MISC2_WRITE_MASK 0xffffff11 3516b301a05SRhyland Klein #define PLLX_MISC3_DEFAULT_VALUE PLLX_MISC3_IDDQ 3526b301a05SRhyland Klein #define PLLX_MISC3_WRITE_MASK 0x01ff0f0f 3536b301a05SRhyland Klein #define PLLX_MISC4_DEFAULT_VALUE 0x0 3546b301a05SRhyland Klein #define PLLX_MISC4_WRITE_MASK 0x8000ffff 3556b301a05SRhyland Klein #define PLLX_MISC5_DEFAULT_VALUE 0x0 3566b301a05SRhyland Klein #define PLLX_MISC5_WRITE_MASK 0x0000ffff 3576b301a05SRhyland Klein 3586b301a05SRhyland Klein #define PLLX_HW_CTRL_CFG 0x548 3596b301a05SRhyland Klein #define PLLX_HW_CTRL_CFG_SWCTRL (0x1 << 0) 3606b301a05SRhyland Klein 3616b301a05SRhyland Klein /* PLLMB */ 3626b301a05SRhyland Klein #define PLLMB_BASE_LOCK (1 << 27) 3636b301a05SRhyland Klein 364474f2ba2SRhyland Klein #define PLLMB_MISC1_LOCK_OVERRIDE (1 << 18) 365474f2ba2SRhyland Klein #define PLLMB_MISC1_IDDQ (1 << 17) 366474f2ba2SRhyland Klein #define PLLMB_MISC1_LOCK_ENABLE (1 << 16) 3676b301a05SRhyland Klein 368474f2ba2SRhyland Klein #define PLLMB_MISC1_DEFAULT_VALUE 0x00030000 369474f2ba2SRhyland Klein #define PLLMB_MISC1_WRITE_MASK 0x0007ffff 3706b301a05SRhyland Klein 3716b301a05SRhyland Klein /* PLLP */ 3726b301a05SRhyland Klein #define PLLP_BASE_OVERRIDE (1 << 28) 3736b301a05SRhyland Klein #define PLLP_BASE_LOCK (1 << 27) 3746b301a05SRhyland Klein 3756b301a05SRhyland Klein #define PLLP_MISC0_LOCK_ENABLE (1 << 18) 3766b301a05SRhyland Klein #define PLLP_MISC0_LOCK_OVERRIDE (1 << 17) 3776b301a05SRhyland Klein #define PLLP_MISC0_IDDQ (1 << 3) 3786b301a05SRhyland Klein 3796b301a05SRhyland Klein #define PLLP_MISC1_HSIO_EN_SHIFT 29 3806b301a05SRhyland Klein #define PLLP_MISC1_HSIO_EN (1 << PLLP_MISC1_HSIO_EN_SHIFT) 3816b301a05SRhyland Klein #define PLLP_MISC1_XUSB_EN_SHIFT 28 3826b301a05SRhyland Klein #define PLLP_MISC1_XUSB_EN (1 << PLLP_MISC1_XUSB_EN_SHIFT) 3836b301a05SRhyland Klein 3846b301a05SRhyland Klein #define PLLP_MISC0_DEFAULT_VALUE 0x00040008 3856b301a05SRhyland Klein #define PLLP_MISC1_DEFAULT_VALUE 0x0 3866b301a05SRhyland Klein 3876b301a05SRhyland Klein #define PLLP_MISC0_WRITE_MASK 0xdc6000f 3886b301a05SRhyland Klein #define PLLP_MISC1_WRITE_MASK 0x70ffffff 3896b301a05SRhyland Klein 3906b301a05SRhyland Klein /* PLLU */ 3916b301a05SRhyland Klein #define PLLU_BASE_LOCK (1 << 27) 3926b301a05SRhyland Klein #define PLLU_BASE_OVERRIDE (1 << 24) 3936b301a05SRhyland Klein #define PLLU_BASE_CLKENABLE_USB (1 << 21) 3946b301a05SRhyland Klein #define PLLU_BASE_CLKENABLE_HSIC (1 << 22) 3956b301a05SRhyland Klein #define PLLU_BASE_CLKENABLE_ICUSB (1 << 23) 3966b301a05SRhyland Klein #define PLLU_BASE_CLKENABLE_48M (1 << 25) 3976b301a05SRhyland Klein #define PLLU_BASE_CLKENABLE_ALL (PLLU_BASE_CLKENABLE_USB |\ 3986b301a05SRhyland Klein PLLU_BASE_CLKENABLE_HSIC |\ 3996b301a05SRhyland Klein PLLU_BASE_CLKENABLE_ICUSB |\ 4006b301a05SRhyland Klein PLLU_BASE_CLKENABLE_48M) 4016b301a05SRhyland Klein 4026b301a05SRhyland Klein #define PLLU_MISC0_IDDQ (1 << 31) 4036b301a05SRhyland Klein #define PLLU_MISC0_LOCK_ENABLE (1 << 29) 4046b301a05SRhyland Klein #define PLLU_MISC1_LOCK_OVERRIDE (1 << 0) 4056b301a05SRhyland Klein 4066b301a05SRhyland Klein #define PLLU_MISC0_DEFAULT_VALUE 0xa0000000 4076b301a05SRhyland Klein #define PLLU_MISC1_DEFAULT_VALUE 0x0 4086b301a05SRhyland Klein 4096b301a05SRhyland Klein #define PLLU_MISC0_WRITE_MASK 0xbfffffff 4106b301a05SRhyland Klein #define PLLU_MISC1_WRITE_MASK 0x00000007 4116b301a05SRhyland Klein 4123358d2d9SAndrew Bresticker void tegra210_xusb_pll_hw_control_enable(void) 4133358d2d9SAndrew Bresticker { 4143358d2d9SAndrew Bresticker u32 val; 4153358d2d9SAndrew Bresticker 4163358d2d9SAndrew Bresticker val = readl_relaxed(clk_base + XUSBIO_PLL_CFG0); 4173358d2d9SAndrew Bresticker val &= ~(XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL | 4183358d2d9SAndrew Bresticker XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL); 4193358d2d9SAndrew Bresticker val |= XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET | 4203358d2d9SAndrew Bresticker XUSBIO_PLL_CFG0_PADPLL_SLEEP_IDDQ; 4213358d2d9SAndrew Bresticker writel_relaxed(val, clk_base + XUSBIO_PLL_CFG0); 4223358d2d9SAndrew Bresticker } 4233358d2d9SAndrew Bresticker EXPORT_SYMBOL_GPL(tegra210_xusb_pll_hw_control_enable); 4243358d2d9SAndrew Bresticker 4253358d2d9SAndrew Bresticker void tegra210_xusb_pll_hw_sequence_start(void) 4263358d2d9SAndrew Bresticker { 4273358d2d9SAndrew Bresticker u32 val; 4283358d2d9SAndrew Bresticker 4293358d2d9SAndrew Bresticker val = readl_relaxed(clk_base + XUSBIO_PLL_CFG0); 4303358d2d9SAndrew Bresticker val |= XUSBIO_PLL_CFG0_SEQ_ENABLE; 4313358d2d9SAndrew Bresticker writel_relaxed(val, clk_base + XUSBIO_PLL_CFG0); 4323358d2d9SAndrew Bresticker } 4333358d2d9SAndrew Bresticker EXPORT_SYMBOL_GPL(tegra210_xusb_pll_hw_sequence_start); 4343358d2d9SAndrew Bresticker 4353358d2d9SAndrew Bresticker void tegra210_sata_pll_hw_control_enable(void) 4363358d2d9SAndrew Bresticker { 4373358d2d9SAndrew Bresticker u32 val; 4383358d2d9SAndrew Bresticker 4393358d2d9SAndrew Bresticker val = readl_relaxed(clk_base + SATA_PLL_CFG0); 4403358d2d9SAndrew Bresticker val &= ~SATA_PLL_CFG0_PADPLL_RESET_SWCTL; 4413358d2d9SAndrew Bresticker val |= SATA_PLL_CFG0_PADPLL_USE_LOCKDET | 4423358d2d9SAndrew Bresticker SATA_PLL_CFG0_PADPLL_SLEEP_IDDQ; 4433358d2d9SAndrew Bresticker writel_relaxed(val, clk_base + SATA_PLL_CFG0); 4443358d2d9SAndrew Bresticker } 4453358d2d9SAndrew Bresticker EXPORT_SYMBOL_GPL(tegra210_sata_pll_hw_control_enable); 4463358d2d9SAndrew Bresticker 4473358d2d9SAndrew Bresticker void tegra210_sata_pll_hw_sequence_start(void) 4483358d2d9SAndrew Bresticker { 4493358d2d9SAndrew Bresticker u32 val; 4503358d2d9SAndrew Bresticker 4513358d2d9SAndrew Bresticker val = readl_relaxed(clk_base + SATA_PLL_CFG0); 4523358d2d9SAndrew Bresticker val |= SATA_PLL_CFG0_SEQ_ENABLE; 4533358d2d9SAndrew Bresticker writel_relaxed(val, clk_base + SATA_PLL_CFG0); 4543358d2d9SAndrew Bresticker } 4553358d2d9SAndrew Bresticker EXPORT_SYMBOL_GPL(tegra210_sata_pll_hw_sequence_start); 4563358d2d9SAndrew Bresticker 4576b301a05SRhyland Klein static inline void _pll_misc_chk_default(void __iomem *base, 4586b301a05SRhyland Klein struct tegra_clk_pll_params *params, 4596b301a05SRhyland Klein u8 misc_num, u32 default_val, u32 mask) 4606b301a05SRhyland Klein { 4616b301a05SRhyland Klein u32 boot_val = readl_relaxed(base + params->ext_misc_reg[misc_num]); 4626b301a05SRhyland Klein 4636b301a05SRhyland Klein boot_val &= mask; 4646b301a05SRhyland Klein default_val &= mask; 4656b301a05SRhyland Klein if (boot_val != default_val) { 4666b301a05SRhyland Klein pr_warn("boot misc%d 0x%x: expected 0x%x\n", 4676b301a05SRhyland Klein misc_num, boot_val, default_val); 4686b301a05SRhyland Klein pr_warn(" (comparison mask = 0x%x)\n", mask); 4696b301a05SRhyland Klein params->defaults_set = false; 4706b301a05SRhyland Klein } 4716b301a05SRhyland Klein } 4726b301a05SRhyland Klein 4736b301a05SRhyland Klein /* 4746b301a05SRhyland Klein * PLLCX: PLLC, PLLC2, PLLC3, PLLA1 4756b301a05SRhyland Klein * Hybrid PLLs with dynamic ramp. Dynamic ramp is allowed for any transition 4766b301a05SRhyland Klein * that changes NDIV only, while PLL is already locked. 4776b301a05SRhyland Klein */ 4786b301a05SRhyland Klein static void pllcx_check_defaults(struct tegra_clk_pll_params *params) 4796b301a05SRhyland Klein { 4806b301a05SRhyland Klein u32 default_val; 4816b301a05SRhyland Klein 4826b301a05SRhyland Klein default_val = PLLCX_MISC0_DEFAULT_VALUE & (~PLLCX_MISC0_RESET); 4836b301a05SRhyland Klein _pll_misc_chk_default(clk_base, params, 0, default_val, 4846b301a05SRhyland Klein PLLCX_MISC0_WRITE_MASK); 4856b301a05SRhyland Klein 4866b301a05SRhyland Klein default_val = PLLCX_MISC1_DEFAULT_VALUE & (~PLLCX_MISC1_IDDQ); 4876b301a05SRhyland Klein _pll_misc_chk_default(clk_base, params, 1, default_val, 4886b301a05SRhyland Klein PLLCX_MISC1_WRITE_MASK); 4896b301a05SRhyland Klein 4906b301a05SRhyland Klein default_val = PLLCX_MISC2_DEFAULT_VALUE; 4916b301a05SRhyland Klein _pll_misc_chk_default(clk_base, params, 2, default_val, 4926b301a05SRhyland Klein PLLCX_MISC2_WRITE_MASK); 4936b301a05SRhyland Klein 4946b301a05SRhyland Klein default_val = PLLCX_MISC3_DEFAULT_VALUE; 4956b301a05SRhyland Klein _pll_misc_chk_default(clk_base, params, 3, default_val, 4966b301a05SRhyland Klein PLLCX_MISC3_WRITE_MASK); 4976b301a05SRhyland Klein } 4986b301a05SRhyland Klein 499fd360e20SJon Hunter static void tegra210_pllcx_set_defaults(const char *name, 500fd360e20SJon Hunter struct tegra_clk_pll *pllcx) 5016b301a05SRhyland Klein { 5026b301a05SRhyland Klein pllcx->params->defaults_set = true; 5036b301a05SRhyland Klein 5046b301a05SRhyland Klein if (readl_relaxed(clk_base + pllcx->params->base_reg) & 5058dce89a1SPeter De Schrijver PLL_ENABLE && !pllcx->params->defaults_set) { 5066b301a05SRhyland Klein /* PLL is ON: only check if defaults already set */ 5076b301a05SRhyland Klein pllcx_check_defaults(pllcx->params); 5086b301a05SRhyland Klein pr_warn("%s already enabled. Postponing set full defaults\n", 5096b301a05SRhyland Klein name); 5106b301a05SRhyland Klein return; 5116b301a05SRhyland Klein } 5126b301a05SRhyland Klein 5136b301a05SRhyland Klein /* Defaults assert PLL reset, and set IDDQ */ 5146b301a05SRhyland Klein writel_relaxed(PLLCX_MISC0_DEFAULT_VALUE, 5156b301a05SRhyland Klein clk_base + pllcx->params->ext_misc_reg[0]); 5166b301a05SRhyland Klein writel_relaxed(PLLCX_MISC1_DEFAULT_VALUE, 5176b301a05SRhyland Klein clk_base + pllcx->params->ext_misc_reg[1]); 5186b301a05SRhyland Klein writel_relaxed(PLLCX_MISC2_DEFAULT_VALUE, 5196b301a05SRhyland Klein clk_base + pllcx->params->ext_misc_reg[2]); 5206b301a05SRhyland Klein writel_relaxed(PLLCX_MISC3_DEFAULT_VALUE, 5216b301a05SRhyland Klein clk_base + pllcx->params->ext_misc_reg[3]); 5226b301a05SRhyland Klein udelay(1); 5236b301a05SRhyland Klein } 5246b301a05SRhyland Klein 525fd360e20SJon Hunter static void _pllc_set_defaults(struct tegra_clk_pll *pllcx) 5266b301a05SRhyland Klein { 5276b301a05SRhyland Klein tegra210_pllcx_set_defaults("PLL_C", pllcx); 5286b301a05SRhyland Klein } 5296b301a05SRhyland Klein 530fd360e20SJon Hunter static void _pllc2_set_defaults(struct tegra_clk_pll *pllcx) 5316b301a05SRhyland Klein { 5326b301a05SRhyland Klein tegra210_pllcx_set_defaults("PLL_C2", pllcx); 5336b301a05SRhyland Klein } 5346b301a05SRhyland Klein 535fd360e20SJon Hunter static void _pllc3_set_defaults(struct tegra_clk_pll *pllcx) 5366b301a05SRhyland Klein { 5376b301a05SRhyland Klein tegra210_pllcx_set_defaults("PLL_C3", pllcx); 5386b301a05SRhyland Klein } 5396b301a05SRhyland Klein 540fd360e20SJon Hunter static void _plla1_set_defaults(struct tegra_clk_pll *pllcx) 5416b301a05SRhyland Klein { 5426b301a05SRhyland Klein tegra210_pllcx_set_defaults("PLL_A1", pllcx); 5436b301a05SRhyland Klein } 5446b301a05SRhyland Klein 5456b301a05SRhyland Klein /* 5466b301a05SRhyland Klein * PLLA 5476b301a05SRhyland Klein * PLL with dynamic ramp and fractional SDM. Dynamic ramp is not used. 5486b301a05SRhyland Klein * Fractional SDM is allowed to provide exact audio rates. 5496b301a05SRhyland Klein */ 550fd360e20SJon Hunter static void tegra210_plla_set_defaults(struct tegra_clk_pll *plla) 5516b301a05SRhyland Klein { 5526b301a05SRhyland Klein u32 mask; 5536b301a05SRhyland Klein u32 val = readl_relaxed(clk_base + plla->params->base_reg); 5546b301a05SRhyland Klein 5556b301a05SRhyland Klein plla->params->defaults_set = true; 5566b301a05SRhyland Klein 5576b301a05SRhyland Klein if (val & PLL_ENABLE) { 5586b301a05SRhyland Klein /* 5596b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 5606b301a05SRhyland Klein * that can be updated in flight. 5616b301a05SRhyland Klein */ 5626b301a05SRhyland Klein if (val & PLLA_BASE_IDDQ) { 5636b301a05SRhyland Klein pr_warn("PLL_A boot enabled with IDDQ set\n"); 5646b301a05SRhyland Klein plla->params->defaults_set = false; 5656b301a05SRhyland Klein } 5666b301a05SRhyland Klein 5676b301a05SRhyland Klein pr_warn("PLL_A already enabled. Postponing set full defaults\n"); 5686b301a05SRhyland Klein 5696b301a05SRhyland Klein val = PLLA_MISC0_DEFAULT_VALUE; /* ignore lock enable */ 5706b301a05SRhyland Klein mask = PLLA_MISC0_LOCK_ENABLE | PLLA_MISC0_LOCK_OVERRIDE; 5716b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plla->params, 0, val, 5726b301a05SRhyland Klein ~mask & PLLA_MISC0_WRITE_MASK); 5736b301a05SRhyland Klein 5746b301a05SRhyland Klein val = PLLA_MISC2_DEFAULT_VALUE; /* ignore all but control bit */ 5756b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plla->params, 2, val, 5766b301a05SRhyland Klein PLLA_MISC2_EN_DYNRAMP); 5776b301a05SRhyland Klein 5786b301a05SRhyland Klein /* Enable lock detect */ 5796b301a05SRhyland Klein val = readl_relaxed(clk_base + plla->params->ext_misc_reg[0]); 5806b301a05SRhyland Klein val &= ~mask; 5816b301a05SRhyland Klein val |= PLLA_MISC0_DEFAULT_VALUE & mask; 5826b301a05SRhyland Klein writel_relaxed(val, clk_base + plla->params->ext_misc_reg[0]); 5836b301a05SRhyland Klein udelay(1); 5846b301a05SRhyland Klein 5856b301a05SRhyland Klein return; 5866b301a05SRhyland Klein } 5876b301a05SRhyland Klein 5886b301a05SRhyland Klein /* set IDDQ, enable lock detect, disable dynamic ramp and SDM */ 5896b301a05SRhyland Klein val |= PLLA_BASE_IDDQ; 5906b301a05SRhyland Klein writel_relaxed(val, clk_base + plla->params->base_reg); 5916b301a05SRhyland Klein writel_relaxed(PLLA_MISC0_DEFAULT_VALUE, 5926b301a05SRhyland Klein clk_base + plla->params->ext_misc_reg[0]); 5936b301a05SRhyland Klein writel_relaxed(PLLA_MISC2_DEFAULT_VALUE, 5946b301a05SRhyland Klein clk_base + plla->params->ext_misc_reg[2]); 5956b301a05SRhyland Klein udelay(1); 5966b301a05SRhyland Klein } 5976b301a05SRhyland Klein 5986b301a05SRhyland Klein /* 5996b301a05SRhyland Klein * PLLD 6006b301a05SRhyland Klein * PLL with fractional SDM. 6016b301a05SRhyland Klein */ 602fd360e20SJon Hunter static void tegra210_plld_set_defaults(struct tegra_clk_pll *plld) 6036b301a05SRhyland Klein { 6046b301a05SRhyland Klein u32 val; 6056b301a05SRhyland Klein u32 mask = 0xffff; 6066b301a05SRhyland Klein 6076b301a05SRhyland Klein plld->params->defaults_set = true; 6086b301a05SRhyland Klein 6096b301a05SRhyland Klein if (readl_relaxed(clk_base + plld->params->base_reg) & 6106b301a05SRhyland Klein PLL_ENABLE) { 6116b301a05SRhyland Klein 6126b301a05SRhyland Klein /* 6136b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 6146b301a05SRhyland Klein * that can be updated in flight. 6156b301a05SRhyland Klein */ 6166b301a05SRhyland Klein val = PLLD_MISC1_DEFAULT_VALUE; 6176b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plld->params, 1, 6186b301a05SRhyland Klein val, PLLD_MISC1_WRITE_MASK); 6196b301a05SRhyland Klein 6206b301a05SRhyland Klein /* ignore lock, DSI and SDM controls, make sure IDDQ not set */ 6216b301a05SRhyland Klein val = PLLD_MISC0_DEFAULT_VALUE & (~PLLD_MISC0_IDDQ); 6226b301a05SRhyland Klein mask |= PLLD_MISC0_DSI_CLKENABLE | PLLD_MISC0_LOCK_ENABLE | 6236b301a05SRhyland Klein PLLD_MISC0_LOCK_OVERRIDE | PLLD_MISC0_EN_SDM; 6246b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plld->params, 0, val, 6256b301a05SRhyland Klein ~mask & PLLD_MISC0_WRITE_MASK); 6266b301a05SRhyland Klein 6278dce89a1SPeter De Schrijver if (!plld->params->defaults_set) 6288dce89a1SPeter De Schrijver pr_warn("PLL_D already enabled. Postponing set full defaults\n"); 6298dce89a1SPeter De Schrijver 6306b301a05SRhyland Klein /* Enable lock detect */ 6316b301a05SRhyland Klein mask = PLLD_MISC0_LOCK_ENABLE | PLLD_MISC0_LOCK_OVERRIDE; 6326b301a05SRhyland Klein val = readl_relaxed(clk_base + plld->params->ext_misc_reg[0]); 6336b301a05SRhyland Klein val &= ~mask; 6346b301a05SRhyland Klein val |= PLLD_MISC0_DEFAULT_VALUE & mask; 6356b301a05SRhyland Klein writel_relaxed(val, clk_base + plld->params->ext_misc_reg[0]); 6366b301a05SRhyland Klein udelay(1); 6376b301a05SRhyland Klein 6386b301a05SRhyland Klein return; 6396b301a05SRhyland Klein } 6406b301a05SRhyland Klein 6416b301a05SRhyland Klein val = readl_relaxed(clk_base + plld->params->ext_misc_reg[0]); 6426b301a05SRhyland Klein val &= PLLD_MISC0_DSI_CLKENABLE; 6436b301a05SRhyland Klein val |= PLLD_MISC0_DEFAULT_VALUE; 6446b301a05SRhyland Klein /* set IDDQ, enable lock detect, disable SDM */ 6456b301a05SRhyland Klein writel_relaxed(val, clk_base + plld->params->ext_misc_reg[0]); 6466b301a05SRhyland Klein writel_relaxed(PLLD_MISC1_DEFAULT_VALUE, clk_base + 6476b301a05SRhyland Klein plld->params->ext_misc_reg[1]); 6486b301a05SRhyland Klein udelay(1); 6496b301a05SRhyland Klein } 6506b301a05SRhyland Klein 6516b301a05SRhyland Klein /* 6526b301a05SRhyland Klein * PLLD2, PLLDP 6536b301a05SRhyland Klein * PLL with fractional SDM and Spread Spectrum (SDM is a must if SSC is used). 6546b301a05SRhyland Klein */ 6556b301a05SRhyland Klein static void plldss_defaults(const char *pll_name, struct tegra_clk_pll *plldss, 6566b301a05SRhyland Klein u32 misc0_val, u32 misc1_val, u32 misc2_val, u32 misc3_val) 6576b301a05SRhyland Klein { 6586b301a05SRhyland Klein u32 default_val; 6596b301a05SRhyland Klein u32 val = readl_relaxed(clk_base + plldss->params->base_reg); 6606b301a05SRhyland Klein 6616b301a05SRhyland Klein plldss->params->defaults_set = true; 6626b301a05SRhyland Klein 6636b301a05SRhyland Klein if (val & PLL_ENABLE) { 6646b301a05SRhyland Klein pr_warn("%s already enabled. Postponing set full defaults\n", 6656b301a05SRhyland Klein pll_name); 6666b301a05SRhyland Klein 6676b301a05SRhyland Klein /* 6686b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 6696b301a05SRhyland Klein * that can be updated in flight. 6706b301a05SRhyland Klein */ 6716b301a05SRhyland Klein if (val & PLLDSS_BASE_IDDQ) { 6726b301a05SRhyland Klein pr_warn("plldss boot enabled with IDDQ set\n"); 6736b301a05SRhyland Klein plldss->params->defaults_set = false; 6746b301a05SRhyland Klein } 6756b301a05SRhyland Klein 6766b301a05SRhyland Klein /* ignore lock enable */ 6776b301a05SRhyland Klein default_val = misc0_val; 6786b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plldss->params, 0, default_val, 6796b301a05SRhyland Klein PLLDSS_MISC0_WRITE_MASK & 6806b301a05SRhyland Klein (~PLLDSS_MISC0_LOCK_ENABLE)); 6816b301a05SRhyland Klein 6826b301a05SRhyland Klein /* 6836b301a05SRhyland Klein * If SSC is used, check all settings, otherwise just confirm 6846b301a05SRhyland Klein * that SSC is not used on boot as well. Do nothing when using 6856b301a05SRhyland Klein * this function for PLLC4 that has only MISC0. 6866b301a05SRhyland Klein */ 6876b301a05SRhyland Klein if (plldss->params->ssc_ctrl_en_mask) { 6886b301a05SRhyland Klein default_val = misc1_val; 6896b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plldss->params, 1, 6906b301a05SRhyland Klein default_val, PLLDSS_MISC1_CFG_WRITE_MASK); 6916b301a05SRhyland Klein default_val = misc2_val; 6926b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plldss->params, 2, 6936b301a05SRhyland Klein default_val, PLLDSS_MISC2_CTRL1_WRITE_MASK); 6946b301a05SRhyland Klein default_val = misc3_val; 6956b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plldss->params, 3, 6966b301a05SRhyland Klein default_val, PLLDSS_MISC3_CTRL2_WRITE_MASK); 6976b301a05SRhyland Klein } else if (plldss->params->ext_misc_reg[1]) { 6986b301a05SRhyland Klein default_val = misc1_val; 6996b301a05SRhyland Klein _pll_misc_chk_default(clk_base, plldss->params, 1, 7006b301a05SRhyland Klein default_val, PLLDSS_MISC1_CFG_WRITE_MASK & 7016b301a05SRhyland Klein (~PLLDSS_MISC1_CFG_EN_SDM)); 7026b301a05SRhyland Klein } 7036b301a05SRhyland Klein 7046b301a05SRhyland Klein /* Enable lock detect */ 7056b301a05SRhyland Klein if (val & PLLDSS_BASE_LOCK_OVERRIDE) { 7066b301a05SRhyland Klein val &= ~PLLDSS_BASE_LOCK_OVERRIDE; 7076b301a05SRhyland Klein writel_relaxed(val, clk_base + 7086b301a05SRhyland Klein plldss->params->base_reg); 7096b301a05SRhyland Klein } 7106b301a05SRhyland Klein 7116b301a05SRhyland Klein val = readl_relaxed(clk_base + plldss->params->ext_misc_reg[0]); 7126b301a05SRhyland Klein val &= ~PLLDSS_MISC0_LOCK_ENABLE; 7136b301a05SRhyland Klein val |= misc0_val & PLLDSS_MISC0_LOCK_ENABLE; 7146b301a05SRhyland Klein writel_relaxed(val, clk_base + plldss->params->ext_misc_reg[0]); 7156b301a05SRhyland Klein udelay(1); 7166b301a05SRhyland Klein 7176b301a05SRhyland Klein return; 7186b301a05SRhyland Klein } 7196b301a05SRhyland Klein 7206b301a05SRhyland Klein /* set IDDQ, enable lock detect, configure SDM/SSC */ 7216b301a05SRhyland Klein val |= PLLDSS_BASE_IDDQ; 7226b301a05SRhyland Klein val &= ~PLLDSS_BASE_LOCK_OVERRIDE; 7236b301a05SRhyland Klein writel_relaxed(val, clk_base + plldss->params->base_reg); 7246b301a05SRhyland Klein 7256b301a05SRhyland Klein /* When using this function for PLLC4 exit here */ 7266b301a05SRhyland Klein if (!plldss->params->ext_misc_reg[1]) { 7276b301a05SRhyland Klein writel_relaxed(misc0_val, clk_base + 7286b301a05SRhyland Klein plldss->params->ext_misc_reg[0]); 7296b301a05SRhyland Klein udelay(1); 7306b301a05SRhyland Klein return; 7316b301a05SRhyland Klein } 7326b301a05SRhyland Klein 7336b301a05SRhyland Klein writel_relaxed(misc0_val, clk_base + 7346b301a05SRhyland Klein plldss->params->ext_misc_reg[0]); 7356b301a05SRhyland Klein /* if SSC used set by 1st enable */ 7366b301a05SRhyland Klein writel_relaxed(misc1_val & (~PLLDSS_MISC1_CFG_EN_SSC), 7376b301a05SRhyland Klein clk_base + plldss->params->ext_misc_reg[1]); 7386b301a05SRhyland Klein writel_relaxed(misc2_val, clk_base + plldss->params->ext_misc_reg[2]); 7396b301a05SRhyland Klein writel_relaxed(misc3_val, clk_base + plldss->params->ext_misc_reg[3]); 7406b301a05SRhyland Klein udelay(1); 7416b301a05SRhyland Klein } 7426b301a05SRhyland Klein 743fd360e20SJon Hunter static void tegra210_plld2_set_defaults(struct tegra_clk_pll *plld2) 7446b301a05SRhyland Klein { 7456b301a05SRhyland Klein plldss_defaults("PLL_D2", plld2, PLLD2_MISC0_DEFAULT_VALUE, 7466b301a05SRhyland Klein PLLD2_MISC1_CFG_DEFAULT_VALUE, 7476b301a05SRhyland Klein PLLD2_MISC2_CTRL1_DEFAULT_VALUE, 7486b301a05SRhyland Klein PLLD2_MISC3_CTRL2_DEFAULT_VALUE); 7496b301a05SRhyland Klein } 7506b301a05SRhyland Klein 751fd360e20SJon Hunter static void tegra210_plldp_set_defaults(struct tegra_clk_pll *plldp) 7526b301a05SRhyland Klein { 7536b301a05SRhyland Klein plldss_defaults("PLL_DP", plldp, PLLDP_MISC0_DEFAULT_VALUE, 7546b301a05SRhyland Klein PLLDP_MISC1_CFG_DEFAULT_VALUE, 7556b301a05SRhyland Klein PLLDP_MISC2_CTRL1_DEFAULT_VALUE, 7566b301a05SRhyland Klein PLLDP_MISC3_CTRL2_DEFAULT_VALUE); 7576b301a05SRhyland Klein } 7586b301a05SRhyland Klein 7596b301a05SRhyland Klein /* 7606b301a05SRhyland Klein * PLLC4 7616b301a05SRhyland Klein * Base and misc0 layout is the same as PLLD2/PLLDP, but no SDM/SSC support. 7626b301a05SRhyland Klein * VCO is exposed to the clock tree via fixed 1/3 and 1/5 dividers. 7636b301a05SRhyland Klein */ 764fd360e20SJon Hunter static void tegra210_pllc4_set_defaults(struct tegra_clk_pll *pllc4) 7656b301a05SRhyland Klein { 7666b301a05SRhyland Klein plldss_defaults("PLL_C4", pllc4, PLLC4_MISC0_DEFAULT_VALUE, 0, 0, 0); 7676b301a05SRhyland Klein } 7686b301a05SRhyland Klein 7696b301a05SRhyland Klein /* 7706b301a05SRhyland Klein * PLLRE 7716b301a05SRhyland Klein * VCO is exposed to the clock tree directly along with post-divider output 7726b301a05SRhyland Klein */ 773fd360e20SJon Hunter static void tegra210_pllre_set_defaults(struct tegra_clk_pll *pllre) 7746b301a05SRhyland Klein { 7756b301a05SRhyland Klein u32 mask; 7766b301a05SRhyland Klein u32 val = readl_relaxed(clk_base + pllre->params->base_reg); 7776b301a05SRhyland Klein 7786b301a05SRhyland Klein pllre->params->defaults_set = true; 7796b301a05SRhyland Klein 7806b301a05SRhyland Klein if (val & PLL_ENABLE) { 7816b301a05SRhyland Klein pr_warn("PLL_RE already enabled. Postponing set full defaults\n"); 7826b301a05SRhyland Klein 7836b301a05SRhyland Klein /* 7846b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 7856b301a05SRhyland Klein * that can be updated in flight. 7866b301a05SRhyland Klein */ 7876b301a05SRhyland Klein val &= PLLRE_BASE_DEFAULT_MASK; 7886b301a05SRhyland Klein if (val != PLLRE_BASE_DEFAULT_VALUE) { 7896b301a05SRhyland Klein pr_warn("pllre boot base 0x%x : expected 0x%x\n", 7906b301a05SRhyland Klein val, PLLRE_BASE_DEFAULT_VALUE); 7916b301a05SRhyland Klein pr_warn("(comparison mask = 0x%x)\n", 7926b301a05SRhyland Klein PLLRE_BASE_DEFAULT_MASK); 7936b301a05SRhyland Klein pllre->params->defaults_set = false; 7946b301a05SRhyland Klein } 7956b301a05SRhyland Klein 7966b301a05SRhyland Klein /* Ignore lock enable */ 7976b301a05SRhyland Klein val = PLLRE_MISC0_DEFAULT_VALUE & (~PLLRE_MISC0_IDDQ); 7986b301a05SRhyland Klein mask = PLLRE_MISC0_LOCK_ENABLE | PLLRE_MISC0_LOCK_OVERRIDE; 7996b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pllre->params, 0, val, 8006b301a05SRhyland Klein ~mask & PLLRE_MISC0_WRITE_MASK); 8016b301a05SRhyland Klein 8026b301a05SRhyland Klein /* Enable lock detect */ 8036b301a05SRhyland Klein val = readl_relaxed(clk_base + pllre->params->ext_misc_reg[0]); 8046b301a05SRhyland Klein val &= ~mask; 8056b301a05SRhyland Klein val |= PLLRE_MISC0_DEFAULT_VALUE & mask; 8066b301a05SRhyland Klein writel_relaxed(val, clk_base + pllre->params->ext_misc_reg[0]); 8076b301a05SRhyland Klein udelay(1); 8086b301a05SRhyland Klein 8096b301a05SRhyland Klein return; 8106b301a05SRhyland Klein } 8116b301a05SRhyland Klein 8126b301a05SRhyland Klein /* set IDDQ, enable lock detect */ 8136b301a05SRhyland Klein val &= ~PLLRE_BASE_DEFAULT_MASK; 8146b301a05SRhyland Klein val |= PLLRE_BASE_DEFAULT_VALUE & PLLRE_BASE_DEFAULT_MASK; 8156b301a05SRhyland Klein writel_relaxed(val, clk_base + pllre->params->base_reg); 8166b301a05SRhyland Klein writel_relaxed(PLLRE_MISC0_DEFAULT_VALUE, 8176b301a05SRhyland Klein clk_base + pllre->params->ext_misc_reg[0]); 8186b301a05SRhyland Klein udelay(1); 8196b301a05SRhyland Klein } 8206b301a05SRhyland Klein 8216b301a05SRhyland Klein static void pllx_get_dyn_steps(struct clk_hw *hw, u32 *step_a, u32 *step_b) 8226b301a05SRhyland Klein { 8236b301a05SRhyland Klein unsigned long input_rate; 8246b301a05SRhyland Klein 8256b301a05SRhyland Klein /* cf rate */ 8263dad5c5fSRhyland Klein if (!IS_ERR_OR_NULL(hw->clk)) 8273dad5c5fSRhyland Klein input_rate = clk_hw_get_rate(clk_hw_get_parent(hw)); 8283dad5c5fSRhyland Klein else 8296b301a05SRhyland Klein input_rate = 38400000; 8303dad5c5fSRhyland Klein 8313dad5c5fSRhyland Klein input_rate /= tegra_pll_get_fixed_mdiv(hw, input_rate); 8326b301a05SRhyland Klein 8336b301a05SRhyland Klein switch (input_rate) { 8346b301a05SRhyland Klein case 12000000: 8356b301a05SRhyland Klein case 12800000: 8366b301a05SRhyland Klein case 13000000: 8376b301a05SRhyland Klein *step_a = 0x2B; 8386b301a05SRhyland Klein *step_b = 0x0B; 8396b301a05SRhyland Klein return; 8406b301a05SRhyland Klein case 19200000: 8416b301a05SRhyland Klein *step_a = 0x12; 8426b301a05SRhyland Klein *step_b = 0x08; 8436b301a05SRhyland Klein return; 8446b301a05SRhyland Klein case 38400000: 8456b301a05SRhyland Klein *step_a = 0x04; 8466b301a05SRhyland Klein *step_b = 0x05; 8476b301a05SRhyland Klein return; 8486b301a05SRhyland Klein default: 8496b301a05SRhyland Klein pr_err("%s: Unexpected reference rate %lu\n", 8506b301a05SRhyland Klein __func__, input_rate); 8516b301a05SRhyland Klein BUG(); 8526b301a05SRhyland Klein } 8536b301a05SRhyland Klein } 8546b301a05SRhyland Klein 8556b301a05SRhyland Klein static void pllx_check_defaults(struct tegra_clk_pll *pll) 8566b301a05SRhyland Klein { 8576b301a05SRhyland Klein u32 default_val; 8586b301a05SRhyland Klein 8596b301a05SRhyland Klein default_val = PLLX_MISC0_DEFAULT_VALUE; 8606b301a05SRhyland Klein /* ignore lock enable */ 8616b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 0, default_val, 8626b301a05SRhyland Klein PLLX_MISC0_WRITE_MASK & (~PLLX_MISC0_LOCK_ENABLE)); 8636b301a05SRhyland Klein 8646b301a05SRhyland Klein default_val = PLLX_MISC1_DEFAULT_VALUE; 8656b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 1, default_val, 8666b301a05SRhyland Klein PLLX_MISC1_WRITE_MASK); 8676b301a05SRhyland Klein 8686b301a05SRhyland Klein /* ignore all but control bit */ 8696b301a05SRhyland Klein default_val = PLLX_MISC2_DEFAULT_VALUE; 8706b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 2, 8716b301a05SRhyland Klein default_val, PLLX_MISC2_EN_DYNRAMP); 8726b301a05SRhyland Klein 8736b301a05SRhyland Klein default_val = PLLX_MISC3_DEFAULT_VALUE & (~PLLX_MISC3_IDDQ); 8746b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 3, default_val, 8756b301a05SRhyland Klein PLLX_MISC3_WRITE_MASK); 8766b301a05SRhyland Klein 8776b301a05SRhyland Klein default_val = PLLX_MISC4_DEFAULT_VALUE; 8786b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 4, default_val, 8796b301a05SRhyland Klein PLLX_MISC4_WRITE_MASK); 8806b301a05SRhyland Klein 8816b301a05SRhyland Klein default_val = PLLX_MISC5_DEFAULT_VALUE; 8826b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 5, default_val, 8836b301a05SRhyland Klein PLLX_MISC5_WRITE_MASK); 8846b301a05SRhyland Klein } 8856b301a05SRhyland Klein 886fd360e20SJon Hunter static void tegra210_pllx_set_defaults(struct tegra_clk_pll *pllx) 8876b301a05SRhyland Klein { 8886b301a05SRhyland Klein u32 val; 8896b301a05SRhyland Klein u32 step_a, step_b; 8906b301a05SRhyland Klein 8916b301a05SRhyland Klein pllx->params->defaults_set = true; 8926b301a05SRhyland Klein 8936b301a05SRhyland Klein /* Get ready dyn ramp state machine settings */ 8946b301a05SRhyland Klein pllx_get_dyn_steps(&pllx->hw, &step_a, &step_b); 8956b301a05SRhyland Klein val = PLLX_MISC2_DEFAULT_VALUE & (~PLLX_MISC2_DYNRAMP_STEPA_MASK) & 8966b301a05SRhyland Klein (~PLLX_MISC2_DYNRAMP_STEPB_MASK); 8976b301a05SRhyland Klein val |= step_a << PLLX_MISC2_DYNRAMP_STEPA_SHIFT; 8986b301a05SRhyland Klein val |= step_b << PLLX_MISC2_DYNRAMP_STEPB_SHIFT; 8996b301a05SRhyland Klein 9006b301a05SRhyland Klein if (readl_relaxed(clk_base + pllx->params->base_reg) & PLL_ENABLE) { 9016b301a05SRhyland Klein 9026b301a05SRhyland Klein /* 9036b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 9046b301a05SRhyland Klein * that can be updated in flight. 9056b301a05SRhyland Klein */ 9066b301a05SRhyland Klein pllx_check_defaults(pllx); 9076b301a05SRhyland Klein 9088dce89a1SPeter De Schrijver if (!pllx->params->defaults_set) 9098dce89a1SPeter De Schrijver pr_warn("PLL_X already enabled. Postponing set full defaults\n"); 9106b301a05SRhyland Klein /* Configure dyn ramp, disable lock override */ 9116b301a05SRhyland Klein writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]); 9126b301a05SRhyland Klein 9136b301a05SRhyland Klein /* Enable lock detect */ 9146b301a05SRhyland Klein val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[0]); 9156b301a05SRhyland Klein val &= ~PLLX_MISC0_LOCK_ENABLE; 9166b301a05SRhyland Klein val |= PLLX_MISC0_DEFAULT_VALUE & PLLX_MISC0_LOCK_ENABLE; 9176b301a05SRhyland Klein writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[0]); 9186b301a05SRhyland Klein udelay(1); 9196b301a05SRhyland Klein 9206b301a05SRhyland Klein return; 9216b301a05SRhyland Klein } 9226b301a05SRhyland Klein 9236b301a05SRhyland Klein /* Enable lock detect and CPU output */ 9246b301a05SRhyland Klein writel_relaxed(PLLX_MISC0_DEFAULT_VALUE, clk_base + 9256b301a05SRhyland Klein pllx->params->ext_misc_reg[0]); 9266b301a05SRhyland Klein 9276b301a05SRhyland Klein /* Setup */ 9286b301a05SRhyland Klein writel_relaxed(PLLX_MISC1_DEFAULT_VALUE, clk_base + 9296b301a05SRhyland Klein pllx->params->ext_misc_reg[1]); 9306b301a05SRhyland Klein 9316b301a05SRhyland Klein /* Configure dyn ramp state machine, disable lock override */ 9326b301a05SRhyland Klein writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]); 9336b301a05SRhyland Klein 9346b301a05SRhyland Klein /* Set IDDQ */ 9356b301a05SRhyland Klein writel_relaxed(PLLX_MISC3_DEFAULT_VALUE, clk_base + 9366b301a05SRhyland Klein pllx->params->ext_misc_reg[3]); 9376b301a05SRhyland Klein 9386b301a05SRhyland Klein /* Disable SDM */ 9396b301a05SRhyland Klein writel_relaxed(PLLX_MISC4_DEFAULT_VALUE, clk_base + 9406b301a05SRhyland Klein pllx->params->ext_misc_reg[4]); 9416b301a05SRhyland Klein writel_relaxed(PLLX_MISC5_DEFAULT_VALUE, clk_base + 9426b301a05SRhyland Klein pllx->params->ext_misc_reg[5]); 9436b301a05SRhyland Klein udelay(1); 9446b301a05SRhyland Klein } 9456b301a05SRhyland Klein 9466b301a05SRhyland Klein /* PLLMB */ 947fd360e20SJon Hunter static void tegra210_pllmb_set_defaults(struct tegra_clk_pll *pllmb) 9486b301a05SRhyland Klein { 9496b301a05SRhyland Klein u32 mask, val = readl_relaxed(clk_base + pllmb->params->base_reg); 9506b301a05SRhyland Klein 9516b301a05SRhyland Klein pllmb->params->defaults_set = true; 9526b301a05SRhyland Klein 9536b301a05SRhyland Klein if (val & PLL_ENABLE) { 9546b301a05SRhyland Klein 9556b301a05SRhyland Klein /* 9566b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 9576b301a05SRhyland Klein * that can be updated in flight. 9586b301a05SRhyland Klein */ 959474f2ba2SRhyland Klein val = PLLMB_MISC1_DEFAULT_VALUE & (~PLLMB_MISC1_IDDQ); 960474f2ba2SRhyland Klein mask = PLLMB_MISC1_LOCK_ENABLE | PLLMB_MISC1_LOCK_OVERRIDE; 9616b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pllmb->params, 0, val, 962474f2ba2SRhyland Klein ~mask & PLLMB_MISC1_WRITE_MASK); 9636b301a05SRhyland Klein 9648dce89a1SPeter De Schrijver if (!pllmb->params->defaults_set) 9658dce89a1SPeter De Schrijver pr_warn("PLL_MB already enabled. Postponing set full defaults\n"); 9666b301a05SRhyland Klein /* Enable lock detect */ 9676b301a05SRhyland Klein val = readl_relaxed(clk_base + pllmb->params->ext_misc_reg[0]); 9686b301a05SRhyland Klein val &= ~mask; 969474f2ba2SRhyland Klein val |= PLLMB_MISC1_DEFAULT_VALUE & mask; 9706b301a05SRhyland Klein writel_relaxed(val, clk_base + pllmb->params->ext_misc_reg[0]); 9716b301a05SRhyland Klein udelay(1); 9726b301a05SRhyland Klein 9736b301a05SRhyland Klein return; 9746b301a05SRhyland Klein } 9756b301a05SRhyland Klein 9766b301a05SRhyland Klein /* set IDDQ, enable lock detect */ 977474f2ba2SRhyland Klein writel_relaxed(PLLMB_MISC1_DEFAULT_VALUE, 9786b301a05SRhyland Klein clk_base + pllmb->params->ext_misc_reg[0]); 9796b301a05SRhyland Klein udelay(1); 9806b301a05SRhyland Klein } 9816b301a05SRhyland Klein 9826b301a05SRhyland Klein /* 9836b301a05SRhyland Klein * PLLP 9846b301a05SRhyland Klein * VCO is exposed to the clock tree directly along with post-divider output. 9856b301a05SRhyland Klein * Both VCO and post-divider output rates are fixed at 408MHz and 204MHz, 9866b301a05SRhyland Klein * respectively. 9876b301a05SRhyland Klein */ 9886b301a05SRhyland Klein static void pllp_check_defaults(struct tegra_clk_pll *pll, bool enabled) 9896b301a05SRhyland Klein { 9906b301a05SRhyland Klein u32 val, mask; 9916b301a05SRhyland Klein 9926b301a05SRhyland Klein /* Ignore lock enable (will be set), make sure not in IDDQ if enabled */ 9936b301a05SRhyland Klein val = PLLP_MISC0_DEFAULT_VALUE & (~PLLP_MISC0_IDDQ); 9946b301a05SRhyland Klein mask = PLLP_MISC0_LOCK_ENABLE | PLLP_MISC0_LOCK_OVERRIDE; 9956b301a05SRhyland Klein if (!enabled) 9966b301a05SRhyland Klein mask |= PLLP_MISC0_IDDQ; 9976b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 0, val, 9986b301a05SRhyland Klein ~mask & PLLP_MISC0_WRITE_MASK); 9996b301a05SRhyland Klein 10006b301a05SRhyland Klein /* Ignore branch controls */ 10016b301a05SRhyland Klein val = PLLP_MISC1_DEFAULT_VALUE; 10026b301a05SRhyland Klein mask = PLLP_MISC1_HSIO_EN | PLLP_MISC1_XUSB_EN; 10036b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 1, val, 10046b301a05SRhyland Klein ~mask & PLLP_MISC1_WRITE_MASK); 10056b301a05SRhyland Klein } 10066b301a05SRhyland Klein 1007fd360e20SJon Hunter static void tegra210_pllp_set_defaults(struct tegra_clk_pll *pllp) 10086b301a05SRhyland Klein { 10096b301a05SRhyland Klein u32 mask; 10106b301a05SRhyland Klein u32 val = readl_relaxed(clk_base + pllp->params->base_reg); 10116b301a05SRhyland Klein 10126b301a05SRhyland Klein pllp->params->defaults_set = true; 10136b301a05SRhyland Klein 10146b301a05SRhyland Klein if (val & PLL_ENABLE) { 10156b301a05SRhyland Klein 10166b301a05SRhyland Klein /* 10176b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 10186b301a05SRhyland Klein * that can be updated in flight. 10196b301a05SRhyland Klein */ 10206b301a05SRhyland Klein pllp_check_defaults(pllp, true); 10218dce89a1SPeter De Schrijver if (!pllp->params->defaults_set) 10228dce89a1SPeter De Schrijver pr_warn("PLL_P already enabled. Postponing set full defaults\n"); 10236b301a05SRhyland Klein 10246b301a05SRhyland Klein /* Enable lock detect */ 10256b301a05SRhyland Klein val = readl_relaxed(clk_base + pllp->params->ext_misc_reg[0]); 10266b301a05SRhyland Klein mask = PLLP_MISC0_LOCK_ENABLE | PLLP_MISC0_LOCK_OVERRIDE; 10276b301a05SRhyland Klein val &= ~mask; 10286b301a05SRhyland Klein val |= PLLP_MISC0_DEFAULT_VALUE & mask; 10296b301a05SRhyland Klein writel_relaxed(val, clk_base + pllp->params->ext_misc_reg[0]); 10306b301a05SRhyland Klein udelay(1); 10316b301a05SRhyland Klein 10326b301a05SRhyland Klein return; 10336b301a05SRhyland Klein } 10346b301a05SRhyland Klein 10356b301a05SRhyland Klein /* set IDDQ, enable lock detect */ 10366b301a05SRhyland Klein writel_relaxed(PLLP_MISC0_DEFAULT_VALUE, 10376b301a05SRhyland Klein clk_base + pllp->params->ext_misc_reg[0]); 10386b301a05SRhyland Klein 10396b301a05SRhyland Klein /* Preserve branch control */ 10406b301a05SRhyland Klein val = readl_relaxed(clk_base + pllp->params->ext_misc_reg[1]); 10416b301a05SRhyland Klein mask = PLLP_MISC1_HSIO_EN | PLLP_MISC1_XUSB_EN; 10426b301a05SRhyland Klein val &= mask; 10436b301a05SRhyland Klein val |= ~mask & PLLP_MISC1_DEFAULT_VALUE; 10446b301a05SRhyland Klein writel_relaxed(val, clk_base + pllp->params->ext_misc_reg[1]); 10456b301a05SRhyland Klein udelay(1); 10466b301a05SRhyland Klein } 10476b301a05SRhyland Klein 10486b301a05SRhyland Klein /* 10496b301a05SRhyland Klein * PLLU 10506b301a05SRhyland Klein * VCO is exposed to the clock tree directly along with post-divider output. 10516b301a05SRhyland Klein * Both VCO and post-divider output rates are fixed at 480MHz and 240MHz, 10526b301a05SRhyland Klein * respectively. 10536b301a05SRhyland Klein */ 10546b301a05SRhyland Klein static void pllu_check_defaults(struct tegra_clk_pll *pll, bool hw_control) 10556b301a05SRhyland Klein { 10566b301a05SRhyland Klein u32 val, mask; 10576b301a05SRhyland Klein 10586b301a05SRhyland Klein /* Ignore lock enable (will be set) and IDDQ if under h/w control */ 10596b301a05SRhyland Klein val = PLLU_MISC0_DEFAULT_VALUE & (~PLLU_MISC0_IDDQ); 10606b301a05SRhyland Klein mask = PLLU_MISC0_LOCK_ENABLE | (hw_control ? PLLU_MISC0_IDDQ : 0); 10616b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 0, val, 10626b301a05SRhyland Klein ~mask & PLLU_MISC0_WRITE_MASK); 10636b301a05SRhyland Klein 10646b301a05SRhyland Klein val = PLLU_MISC1_DEFAULT_VALUE; 10656b301a05SRhyland Klein mask = PLLU_MISC1_LOCK_OVERRIDE; 10666b301a05SRhyland Klein _pll_misc_chk_default(clk_base, pll->params, 1, val, 10676b301a05SRhyland Klein ~mask & PLLU_MISC1_WRITE_MASK); 10686b301a05SRhyland Klein } 10696b301a05SRhyland Klein 1070fd360e20SJon Hunter static void tegra210_pllu_set_defaults(struct tegra_clk_pll *pllu) 10716b301a05SRhyland Klein { 10726b301a05SRhyland Klein u32 val = readl_relaxed(clk_base + pllu->params->base_reg); 10736b301a05SRhyland Klein 10746b301a05SRhyland Klein pllu->params->defaults_set = true; 10756b301a05SRhyland Klein 10766b301a05SRhyland Klein if (val & PLL_ENABLE) { 10776b301a05SRhyland Klein 10786b301a05SRhyland Klein /* 10796b301a05SRhyland Klein * PLL is ON: check if defaults already set, then set those 10806b301a05SRhyland Klein * that can be updated in flight. 10816b301a05SRhyland Klein */ 10826b301a05SRhyland Klein pllu_check_defaults(pllu, false); 10838dce89a1SPeter De Schrijver if (!pllu->params->defaults_set) 10848dce89a1SPeter De Schrijver pr_warn("PLL_U already enabled. Postponing set full defaults\n"); 10856b301a05SRhyland Klein 10866b301a05SRhyland Klein /* Enable lock detect */ 10876b301a05SRhyland Klein val = readl_relaxed(clk_base + pllu->params->ext_misc_reg[0]); 10886b301a05SRhyland Klein val &= ~PLLU_MISC0_LOCK_ENABLE; 10896b301a05SRhyland Klein val |= PLLU_MISC0_DEFAULT_VALUE & PLLU_MISC0_LOCK_ENABLE; 10906b301a05SRhyland Klein writel_relaxed(val, clk_base + pllu->params->ext_misc_reg[0]); 10916b301a05SRhyland Klein 10926b301a05SRhyland Klein val = readl_relaxed(clk_base + pllu->params->ext_misc_reg[1]); 10936b301a05SRhyland Klein val &= ~PLLU_MISC1_LOCK_OVERRIDE; 10946b301a05SRhyland Klein val |= PLLU_MISC1_DEFAULT_VALUE & PLLU_MISC1_LOCK_OVERRIDE; 10956b301a05SRhyland Klein writel_relaxed(val, clk_base + pllu->params->ext_misc_reg[1]); 10966b301a05SRhyland Klein udelay(1); 10976b301a05SRhyland Klein 10986b301a05SRhyland Klein return; 10996b301a05SRhyland Klein } 11006b301a05SRhyland Klein 11016b301a05SRhyland Klein /* set IDDQ, enable lock detect */ 11026b301a05SRhyland Klein writel_relaxed(PLLU_MISC0_DEFAULT_VALUE, 11036b301a05SRhyland Klein clk_base + pllu->params->ext_misc_reg[0]); 11046b301a05SRhyland Klein writel_relaxed(PLLU_MISC1_DEFAULT_VALUE, 11056b301a05SRhyland Klein clk_base + pllu->params->ext_misc_reg[1]); 11066b301a05SRhyland Klein udelay(1); 11076b301a05SRhyland Klein } 11086b301a05SRhyland Klein 11096b301a05SRhyland Klein #define mask(w) ((1 << (w)) - 1) 11106b301a05SRhyland Klein #define divm_mask(p) mask(p->params->div_nmp->divm_width) 11116b301a05SRhyland Klein #define divn_mask(p) mask(p->params->div_nmp->divn_width) 11126b301a05SRhyland Klein #define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\ 11136b301a05SRhyland Klein mask(p->params->div_nmp->divp_width)) 11146b301a05SRhyland Klein 11156b301a05SRhyland Klein #define divm_shift(p) ((p)->params->div_nmp->divm_shift) 11166b301a05SRhyland Klein #define divn_shift(p) ((p)->params->div_nmp->divn_shift) 11176b301a05SRhyland Klein #define divp_shift(p) ((p)->params->div_nmp->divp_shift) 11186b301a05SRhyland Klein 11196b301a05SRhyland Klein #define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p)) 11206b301a05SRhyland Klein #define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p)) 11216b301a05SRhyland Klein #define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p)) 11226b301a05SRhyland Klein 11236b301a05SRhyland Klein #define PLL_LOCKDET_DELAY 2 /* Lock detection safety delays */ 11246b301a05SRhyland Klein static int tegra210_wait_for_mask(struct tegra_clk_pll *pll, 11256b301a05SRhyland Klein u32 reg, u32 mask) 11266b301a05SRhyland Klein { 11276b301a05SRhyland Klein int i; 11286b301a05SRhyland Klein u32 val = 0; 11296b301a05SRhyland Klein 11306b301a05SRhyland Klein for (i = 0; i < pll->params->lock_delay / PLL_LOCKDET_DELAY + 1; i++) { 11316b301a05SRhyland Klein udelay(PLL_LOCKDET_DELAY); 11326b301a05SRhyland Klein val = readl_relaxed(clk_base + reg); 11336b301a05SRhyland Klein if ((val & mask) == mask) { 11346b301a05SRhyland Klein udelay(PLL_LOCKDET_DELAY); 11356b301a05SRhyland Klein return 0; 11366b301a05SRhyland Klein } 11376b301a05SRhyland Klein } 11386b301a05SRhyland Klein return -ETIMEDOUT; 11396b301a05SRhyland Klein } 11406b301a05SRhyland Klein 11416b301a05SRhyland Klein static int tegra210_pllx_dyn_ramp(struct tegra_clk_pll *pllx, 11426b301a05SRhyland Klein struct tegra_clk_pll_freq_table *cfg) 11436b301a05SRhyland Klein { 11446b301a05SRhyland Klein u32 val, base, ndiv_new_mask; 11456b301a05SRhyland Klein 11466b301a05SRhyland Klein ndiv_new_mask = (divn_mask(pllx) >> pllx->params->div_nmp->divn_shift) 11476b301a05SRhyland Klein << PLLX_MISC2_NDIV_NEW_SHIFT; 11486b301a05SRhyland Klein 11496b301a05SRhyland Klein val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[2]); 11506b301a05SRhyland Klein val &= (~ndiv_new_mask); 11516b301a05SRhyland Klein val |= cfg->n << PLLX_MISC2_NDIV_NEW_SHIFT; 11526b301a05SRhyland Klein writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]); 11536b301a05SRhyland Klein udelay(1); 11546b301a05SRhyland Klein 11556b301a05SRhyland Klein val = readl_relaxed(clk_base + pllx->params->ext_misc_reg[2]); 11566b301a05SRhyland Klein val |= PLLX_MISC2_EN_DYNRAMP; 11576b301a05SRhyland Klein writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]); 11586b301a05SRhyland Klein udelay(1); 11596b301a05SRhyland Klein 11606b301a05SRhyland Klein tegra210_wait_for_mask(pllx, pllx->params->ext_misc_reg[2], 11616b301a05SRhyland Klein PLLX_MISC2_DYNRAMP_DONE); 11626b301a05SRhyland Klein 11636b301a05SRhyland Klein base = readl_relaxed(clk_base + pllx->params->base_reg) & 11646b301a05SRhyland Klein (~divn_mask_shifted(pllx)); 11656b301a05SRhyland Klein base |= cfg->n << pllx->params->div_nmp->divn_shift; 11666b301a05SRhyland Klein writel_relaxed(base, clk_base + pllx->params->base_reg); 11676b301a05SRhyland Klein udelay(1); 11686b301a05SRhyland Klein 11696b301a05SRhyland Klein val &= ~PLLX_MISC2_EN_DYNRAMP; 11706b301a05SRhyland Klein writel_relaxed(val, clk_base + pllx->params->ext_misc_reg[2]); 11716b301a05SRhyland Klein udelay(1); 11726b301a05SRhyland Klein 11736b301a05SRhyland Klein pr_debug("%s: dynamic ramp to m = %u n = %u p = %u, Fout = %lu kHz\n", 11746b301a05SRhyland Klein __clk_get_name(pllx->hw.clk), cfg->m, cfg->n, cfg->p, 11756b301a05SRhyland Klein cfg->input_rate / cfg->m * cfg->n / 11766b301a05SRhyland Klein pllx->params->pdiv_tohw[cfg->p].pdiv / 1000); 11776b301a05SRhyland Klein 11786b301a05SRhyland Klein return 0; 11796b301a05SRhyland Klein } 11806b301a05SRhyland Klein 11816b301a05SRhyland Klein /* 11826b301a05SRhyland Klein * Common configuration for PLLs with fixed input divider policy: 11836b301a05SRhyland Klein * - always set fixed M-value based on the reference rate 11846b301a05SRhyland Klein * - always set P-value value 1:1 for output rates above VCO minimum, and 11856b301a05SRhyland Klein * choose minimum necessary P-value for output rates below VCO maximum 11866b301a05SRhyland Klein * - calculate N-value based on selected M and P 11876b301a05SRhyland Klein * - calculate SDM_DIN fractional part 11886b301a05SRhyland Klein */ 11896b301a05SRhyland Klein static int tegra210_pll_fixed_mdiv_cfg(struct clk_hw *hw, 11906b301a05SRhyland Klein struct tegra_clk_pll_freq_table *cfg, 11916b301a05SRhyland Klein unsigned long rate, unsigned long input_rate) 11926b301a05SRhyland Klein { 11936b301a05SRhyland Klein struct tegra_clk_pll *pll = to_clk_pll(hw); 11946b301a05SRhyland Klein struct tegra_clk_pll_params *params = pll->params; 11956b301a05SRhyland Klein int p; 11966b301a05SRhyland Klein unsigned long cf, p_rate; 11976b301a05SRhyland Klein u32 pdiv; 11986b301a05SRhyland Klein 11996b301a05SRhyland Klein if (!rate) 12006b301a05SRhyland Klein return -EINVAL; 12016b301a05SRhyland Klein 12026b301a05SRhyland Klein if (!(params->flags & TEGRA_PLL_VCO_OUT)) { 12036b301a05SRhyland Klein p = DIV_ROUND_UP(params->vco_min, rate); 12046b301a05SRhyland Klein p = params->round_p_to_pdiv(p, &pdiv); 12056b301a05SRhyland Klein } else { 12066b301a05SRhyland Klein p = rate >= params->vco_min ? 1 : -EINVAL; 12076b301a05SRhyland Klein } 12086b301a05SRhyland Klein 1209287980e4SArnd Bergmann if (p < 0) 12106b301a05SRhyland Klein return -EINVAL; 12116b301a05SRhyland Klein 12126b301a05SRhyland Klein cfg->m = tegra_pll_get_fixed_mdiv(hw, input_rate); 12136b301a05SRhyland Klein cfg->p = p; 12146b301a05SRhyland Klein 12156b301a05SRhyland Klein /* Store P as HW value, as that is what is expected */ 12166b301a05SRhyland Klein cfg->p = tegra_pll_p_div_to_hw(pll, cfg->p); 12176b301a05SRhyland Klein 12186b301a05SRhyland Klein p_rate = rate * p; 12196b301a05SRhyland Klein if (p_rate > params->vco_max) 12206b301a05SRhyland Klein p_rate = params->vco_max; 12216b301a05SRhyland Klein cf = input_rate / cfg->m; 12226b301a05SRhyland Klein cfg->n = p_rate / cf; 12236b301a05SRhyland Klein 12246b301a05SRhyland Klein cfg->sdm_data = 0; 1225ef6ed2b9SPeter De Schrijver cfg->output_rate = input_rate; 12266b301a05SRhyland Klein if (params->sdm_ctrl_reg) { 12276b301a05SRhyland Klein unsigned long rem = p_rate - cf * cfg->n; 12286b301a05SRhyland Klein /* If ssc is enabled SDM enabled as well, even for integer n */ 12296b301a05SRhyland Klein if (rem || params->ssc_ctrl_reg) { 12306b301a05SRhyland Klein u64 s = rem * PLL_SDM_COEFF; 12316b301a05SRhyland Klein 12326b301a05SRhyland Klein do_div(s, cf); 12336b301a05SRhyland Klein s -= PLL_SDM_COEFF / 2; 12346b301a05SRhyland Klein cfg->sdm_data = sdin_din_to_data(s); 12356b301a05SRhyland Klein } 1236ef6ed2b9SPeter De Schrijver cfg->output_rate *= cfg->n * PLL_SDM_COEFF + PLL_SDM_COEFF/2 + 1237ef6ed2b9SPeter De Schrijver sdin_data_to_din(cfg->sdm_data); 1238ef6ed2b9SPeter De Schrijver cfg->output_rate /= p * cfg->m * PLL_SDM_COEFF; 1239ef6ed2b9SPeter De Schrijver } else { 1240ef6ed2b9SPeter De Schrijver cfg->output_rate *= cfg->n; 1241ef6ed2b9SPeter De Schrijver cfg->output_rate /= p * cfg->m; 12426b301a05SRhyland Klein } 12436b301a05SRhyland Klein 12446b301a05SRhyland Klein cfg->input_rate = input_rate; 12456b301a05SRhyland Klein 12466b301a05SRhyland Klein return 0; 12476b301a05SRhyland Klein } 12486b301a05SRhyland Klein 12496b301a05SRhyland Klein /* 12506b301a05SRhyland Klein * clk_pll_set_gain - set gain to m, n to calculate correct VCO rate 12516b301a05SRhyland Klein * 12526b301a05SRhyland Klein * @cfg: struct tegra_clk_pll_freq_table * cfg 12536b301a05SRhyland Klein * 12546b301a05SRhyland Klein * For Normal mode: 12556b301a05SRhyland Klein * Fvco = Fref * NDIV / MDIV 12566b301a05SRhyland Klein * 12576b301a05SRhyland Klein * For fractional mode: 12586b301a05SRhyland Klein * Fvco = Fref * (NDIV + 0.5 + SDM_DIN / PLL_SDM_COEFF) / MDIV 12596b301a05SRhyland Klein */ 12606b301a05SRhyland Klein static void tegra210_clk_pll_set_gain(struct tegra_clk_pll_freq_table *cfg) 12616b301a05SRhyland Klein { 12626b301a05SRhyland Klein cfg->n = cfg->n * PLL_SDM_COEFF + PLL_SDM_COEFF/2 + 12636b301a05SRhyland Klein sdin_data_to_din(cfg->sdm_data); 12646b301a05SRhyland Klein cfg->m *= PLL_SDM_COEFF; 12656b301a05SRhyland Klein } 12666b301a05SRhyland Klein 1267fd360e20SJon Hunter static unsigned long 1268fd360e20SJon Hunter tegra210_clk_adjust_vco_min(struct tegra_clk_pll_params *params, 12696b301a05SRhyland Klein unsigned long parent_rate) 12706b301a05SRhyland Klein { 12716b301a05SRhyland Klein unsigned long vco_min = params->vco_min; 12726b301a05SRhyland Klein 12736b301a05SRhyland Klein params->vco_min += DIV_ROUND_UP(parent_rate, PLL_SDM_COEFF); 12746b301a05SRhyland Klein vco_min = min(vco_min, params->vco_min); 12756b301a05SRhyland Klein 12766b301a05SRhyland Klein return vco_min; 12776b301a05SRhyland Klein } 12786b301a05SRhyland Klein 12796b301a05SRhyland Klein static struct div_nmp pllx_nmp = { 12806b301a05SRhyland Klein .divm_shift = 0, 12816b301a05SRhyland Klein .divm_width = 8, 12826b301a05SRhyland Klein .divn_shift = 8, 12836b301a05SRhyland Klein .divn_width = 8, 12846b301a05SRhyland Klein .divp_shift = 20, 12856b301a05SRhyland Klein .divp_width = 5, 12866b301a05SRhyland Klein }; 12876b301a05SRhyland Klein /* 12886b301a05SRhyland Klein * PLL post divider maps - two types: quasi-linear and exponential 12896b301a05SRhyland Klein * post divider. 12906b301a05SRhyland Klein */ 12916b301a05SRhyland Klein #define PLL_QLIN_PDIV_MAX 16 12926b301a05SRhyland Klein static const struct pdiv_map pll_qlin_pdiv_to_hw[] = { 12936b301a05SRhyland Klein { .pdiv = 1, .hw_val = 0 }, 12946b301a05SRhyland Klein { .pdiv = 2, .hw_val = 1 }, 12956b301a05SRhyland Klein { .pdiv = 3, .hw_val = 2 }, 12966b301a05SRhyland Klein { .pdiv = 4, .hw_val = 3 }, 12976b301a05SRhyland Klein { .pdiv = 5, .hw_val = 4 }, 12986b301a05SRhyland Klein { .pdiv = 6, .hw_val = 5 }, 12996b301a05SRhyland Klein { .pdiv = 8, .hw_val = 6 }, 13006b301a05SRhyland Klein { .pdiv = 9, .hw_val = 7 }, 13016b301a05SRhyland Klein { .pdiv = 10, .hw_val = 8 }, 13026b301a05SRhyland Klein { .pdiv = 12, .hw_val = 9 }, 13036b301a05SRhyland Klein { .pdiv = 15, .hw_val = 10 }, 13046b301a05SRhyland Klein { .pdiv = 16, .hw_val = 11 }, 13056b301a05SRhyland Klein { .pdiv = 18, .hw_val = 12 }, 13066b301a05SRhyland Klein { .pdiv = 20, .hw_val = 13 }, 13076b301a05SRhyland Klein { .pdiv = 24, .hw_val = 14 }, 13086b301a05SRhyland Klein { .pdiv = 30, .hw_val = 15 }, 13096b301a05SRhyland Klein { .pdiv = 32, .hw_val = 16 }, 13106b301a05SRhyland Klein }; 13116b301a05SRhyland Klein 13126b301a05SRhyland Klein static u32 pll_qlin_p_to_pdiv(u32 p, u32 *pdiv) 13136b301a05SRhyland Klein { 13146b301a05SRhyland Klein int i; 13156b301a05SRhyland Klein 13166b301a05SRhyland Klein if (p) { 13176b301a05SRhyland Klein for (i = 0; i <= PLL_QLIN_PDIV_MAX; i++) { 13186b301a05SRhyland Klein if (p <= pll_qlin_pdiv_to_hw[i].pdiv) { 13196b301a05SRhyland Klein if (pdiv) 13206b301a05SRhyland Klein *pdiv = i; 13216b301a05SRhyland Klein return pll_qlin_pdiv_to_hw[i].pdiv; 13226b301a05SRhyland Klein } 13236b301a05SRhyland Klein } 13246b301a05SRhyland Klein } 13256b301a05SRhyland Klein 13266b301a05SRhyland Klein return -EINVAL; 13276b301a05SRhyland Klein } 13286b301a05SRhyland Klein 13296b301a05SRhyland Klein #define PLL_EXPO_PDIV_MAX 7 13306b301a05SRhyland Klein static const struct pdiv_map pll_expo_pdiv_to_hw[] = { 13316b301a05SRhyland Klein { .pdiv = 1, .hw_val = 0 }, 13326b301a05SRhyland Klein { .pdiv = 2, .hw_val = 1 }, 13336b301a05SRhyland Klein { .pdiv = 4, .hw_val = 2 }, 13346b301a05SRhyland Klein { .pdiv = 8, .hw_val = 3 }, 13356b301a05SRhyland Klein { .pdiv = 16, .hw_val = 4 }, 13366b301a05SRhyland Klein { .pdiv = 32, .hw_val = 5 }, 13376b301a05SRhyland Klein { .pdiv = 64, .hw_val = 6 }, 13386b301a05SRhyland Klein { .pdiv = 128, .hw_val = 7 }, 13396b301a05SRhyland Klein }; 13406b301a05SRhyland Klein 13416b301a05SRhyland Klein static u32 pll_expo_p_to_pdiv(u32 p, u32 *pdiv) 13426b301a05SRhyland Klein { 13436b301a05SRhyland Klein if (p) { 13446b301a05SRhyland Klein u32 i = fls(p); 13456b301a05SRhyland Klein 13466b301a05SRhyland Klein if (i == ffs(p)) 13476b301a05SRhyland Klein i--; 13486b301a05SRhyland Klein 13496b301a05SRhyland Klein if (i <= PLL_EXPO_PDIV_MAX) { 13506b301a05SRhyland Klein if (pdiv) 13516b301a05SRhyland Klein *pdiv = i; 13526b301a05SRhyland Klein return 1 << i; 13536b301a05SRhyland Klein } 13546b301a05SRhyland Klein } 13556b301a05SRhyland Klein return -EINVAL; 13566b301a05SRhyland Klein } 13576b301a05SRhyland Klein 13586b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_x_freq_table[] = { 13596b301a05SRhyland Klein /* 1 GHz */ 1360eddb65e7SThierry Reding { 12000000, 1000000000, 166, 1, 2, 0 }, /* actual: 996.0 MHz */ 1361eddb65e7SThierry Reding { 13000000, 1000000000, 153, 1, 2, 0 }, /* actual: 994.0 MHz */ 1362eddb65e7SThierry Reding { 38400000, 1000000000, 156, 3, 2, 0 }, /* actual: 998.4 MHz */ 13636b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 13646b301a05SRhyland Klein }; 13656b301a05SRhyland Klein 13666b301a05SRhyland Klein static struct tegra_clk_pll_params pll_x_params = { 13676b301a05SRhyland Klein .input_min = 12000000, 13686b301a05SRhyland Klein .input_max = 800000000, 13696b301a05SRhyland Klein .cf_min = 12000000, 13706b301a05SRhyland Klein .cf_max = 38400000, 13716b301a05SRhyland Klein .vco_min = 1350000000, 13726b301a05SRhyland Klein .vco_max = 3000000000UL, 13736b301a05SRhyland Klein .base_reg = PLLX_BASE, 13746b301a05SRhyland Klein .misc_reg = PLLX_MISC0, 13756b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 13766b301a05SRhyland Klein .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE, 13776b301a05SRhyland Klein .lock_delay = 300, 13786b301a05SRhyland Klein .ext_misc_reg[0] = PLLX_MISC0, 13796b301a05SRhyland Klein .ext_misc_reg[1] = PLLX_MISC1, 13806b301a05SRhyland Klein .ext_misc_reg[2] = PLLX_MISC2, 13816b301a05SRhyland Klein .ext_misc_reg[3] = PLLX_MISC3, 13826b301a05SRhyland Klein .ext_misc_reg[4] = PLLX_MISC4, 13836b301a05SRhyland Klein .ext_misc_reg[5] = PLLX_MISC5, 13846b301a05SRhyland Klein .iddq_reg = PLLX_MISC3, 13856b301a05SRhyland Klein .iddq_bit_idx = PLLXP_IDDQ_BIT, 13866b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 13876b301a05SRhyland Klein .mdiv_default = 2, 13886b301a05SRhyland Klein .dyn_ramp_reg = PLLX_MISC2, 13896b301a05SRhyland Klein .stepa_shift = 16, 13906b301a05SRhyland Klein .stepb_shift = 24, 13916b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 13926b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 13936b301a05SRhyland Klein .div_nmp = &pllx_nmp, 13946b301a05SRhyland Klein .freq_table = pll_x_freq_table, 13956b301a05SRhyland Klein .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE, 13966b301a05SRhyland Klein .dyn_ramp = tegra210_pllx_dyn_ramp, 13976b301a05SRhyland Klein .set_defaults = tegra210_pllx_set_defaults, 13986b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 13996b301a05SRhyland Klein }; 14006b301a05SRhyland Klein 14016b301a05SRhyland Klein static struct div_nmp pllc_nmp = { 14026b301a05SRhyland Klein .divm_shift = 0, 14036b301a05SRhyland Klein .divm_width = 8, 14046b301a05SRhyland Klein .divn_shift = 10, 14056b301a05SRhyland Klein .divn_width = 8, 14066b301a05SRhyland Klein .divp_shift = 20, 14076b301a05SRhyland Klein .divp_width = 5, 14086b301a05SRhyland Klein }; 14096b301a05SRhyland Klein 14106b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = { 1411eddb65e7SThierry Reding { 12000000, 510000000, 85, 1, 2, 0 }, 1412eddb65e7SThierry Reding { 13000000, 510000000, 78, 1, 2, 0 }, /* actual: 507.0 MHz */ 1413eddb65e7SThierry Reding { 38400000, 510000000, 79, 3, 2, 0 }, /* actual: 505.6 MHz */ 14146b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 14156b301a05SRhyland Klein }; 14166b301a05SRhyland Klein 14176b301a05SRhyland Klein static struct tegra_clk_pll_params pll_c_params = { 14186b301a05SRhyland Klein .input_min = 12000000, 14196b301a05SRhyland Klein .input_max = 700000000, 14206b301a05SRhyland Klein .cf_min = 12000000, 14216b301a05SRhyland Klein .cf_max = 50000000, 14226b301a05SRhyland Klein .vco_min = 600000000, 14236b301a05SRhyland Klein .vco_max = 1200000000, 14246b301a05SRhyland Klein .base_reg = PLLC_BASE, 14256b301a05SRhyland Klein .misc_reg = PLLC_MISC0, 14266b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 14276b301a05SRhyland Klein .lock_delay = 300, 14286b301a05SRhyland Klein .iddq_reg = PLLC_MISC1, 14296b301a05SRhyland Klein .iddq_bit_idx = PLLCX_IDDQ_BIT, 14306b301a05SRhyland Klein .reset_reg = PLLC_MISC0, 14316b301a05SRhyland Klein .reset_bit_idx = PLLCX_RESET_BIT, 14326b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 14336b301a05SRhyland Klein .ext_misc_reg[0] = PLLC_MISC0, 14346b301a05SRhyland Klein .ext_misc_reg[1] = PLLC_MISC1, 14356b301a05SRhyland Klein .ext_misc_reg[2] = PLLC_MISC2, 14366b301a05SRhyland Klein .ext_misc_reg[3] = PLLC_MISC3, 14376b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 14386b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 14396b301a05SRhyland Klein .mdiv_default = 3, 14406b301a05SRhyland Klein .div_nmp = &pllc_nmp, 14416b301a05SRhyland Klein .freq_table = pll_cx_freq_table, 144214050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 14436b301a05SRhyland Klein .set_defaults = _pllc_set_defaults, 14446b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 14456b301a05SRhyland Klein }; 14466b301a05SRhyland Klein 14476b301a05SRhyland Klein static struct div_nmp pllcx_nmp = { 14486b301a05SRhyland Klein .divm_shift = 0, 14496b301a05SRhyland Klein .divm_width = 8, 14506b301a05SRhyland Klein .divn_shift = 10, 14516b301a05SRhyland Klein .divn_width = 8, 14526b301a05SRhyland Klein .divp_shift = 20, 14536b301a05SRhyland Klein .divp_width = 5, 14546b301a05SRhyland Klein }; 14556b301a05SRhyland Klein 14566b301a05SRhyland Klein static struct tegra_clk_pll_params pll_c2_params = { 14576b301a05SRhyland Klein .input_min = 12000000, 14586b301a05SRhyland Klein .input_max = 700000000, 14596b301a05SRhyland Klein .cf_min = 12000000, 14606b301a05SRhyland Klein .cf_max = 50000000, 14616b301a05SRhyland Klein .vco_min = 600000000, 14626b301a05SRhyland Klein .vco_max = 1200000000, 14636b301a05SRhyland Klein .base_reg = PLLC2_BASE, 14646b301a05SRhyland Klein .misc_reg = PLLC2_MISC0, 14656b301a05SRhyland Klein .iddq_reg = PLLC2_MISC1, 14666b301a05SRhyland Klein .iddq_bit_idx = PLLCX_IDDQ_BIT, 14676b301a05SRhyland Klein .reset_reg = PLLC2_MISC0, 14686b301a05SRhyland Klein .reset_bit_idx = PLLCX_RESET_BIT, 14696b301a05SRhyland Klein .lock_mask = PLLCX_BASE_LOCK, 14706b301a05SRhyland Klein .lock_delay = 300, 14716b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 14726b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 14736b301a05SRhyland Klein .mdiv_default = 3, 14746b301a05SRhyland Klein .div_nmp = &pllcx_nmp, 14756b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 14766b301a05SRhyland Klein .ext_misc_reg[0] = PLLC2_MISC0, 14776b301a05SRhyland Klein .ext_misc_reg[1] = PLLC2_MISC1, 14786b301a05SRhyland Klein .ext_misc_reg[2] = PLLC2_MISC2, 14796b301a05SRhyland Klein .ext_misc_reg[3] = PLLC2_MISC3, 14806b301a05SRhyland Klein .freq_table = pll_cx_freq_table, 148114050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 14826b301a05SRhyland Klein .set_defaults = _pllc2_set_defaults, 14836b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 14846b301a05SRhyland Klein }; 14856b301a05SRhyland Klein 14866b301a05SRhyland Klein static struct tegra_clk_pll_params pll_c3_params = { 14876b301a05SRhyland Klein .input_min = 12000000, 14886b301a05SRhyland Klein .input_max = 700000000, 14896b301a05SRhyland Klein .cf_min = 12000000, 14906b301a05SRhyland Klein .cf_max = 50000000, 14916b301a05SRhyland Klein .vco_min = 600000000, 14926b301a05SRhyland Klein .vco_max = 1200000000, 14936b301a05SRhyland Klein .base_reg = PLLC3_BASE, 14946b301a05SRhyland Klein .misc_reg = PLLC3_MISC0, 14956b301a05SRhyland Klein .lock_mask = PLLCX_BASE_LOCK, 14966b301a05SRhyland Klein .lock_delay = 300, 14976b301a05SRhyland Klein .iddq_reg = PLLC3_MISC1, 14986b301a05SRhyland Klein .iddq_bit_idx = PLLCX_IDDQ_BIT, 14996b301a05SRhyland Klein .reset_reg = PLLC3_MISC0, 15006b301a05SRhyland Klein .reset_bit_idx = PLLCX_RESET_BIT, 15016b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 15026b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 15036b301a05SRhyland Klein .mdiv_default = 3, 15046b301a05SRhyland Klein .div_nmp = &pllcx_nmp, 15056b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 15066b301a05SRhyland Klein .ext_misc_reg[0] = PLLC3_MISC0, 15076b301a05SRhyland Klein .ext_misc_reg[1] = PLLC3_MISC1, 15086b301a05SRhyland Klein .ext_misc_reg[2] = PLLC3_MISC2, 15096b301a05SRhyland Klein .ext_misc_reg[3] = PLLC3_MISC3, 15106b301a05SRhyland Klein .freq_table = pll_cx_freq_table, 151114050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 15126b301a05SRhyland Klein .set_defaults = _pllc3_set_defaults, 15136b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 15146b301a05SRhyland Klein }; 15156b301a05SRhyland Klein 15166b301a05SRhyland Klein static struct div_nmp pllss_nmp = { 15176b301a05SRhyland Klein .divm_shift = 0, 15186b301a05SRhyland Klein .divm_width = 8, 15196b301a05SRhyland Klein .divn_shift = 8, 15206b301a05SRhyland Klein .divn_width = 8, 15216b301a05SRhyland Klein .divp_shift = 19, 15226b301a05SRhyland Klein .divp_width = 5, 15236b301a05SRhyland Klein }; 15246b301a05SRhyland Klein 15256b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_c4_vco_freq_table[] = { 1526eddb65e7SThierry Reding { 12000000, 600000000, 50, 1, 1, 0 }, 1527eddb65e7SThierry Reding { 13000000, 600000000, 46, 1, 1, 0 }, /* actual: 598.0 MHz */ 1528eddb65e7SThierry Reding { 38400000, 600000000, 62, 4, 1, 0 }, /* actual: 595.2 MHz */ 15296b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 15306b301a05SRhyland Klein }; 15316b301a05SRhyland Klein 15326b301a05SRhyland Klein static const struct clk_div_table pll_vco_post_div_table[] = { 15336b301a05SRhyland Klein { .val = 0, .div = 1 }, 15346b301a05SRhyland Klein { .val = 1, .div = 2 }, 15356b301a05SRhyland Klein { .val = 2, .div = 3 }, 15366b301a05SRhyland Klein { .val = 3, .div = 4 }, 15376b301a05SRhyland Klein { .val = 4, .div = 5 }, 15386b301a05SRhyland Klein { .val = 5, .div = 6 }, 15396b301a05SRhyland Klein { .val = 6, .div = 8 }, 15406b301a05SRhyland Klein { .val = 7, .div = 10 }, 15416b301a05SRhyland Klein { .val = 8, .div = 12 }, 15426b301a05SRhyland Klein { .val = 9, .div = 16 }, 15436b301a05SRhyland Klein { .val = 10, .div = 12 }, 15446b301a05SRhyland Klein { .val = 11, .div = 16 }, 15456b301a05SRhyland Klein { .val = 12, .div = 20 }, 15466b301a05SRhyland Klein { .val = 13, .div = 24 }, 15476b301a05SRhyland Klein { .val = 14, .div = 32 }, 15486b301a05SRhyland Klein { .val = 0, .div = 0 }, 15496b301a05SRhyland Klein }; 15506b301a05SRhyland Klein 15516b301a05SRhyland Klein static struct tegra_clk_pll_params pll_c4_vco_params = { 15526b301a05SRhyland Klein .input_min = 9600000, 15536b301a05SRhyland Klein .input_max = 800000000, 15546b301a05SRhyland Klein .cf_min = 9600000, 15556b301a05SRhyland Klein .cf_max = 19200000, 15566b301a05SRhyland Klein .vco_min = 500000000, 15576b301a05SRhyland Klein .vco_max = 1080000000, 15586b301a05SRhyland Klein .base_reg = PLLC4_BASE, 15596b301a05SRhyland Klein .misc_reg = PLLC4_MISC0, 15606b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 15616b301a05SRhyland Klein .lock_delay = 300, 15626b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 15636b301a05SRhyland Klein .ext_misc_reg[0] = PLLC4_MISC0, 15646b301a05SRhyland Klein .iddq_reg = PLLC4_BASE, 15656b301a05SRhyland Klein .iddq_bit_idx = PLLSS_IDDQ_BIT, 15666b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 15676b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 15686b301a05SRhyland Klein .mdiv_default = 3, 15696b301a05SRhyland Klein .div_nmp = &pllss_nmp, 15706b301a05SRhyland Klein .freq_table = pll_c4_vco_freq_table, 15716b301a05SRhyland Klein .set_defaults = tegra210_pllc4_set_defaults, 157214050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT, 15736b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 15746b301a05SRhyland Klein }; 15756b301a05SRhyland Klein 15766b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_m_freq_table[] = { 1577eddb65e7SThierry Reding { 12000000, 800000000, 66, 1, 1, 0 }, /* actual: 792.0 MHz */ 1578eddb65e7SThierry Reding { 13000000, 800000000, 61, 1, 1, 0 }, /* actual: 793.0 MHz */ 1579eddb65e7SThierry Reding { 38400000, 297600000, 93, 4, 3, 0 }, 1580eddb65e7SThierry Reding { 38400000, 400000000, 125, 4, 3, 0 }, 1581eddb65e7SThierry Reding { 38400000, 532800000, 111, 4, 2, 0 }, 1582eddb65e7SThierry Reding { 38400000, 665600000, 104, 3, 2, 0 }, 1583eddb65e7SThierry Reding { 38400000, 800000000, 125, 3, 2, 0 }, 1584eddb65e7SThierry Reding { 38400000, 931200000, 97, 4, 1, 0 }, 1585eddb65e7SThierry Reding { 38400000, 1065600000, 111, 4, 1, 0 }, 1586eddb65e7SThierry Reding { 38400000, 1200000000, 125, 4, 1, 0 }, 1587eddb65e7SThierry Reding { 38400000, 1331200000, 104, 3, 1, 0 }, 1588eddb65e7SThierry Reding { 38400000, 1459200000, 76, 2, 1, 0 }, 1589eddb65e7SThierry Reding { 38400000, 1600000000, 125, 3, 1, 0 }, 15906b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 15916b301a05SRhyland Klein }; 15926b301a05SRhyland Klein 15936b301a05SRhyland Klein static struct div_nmp pllm_nmp = { 15946b301a05SRhyland Klein .divm_shift = 0, 15956b301a05SRhyland Klein .divm_width = 8, 15966b301a05SRhyland Klein .override_divm_shift = 0, 15976b301a05SRhyland Klein .divn_shift = 8, 15986b301a05SRhyland Klein .divn_width = 8, 15996b301a05SRhyland Klein .override_divn_shift = 8, 16006b301a05SRhyland Klein .divp_shift = 20, 16016b301a05SRhyland Klein .divp_width = 5, 16026b301a05SRhyland Klein .override_divp_shift = 27, 16036b301a05SRhyland Klein }; 16046b301a05SRhyland Klein 16056b301a05SRhyland Klein static struct tegra_clk_pll_params pll_m_params = { 16066b301a05SRhyland Klein .input_min = 9600000, 16076b301a05SRhyland Klein .input_max = 500000000, 16086b301a05SRhyland Klein .cf_min = 9600000, 16096b301a05SRhyland Klein .cf_max = 19200000, 16106b301a05SRhyland Klein .vco_min = 800000000, 16116b301a05SRhyland Klein .vco_max = 1866000000, 16126b301a05SRhyland Klein .base_reg = PLLM_BASE, 1613474f2ba2SRhyland Klein .misc_reg = PLLM_MISC2, 16146b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 16156b301a05SRhyland Klein .lock_enable_bit_idx = PLLM_MISC_LOCK_ENABLE, 16166b301a05SRhyland Klein .lock_delay = 300, 1617474f2ba2SRhyland Klein .iddq_reg = PLLM_MISC2, 16186b301a05SRhyland Klein .iddq_bit_idx = PLLM_IDDQ_BIT, 16196b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 1620474f2ba2SRhyland Klein .ext_misc_reg[0] = PLLM_MISC2, 1621d9e65791SJon Hunter .ext_misc_reg[1] = PLLM_MISC1, 16226b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 16236b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 16246b301a05SRhyland Klein .div_nmp = &pllm_nmp, 16256b301a05SRhyland Klein .pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE, 16266b301a05SRhyland Klein .pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE_2, 16276b301a05SRhyland Klein .freq_table = pll_m_freq_table, 16286b301a05SRhyland Klein .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE, 16296b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 16306b301a05SRhyland Klein }; 16316b301a05SRhyland Klein 16326b301a05SRhyland Klein static struct tegra_clk_pll_params pll_mb_params = { 16336b301a05SRhyland Klein .input_min = 9600000, 16346b301a05SRhyland Klein .input_max = 500000000, 16356b301a05SRhyland Klein .cf_min = 9600000, 16366b301a05SRhyland Klein .cf_max = 19200000, 16376b301a05SRhyland Klein .vco_min = 800000000, 16386b301a05SRhyland Klein .vco_max = 1866000000, 16396b301a05SRhyland Klein .base_reg = PLLMB_BASE, 1640474f2ba2SRhyland Klein .misc_reg = PLLMB_MISC1, 16416b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 16426b301a05SRhyland Klein .lock_delay = 300, 1643474f2ba2SRhyland Klein .iddq_reg = PLLMB_MISC1, 16446b301a05SRhyland Klein .iddq_bit_idx = PLLMB_IDDQ_BIT, 16456b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 1646474f2ba2SRhyland Klein .ext_misc_reg[0] = PLLMB_MISC1, 16476b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 16486b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 16496b301a05SRhyland Klein .div_nmp = &pllm_nmp, 16506b301a05SRhyland Klein .freq_table = pll_m_freq_table, 165114050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 16526b301a05SRhyland Klein .set_defaults = tegra210_pllmb_set_defaults, 16536b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 16546b301a05SRhyland Klein }; 16556b301a05SRhyland Klein 16566b301a05SRhyland Klein 16576b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_e_freq_table[] = { 16586b301a05SRhyland Klein /* PLLE special case: use cpcon field to store cml divider value */ 16596b301a05SRhyland Klein { 672000000, 100000000, 125, 42, 0, 13 }, 16606b301a05SRhyland Klein { 624000000, 100000000, 125, 39, 0, 13 }, 16616b301a05SRhyland Klein { 336000000, 100000000, 125, 21, 0, 13 }, 16626b301a05SRhyland Klein { 312000000, 100000000, 200, 26, 0, 14 }, 16636b301a05SRhyland Klein { 38400000, 100000000, 125, 2, 0, 14 }, 16646b301a05SRhyland Klein { 12000000, 100000000, 200, 1, 0, 14 }, 16656b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 16666b301a05SRhyland Klein }; 16676b301a05SRhyland Klein 16686b301a05SRhyland Klein static struct div_nmp plle_nmp = { 16696b301a05SRhyland Klein .divm_shift = 0, 16706b301a05SRhyland Klein .divm_width = 8, 16716b301a05SRhyland Klein .divn_shift = 8, 16726b301a05SRhyland Klein .divn_width = 8, 16736b301a05SRhyland Klein .divp_shift = 24, 16746b301a05SRhyland Klein .divp_width = 5, 16756b301a05SRhyland Klein }; 16766b301a05SRhyland Klein 16776b301a05SRhyland Klein static struct tegra_clk_pll_params pll_e_params = { 16786b301a05SRhyland Klein .input_min = 12000000, 16796b301a05SRhyland Klein .input_max = 800000000, 16806b301a05SRhyland Klein .cf_min = 12000000, 16816b301a05SRhyland Klein .cf_max = 38400000, 16826b301a05SRhyland Klein .vco_min = 1600000000, 16836b301a05SRhyland Klein .vco_max = 2500000000U, 16846b301a05SRhyland Klein .base_reg = PLLE_BASE, 16856b301a05SRhyland Klein .misc_reg = PLLE_MISC0, 16866b301a05SRhyland Klein .aux_reg = PLLE_AUX, 16876b301a05SRhyland Klein .lock_mask = PLLE_MISC_LOCK, 16886b301a05SRhyland Klein .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE, 16896b301a05SRhyland Klein .lock_delay = 300, 16906b301a05SRhyland Klein .div_nmp = &plle_nmp, 16916b301a05SRhyland Klein .freq_table = pll_e_freq_table, 16926b301a05SRhyland Klein .flags = TEGRA_PLL_FIXED | TEGRA_PLL_LOCK_MISC | TEGRA_PLL_USE_LOCK | 16936b301a05SRhyland Klein TEGRA_PLL_HAS_LOCK_ENABLE, 16946b301a05SRhyland Klein .fixed_rate = 100000000, 16956b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 16966b301a05SRhyland Klein }; 16976b301a05SRhyland Klein 16986b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_re_vco_freq_table[] = { 1699eddb65e7SThierry Reding { 12000000, 672000000, 56, 1, 1, 0 }, 1700eddb65e7SThierry Reding { 13000000, 672000000, 51, 1, 1, 0 }, /* actual: 663.0 MHz */ 1701eddb65e7SThierry Reding { 38400000, 672000000, 70, 4, 1, 0 }, 17026b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 17036b301a05SRhyland Klein }; 17046b301a05SRhyland Klein 17056b301a05SRhyland Klein static struct div_nmp pllre_nmp = { 17066b301a05SRhyland Klein .divm_shift = 0, 17076b301a05SRhyland Klein .divm_width = 8, 17086b301a05SRhyland Klein .divn_shift = 8, 17096b301a05SRhyland Klein .divn_width = 8, 17106b301a05SRhyland Klein .divp_shift = 16, 17116b301a05SRhyland Klein .divp_width = 5, 17126b301a05SRhyland Klein }; 17136b301a05SRhyland Klein 17146b301a05SRhyland Klein static struct tegra_clk_pll_params pll_re_vco_params = { 17156b301a05SRhyland Klein .input_min = 9600000, 17166b301a05SRhyland Klein .input_max = 800000000, 17176b301a05SRhyland Klein .cf_min = 9600000, 17186b301a05SRhyland Klein .cf_max = 19200000, 17196b301a05SRhyland Klein .vco_min = 350000000, 17206b301a05SRhyland Klein .vco_max = 700000000, 17216b301a05SRhyland Klein .base_reg = PLLRE_BASE, 17226b301a05SRhyland Klein .misc_reg = PLLRE_MISC0, 17236b301a05SRhyland Klein .lock_mask = PLLRE_MISC_LOCK, 17246b301a05SRhyland Klein .lock_delay = 300, 17256b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 17266b301a05SRhyland Klein .ext_misc_reg[0] = PLLRE_MISC0, 17276b301a05SRhyland Klein .iddq_reg = PLLRE_MISC0, 17286b301a05SRhyland Klein .iddq_bit_idx = PLLRE_IDDQ_BIT, 17296b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 17306b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 17316b301a05SRhyland Klein .div_nmp = &pllre_nmp, 17326b301a05SRhyland Klein .freq_table = pll_re_vco_freq_table, 173314050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK | TEGRA_PLL_LOCK_MISC | TEGRA_PLL_VCO_OUT, 17346b301a05SRhyland Klein .set_defaults = tegra210_pllre_set_defaults, 17356b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 17366b301a05SRhyland Klein }; 17376b301a05SRhyland Klein 17386b301a05SRhyland Klein static struct div_nmp pllp_nmp = { 17396b301a05SRhyland Klein .divm_shift = 0, 17406b301a05SRhyland Klein .divm_width = 8, 17416b301a05SRhyland Klein .divn_shift = 10, 17426b301a05SRhyland Klein .divn_width = 8, 17436b301a05SRhyland Klein .divp_shift = 20, 17446b301a05SRhyland Klein .divp_width = 5, 17456b301a05SRhyland Klein }; 17466b301a05SRhyland Klein 17476b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_p_freq_table[] = { 1748eddb65e7SThierry Reding { 12000000, 408000000, 34, 1, 1, 0 }, 1749eddb65e7SThierry Reding { 38400000, 408000000, 85, 8, 1, 0 }, /* cf = 4.8MHz, allowed exception */ 17506b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 17516b301a05SRhyland Klein }; 17526b301a05SRhyland Klein 17536b301a05SRhyland Klein static struct tegra_clk_pll_params pll_p_params = { 17546b301a05SRhyland Klein .input_min = 9600000, 17556b301a05SRhyland Klein .input_max = 800000000, 17566b301a05SRhyland Klein .cf_min = 9600000, 17576b301a05SRhyland Klein .cf_max = 19200000, 17586b301a05SRhyland Klein .vco_min = 350000000, 17596b301a05SRhyland Klein .vco_max = 700000000, 17606b301a05SRhyland Klein .base_reg = PLLP_BASE, 17616b301a05SRhyland Klein .misc_reg = PLLP_MISC0, 17626b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 17636b301a05SRhyland Klein .lock_delay = 300, 17646b301a05SRhyland Klein .iddq_reg = PLLP_MISC0, 17656b301a05SRhyland Klein .iddq_bit_idx = PLLXP_IDDQ_BIT, 17666b301a05SRhyland Klein .ext_misc_reg[0] = PLLP_MISC0, 17676b301a05SRhyland Klein .ext_misc_reg[1] = PLLP_MISC1, 17686b301a05SRhyland Klein .div_nmp = &pllp_nmp, 17696b301a05SRhyland Klein .freq_table = pll_p_freq_table, 17706b301a05SRhyland Klein .fixed_rate = 408000000, 177114050118SRhyland Klein .flags = TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT, 17726b301a05SRhyland Klein .set_defaults = tegra210_pllp_set_defaults, 17736b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 17746b301a05SRhyland Klein }; 17756b301a05SRhyland Klein 17766b301a05SRhyland Klein static struct tegra_clk_pll_params pll_a1_params = { 17776b301a05SRhyland Klein .input_min = 12000000, 17786b301a05SRhyland Klein .input_max = 700000000, 17796b301a05SRhyland Klein .cf_min = 12000000, 17806b301a05SRhyland Klein .cf_max = 50000000, 17816b301a05SRhyland Klein .vco_min = 600000000, 17826b301a05SRhyland Klein .vco_max = 1200000000, 17836b301a05SRhyland Klein .base_reg = PLLA1_BASE, 17846b301a05SRhyland Klein .misc_reg = PLLA1_MISC0, 17856b301a05SRhyland Klein .lock_mask = PLLCX_BASE_LOCK, 17866b301a05SRhyland Klein .lock_delay = 300, 17879326947fSPeter De Schrijver .iddq_reg = PLLA1_MISC1, 17886b301a05SRhyland Klein .iddq_bit_idx = PLLCX_IDDQ_BIT, 17896b301a05SRhyland Klein .reset_reg = PLLA1_MISC0, 17906b301a05SRhyland Klein .reset_bit_idx = PLLCX_RESET_BIT, 17916b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 17926b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 17936b301a05SRhyland Klein .div_nmp = &pllc_nmp, 17946b301a05SRhyland Klein .ext_misc_reg[0] = PLLA1_MISC0, 17956b301a05SRhyland Klein .ext_misc_reg[1] = PLLA1_MISC1, 17966b301a05SRhyland Klein .ext_misc_reg[2] = PLLA1_MISC2, 17976b301a05SRhyland Klein .ext_misc_reg[3] = PLLA1_MISC3, 17986b301a05SRhyland Klein .freq_table = pll_cx_freq_table, 179914050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 18006b301a05SRhyland Klein .set_defaults = _plla1_set_defaults, 18016b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 18026b301a05SRhyland Klein }; 18036b301a05SRhyland Klein 18046b301a05SRhyland Klein static struct div_nmp plla_nmp = { 18056b301a05SRhyland Klein .divm_shift = 0, 18066b301a05SRhyland Klein .divm_width = 8, 18076b301a05SRhyland Klein .divn_shift = 8, 18086b301a05SRhyland Klein .divn_width = 8, 18096b301a05SRhyland Klein .divp_shift = 20, 18106b301a05SRhyland Klein .divp_width = 5, 18116b301a05SRhyland Klein }; 18126b301a05SRhyland Klein 18136b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_a_freq_table[] = { 1814eddb65e7SThierry Reding { 12000000, 282240000, 47, 1, 2, 1, 0xf148 }, /* actual: 282240234 */ 1815eddb65e7SThierry Reding { 12000000, 368640000, 61, 1, 2, 1, 0xfe15 }, /* actual: 368640381 */ 1816eddb65e7SThierry Reding { 12000000, 240000000, 60, 1, 3, 1, 0 }, 1817eddb65e7SThierry Reding { 13000000, 282240000, 43, 1, 2, 1, 0xfd7d }, /* actual: 282239807 */ 1818eddb65e7SThierry Reding { 13000000, 368640000, 56, 1, 2, 1, 0x06d8 }, /* actual: 368640137 */ 1819eddb65e7SThierry Reding { 13000000, 240000000, 55, 1, 3, 1, 0 }, /* actual: 238.3 MHz */ 1820eddb65e7SThierry Reding { 38400000, 282240000, 44, 3, 2, 1, 0xf333 }, /* actual: 282239844 */ 1821eddb65e7SThierry Reding { 38400000, 368640000, 57, 3, 2, 1, 0x0333 }, /* actual: 368639844 */ 18226b301a05SRhyland Klein { 38400000, 240000000, 75, 3, 3, 1, 0 }, 18236b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0, 0 }, 18246b301a05SRhyland Klein }; 18256b301a05SRhyland Klein 18266b301a05SRhyland Klein static struct tegra_clk_pll_params pll_a_params = { 18276b301a05SRhyland Klein .input_min = 12000000, 18286b301a05SRhyland Klein .input_max = 800000000, 18296b301a05SRhyland Klein .cf_min = 12000000, 18306b301a05SRhyland Klein .cf_max = 19200000, 18316b301a05SRhyland Klein .vco_min = 500000000, 18326b301a05SRhyland Klein .vco_max = 1000000000, 18336b301a05SRhyland Klein .base_reg = PLLA_BASE, 18346b301a05SRhyland Klein .misc_reg = PLLA_MISC0, 18356b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 18366b301a05SRhyland Klein .lock_delay = 300, 18376b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 18386b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 18396b301a05SRhyland Klein .iddq_reg = PLLA_BASE, 18406b301a05SRhyland Klein .iddq_bit_idx = PLLA_IDDQ_BIT, 18416b301a05SRhyland Klein .div_nmp = &plla_nmp, 18426b301a05SRhyland Klein .sdm_din_reg = PLLA_MISC1, 18436b301a05SRhyland Klein .sdm_din_mask = PLLA_SDM_DIN_MASK, 18446b301a05SRhyland Klein .sdm_ctrl_reg = PLLA_MISC2, 18456b301a05SRhyland Klein .sdm_ctrl_en_mask = PLLA_SDM_EN_MASK, 18466b301a05SRhyland Klein .ext_misc_reg[0] = PLLA_MISC0, 18476b301a05SRhyland Klein .ext_misc_reg[1] = PLLA_MISC1, 18486b301a05SRhyland Klein .ext_misc_reg[2] = PLLA_MISC2, 18496b301a05SRhyland Klein .freq_table = pll_a_freq_table, 185014050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK | TEGRA_MDIV_NEW, 18516b301a05SRhyland Klein .set_defaults = tegra210_plla_set_defaults, 18526b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 18536b301a05SRhyland Klein .set_gain = tegra210_clk_pll_set_gain, 18546b301a05SRhyland Klein .adjust_vco = tegra210_clk_adjust_vco_min, 18556b301a05SRhyland Klein }; 18566b301a05SRhyland Klein 18576b301a05SRhyland Klein static struct div_nmp plld_nmp = { 18586b301a05SRhyland Klein .divm_shift = 0, 18596b301a05SRhyland Klein .divm_width = 8, 18606b301a05SRhyland Klein .divn_shift = 11, 18616b301a05SRhyland Klein .divn_width = 8, 18626b301a05SRhyland Klein .divp_shift = 20, 18636b301a05SRhyland Klein .divp_width = 3, 18646b301a05SRhyland Klein }; 18656b301a05SRhyland Klein 18666b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_d_freq_table[] = { 1867eddb65e7SThierry Reding { 12000000, 594000000, 99, 1, 2, 0, 0 }, 1868eddb65e7SThierry Reding { 13000000, 594000000, 91, 1, 2, 0, 0xfc4f }, /* actual: 594000183 */ 1869eddb65e7SThierry Reding { 38400000, 594000000, 30, 1, 2, 0, 0x0e00 }, 18706b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0, 0 }, 18716b301a05SRhyland Klein }; 18726b301a05SRhyland Klein 18736b301a05SRhyland Klein static struct tegra_clk_pll_params pll_d_params = { 18746b301a05SRhyland Klein .input_min = 12000000, 18756b301a05SRhyland Klein .input_max = 800000000, 18766b301a05SRhyland Klein .cf_min = 12000000, 18776b301a05SRhyland Klein .cf_max = 38400000, 18786b301a05SRhyland Klein .vco_min = 750000000, 18796b301a05SRhyland Klein .vco_max = 1500000000, 18806b301a05SRhyland Klein .base_reg = PLLD_BASE, 18816b301a05SRhyland Klein .misc_reg = PLLD_MISC0, 18826b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 18836b301a05SRhyland Klein .lock_delay = 1000, 18846b301a05SRhyland Klein .iddq_reg = PLLD_MISC0, 18856b301a05SRhyland Klein .iddq_bit_idx = PLLD_IDDQ_BIT, 18866b301a05SRhyland Klein .round_p_to_pdiv = pll_expo_p_to_pdiv, 18876b301a05SRhyland Klein .pdiv_tohw = pll_expo_pdiv_to_hw, 18886b301a05SRhyland Klein .div_nmp = &plld_nmp, 18896b301a05SRhyland Klein .sdm_din_reg = PLLD_MISC0, 18906b301a05SRhyland Klein .sdm_din_mask = PLLA_SDM_DIN_MASK, 18916b301a05SRhyland Klein .sdm_ctrl_reg = PLLD_MISC0, 18926b301a05SRhyland Klein .sdm_ctrl_en_mask = PLLD_SDM_EN_MASK, 18936b301a05SRhyland Klein .ext_misc_reg[0] = PLLD_MISC0, 18946b301a05SRhyland Klein .ext_misc_reg[1] = PLLD_MISC1, 18956b301a05SRhyland Klein .freq_table = pll_d_freq_table, 189614050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 18976b301a05SRhyland Klein .mdiv_default = 1, 18986b301a05SRhyland Klein .set_defaults = tegra210_plld_set_defaults, 18996b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 19006b301a05SRhyland Klein .set_gain = tegra210_clk_pll_set_gain, 19016b301a05SRhyland Klein .adjust_vco = tegra210_clk_adjust_vco_min, 19026b301a05SRhyland Klein }; 19036b301a05SRhyland Klein 19046b301a05SRhyland Klein static struct tegra_clk_pll_freq_table tegra210_pll_d2_freq_table[] = { 1905eddb65e7SThierry Reding { 12000000, 594000000, 99, 1, 2, 0, 0xf000 }, 1906eddb65e7SThierry Reding { 13000000, 594000000, 91, 1, 2, 0, 0xfc4f }, /* actual: 594000183 */ 1907eddb65e7SThierry Reding { 38400000, 594000000, 30, 1, 2, 0, 0x0e00 }, 19086b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0, 0 }, 19096b301a05SRhyland Klein }; 19106b301a05SRhyland Klein 19116b301a05SRhyland Klein /* s/w policy, always tegra_pll_ref */ 19126b301a05SRhyland Klein static struct tegra_clk_pll_params pll_d2_params = { 19136b301a05SRhyland Klein .input_min = 12000000, 19146b301a05SRhyland Klein .input_max = 800000000, 19156b301a05SRhyland Klein .cf_min = 12000000, 19166b301a05SRhyland Klein .cf_max = 38400000, 19176b301a05SRhyland Klein .vco_min = 750000000, 19186b301a05SRhyland Klein .vco_max = 1500000000, 19196b301a05SRhyland Klein .base_reg = PLLD2_BASE, 19206b301a05SRhyland Klein .misc_reg = PLLD2_MISC0, 19216b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 19226b301a05SRhyland Klein .lock_delay = 300, 19236b301a05SRhyland Klein .iddq_reg = PLLD2_BASE, 19246b301a05SRhyland Klein .iddq_bit_idx = PLLSS_IDDQ_BIT, 19256b301a05SRhyland Klein .sdm_din_reg = PLLD2_MISC3, 19266b301a05SRhyland Klein .sdm_din_mask = PLLA_SDM_DIN_MASK, 19276b301a05SRhyland Klein .sdm_ctrl_reg = PLLD2_MISC1, 19286b301a05SRhyland Klein .sdm_ctrl_en_mask = PLLD2_SDM_EN_MASK, 1929e2f71656SThierry Reding /* disable spread-spectrum for pll_d2 */ 1930e2f71656SThierry Reding .ssc_ctrl_reg = 0, 1931e2f71656SThierry Reding .ssc_ctrl_en_mask = 0, 19326b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 19336b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 19346b301a05SRhyland Klein .div_nmp = &pllss_nmp, 19356b301a05SRhyland Klein .ext_misc_reg[0] = PLLD2_MISC0, 19366b301a05SRhyland Klein .ext_misc_reg[1] = PLLD2_MISC1, 19376b301a05SRhyland Klein .ext_misc_reg[2] = PLLD2_MISC2, 19386b301a05SRhyland Klein .ext_misc_reg[3] = PLLD2_MISC3, 19396b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 19406b301a05SRhyland Klein .mdiv_default = 1, 19416b301a05SRhyland Klein .freq_table = tegra210_pll_d2_freq_table, 19426b301a05SRhyland Klein .set_defaults = tegra210_plld2_set_defaults, 194314050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 19446b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 19456b301a05SRhyland Klein .set_gain = tegra210_clk_pll_set_gain, 19466b301a05SRhyland Klein .adjust_vco = tegra210_clk_adjust_vco_min, 19476b301a05SRhyland Klein }; 19486b301a05SRhyland Klein 19496b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_dp_freq_table[] = { 1950eddb65e7SThierry Reding { 12000000, 270000000, 90, 1, 4, 0, 0xf000 }, 1951eddb65e7SThierry Reding { 13000000, 270000000, 83, 1, 4, 0, 0xf000 }, /* actual: 269.8 MHz */ 1952eddb65e7SThierry Reding { 38400000, 270000000, 28, 1, 4, 0, 0xf400 }, 19536b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0, 0 }, 19546b301a05SRhyland Klein }; 19556b301a05SRhyland Klein 19566b301a05SRhyland Klein static struct tegra_clk_pll_params pll_dp_params = { 19576b301a05SRhyland Klein .input_min = 12000000, 19586b301a05SRhyland Klein .input_max = 800000000, 19596b301a05SRhyland Klein .cf_min = 12000000, 19606b301a05SRhyland Klein .cf_max = 38400000, 19616b301a05SRhyland Klein .vco_min = 750000000, 19626b301a05SRhyland Klein .vco_max = 1500000000, 19636b301a05SRhyland Klein .base_reg = PLLDP_BASE, 19646b301a05SRhyland Klein .misc_reg = PLLDP_MISC, 19656b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 19666b301a05SRhyland Klein .lock_delay = 300, 19676b301a05SRhyland Klein .iddq_reg = PLLDP_BASE, 19686b301a05SRhyland Klein .iddq_bit_idx = PLLSS_IDDQ_BIT, 19696b301a05SRhyland Klein .sdm_din_reg = PLLDP_SS_CTRL2, 19706b301a05SRhyland Klein .sdm_din_mask = PLLA_SDM_DIN_MASK, 19716b301a05SRhyland Klein .sdm_ctrl_reg = PLLDP_SS_CFG, 19726b301a05SRhyland Klein .sdm_ctrl_en_mask = PLLDP_SDM_EN_MASK, 19736b301a05SRhyland Klein .ssc_ctrl_reg = PLLDP_SS_CFG, 19746b301a05SRhyland Klein .ssc_ctrl_en_mask = PLLDP_SSC_EN_MASK, 19756b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 19766b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 19776b301a05SRhyland Klein .div_nmp = &pllss_nmp, 19786b301a05SRhyland Klein .ext_misc_reg[0] = PLLDP_MISC, 19796b301a05SRhyland Klein .ext_misc_reg[1] = PLLDP_SS_CFG, 19806b301a05SRhyland Klein .ext_misc_reg[2] = PLLDP_SS_CTRL1, 19816b301a05SRhyland Klein .ext_misc_reg[3] = PLLDP_SS_CTRL2, 19826b301a05SRhyland Klein .max_p = PLL_QLIN_PDIV_MAX, 19836b301a05SRhyland Klein .mdiv_default = 1, 19846b301a05SRhyland Klein .freq_table = pll_dp_freq_table, 19856b301a05SRhyland Klein .set_defaults = tegra210_plldp_set_defaults, 198614050118SRhyland Klein .flags = TEGRA_PLL_USE_LOCK, 19876b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 19886b301a05SRhyland Klein .set_gain = tegra210_clk_pll_set_gain, 19896b301a05SRhyland Klein .adjust_vco = tegra210_clk_adjust_vco_min, 19906b301a05SRhyland Klein }; 19916b301a05SRhyland Klein 19926b301a05SRhyland Klein static struct div_nmp pllu_nmp = { 19936b301a05SRhyland Klein .divm_shift = 0, 19946b301a05SRhyland Klein .divm_width = 8, 19956b301a05SRhyland Klein .divn_shift = 8, 19966b301a05SRhyland Klein .divn_width = 8, 19976b301a05SRhyland Klein .divp_shift = 16, 19986b301a05SRhyland Klein .divp_width = 5, 19996b301a05SRhyland Klein }; 20006b301a05SRhyland Klein 20016b301a05SRhyland Klein static struct tegra_clk_pll_freq_table pll_u_freq_table[] = { 2002eddb65e7SThierry Reding { 12000000, 480000000, 40, 1, 1, 0 }, 2003eddb65e7SThierry Reding { 13000000, 480000000, 36, 1, 1, 0 }, /* actual: 468.0 MHz */ 2004eddb65e7SThierry Reding { 38400000, 480000000, 25, 2, 1, 0 }, 20056b301a05SRhyland Klein { 0, 0, 0, 0, 0, 0 }, 20066b301a05SRhyland Klein }; 20076b301a05SRhyland Klein 20086b301a05SRhyland Klein static struct tegra_clk_pll_params pll_u_vco_params = { 20096b301a05SRhyland Klein .input_min = 9600000, 20106b301a05SRhyland Klein .input_max = 800000000, 20116b301a05SRhyland Klein .cf_min = 9600000, 20126b301a05SRhyland Klein .cf_max = 19200000, 20136b301a05SRhyland Klein .vco_min = 350000000, 20146b301a05SRhyland Klein .vco_max = 700000000, 20156b301a05SRhyland Klein .base_reg = PLLU_BASE, 20166b301a05SRhyland Klein .misc_reg = PLLU_MISC0, 20176b301a05SRhyland Klein .lock_mask = PLL_BASE_LOCK, 20186b301a05SRhyland Klein .lock_delay = 1000, 20196b301a05SRhyland Klein .iddq_reg = PLLU_MISC0, 20206b301a05SRhyland Klein .iddq_bit_idx = PLLU_IDDQ_BIT, 20216b301a05SRhyland Klein .ext_misc_reg[0] = PLLU_MISC0, 20226b301a05SRhyland Klein .ext_misc_reg[1] = PLLU_MISC1, 20236b301a05SRhyland Klein .round_p_to_pdiv = pll_qlin_p_to_pdiv, 20246b301a05SRhyland Klein .pdiv_tohw = pll_qlin_pdiv_to_hw, 20256b301a05SRhyland Klein .div_nmp = &pllu_nmp, 20266b301a05SRhyland Klein .freq_table = pll_u_freq_table, 202714050118SRhyland Klein .flags = TEGRA_PLLU | TEGRA_PLL_USE_LOCK | TEGRA_PLL_VCO_OUT, 20286b301a05SRhyland Klein .set_defaults = tegra210_pllu_set_defaults, 20296b301a05SRhyland Klein .calc_rate = tegra210_pll_fixed_mdiv_cfg, 20306b301a05SRhyland Klein }; 20316b301a05SRhyland Klein 20326b301a05SRhyland Klein static struct tegra_clk tegra210_clks[tegra_clk_max] __initdata = { 20336b301a05SRhyland Klein [tegra_clk_ispb] = { .dt_id = TEGRA210_CLK_ISPB, .present = true }, 20346b301a05SRhyland Klein [tegra_clk_rtc] = { .dt_id = TEGRA210_CLK_RTC, .present = true }, 20356b301a05SRhyland Klein [tegra_clk_timer] = { .dt_id = TEGRA210_CLK_TIMER, .present = true }, 20366b301a05SRhyland Klein [tegra_clk_uarta_8] = { .dt_id = TEGRA210_CLK_UARTA, .present = true }, 20376b301a05SRhyland Klein [tegra_clk_sdmmc2_9] = { .dt_id = TEGRA210_CLK_SDMMC2, .present = true }, 20386b301a05SRhyland Klein [tegra_clk_i2s1] = { .dt_id = TEGRA210_CLK_I2S1, .present = true }, 20396b301a05SRhyland Klein [tegra_clk_i2c1] = { .dt_id = TEGRA210_CLK_I2C1, .present = true }, 20406b301a05SRhyland Klein [tegra_clk_sdmmc1_9] = { .dt_id = TEGRA210_CLK_SDMMC1, .present = true }, 20416b301a05SRhyland Klein [tegra_clk_sdmmc4_9] = { .dt_id = TEGRA210_CLK_SDMMC4, .present = true }, 20426b301a05SRhyland Klein [tegra_clk_pwm] = { .dt_id = TEGRA210_CLK_PWM, .present = true }, 20436b301a05SRhyland Klein [tegra_clk_i2s2] = { .dt_id = TEGRA210_CLK_I2S2, .present = true }, 20446b301a05SRhyland Klein [tegra_clk_usbd] = { .dt_id = TEGRA210_CLK_USBD, .present = true }, 20456b301a05SRhyland Klein [tegra_clk_isp_9] = { .dt_id = TEGRA210_CLK_ISP, .present = true }, 20466b301a05SRhyland Klein [tegra_clk_disp2_8] = { .dt_id = TEGRA210_CLK_DISP2, .present = true }, 20476b301a05SRhyland Klein [tegra_clk_disp1_8] = { .dt_id = TEGRA210_CLK_DISP1, .present = true }, 20486b301a05SRhyland Klein [tegra_clk_host1x_9] = { .dt_id = TEGRA210_CLK_HOST1X, .present = true }, 20496b301a05SRhyland Klein [tegra_clk_i2s0] = { .dt_id = TEGRA210_CLK_I2S0, .present = true }, 20506b301a05SRhyland Klein [tegra_clk_apbdma] = { .dt_id = TEGRA210_CLK_APBDMA, .present = true }, 20516b301a05SRhyland Klein [tegra_clk_kfuse] = { .dt_id = TEGRA210_CLK_KFUSE, .present = true }, 20526b301a05SRhyland Klein [tegra_clk_sbc1_9] = { .dt_id = TEGRA210_CLK_SBC1, .present = true }, 20536b301a05SRhyland Klein [tegra_clk_sbc2_9] = { .dt_id = TEGRA210_CLK_SBC2, .present = true }, 20546b301a05SRhyland Klein [tegra_clk_sbc3_9] = { .dt_id = TEGRA210_CLK_SBC3, .present = true }, 20556b301a05SRhyland Klein [tegra_clk_i2c5] = { .dt_id = TEGRA210_CLK_I2C5, .present = true }, 20566b301a05SRhyland Klein [tegra_clk_csi] = { .dt_id = TEGRA210_CLK_CSI, .present = true }, 20576b301a05SRhyland Klein [tegra_clk_i2c2] = { .dt_id = TEGRA210_CLK_I2C2, .present = true }, 20586b301a05SRhyland Klein [tegra_clk_uartc_8] = { .dt_id = TEGRA210_CLK_UARTC, .present = true }, 20596b301a05SRhyland Klein [tegra_clk_mipi_cal] = { .dt_id = TEGRA210_CLK_MIPI_CAL, .present = true }, 20606b301a05SRhyland Klein [tegra_clk_emc] = { .dt_id = TEGRA210_CLK_EMC, .present = true }, 20616b301a05SRhyland Klein [tegra_clk_usb2] = { .dt_id = TEGRA210_CLK_USB2, .present = true }, 20626b301a05SRhyland Klein [tegra_clk_bsev] = { .dt_id = TEGRA210_CLK_BSEV, .present = true }, 20636b301a05SRhyland Klein [tegra_clk_uartd_8] = { .dt_id = TEGRA210_CLK_UARTD, .present = true }, 20646b301a05SRhyland Klein [tegra_clk_i2c3] = { .dt_id = TEGRA210_CLK_I2C3, .present = true }, 20656b301a05SRhyland Klein [tegra_clk_sbc4_9] = { .dt_id = TEGRA210_CLK_SBC4, .present = true }, 20666b301a05SRhyland Klein [tegra_clk_sdmmc3_9] = { .dt_id = TEGRA210_CLK_SDMMC3, .present = true }, 20676b301a05SRhyland Klein [tegra_clk_pcie] = { .dt_id = TEGRA210_CLK_PCIE, .present = true }, 20686b301a05SRhyland Klein [tegra_clk_owr_8] = { .dt_id = TEGRA210_CLK_OWR, .present = true }, 20696b301a05SRhyland Klein [tegra_clk_afi] = { .dt_id = TEGRA210_CLK_AFI, .present = true }, 20706b301a05SRhyland Klein [tegra_clk_csite_8] = { .dt_id = TEGRA210_CLK_CSITE, .present = true }, 20716b301a05SRhyland Klein [tegra_clk_soc_therm_8] = { .dt_id = TEGRA210_CLK_SOC_THERM, .present = true }, 20726b301a05SRhyland Klein [tegra_clk_dtv] = { .dt_id = TEGRA210_CLK_DTV, .present = true }, 20736b301a05SRhyland Klein [tegra_clk_i2cslow] = { .dt_id = TEGRA210_CLK_I2CSLOW, .present = true }, 20746b301a05SRhyland Klein [tegra_clk_tsec_8] = { .dt_id = TEGRA210_CLK_TSEC, .present = true }, 20756b301a05SRhyland Klein [tegra_clk_xusb_host] = { .dt_id = TEGRA210_CLK_XUSB_HOST, .present = true }, 20766b301a05SRhyland Klein [tegra_clk_csus] = { .dt_id = TEGRA210_CLK_CSUS, .present = true }, 20776b301a05SRhyland Klein [tegra_clk_mselect] = { .dt_id = TEGRA210_CLK_MSELECT, .present = true }, 20786b301a05SRhyland Klein [tegra_clk_tsensor] = { .dt_id = TEGRA210_CLK_TSENSOR, .present = true }, 20796b301a05SRhyland Klein [tegra_clk_i2s3] = { .dt_id = TEGRA210_CLK_I2S3, .present = true }, 20806b301a05SRhyland Klein [tegra_clk_i2s4] = { .dt_id = TEGRA210_CLK_I2S4, .present = true }, 20816b301a05SRhyland Klein [tegra_clk_i2c4] = { .dt_id = TEGRA210_CLK_I2C4, .present = true }, 20826b301a05SRhyland Klein [tegra_clk_d_audio] = { .dt_id = TEGRA210_CLK_D_AUDIO, .present = true }, 20836b301a05SRhyland Klein [tegra_clk_hda2codec_2x_8] = { .dt_id = TEGRA210_CLK_HDA2CODEC_2X, .present = true }, 20846b301a05SRhyland Klein [tegra_clk_spdif_2x] = { .dt_id = TEGRA210_CLK_SPDIF_2X, .present = true }, 20856b301a05SRhyland Klein [tegra_clk_actmon] = { .dt_id = TEGRA210_CLK_ACTMON, .present = true }, 20866b301a05SRhyland Klein [tegra_clk_extern1] = { .dt_id = TEGRA210_CLK_EXTERN1, .present = true }, 20876b301a05SRhyland Klein [tegra_clk_extern2] = { .dt_id = TEGRA210_CLK_EXTERN2, .present = true }, 20886b301a05SRhyland Klein [tegra_clk_extern3] = { .dt_id = TEGRA210_CLK_EXTERN3, .present = true }, 20896b301a05SRhyland Klein [tegra_clk_sata_oob_8] = { .dt_id = TEGRA210_CLK_SATA_OOB, .present = true }, 20906b301a05SRhyland Klein [tegra_clk_sata_8] = { .dt_id = TEGRA210_CLK_SATA, .present = true }, 20916b301a05SRhyland Klein [tegra_clk_hda_8] = { .dt_id = TEGRA210_CLK_HDA, .present = true }, 20926b301a05SRhyland Klein [tegra_clk_hda2hdmi] = { .dt_id = TEGRA210_CLK_HDA2HDMI, .present = true }, 20936b301a05SRhyland Klein [tegra_clk_cilab] = { .dt_id = TEGRA210_CLK_CILAB, .present = true }, 20946b301a05SRhyland Klein [tegra_clk_cilcd] = { .dt_id = TEGRA210_CLK_CILCD, .present = true }, 20956b301a05SRhyland Klein [tegra_clk_cile] = { .dt_id = TEGRA210_CLK_CILE, .present = true }, 20966b301a05SRhyland Klein [tegra_clk_dsialp] = { .dt_id = TEGRA210_CLK_DSIALP, .present = true }, 20976b301a05SRhyland Klein [tegra_clk_dsiblp] = { .dt_id = TEGRA210_CLK_DSIBLP, .present = true }, 20986b301a05SRhyland Klein [tegra_clk_entropy_8] = { .dt_id = TEGRA210_CLK_ENTROPY, .present = true }, 20996b301a05SRhyland Klein [tegra_clk_xusb_ss] = { .dt_id = TEGRA210_CLK_XUSB_SS, .present = true }, 21006b301a05SRhyland Klein [tegra_clk_i2c6] = { .dt_id = TEGRA210_CLK_I2C6, .present = true }, 21016b301a05SRhyland Klein [tegra_clk_vim2_clk] = { .dt_id = TEGRA210_CLK_VIM2_CLK, .present = true }, 21026b301a05SRhyland Klein [tegra_clk_clk72Mhz_8] = { .dt_id = TEGRA210_CLK_CLK72MHZ, .present = true }, 21036b301a05SRhyland Klein [tegra_clk_vic03_8] = { .dt_id = TEGRA210_CLK_VIC03, .present = true }, 21046b301a05SRhyland Klein [tegra_clk_dpaux] = { .dt_id = TEGRA210_CLK_DPAUX, .present = true }, 210598c4b366SThierry Reding [tegra_clk_dpaux1] = { .dt_id = TEGRA210_CLK_DPAUX1, .present = true }, 21066b301a05SRhyland Klein [tegra_clk_sor0] = { .dt_id = TEGRA210_CLK_SOR0, .present = true }, 21076b301a05SRhyland Klein [tegra_clk_sor0_lvds] = { .dt_id = TEGRA210_CLK_SOR0_LVDS, .present = true }, 2108e452b818SThierry Reding [tegra_clk_sor1] = { .dt_id = TEGRA210_CLK_SOR1, .present = true }, 2109e452b818SThierry Reding [tegra_clk_sor1_src] = { .dt_id = TEGRA210_CLK_SOR1_SRC, .present = true }, 21106b301a05SRhyland Klein [tegra_clk_gpu] = { .dt_id = TEGRA210_CLK_GPU, .present = true }, 21116b301a05SRhyland Klein [tegra_clk_pll_g_ref] = { .dt_id = TEGRA210_CLK_PLL_G_REF, .present = true, }, 21126b301a05SRhyland Klein [tegra_clk_uartb_8] = { .dt_id = TEGRA210_CLK_UARTB, .present = true }, 21136b301a05SRhyland Klein [tegra_clk_vfir] = { .dt_id = TEGRA210_CLK_VFIR, .present = true }, 21146b301a05SRhyland Klein [tegra_clk_spdif_in_8] = { .dt_id = TEGRA210_CLK_SPDIF_IN, .present = true }, 21156b301a05SRhyland Klein [tegra_clk_spdif_out] = { .dt_id = TEGRA210_CLK_SPDIF_OUT, .present = true }, 21166b301a05SRhyland Klein [tegra_clk_vi_10] = { .dt_id = TEGRA210_CLK_VI, .present = true }, 21176b301a05SRhyland Klein [tegra_clk_vi_sensor_8] = { .dt_id = TEGRA210_CLK_VI_SENSOR, .present = true }, 21186b301a05SRhyland Klein [tegra_clk_fuse] = { .dt_id = TEGRA210_CLK_FUSE, .present = true }, 21196b301a05SRhyland Klein [tegra_clk_fuse_burn] = { .dt_id = TEGRA210_CLK_FUSE_BURN, .present = true }, 21206b301a05SRhyland Klein [tegra_clk_clk_32k] = { .dt_id = TEGRA210_CLK_CLK_32K, .present = true }, 21216b301a05SRhyland Klein [tegra_clk_clk_m] = { .dt_id = TEGRA210_CLK_CLK_M, .present = true }, 21226b301a05SRhyland Klein [tegra_clk_clk_m_div2] = { .dt_id = TEGRA210_CLK_CLK_M_DIV2, .present = true }, 21236b301a05SRhyland Klein [tegra_clk_clk_m_div4] = { .dt_id = TEGRA210_CLK_CLK_M_DIV4, .present = true }, 21246b301a05SRhyland Klein [tegra_clk_pll_ref] = { .dt_id = TEGRA210_CLK_PLL_REF, .present = true }, 21256b301a05SRhyland Klein [tegra_clk_pll_c] = { .dt_id = TEGRA210_CLK_PLL_C, .present = true }, 21266b301a05SRhyland Klein [tegra_clk_pll_c_out1] = { .dt_id = TEGRA210_CLK_PLL_C_OUT1, .present = true }, 21276b301a05SRhyland Klein [tegra_clk_pll_c2] = { .dt_id = TEGRA210_CLK_PLL_C2, .present = true }, 21286b301a05SRhyland Klein [tegra_clk_pll_c3] = { .dt_id = TEGRA210_CLK_PLL_C3, .present = true }, 21296b301a05SRhyland Klein [tegra_clk_pll_m] = { .dt_id = TEGRA210_CLK_PLL_M, .present = true }, 21306b301a05SRhyland Klein [tegra_clk_pll_p] = { .dt_id = TEGRA210_CLK_PLL_P, .present = true }, 21316b301a05SRhyland Klein [tegra_clk_pll_p_out1] = { .dt_id = TEGRA210_CLK_PLL_P_OUT1, .present = true }, 21326b301a05SRhyland Klein [tegra_clk_pll_p_out3] = { .dt_id = TEGRA210_CLK_PLL_P_OUT3, .present = true }, 21336b301a05SRhyland Klein [tegra_clk_pll_p_out4_cpu] = { .dt_id = TEGRA210_CLK_PLL_P_OUT4, .present = true }, 21346b301a05SRhyland Klein [tegra_clk_pll_p_out_hsio] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_HSIO, .present = true }, 21356b301a05SRhyland Klein [tegra_clk_pll_p_out_xusb] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_XUSB, .present = true }, 21366b301a05SRhyland Klein [tegra_clk_pll_p_out_cpu] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_CPU, .present = true }, 21376b301a05SRhyland Klein [tegra_clk_pll_p_out_adsp] = { .dt_id = TEGRA210_CLK_PLL_P_OUT_ADSP, .present = true }, 21386b301a05SRhyland Klein [tegra_clk_pll_a] = { .dt_id = TEGRA210_CLK_PLL_A, .present = true }, 21396b301a05SRhyland Klein [tegra_clk_pll_a_out0] = { .dt_id = TEGRA210_CLK_PLL_A_OUT0, .present = true }, 21406b301a05SRhyland Klein [tegra_clk_pll_d] = { .dt_id = TEGRA210_CLK_PLL_D, .present = true }, 21416b301a05SRhyland Klein [tegra_clk_pll_d_out0] = { .dt_id = TEGRA210_CLK_PLL_D_OUT0, .present = true }, 21426b301a05SRhyland Klein [tegra_clk_pll_d2] = { .dt_id = TEGRA210_CLK_PLL_D2, .present = true }, 21436b301a05SRhyland Klein [tegra_clk_pll_d2_out0] = { .dt_id = TEGRA210_CLK_PLL_D2_OUT0, .present = true }, 21446b301a05SRhyland Klein [tegra_clk_pll_u] = { .dt_id = TEGRA210_CLK_PLL_U, .present = true }, 21456b301a05SRhyland Klein [tegra_clk_pll_u_out] = { .dt_id = TEGRA210_CLK_PLL_U_OUT, .present = true }, 21466b301a05SRhyland Klein [tegra_clk_pll_u_out1] = { .dt_id = TEGRA210_CLK_PLL_U_OUT1, .present = true }, 21476b301a05SRhyland Klein [tegra_clk_pll_u_out2] = { .dt_id = TEGRA210_CLK_PLL_U_OUT2, .present = true }, 21486b301a05SRhyland Klein [tegra_clk_pll_u_480m] = { .dt_id = TEGRA210_CLK_PLL_U_480M, .present = true }, 21496b301a05SRhyland Klein [tegra_clk_pll_u_60m] = { .dt_id = TEGRA210_CLK_PLL_U_60M, .present = true }, 21506b301a05SRhyland Klein [tegra_clk_pll_u_48m] = { .dt_id = TEGRA210_CLK_PLL_U_48M, .present = true }, 21516b301a05SRhyland Klein [tegra_clk_pll_x] = { .dt_id = TEGRA210_CLK_PLL_X, .present = true }, 21526b301a05SRhyland Klein [tegra_clk_pll_x_out0] = { .dt_id = TEGRA210_CLK_PLL_X_OUT0, .present = true }, 21536b301a05SRhyland Klein [tegra_clk_pll_re_vco] = { .dt_id = TEGRA210_CLK_PLL_RE_VCO, .present = true }, 21546b301a05SRhyland Klein [tegra_clk_pll_re_out] = { .dt_id = TEGRA210_CLK_PLL_RE_OUT, .present = true }, 21556b301a05SRhyland Klein [tegra_clk_spdif_in_sync] = { .dt_id = TEGRA210_CLK_SPDIF_IN_SYNC, .present = true }, 21566b301a05SRhyland Klein [tegra_clk_i2s0_sync] = { .dt_id = TEGRA210_CLK_I2S0_SYNC, .present = true }, 21576b301a05SRhyland Klein [tegra_clk_i2s1_sync] = { .dt_id = TEGRA210_CLK_I2S1_SYNC, .present = true }, 21586b301a05SRhyland Klein [tegra_clk_i2s2_sync] = { .dt_id = TEGRA210_CLK_I2S2_SYNC, .present = true }, 21596b301a05SRhyland Klein [tegra_clk_i2s3_sync] = { .dt_id = TEGRA210_CLK_I2S3_SYNC, .present = true }, 21606b301a05SRhyland Klein [tegra_clk_i2s4_sync] = { .dt_id = TEGRA210_CLK_I2S4_SYNC, .present = true }, 21616b301a05SRhyland Klein [tegra_clk_vimclk_sync] = { .dt_id = TEGRA210_CLK_VIMCLK_SYNC, .present = true }, 21626b301a05SRhyland Klein [tegra_clk_audio0] = { .dt_id = TEGRA210_CLK_AUDIO0, .present = true }, 21636b301a05SRhyland Klein [tegra_clk_audio1] = { .dt_id = TEGRA210_CLK_AUDIO1, .present = true }, 21646b301a05SRhyland Klein [tegra_clk_audio2] = { .dt_id = TEGRA210_CLK_AUDIO2, .present = true }, 21656b301a05SRhyland Klein [tegra_clk_audio3] = { .dt_id = TEGRA210_CLK_AUDIO3, .present = true }, 21666b301a05SRhyland Klein [tegra_clk_audio4] = { .dt_id = TEGRA210_CLK_AUDIO4, .present = true }, 21676b301a05SRhyland Klein [tegra_clk_spdif] = { .dt_id = TEGRA210_CLK_SPDIF, .present = true }, 21686b301a05SRhyland Klein [tegra_clk_clk_out_1] = { .dt_id = TEGRA210_CLK_CLK_OUT_1, .present = true }, 21696b301a05SRhyland Klein [tegra_clk_clk_out_2] = { .dt_id = TEGRA210_CLK_CLK_OUT_2, .present = true }, 21706b301a05SRhyland Klein [tegra_clk_clk_out_3] = { .dt_id = TEGRA210_CLK_CLK_OUT_3, .present = true }, 21716b301a05SRhyland Klein [tegra_clk_blink] = { .dt_id = TEGRA210_CLK_BLINK, .present = true }, 21726b301a05SRhyland Klein [tegra_clk_xusb_gate] = { .dt_id = TEGRA210_CLK_XUSB_GATE, .present = true }, 21736b301a05SRhyland Klein [tegra_clk_xusb_host_src_8] = { .dt_id = TEGRA210_CLK_XUSB_HOST_SRC, .present = true }, 21746b301a05SRhyland Klein [tegra_clk_xusb_falcon_src_8] = { .dt_id = TEGRA210_CLK_XUSB_FALCON_SRC, .present = true }, 21756b301a05SRhyland Klein [tegra_clk_xusb_fs_src] = { .dt_id = TEGRA210_CLK_XUSB_FS_SRC, .present = true }, 21766b301a05SRhyland Klein [tegra_clk_xusb_ss_src_8] = { .dt_id = TEGRA210_CLK_XUSB_SS_SRC, .present = true }, 21776b301a05SRhyland Klein [tegra_clk_xusb_ss_div2] = { .dt_id = TEGRA210_CLK_XUSB_SS_DIV2, .present = true }, 21786b301a05SRhyland Klein [tegra_clk_xusb_dev_src_8] = { .dt_id = TEGRA210_CLK_XUSB_DEV_SRC, .present = true }, 21796b301a05SRhyland Klein [tegra_clk_xusb_dev] = { .dt_id = TEGRA210_CLK_XUSB_DEV, .present = true }, 21806b301a05SRhyland Klein [tegra_clk_xusb_hs_src_4] = { .dt_id = TEGRA210_CLK_XUSB_HS_SRC, .present = true }, 21816b301a05SRhyland Klein [tegra_clk_xusb_ssp_src] = { .dt_id = TEGRA210_CLK_XUSB_SSP_SRC, .present = true }, 21826b301a05SRhyland Klein [tegra_clk_usb2_hsic_trk] = { .dt_id = TEGRA210_CLK_USB2_HSIC_TRK, .present = true }, 21836b301a05SRhyland Klein [tegra_clk_hsic_trk] = { .dt_id = TEGRA210_CLK_HSIC_TRK, .present = true }, 21846b301a05SRhyland Klein [tegra_clk_usb2_trk] = { .dt_id = TEGRA210_CLK_USB2_TRK, .present = true }, 21856b301a05SRhyland Klein [tegra_clk_sclk] = { .dt_id = TEGRA210_CLK_SCLK, .present = true }, 21866b301a05SRhyland Klein [tegra_clk_sclk_mux] = { .dt_id = TEGRA210_CLK_SCLK_MUX, .present = true }, 21876b301a05SRhyland Klein [tegra_clk_hclk] = { .dt_id = TEGRA210_CLK_HCLK, .present = true }, 21886b301a05SRhyland Klein [tegra_clk_pclk] = { .dt_id = TEGRA210_CLK_PCLK, .present = true }, 21896b301a05SRhyland Klein [tegra_clk_cclk_g] = { .dt_id = TEGRA210_CLK_CCLK_G, .present = true }, 21906b301a05SRhyland Klein [tegra_clk_cclk_lp] = { .dt_id = TEGRA210_CLK_CCLK_LP, .present = true }, 21916b301a05SRhyland Klein [tegra_clk_dfll_ref] = { .dt_id = TEGRA210_CLK_DFLL_REF, .present = true }, 21926b301a05SRhyland Klein [tegra_clk_dfll_soc] = { .dt_id = TEGRA210_CLK_DFLL_SOC, .present = true }, 21936b301a05SRhyland Klein [tegra_clk_vi_sensor2_8] = { .dt_id = TEGRA210_CLK_VI_SENSOR2, .present = true }, 21946b301a05SRhyland Klein [tegra_clk_pll_p_out5] = { .dt_id = TEGRA210_CLK_PLL_P_OUT5, .present = true }, 21956b301a05SRhyland Klein [tegra_clk_pll_c4] = { .dt_id = TEGRA210_CLK_PLL_C4, .present = true }, 21966b301a05SRhyland Klein [tegra_clk_pll_dp] = { .dt_id = TEGRA210_CLK_PLL_DP, .present = true }, 21976b301a05SRhyland Klein [tegra_clk_audio0_mux] = { .dt_id = TEGRA210_CLK_AUDIO0_MUX, .present = true }, 21986b301a05SRhyland Klein [tegra_clk_audio1_mux] = { .dt_id = TEGRA210_CLK_AUDIO1_MUX, .present = true }, 21996b301a05SRhyland Klein [tegra_clk_audio2_mux] = { .dt_id = TEGRA210_CLK_AUDIO2_MUX, .present = true }, 22006b301a05SRhyland Klein [tegra_clk_audio3_mux] = { .dt_id = TEGRA210_CLK_AUDIO3_MUX, .present = true }, 22016b301a05SRhyland Klein [tegra_clk_audio4_mux] = { .dt_id = TEGRA210_CLK_AUDIO4_MUX, .present = true }, 22026b301a05SRhyland Klein [tegra_clk_spdif_mux] = { .dt_id = TEGRA210_CLK_SPDIF_MUX, .present = true }, 22036b301a05SRhyland Klein [tegra_clk_clk_out_1_mux] = { .dt_id = TEGRA210_CLK_CLK_OUT_1_MUX, .present = true }, 22046b301a05SRhyland Klein [tegra_clk_clk_out_2_mux] = { .dt_id = TEGRA210_CLK_CLK_OUT_2_MUX, .present = true }, 22056b301a05SRhyland Klein [tegra_clk_clk_out_3_mux] = { .dt_id = TEGRA210_CLK_CLK_OUT_3_MUX, .present = true }, 22066b301a05SRhyland Klein [tegra_clk_maud] = { .dt_id = TEGRA210_CLK_MAUD, .present = true }, 22076b301a05SRhyland Klein [tegra_clk_mipibif] = { .dt_id = TEGRA210_CLK_MIPIBIF, .present = true }, 22086b301a05SRhyland Klein [tegra_clk_qspi] = { .dt_id = TEGRA210_CLK_QSPI, .present = true }, 22096b301a05SRhyland Klein [tegra_clk_sdmmc_legacy] = { .dt_id = TEGRA210_CLK_SDMMC_LEGACY, .present = true }, 22106b301a05SRhyland Klein [tegra_clk_tsecb] = { .dt_id = TEGRA210_CLK_TSECB, .present = true }, 22116b301a05SRhyland Klein [tegra_clk_uartape] = { .dt_id = TEGRA210_CLK_UARTAPE, .present = true }, 22126b301a05SRhyland Klein [tegra_clk_vi_i2c] = { .dt_id = TEGRA210_CLK_VI_I2C, .present = true }, 22136b301a05SRhyland Klein [tegra_clk_ape] = { .dt_id = TEGRA210_CLK_APE, .present = true }, 22146b301a05SRhyland Klein [tegra_clk_dbgapb] = { .dt_id = TEGRA210_CLK_DBGAPB, .present = true }, 22156b301a05SRhyland Klein [tegra_clk_nvdec] = { .dt_id = TEGRA210_CLK_NVDEC, .present = true }, 22166b301a05SRhyland Klein [tegra_clk_nvenc] = { .dt_id = TEGRA210_CLK_NVENC, .present = true }, 22176b301a05SRhyland Klein [tegra_clk_nvjpg] = { .dt_id = TEGRA210_CLK_NVJPG, .present = true }, 22186b301a05SRhyland Klein [tegra_clk_pll_c4_out0] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT0, .present = true }, 22196b301a05SRhyland Klein [tegra_clk_pll_c4_out1] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT1, .present = true }, 22206b301a05SRhyland Klein [tegra_clk_pll_c4_out2] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT2, .present = true }, 22216b301a05SRhyland Klein [tegra_clk_pll_c4_out3] = { .dt_id = TEGRA210_CLK_PLL_C4_OUT3, .present = true }, 222229569941SJon Hunter [tegra_clk_apb2ape] = { .dt_id = TEGRA210_CLK_APB2APE, .present = true }, 22239326947fSPeter De Schrijver [tegra_clk_pll_a1] = { .dt_id = TEGRA210_CLK_PLL_A1, .present = true }, 222434ac2c27SPeter De Schrijver [tegra_clk_ispa] = { .dt_id = TEGRA210_CLK_ISPA, .present = true }, 2225bfa34832SPeter De Schrijver [tegra_clk_cec] = { .dt_id = TEGRA210_CLK_CEC, .present = true }, 22266cfc8bc9SPeter De Schrijver [tegra_clk_dmic1] = { .dt_id = TEGRA210_CLK_DMIC1, .present = true }, 22276cfc8bc9SPeter De Schrijver [tegra_clk_dmic2] = { .dt_id = TEGRA210_CLK_DMIC2, .present = true }, 22286cfc8bc9SPeter De Schrijver [tegra_clk_dmic3] = { .dt_id = TEGRA210_CLK_DMIC3, .present = true }, 2229319af797SPeter De Schrijver [tegra_clk_dmic1_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC1_SYNC_CLK, .present = true }, 2230319af797SPeter De Schrijver [tegra_clk_dmic2_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC2_SYNC_CLK, .present = true }, 2231319af797SPeter De Schrijver [tegra_clk_dmic3_sync_clk] = { .dt_id = TEGRA210_CLK_DMIC3_SYNC_CLK, .present = true }, 2232319af797SPeter De Schrijver [tegra_clk_dmic1_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC1_SYNC_CLK_MUX, .present = true }, 2233319af797SPeter De Schrijver [tegra_clk_dmic2_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC2_SYNC_CLK_MUX, .present = true }, 2234319af797SPeter De Schrijver [tegra_clk_dmic3_sync_clk_mux] = { .dt_id = TEGRA210_CLK_DMIC3_SYNC_CLK_MUX, .present = true }, 22356b301a05SRhyland Klein }; 22366b301a05SRhyland Klein 22376b301a05SRhyland Klein static struct tegra_devclk devclks[] __initdata = { 22386b301a05SRhyland Klein { .con_id = "clk_m", .dt_id = TEGRA210_CLK_CLK_M }, 22396b301a05SRhyland Klein { .con_id = "pll_ref", .dt_id = TEGRA210_CLK_PLL_REF }, 22406b301a05SRhyland Klein { .con_id = "clk_32k", .dt_id = TEGRA210_CLK_CLK_32K }, 22416b301a05SRhyland Klein { .con_id = "clk_m_div2", .dt_id = TEGRA210_CLK_CLK_M_DIV2 }, 22426b301a05SRhyland Klein { .con_id = "clk_m_div4", .dt_id = TEGRA210_CLK_CLK_M_DIV4 }, 22436b301a05SRhyland Klein { .con_id = "pll_c", .dt_id = TEGRA210_CLK_PLL_C }, 22446b301a05SRhyland Klein { .con_id = "pll_c_out1", .dt_id = TEGRA210_CLK_PLL_C_OUT1 }, 22456b301a05SRhyland Klein { .con_id = "pll_c2", .dt_id = TEGRA210_CLK_PLL_C2 }, 22466b301a05SRhyland Klein { .con_id = "pll_c3", .dt_id = TEGRA210_CLK_PLL_C3 }, 22476b301a05SRhyland Klein { .con_id = "pll_p", .dt_id = TEGRA210_CLK_PLL_P }, 22486b301a05SRhyland Klein { .con_id = "pll_p_out1", .dt_id = TEGRA210_CLK_PLL_P_OUT1 }, 22496b301a05SRhyland Klein { .con_id = "pll_p_out2", .dt_id = TEGRA210_CLK_PLL_P_OUT2 }, 22506b301a05SRhyland Klein { .con_id = "pll_p_out3", .dt_id = TEGRA210_CLK_PLL_P_OUT3 }, 22516b301a05SRhyland Klein { .con_id = "pll_p_out4", .dt_id = TEGRA210_CLK_PLL_P_OUT4 }, 22526b301a05SRhyland Klein { .con_id = "pll_m", .dt_id = TEGRA210_CLK_PLL_M }, 22536b301a05SRhyland Klein { .con_id = "pll_x", .dt_id = TEGRA210_CLK_PLL_X }, 22546b301a05SRhyland Klein { .con_id = "pll_x_out0", .dt_id = TEGRA210_CLK_PLL_X_OUT0 }, 22556b301a05SRhyland Klein { .con_id = "pll_u", .dt_id = TEGRA210_CLK_PLL_U }, 22566b301a05SRhyland Klein { .con_id = "pll_u_out", .dt_id = TEGRA210_CLK_PLL_U_OUT }, 22576b301a05SRhyland Klein { .con_id = "pll_u_out1", .dt_id = TEGRA210_CLK_PLL_U_OUT1 }, 22586b301a05SRhyland Klein { .con_id = "pll_u_out2", .dt_id = TEGRA210_CLK_PLL_U_OUT2 }, 22596b301a05SRhyland Klein { .con_id = "pll_u_480M", .dt_id = TEGRA210_CLK_PLL_U_480M }, 22606b301a05SRhyland Klein { .con_id = "pll_u_60M", .dt_id = TEGRA210_CLK_PLL_U_60M }, 22616b301a05SRhyland Klein { .con_id = "pll_u_48M", .dt_id = TEGRA210_CLK_PLL_U_48M }, 22626b301a05SRhyland Klein { .con_id = "pll_d", .dt_id = TEGRA210_CLK_PLL_D }, 22636b301a05SRhyland Klein { .con_id = "pll_d_out0", .dt_id = TEGRA210_CLK_PLL_D_OUT0 }, 22646b301a05SRhyland Klein { .con_id = "pll_d2", .dt_id = TEGRA210_CLK_PLL_D2 }, 22656b301a05SRhyland Klein { .con_id = "pll_d2_out0", .dt_id = TEGRA210_CLK_PLL_D2_OUT0 }, 22666b301a05SRhyland Klein { .con_id = "pll_a", .dt_id = TEGRA210_CLK_PLL_A }, 22676b301a05SRhyland Klein { .con_id = "pll_a_out0", .dt_id = TEGRA210_CLK_PLL_A_OUT0 }, 22686b301a05SRhyland Klein { .con_id = "pll_re_vco", .dt_id = TEGRA210_CLK_PLL_RE_VCO }, 22696b301a05SRhyland Klein { .con_id = "pll_re_out", .dt_id = TEGRA210_CLK_PLL_RE_OUT }, 22706b301a05SRhyland Klein { .con_id = "spdif_in_sync", .dt_id = TEGRA210_CLK_SPDIF_IN_SYNC }, 22716b301a05SRhyland Klein { .con_id = "i2s0_sync", .dt_id = TEGRA210_CLK_I2S0_SYNC }, 22726b301a05SRhyland Klein { .con_id = "i2s1_sync", .dt_id = TEGRA210_CLK_I2S1_SYNC }, 22736b301a05SRhyland Klein { .con_id = "i2s2_sync", .dt_id = TEGRA210_CLK_I2S2_SYNC }, 22746b301a05SRhyland Klein { .con_id = "i2s3_sync", .dt_id = TEGRA210_CLK_I2S3_SYNC }, 22756b301a05SRhyland Klein { .con_id = "i2s4_sync", .dt_id = TEGRA210_CLK_I2S4_SYNC }, 22766b301a05SRhyland Klein { .con_id = "vimclk_sync", .dt_id = TEGRA210_CLK_VIMCLK_SYNC }, 22776b301a05SRhyland Klein { .con_id = "audio0", .dt_id = TEGRA210_CLK_AUDIO0 }, 22786b301a05SRhyland Klein { .con_id = "audio1", .dt_id = TEGRA210_CLK_AUDIO1 }, 22796b301a05SRhyland Klein { .con_id = "audio2", .dt_id = TEGRA210_CLK_AUDIO2 }, 22806b301a05SRhyland Klein { .con_id = "audio3", .dt_id = TEGRA210_CLK_AUDIO3 }, 22816b301a05SRhyland Klein { .con_id = "audio4", .dt_id = TEGRA210_CLK_AUDIO4 }, 22826b301a05SRhyland Klein { .con_id = "spdif", .dt_id = TEGRA210_CLK_SPDIF }, 22836b301a05SRhyland Klein { .con_id = "spdif_2x", .dt_id = TEGRA210_CLK_SPDIF_2X }, 22846b301a05SRhyland Klein { .con_id = "extern1", .dev_id = "clk_out_1", .dt_id = TEGRA210_CLK_EXTERN1 }, 22856b301a05SRhyland Klein { .con_id = "extern2", .dev_id = "clk_out_2", .dt_id = TEGRA210_CLK_EXTERN2 }, 22866b301a05SRhyland Klein { .con_id = "extern3", .dev_id = "clk_out_3", .dt_id = TEGRA210_CLK_EXTERN3 }, 22876b301a05SRhyland Klein { .con_id = "blink", .dt_id = TEGRA210_CLK_BLINK }, 22886b301a05SRhyland Klein { .con_id = "cclk_g", .dt_id = TEGRA210_CLK_CCLK_G }, 22896b301a05SRhyland Klein { .con_id = "cclk_lp", .dt_id = TEGRA210_CLK_CCLK_LP }, 22906b301a05SRhyland Klein { .con_id = "sclk", .dt_id = TEGRA210_CLK_SCLK }, 22916b301a05SRhyland Klein { .con_id = "hclk", .dt_id = TEGRA210_CLK_HCLK }, 22926b301a05SRhyland Klein { .con_id = "pclk", .dt_id = TEGRA210_CLK_PCLK }, 22936b301a05SRhyland Klein { .con_id = "fuse", .dt_id = TEGRA210_CLK_FUSE }, 22946b301a05SRhyland Klein { .dev_id = "rtc-tegra", .dt_id = TEGRA210_CLK_RTC }, 22956b301a05SRhyland Klein { .dev_id = "timer", .dt_id = TEGRA210_CLK_TIMER }, 22966b301a05SRhyland Klein { .con_id = "pll_c4_out0", .dt_id = TEGRA210_CLK_PLL_C4_OUT0 }, 22976b301a05SRhyland Klein { .con_id = "pll_c4_out1", .dt_id = TEGRA210_CLK_PLL_C4_OUT1 }, 22986b301a05SRhyland Klein { .con_id = "pll_c4_out2", .dt_id = TEGRA210_CLK_PLL_C4_OUT2 }, 22996b301a05SRhyland Klein { .con_id = "pll_c4_out3", .dt_id = TEGRA210_CLK_PLL_C4_OUT3 }, 23006b301a05SRhyland Klein { .con_id = "dpaux", .dt_id = TEGRA210_CLK_DPAUX }, 23016b301a05SRhyland Klein { .con_id = "sor0", .dt_id = TEGRA210_CLK_SOR0 }, 23026b301a05SRhyland Klein }; 23036b301a05SRhyland Klein 23046b301a05SRhyland Klein static struct tegra_audio_clk_info tegra210_audio_plls[] = { 23056b301a05SRhyland Klein { "pll_a", &pll_a_params, tegra_clk_pll_a, "pll_ref" }, 23066b301a05SRhyland Klein { "pll_a1", &pll_a1_params, tegra_clk_pll_a1, "pll_ref" }, 23076b301a05SRhyland Klein }; 23086b301a05SRhyland Klein 23096b301a05SRhyland Klein static struct clk **clks; 23106b301a05SRhyland Klein 231124c3ebefSPeter De Schrijver static const char * const aclk_parents[] = { 231224c3ebefSPeter De Schrijver "pll_a1", "pll_c", "pll_p", "pll_a_out0", "pll_c2", "pll_c3", 231324c3ebefSPeter De Schrijver "clk_m" 231424c3ebefSPeter De Schrijver }; 231524c3ebefSPeter De Schrijver 2316*3843832fSPeter De Schrijver void tegra210_put_utmipll_in_iddq(void) 2317*3843832fSPeter De Schrijver { 2318*3843832fSPeter De Schrijver u32 reg; 2319*3843832fSPeter De Schrijver 2320*3843832fSPeter De Schrijver reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0); 2321*3843832fSPeter De Schrijver 2322*3843832fSPeter De Schrijver if (reg & UTMIPLL_HW_PWRDN_CFG0_UTMIPLL_LOCK) { 2323*3843832fSPeter De Schrijver pr_err("trying to assert IDDQ while UTMIPLL is locked\n"); 2324*3843832fSPeter De Schrijver return; 2325*3843832fSPeter De Schrijver } 2326*3843832fSPeter De Schrijver 2327*3843832fSPeter De Schrijver reg |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE; 2328*3843832fSPeter De Schrijver writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0); 2329*3843832fSPeter De Schrijver } 2330*3843832fSPeter De Schrijver EXPORT_SYMBOL_GPL(tegra210_put_utmipll_in_iddq); 2331*3843832fSPeter De Schrijver 2332*3843832fSPeter De Schrijver void tegra210_put_utmipll_out_iddq(void) 2333*3843832fSPeter De Schrijver { 2334*3843832fSPeter De Schrijver u32 reg; 2335*3843832fSPeter De Schrijver 2336*3843832fSPeter De Schrijver reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0); 2337*3843832fSPeter De Schrijver reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE; 2338*3843832fSPeter De Schrijver writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0); 2339*3843832fSPeter De Schrijver } 2340*3843832fSPeter De Schrijver EXPORT_SYMBOL_GPL(tegra210_put_utmipll_out_iddq); 2341*3843832fSPeter De Schrijver 23426b301a05SRhyland Klein static __init void tegra210_periph_clk_init(void __iomem *clk_base, 23436b301a05SRhyland Klein void __iomem *pmc_base) 23446b301a05SRhyland Klein { 23456b301a05SRhyland Klein struct clk *clk; 23466b301a05SRhyland Klein 23476b301a05SRhyland Klein /* xusb_ss_div2 */ 23486b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "xusb_ss_div2", "xusb_ss_src", 0, 23496b301a05SRhyland Klein 1, 2); 23506b301a05SRhyland Klein clks[TEGRA210_CLK_XUSB_SS_DIV2] = clk; 23516b301a05SRhyland Klein 235274d3ba0bSThierry Reding clk = tegra_clk_register_periph_fixed("sor_safe", "pll_p", 0, clk_base, 235374d3ba0bSThierry Reding 1, 17, 222); 235474d3ba0bSThierry Reding clks[TEGRA210_CLK_SOR_SAFE] = clk; 235574d3ba0bSThierry Reding 23562e34c2acSThierry Reding clk = tegra_clk_register_periph_fixed("dpaux", "sor_safe", 0, clk_base, 2357eede7113SThierry Reding 1, 17, 181); 2358eede7113SThierry Reding clks[TEGRA210_CLK_DPAUX] = clk; 2359eede7113SThierry Reding 23602e34c2acSThierry Reding clk = tegra_clk_register_periph_fixed("dpaux1", "sor_safe", 0, clk_base, 2361eede7113SThierry Reding 1, 17, 207); 2362eede7113SThierry Reding clks[TEGRA210_CLK_DPAUX1] = clk; 2363eede7113SThierry Reding 23646b301a05SRhyland Klein /* pll_d_dsi_out */ 23656b301a05SRhyland Klein clk = clk_register_gate(NULL, "pll_d_dsi_out", "pll_d_out0", 0, 23666b301a05SRhyland Klein clk_base + PLLD_MISC0, 21, 0, &pll_d_lock); 23676b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_D_DSI_OUT] = clk; 23686b301a05SRhyland Klein 23696b301a05SRhyland Klein /* dsia */ 23706b301a05SRhyland Klein clk = tegra_clk_register_periph_gate("dsia", "pll_d_dsi_out", 0, 23716b301a05SRhyland Klein clk_base, 0, 48, 23726b301a05SRhyland Klein periph_clk_enb_refcnt); 23736b301a05SRhyland Klein clks[TEGRA210_CLK_DSIA] = clk; 23746b301a05SRhyland Klein 23756b301a05SRhyland Klein /* dsib */ 23766b301a05SRhyland Klein clk = tegra_clk_register_periph_gate("dsib", "pll_d_dsi_out", 0, 23776b301a05SRhyland Klein clk_base, 0, 82, 23786b301a05SRhyland Klein periph_clk_enb_refcnt); 23796b301a05SRhyland Klein clks[TEGRA210_CLK_DSIB] = clk; 23806b301a05SRhyland Klein 23816b301a05SRhyland Klein /* emc mux */ 23826b301a05SRhyland Klein clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm, 23836b301a05SRhyland Klein ARRAY_SIZE(mux_pllmcp_clkm), 0, 23846b301a05SRhyland Klein clk_base + CLK_SOURCE_EMC, 23856b301a05SRhyland Klein 29, 3, 0, &emc_lock); 23866b301a05SRhyland Klein 23876b301a05SRhyland Klein clk = tegra_clk_register_mc("mc", "emc_mux", clk_base + CLK_SOURCE_EMC, 23886b301a05SRhyland Klein &emc_lock); 23896b301a05SRhyland Klein clks[TEGRA210_CLK_MC] = clk; 23906b301a05SRhyland Klein 23916b301a05SRhyland Klein /* cml0 */ 23926b301a05SRhyland Klein clk = clk_register_gate(NULL, "cml0", "pll_e", 0, clk_base + PLLE_AUX, 23936b301a05SRhyland Klein 0, 0, &pll_e_lock); 23946b301a05SRhyland Klein clk_register_clkdev(clk, "cml0", NULL); 23956b301a05SRhyland Klein clks[TEGRA210_CLK_CML0] = clk; 23966b301a05SRhyland Klein 23976b301a05SRhyland Klein /* cml1 */ 23986b301a05SRhyland Klein clk = clk_register_gate(NULL, "cml1", "pll_e", 0, clk_base + PLLE_AUX, 23996b301a05SRhyland Klein 1, 0, &pll_e_lock); 24006b301a05SRhyland Klein clk_register_clkdev(clk, "cml1", NULL); 24016b301a05SRhyland Klein clks[TEGRA210_CLK_CML1] = clk; 24026b301a05SRhyland Klein 240324c3ebefSPeter De Schrijver clk = tegra_clk_register_super_clk("aclk", aclk_parents, 240424c3ebefSPeter De Schrijver ARRAY_SIZE(aclk_parents), 0, clk_base + 0x6e0, 240524c3ebefSPeter De Schrijver 0, NULL); 240624c3ebefSPeter De Schrijver clks[TEGRA210_CLK_ACLK] = clk; 240724c3ebefSPeter De Schrijver 24086b301a05SRhyland Klein tegra_periph_clk_init(clk_base, pmc_base, tegra210_clks, &pll_p_params); 24096b301a05SRhyland Klein } 24106b301a05SRhyland Klein 24116b301a05SRhyland Klein static void __init tegra210_pll_init(void __iomem *clk_base, 24126b301a05SRhyland Klein void __iomem *pmc) 24136b301a05SRhyland Klein { 24146b301a05SRhyland Klein struct clk *clk; 24156b301a05SRhyland Klein 24166b301a05SRhyland Klein /* PLLC */ 24176b301a05SRhyland Klein clk = tegra_clk_register_pllxc_tegra210("pll_c", "pll_ref", clk_base, 24186b301a05SRhyland Klein pmc, 0, &pll_c_params, NULL); 24196b301a05SRhyland Klein if (!WARN_ON(IS_ERR(clk))) 24206b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c", NULL); 24216b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C] = clk; 24226b301a05SRhyland Klein 24236b301a05SRhyland Klein /* PLLC_OUT1 */ 24246b301a05SRhyland Klein clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c", 24256b301a05SRhyland Klein clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP, 24266b301a05SRhyland Klein 8, 8, 1, NULL); 24276b301a05SRhyland Klein clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div", 24286b301a05SRhyland Klein clk_base + PLLC_OUT, 1, 0, 24296b301a05SRhyland Klein CLK_SET_RATE_PARENT, 0, NULL); 24306b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c_out1", NULL); 24316b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C_OUT1] = clk; 24326b301a05SRhyland Klein 24336b301a05SRhyland Klein /* PLLC_UD */ 24346b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "pll_c_ud", "pll_c", 24356b301a05SRhyland Klein CLK_SET_RATE_PARENT, 1, 1); 24366b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c_ud", NULL); 24376b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C_UD] = clk; 24386b301a05SRhyland Klein 24396b301a05SRhyland Klein /* PLLC2 */ 24406b301a05SRhyland Klein clk = tegra_clk_register_pllc_tegra210("pll_c2", "pll_ref", clk_base, 24416b301a05SRhyland Klein pmc, 0, &pll_c2_params, NULL); 24426b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c2", NULL); 24436b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C2] = clk; 24446b301a05SRhyland Klein 24456b301a05SRhyland Klein /* PLLC3 */ 24466b301a05SRhyland Klein clk = tegra_clk_register_pllc_tegra210("pll_c3", "pll_ref", clk_base, 24476b301a05SRhyland Klein pmc, 0, &pll_c3_params, NULL); 24486b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c3", NULL); 24496b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C3] = clk; 24506b301a05SRhyland Klein 24516b301a05SRhyland Klein /* PLLM */ 24526b301a05SRhyland Klein clk = tegra_clk_register_pllm("pll_m", "osc", clk_base, pmc, 24536b301a05SRhyland Klein CLK_SET_RATE_GATE, &pll_m_params, NULL); 24546b301a05SRhyland Klein clk_register_clkdev(clk, "pll_m", NULL); 24556b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_M] = clk; 24566b301a05SRhyland Klein 24576b301a05SRhyland Klein /* PLLMB */ 24586b301a05SRhyland Klein clk = tegra_clk_register_pllmb("pll_mb", "osc", clk_base, pmc, 24596b301a05SRhyland Klein CLK_SET_RATE_GATE, &pll_mb_params, NULL); 24606b301a05SRhyland Klein clk_register_clkdev(clk, "pll_mb", NULL); 24616b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_MB] = clk; 24626b301a05SRhyland Klein 24636b301a05SRhyland Klein /* PLLM_UD */ 24646b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m", 24656b301a05SRhyland Klein CLK_SET_RATE_PARENT, 1, 1); 24666b301a05SRhyland Klein clk_register_clkdev(clk, "pll_m_ud", NULL); 24676b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_M_UD] = clk; 24686b301a05SRhyland Klein 24696b301a05SRhyland Klein /* PLLU_VCO */ 247015d68e8cSAndrew Bresticker clk = tegra_clk_register_pllu_tegra210("pll_u_vco", "pll_ref", 247115d68e8cSAndrew Bresticker clk_base, 0, &pll_u_vco_params, 247215d68e8cSAndrew Bresticker &pll_u_lock); 24736b301a05SRhyland Klein clk_register_clkdev(clk, "pll_u_vco", NULL); 24746b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_U] = clk; 24756b301a05SRhyland Klein 24766b301a05SRhyland Klein /* PLLU_OUT */ 24776b301a05SRhyland Klein clk = clk_register_divider_table(NULL, "pll_u_out", "pll_u_vco", 0, 24786b301a05SRhyland Klein clk_base + PLLU_BASE, 16, 4, 0, 24796b301a05SRhyland Klein pll_vco_post_div_table, NULL); 24806b301a05SRhyland Klein clk_register_clkdev(clk, "pll_u_out", NULL); 24816b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_U_OUT] = clk; 24826b301a05SRhyland Klein 24836b301a05SRhyland Klein /* PLLU_OUT1 */ 24846b301a05SRhyland Klein clk = tegra_clk_register_divider("pll_u_out1_div", "pll_u_out", 24856b301a05SRhyland Klein clk_base + PLLU_OUTA, 0, 24866b301a05SRhyland Klein TEGRA_DIVIDER_ROUND_UP, 24876b301a05SRhyland Klein 8, 8, 1, &pll_u_lock); 24886b301a05SRhyland Klein clk = tegra_clk_register_pll_out("pll_u_out1", "pll_u_out1_div", 24896b301a05SRhyland Klein clk_base + PLLU_OUTA, 1, 0, 24906b301a05SRhyland Klein CLK_SET_RATE_PARENT, 0, &pll_u_lock); 24916b301a05SRhyland Klein clk_register_clkdev(clk, "pll_u_out1", NULL); 24926b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_U_OUT1] = clk; 24936b301a05SRhyland Klein 24946b301a05SRhyland Klein /* PLLU_OUT2 */ 24956b301a05SRhyland Klein clk = tegra_clk_register_divider("pll_u_out2_div", "pll_u_out", 24966b301a05SRhyland Klein clk_base + PLLU_OUTA, 0, 24976b301a05SRhyland Klein TEGRA_DIVIDER_ROUND_UP, 24986b301a05SRhyland Klein 24, 8, 1, &pll_u_lock); 24996b301a05SRhyland Klein clk = tegra_clk_register_pll_out("pll_u_out2", "pll_u_out2_div", 25006b301a05SRhyland Klein clk_base + PLLU_OUTA, 17, 16, 25016b301a05SRhyland Klein CLK_SET_RATE_PARENT, 0, &pll_u_lock); 25026b301a05SRhyland Klein clk_register_clkdev(clk, "pll_u_out2", NULL); 25036b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_U_OUT2] = clk; 25046b301a05SRhyland Klein 25056b301a05SRhyland Klein /* PLLU_480M */ 25066b301a05SRhyland Klein clk = clk_register_gate(NULL, "pll_u_480M", "pll_u_vco", 25076b301a05SRhyland Klein CLK_SET_RATE_PARENT, clk_base + PLLU_BASE, 25086b301a05SRhyland Klein 22, 0, &pll_u_lock); 25096b301a05SRhyland Klein clk_register_clkdev(clk, "pll_u_480M", NULL); 25106b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_U_480M] = clk; 25116b301a05SRhyland Klein 25126b301a05SRhyland Klein /* PLLU_60M */ 25136b301a05SRhyland Klein clk = clk_register_gate(NULL, "pll_u_60M", "pll_u_out2", 25146b301a05SRhyland Klein CLK_SET_RATE_PARENT, clk_base + PLLU_BASE, 25156b301a05SRhyland Klein 23, 0, NULL); 25166b301a05SRhyland Klein clk_register_clkdev(clk, "pll_u_60M", NULL); 25176b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_U_60M] = clk; 25186b301a05SRhyland Klein 25196b301a05SRhyland Klein /* PLLU_48M */ 25206b301a05SRhyland Klein clk = clk_register_gate(NULL, "pll_u_48M", "pll_u_out1", 25216b301a05SRhyland Klein CLK_SET_RATE_PARENT, clk_base + PLLU_BASE, 25226b301a05SRhyland Klein 25, 0, NULL); 25236b301a05SRhyland Klein clk_register_clkdev(clk, "pll_u_48M", NULL); 25246b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_U_48M] = clk; 25256b301a05SRhyland Klein 25266b301a05SRhyland Klein /* PLLD */ 25276b301a05SRhyland Klein clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0, 25286b301a05SRhyland Klein &pll_d_params, &pll_d_lock); 25296b301a05SRhyland Klein clk_register_clkdev(clk, "pll_d", NULL); 25306b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_D] = clk; 25316b301a05SRhyland Klein 25326b301a05SRhyland Klein /* PLLD_OUT0 */ 25336b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d", 25346b301a05SRhyland Klein CLK_SET_RATE_PARENT, 1, 2); 25356b301a05SRhyland Klein clk_register_clkdev(clk, "pll_d_out0", NULL); 25366b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_D_OUT0] = clk; 25376b301a05SRhyland Klein 25386b301a05SRhyland Klein /* PLLRE */ 2539926655f9SRhyland Klein clk = tegra_clk_register_pllre_tegra210("pll_re_vco", "pll_ref", 2540926655f9SRhyland Klein clk_base, pmc, 0, 2541926655f9SRhyland Klein &pll_re_vco_params, 2542926655f9SRhyland Klein &pll_re_lock, pll_ref_freq); 25436b301a05SRhyland Klein clk_register_clkdev(clk, "pll_re_vco", NULL); 25446b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_RE_VCO] = clk; 25456b301a05SRhyland Klein 25466b301a05SRhyland Klein clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0, 25476b301a05SRhyland Klein clk_base + PLLRE_BASE, 16, 5, 0, 25486b301a05SRhyland Klein pll_vco_post_div_table, &pll_re_lock); 25496b301a05SRhyland Klein clk_register_clkdev(clk, "pll_re_out", NULL); 25506b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_RE_OUT] = clk; 25516b301a05SRhyland Klein 2552926655f9SRhyland Klein clk = tegra_clk_register_divider("pll_re_out1_div", "pll_re_vco", 2553926655f9SRhyland Klein clk_base + PLLRE_OUT1, 0, 2554926655f9SRhyland Klein TEGRA_DIVIDER_ROUND_UP, 2555926655f9SRhyland Klein 8, 8, 1, NULL); 2556926655f9SRhyland Klein clk = tegra_clk_register_pll_out("pll_re_out1", "pll_re_out1_div", 2557926655f9SRhyland Klein clk_base + PLLRE_OUT1, 1, 0, 2558926655f9SRhyland Klein CLK_SET_RATE_PARENT, 0, NULL); 2559926655f9SRhyland Klein clks[TEGRA210_CLK_PLL_RE_OUT1] = clk; 2560926655f9SRhyland Klein 25616b301a05SRhyland Klein /* PLLE */ 25626b301a05SRhyland Klein clk = tegra_clk_register_plle_tegra210("pll_e", "pll_ref", 25636b301a05SRhyland Klein clk_base, 0, &pll_e_params, NULL); 25646b301a05SRhyland Klein clk_register_clkdev(clk, "pll_e", NULL); 25656b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_E] = clk; 25666b301a05SRhyland Klein 25676b301a05SRhyland Klein /* PLLC4 */ 25686b301a05SRhyland Klein clk = tegra_clk_register_pllre("pll_c4_vco", "pll_ref", clk_base, pmc, 25696b301a05SRhyland Klein 0, &pll_c4_vco_params, NULL, pll_ref_freq); 25706b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c4_vco", NULL); 25716b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C4] = clk; 25726b301a05SRhyland Klein 25736b301a05SRhyland Klein /* PLLC4_OUT0 */ 25746b301a05SRhyland Klein clk = clk_register_divider_table(NULL, "pll_c4_out0", "pll_c4_vco", 0, 25756b301a05SRhyland Klein clk_base + PLLC4_BASE, 19, 4, 0, 25766b301a05SRhyland Klein pll_vco_post_div_table, NULL); 25776b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c4_out0", NULL); 25786b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C4_OUT0] = clk; 25796b301a05SRhyland Klein 25806b301a05SRhyland Klein /* PLLC4_OUT1 */ 25816b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "pll_c4_out1", "pll_c4_vco", 25826b301a05SRhyland Klein CLK_SET_RATE_PARENT, 1, 3); 25836b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c4_out1", NULL); 25846b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C4_OUT1] = clk; 25856b301a05SRhyland Klein 25866b301a05SRhyland Klein /* PLLC4_OUT2 */ 25876b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "pll_c4_out2", "pll_c4_vco", 25886b301a05SRhyland Klein CLK_SET_RATE_PARENT, 1, 5); 25896b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c4_out2", NULL); 25906b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C4_OUT2] = clk; 25916b301a05SRhyland Klein 25926b301a05SRhyland Klein /* PLLC4_OUT3 */ 25936b301a05SRhyland Klein clk = tegra_clk_register_divider("pll_c4_out3_div", "pll_c4_out0", 25946b301a05SRhyland Klein clk_base + PLLC4_OUT, 0, TEGRA_DIVIDER_ROUND_UP, 25956b301a05SRhyland Klein 8, 8, 1, NULL); 25966b301a05SRhyland Klein clk = tegra_clk_register_pll_out("pll_c4_out3", "pll_c4_out3_div", 25976b301a05SRhyland Klein clk_base + PLLC4_OUT, 1, 0, 25986b301a05SRhyland Klein CLK_SET_RATE_PARENT, 0, NULL); 25996b301a05SRhyland Klein clk_register_clkdev(clk, "pll_c4_out3", NULL); 26006b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_C4_OUT3] = clk; 26016b301a05SRhyland Klein 26026b301a05SRhyland Klein /* PLLDP */ 26036b301a05SRhyland Klein clk = tegra_clk_register_pllss_tegra210("pll_dp", "pll_ref", clk_base, 26046b301a05SRhyland Klein 0, &pll_dp_params, NULL); 26056b301a05SRhyland Klein clk_register_clkdev(clk, "pll_dp", NULL); 26066b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_DP] = clk; 26076b301a05SRhyland Klein 26086b301a05SRhyland Klein /* PLLD2 */ 26096b301a05SRhyland Klein clk = tegra_clk_register_pllss_tegra210("pll_d2", "pll_ref", clk_base, 26106b301a05SRhyland Klein 0, &pll_d2_params, NULL); 26116b301a05SRhyland Klein clk_register_clkdev(clk, "pll_d2", NULL); 26126b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_D2] = clk; 26136b301a05SRhyland Klein 26146b301a05SRhyland Klein /* PLLD2_OUT0 */ 26156b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2", 26166b301a05SRhyland Klein CLK_SET_RATE_PARENT, 1, 1); 26176b301a05SRhyland Klein clk_register_clkdev(clk, "pll_d2_out0", NULL); 26186b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_D2_OUT0] = clk; 26196b301a05SRhyland Klein 26206b301a05SRhyland Klein /* PLLP_OUT2 */ 26216b301a05SRhyland Klein clk = clk_register_fixed_factor(NULL, "pll_p_out2", "pll_p", 26226b301a05SRhyland Klein CLK_SET_RATE_PARENT, 1, 2); 26236b301a05SRhyland Klein clk_register_clkdev(clk, "pll_p_out2", NULL); 26246b301a05SRhyland Klein clks[TEGRA210_CLK_PLL_P_OUT2] = clk; 26256b301a05SRhyland Klein 26266b301a05SRhyland Klein } 26276b301a05SRhyland Klein 26286b301a05SRhyland Klein /* Tegra210 CPU clock and reset control functions */ 26296b301a05SRhyland Klein static void tegra210_wait_cpu_in_reset(u32 cpu) 26306b301a05SRhyland Klein { 26316b301a05SRhyland Klein unsigned int reg; 26326b301a05SRhyland Klein 26336b301a05SRhyland Klein do { 26346b301a05SRhyland Klein reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS); 26356b301a05SRhyland Klein cpu_relax(); 26366b301a05SRhyland Klein } while (!(reg & (1 << cpu))); /* check CPU been reset or not */ 26376b301a05SRhyland Klein } 26386b301a05SRhyland Klein 26396b301a05SRhyland Klein static void tegra210_disable_cpu_clock(u32 cpu) 26406b301a05SRhyland Klein { 26416b301a05SRhyland Klein /* flow controller would take care in the power sequence. */ 26426b301a05SRhyland Klein } 26436b301a05SRhyland Klein 26446b301a05SRhyland Klein #ifdef CONFIG_PM_SLEEP 26456b301a05SRhyland Klein static void tegra210_cpu_clock_suspend(void) 26466b301a05SRhyland Klein { 26476b301a05SRhyland Klein /* switch coresite to clk_m, save off original source */ 26486b301a05SRhyland Klein tegra210_cpu_clk_sctx.clk_csite_src = 26496b301a05SRhyland Klein readl(clk_base + CLK_SOURCE_CSITE); 26506b301a05SRhyland Klein writel(3 << 30, clk_base + CLK_SOURCE_CSITE); 26516b301a05SRhyland Klein } 26526b301a05SRhyland Klein 26536b301a05SRhyland Klein static void tegra210_cpu_clock_resume(void) 26546b301a05SRhyland Klein { 26556b301a05SRhyland Klein writel(tegra210_cpu_clk_sctx.clk_csite_src, 26566b301a05SRhyland Klein clk_base + CLK_SOURCE_CSITE); 26576b301a05SRhyland Klein } 26586b301a05SRhyland Klein #endif 26596b301a05SRhyland Klein 26606b301a05SRhyland Klein static struct tegra_cpu_car_ops tegra210_cpu_car_ops = { 26616b301a05SRhyland Klein .wait_for_reset = tegra210_wait_cpu_in_reset, 26626b301a05SRhyland Klein .disable_clock = tegra210_disable_cpu_clock, 26636b301a05SRhyland Klein #ifdef CONFIG_PM_SLEEP 26646b301a05SRhyland Klein .suspend = tegra210_cpu_clock_suspend, 26656b301a05SRhyland Klein .resume = tegra210_cpu_clock_resume, 26666b301a05SRhyland Klein #endif 26676b301a05SRhyland Klein }; 26686b301a05SRhyland Klein 26696b301a05SRhyland Klein static const struct of_device_id pmc_match[] __initconst = { 26706b301a05SRhyland Klein { .compatible = "nvidia,tegra210-pmc" }, 26716b301a05SRhyland Klein { }, 26726b301a05SRhyland Klein }; 26736b301a05SRhyland Klein 26746b301a05SRhyland Klein static struct tegra_clk_init_table init_table[] __initdata = { 26756b301a05SRhyland Klein { TEGRA210_CLK_UARTA, TEGRA210_CLK_PLL_P, 408000000, 0 }, 26766b301a05SRhyland Klein { TEGRA210_CLK_UARTB, TEGRA210_CLK_PLL_P, 408000000, 0 }, 26776b301a05SRhyland Klein { TEGRA210_CLK_UARTC, TEGRA210_CLK_PLL_P, 408000000, 0 }, 26786b301a05SRhyland Klein { TEGRA210_CLK_UARTD, TEGRA210_CLK_PLL_P, 408000000, 0 }, 26796b301a05SRhyland Klein { TEGRA210_CLK_PLL_A, TEGRA210_CLK_CLK_MAX, 564480000, 1 }, 26806b301a05SRhyland Klein { TEGRA210_CLK_PLL_A_OUT0, TEGRA210_CLK_CLK_MAX, 11289600, 1 }, 26816b301a05SRhyland Klein { TEGRA210_CLK_EXTERN1, TEGRA210_CLK_PLL_A_OUT0, 0, 1 }, 26826b301a05SRhyland Klein { TEGRA210_CLK_CLK_OUT_1_MUX, TEGRA210_CLK_EXTERN1, 0, 1 }, 26836b301a05SRhyland Klein { TEGRA210_CLK_CLK_OUT_1, TEGRA210_CLK_CLK_MAX, 0, 1 }, 26846b301a05SRhyland Klein { TEGRA210_CLK_I2S0, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 }, 26856b301a05SRhyland Klein { TEGRA210_CLK_I2S1, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 }, 26866b301a05SRhyland Klein { TEGRA210_CLK_I2S2, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 }, 26876b301a05SRhyland Klein { TEGRA210_CLK_I2S3, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 }, 26886b301a05SRhyland Klein { TEGRA210_CLK_I2S4, TEGRA210_CLK_PLL_A_OUT0, 11289600, 0 }, 26896b301a05SRhyland Klein { TEGRA210_CLK_HOST1X, TEGRA210_CLK_PLL_P, 136000000, 1 }, 26906b301a05SRhyland Klein { TEGRA210_CLK_SCLK_MUX, TEGRA210_CLK_PLL_P, 0, 1 }, 26916b301a05SRhyland Klein { TEGRA210_CLK_SCLK, TEGRA210_CLK_CLK_MAX, 102000000, 1 }, 26926b301a05SRhyland Klein { TEGRA210_CLK_DFLL_SOC, TEGRA210_CLK_PLL_P, 51000000, 1 }, 26936b301a05SRhyland Klein { TEGRA210_CLK_DFLL_REF, TEGRA210_CLK_PLL_P, 51000000, 1 }, 26946b301a05SRhyland Klein { TEGRA210_CLK_SBC4, TEGRA210_CLK_PLL_P, 12000000, 1 }, 26956b301a05SRhyland Klein { TEGRA210_CLK_PLL_RE_VCO, TEGRA210_CLK_CLK_MAX, 672000000, 1 }, 26966b301a05SRhyland Klein { TEGRA210_CLK_XUSB_GATE, TEGRA210_CLK_CLK_MAX, 0, 1 }, 26976b301a05SRhyland Klein { TEGRA210_CLK_XUSB_SS_SRC, TEGRA210_CLK_PLL_U_480M, 120000000, 0 }, 26986b301a05SRhyland Klein { TEGRA210_CLK_XUSB_FS_SRC, TEGRA210_CLK_PLL_U_48M, 48000000, 0 }, 26996b301a05SRhyland Klein { TEGRA210_CLK_XUSB_HS_SRC, TEGRA210_CLK_XUSB_SS_SRC, 120000000, 0 }, 27006b301a05SRhyland Klein { TEGRA210_CLK_XUSB_SSP_SRC, TEGRA210_CLK_XUSB_SS_SRC, 120000000, 0 }, 27016b301a05SRhyland Klein { TEGRA210_CLK_XUSB_FALCON_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 204000000, 0 }, 27026b301a05SRhyland Klein { TEGRA210_CLK_XUSB_HOST_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 102000000, 0 }, 27036b301a05SRhyland Klein { TEGRA210_CLK_XUSB_DEV_SRC, TEGRA210_CLK_PLL_P_OUT_XUSB, 102000000, 0 }, 27046b301a05SRhyland Klein { TEGRA210_CLK_SATA, TEGRA210_CLK_PLL_P, 104000000, 0 }, 27056b301a05SRhyland Klein { TEGRA210_CLK_SATA_OOB, TEGRA210_CLK_PLL_P, 204000000, 0 }, 27066b301a05SRhyland Klein { TEGRA210_CLK_EMC, TEGRA210_CLK_CLK_MAX, 0, 1 }, 27076b301a05SRhyland Klein { TEGRA210_CLK_MSELECT, TEGRA210_CLK_CLK_MAX, 0, 1 }, 27086b301a05SRhyland Klein { TEGRA210_CLK_CSITE, TEGRA210_CLK_CLK_MAX, 0, 1 }, 27096b301a05SRhyland Klein { TEGRA210_CLK_TSENSOR, TEGRA210_CLK_CLK_M, 400000, 0 }, 27106b301a05SRhyland Klein { TEGRA210_CLK_I2C1, TEGRA210_CLK_PLL_P, 0, 0 }, 27116b301a05SRhyland Klein { TEGRA210_CLK_I2C2, TEGRA210_CLK_PLL_P, 0, 0 }, 27126b301a05SRhyland Klein { TEGRA210_CLK_I2C3, TEGRA210_CLK_PLL_P, 0, 0 }, 27136b301a05SRhyland Klein { TEGRA210_CLK_I2C4, TEGRA210_CLK_PLL_P, 0, 0 }, 27146b301a05SRhyland Klein { TEGRA210_CLK_I2C5, TEGRA210_CLK_PLL_P, 0, 0 }, 27156b301a05SRhyland Klein { TEGRA210_CLK_I2C6, TEGRA210_CLK_PLL_P, 0, 0 }, 27166b301a05SRhyland Klein { TEGRA210_CLK_PLL_DP, TEGRA210_CLK_CLK_MAX, 270000000, 0 }, 27176b301a05SRhyland Klein { TEGRA210_CLK_SOC_THERM, TEGRA210_CLK_PLL_P, 51000000, 0 }, 27186b301a05SRhyland Klein { TEGRA210_CLK_CCLK_G, TEGRA210_CLK_CLK_MAX, 0, 1 }, 27196b301a05SRhyland Klein /* This MUST be the last entry. */ 27206b301a05SRhyland Klein { TEGRA210_CLK_CLK_MAX, TEGRA210_CLK_CLK_MAX, 0, 0 }, 27216b301a05SRhyland Klein }; 27226b301a05SRhyland Klein 27236b301a05SRhyland Klein /** 27246b301a05SRhyland Klein * tegra210_clock_apply_init_table - initialize clocks on Tegra210 SoCs 27256b301a05SRhyland Klein * 27266b301a05SRhyland Klein * Program an initial clock rate and enable or disable clocks needed 27276b301a05SRhyland Klein * by the rest of the kernel, for Tegra210 SoCs. It is intended to be 27286b301a05SRhyland Klein * called by assigning a pointer to it to tegra_clk_apply_init_table - 27296b301a05SRhyland Klein * this will be called as an arch_initcall. No return value. 27306b301a05SRhyland Klein */ 27316b301a05SRhyland Klein static void __init tegra210_clock_apply_init_table(void) 27326b301a05SRhyland Klein { 27336b301a05SRhyland Klein tegra_init_from_table(init_table, clks, TEGRA210_CLK_CLK_MAX); 27346b301a05SRhyland Klein } 27356b301a05SRhyland Klein 27366b301a05SRhyland Klein /** 27376b301a05SRhyland Klein * tegra210_clock_init - Tegra210-specific clock initialization 27386b301a05SRhyland Klein * @np: struct device_node * of the DT node for the SoC CAR IP block 27396b301a05SRhyland Klein * 27406b301a05SRhyland Klein * Register most SoC clocks for the Tegra210 system-on-chip. Intended 27416b301a05SRhyland Klein * to be called by the OF init code when a DT node with the 27426b301a05SRhyland Klein * "nvidia,tegra210-car" string is encountered, and declared with 27436b301a05SRhyland Klein * CLK_OF_DECLARE. No return value. 27446b301a05SRhyland Klein */ 27456b301a05SRhyland Klein static void __init tegra210_clock_init(struct device_node *np) 27466b301a05SRhyland Klein { 27476b301a05SRhyland Klein struct device_node *node; 27486b301a05SRhyland Klein u32 value, clk_m_div; 27496b301a05SRhyland Klein 27506b301a05SRhyland Klein clk_base = of_iomap(np, 0); 27516b301a05SRhyland Klein if (!clk_base) { 27526b301a05SRhyland Klein pr_err("ioremap tegra210 CAR failed\n"); 27536b301a05SRhyland Klein return; 27546b301a05SRhyland Klein } 27556b301a05SRhyland Klein 27566b301a05SRhyland Klein node = of_find_matching_node(NULL, pmc_match); 27576b301a05SRhyland Klein if (!node) { 27586b301a05SRhyland Klein pr_err("Failed to find pmc node\n"); 27596b301a05SRhyland Klein WARN_ON(1); 27606b301a05SRhyland Klein return; 27616b301a05SRhyland Klein } 27626b301a05SRhyland Klein 27636b301a05SRhyland Klein pmc_base = of_iomap(node, 0); 27646b301a05SRhyland Klein if (!pmc_base) { 27656b301a05SRhyland Klein pr_err("Can't map pmc registers\n"); 27666b301a05SRhyland Klein WARN_ON(1); 27676b301a05SRhyland Klein return; 27686b301a05SRhyland Klein } 27696b301a05SRhyland Klein 27706b301a05SRhyland Klein clks = tegra_clk_init(clk_base, TEGRA210_CLK_CLK_MAX, 27716b301a05SRhyland Klein TEGRA210_CAR_BANK_COUNT); 27726b301a05SRhyland Klein if (!clks) 27736b301a05SRhyland Klein return; 27746b301a05SRhyland Klein 27756b301a05SRhyland Klein value = clk_readl(clk_base + SPARE_REG0) >> CLK_M_DIVISOR_SHIFT; 27766b301a05SRhyland Klein clk_m_div = (value & CLK_M_DIVISOR_MASK) + 1; 27776b301a05SRhyland Klein 27786b301a05SRhyland Klein if (tegra_osc_clk_init(clk_base, tegra210_clks, tegra210_input_freq, 27796b301a05SRhyland Klein ARRAY_SIZE(tegra210_input_freq), clk_m_div, 27806b301a05SRhyland Klein &osc_freq, &pll_ref_freq) < 0) 27816b301a05SRhyland Klein return; 27826b301a05SRhyland Klein 27836b301a05SRhyland Klein tegra_fixed_clk_init(tegra210_clks); 27846b301a05SRhyland Klein tegra210_pll_init(clk_base, pmc_base); 27856b301a05SRhyland Klein tegra210_periph_clk_init(clk_base, pmc_base); 27866b301a05SRhyland Klein tegra_audio_clk_init(clk_base, pmc_base, tegra210_clks, 27876b301a05SRhyland Klein tegra210_audio_plls, 27886b301a05SRhyland Klein ARRAY_SIZE(tegra210_audio_plls)); 27896b301a05SRhyland Klein tegra_pmc_clk_init(pmc_base, tegra210_clks); 27906b301a05SRhyland Klein 27916b301a05SRhyland Klein /* For Tegra210, PLLD is the only source for DSIA & DSIB */ 27926b301a05SRhyland Klein value = clk_readl(clk_base + PLLD_BASE); 27936b301a05SRhyland Klein value &= ~BIT(25); 27946b301a05SRhyland Klein clk_writel(value, clk_base + PLLD_BASE); 27956b301a05SRhyland Klein 27966b301a05SRhyland Klein tegra_clk_apply_init_table = tegra210_clock_apply_init_table; 27976b301a05SRhyland Klein 27986b301a05SRhyland Klein tegra_super_clk_gen5_init(clk_base, pmc_base, tegra210_clks, 27996b301a05SRhyland Klein &pll_x_params); 28006b301a05SRhyland Klein tegra_add_of_provider(np); 28016b301a05SRhyland Klein tegra_register_devclks(devclks, ARRAY_SIZE(devclks)); 28026b301a05SRhyland Klein 28036b301a05SRhyland Klein tegra_cpu_car_ops = &tegra210_cpu_car_ops; 28046b301a05SRhyland Klein } 28056b301a05SRhyland Klein CLK_OF_DECLARE(tegra210, "nvidia,tegra210-car", tegra210_clock_init); 2806