10376148fSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2c8a76cacSBoris BREZILLON /*
3c8a76cacSBoris BREZILLON * Copyright (C) 2014 Free Electrons
4c8a76cacSBoris BREZILLON *
5c8a76cacSBoris BREZILLON * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
6c8a76cacSBoris BREZILLON *
7c8a76cacSBoris BREZILLON * Allwinner A31 APB0 clock driver
8c8a76cacSBoris BREZILLON */
9c8a76cacSBoris BREZILLON
10c8a76cacSBoris BREZILLON #include <linux/clk-provider.h>
11439a36d7SPaul Gortmaker #include <linux/init.h>
12c8a76cacSBoris BREZILLON #include <linux/of.h>
13c8a76cacSBoris BREZILLON #include <linux/platform_device.h>
14c8a76cacSBoris BREZILLON
15c8a76cacSBoris BREZILLON /*
16c8a76cacSBoris BREZILLON * The APB0 clk has a configurable divisor.
17c8a76cacSBoris BREZILLON *
18c8a76cacSBoris BREZILLON * We must use a clk_div_table and not a regular power of 2
19c8a76cacSBoris BREZILLON * divisor here, because the first 2 values divide the clock
20c8a76cacSBoris BREZILLON * by 2.
21c8a76cacSBoris BREZILLON */
22c8a76cacSBoris BREZILLON static const struct clk_div_table sun6i_a31_apb0_divs[] = {
23c8a76cacSBoris BREZILLON { .val = 0, .div = 2, },
24c8a76cacSBoris BREZILLON { .val = 1, .div = 2, },
25c8a76cacSBoris BREZILLON { .val = 2, .div = 4, },
26c8a76cacSBoris BREZILLON { .val = 3, .div = 8, },
27c8a76cacSBoris BREZILLON { /* sentinel */ },
28c8a76cacSBoris BREZILLON };
29c8a76cacSBoris BREZILLON
sun6i_a31_apb0_clk_probe(struct platform_device * pdev)30c8a76cacSBoris BREZILLON static int sun6i_a31_apb0_clk_probe(struct platform_device *pdev)
31c8a76cacSBoris BREZILLON {
32c8a76cacSBoris BREZILLON struct device_node *np = pdev->dev.of_node;
33c8a76cacSBoris BREZILLON const char *clk_name = np->name;
34c8a76cacSBoris BREZILLON const char *clk_parent;
35c8a76cacSBoris BREZILLON void __iomem *reg;
36c8a76cacSBoris BREZILLON struct clk *clk;
37c8a76cacSBoris BREZILLON
38*1f38b45bSCai Huoqing reg = devm_platform_ioremap_resource(pdev, 0);
39c8a76cacSBoris BREZILLON if (IS_ERR(reg))
40c8a76cacSBoris BREZILLON return PTR_ERR(reg);
41c8a76cacSBoris BREZILLON
42c8a76cacSBoris BREZILLON clk_parent = of_clk_get_parent_name(np, 0);
43c8a76cacSBoris BREZILLON if (!clk_parent)
44c8a76cacSBoris BREZILLON return -EINVAL;
45c8a76cacSBoris BREZILLON
46c8a76cacSBoris BREZILLON of_property_read_string(np, "clock-output-names", &clk_name);
47c8a76cacSBoris BREZILLON
48c8a76cacSBoris BREZILLON clk = clk_register_divider_table(&pdev->dev, clk_name, clk_parent,
49c8a76cacSBoris BREZILLON 0, reg, 0, 2, 0, sun6i_a31_apb0_divs,
50c8a76cacSBoris BREZILLON NULL);
51c8a76cacSBoris BREZILLON if (IS_ERR(clk))
52c8a76cacSBoris BREZILLON return PTR_ERR(clk);
53c8a76cacSBoris BREZILLON
54c8a76cacSBoris BREZILLON return of_clk_add_provider(np, of_clk_src_simple_get, clk);
55c8a76cacSBoris BREZILLON }
56c8a76cacSBoris BREZILLON
57381c1ccdSEmilio López static const struct of_device_id sun6i_a31_apb0_clk_dt_ids[] = {
58c8a76cacSBoris BREZILLON { .compatible = "allwinner,sun6i-a31-apb0-clk" },
59c8a76cacSBoris BREZILLON { /* sentinel */ }
60c8a76cacSBoris BREZILLON };
61c8a76cacSBoris BREZILLON
62c8a76cacSBoris BREZILLON static struct platform_driver sun6i_a31_apb0_clk_driver = {
63c8a76cacSBoris BREZILLON .driver = {
64c8a76cacSBoris BREZILLON .name = "sun6i-a31-apb0-clk",
65c8a76cacSBoris BREZILLON .of_match_table = sun6i_a31_apb0_clk_dt_ids,
66c8a76cacSBoris BREZILLON },
67c8a76cacSBoris BREZILLON .probe = sun6i_a31_apb0_clk_probe,
68c8a76cacSBoris BREZILLON };
69439a36d7SPaul Gortmaker builtin_platform_driver(sun6i_a31_apb0_clk_driver);
70