19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2783ab76aSChen-Yu Tsai /*
3783ab76aSChen-Yu Tsai * Copyright (c) 2016 Chen-Yu Tsai. All rights reserved.
4783ab76aSChen-Yu Tsai */
5783ab76aSChen-Yu Tsai
6783ab76aSChen-Yu Tsai #include <linux/clk.h>
7783ab76aSChen-Yu Tsai #include <linux/clk-provider.h>
8c8c525b0SSamuel Holland #include <linux/module.h>
9783ab76aSChen-Yu Tsai #include <linux/platform_device.h>
10783ab76aSChen-Yu Tsai #include <linux/reset.h>
11783ab76aSChen-Yu Tsai
12783ab76aSChen-Yu Tsai #include "ccu_common.h"
13783ab76aSChen-Yu Tsai #include "ccu_div.h"
14783ab76aSChen-Yu Tsai #include "ccu_gate.h"
15783ab76aSChen-Yu Tsai #include "ccu_reset.h"
16783ab76aSChen-Yu Tsai
17783ab76aSChen-Yu Tsai #include "ccu-sun9i-a80-de.h"
18783ab76aSChen-Yu Tsai
19783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(fe0_clk, "fe0", "fe0-div",
20783ab76aSChen-Yu Tsai 0x00, BIT(0), 0);
21783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(fe1_clk, "fe1", "fe1-div",
22783ab76aSChen-Yu Tsai 0x00, BIT(1), 0);
23783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(fe2_clk, "fe2", "fe2-div",
24783ab76aSChen-Yu Tsai 0x00, BIT(2), 0);
25783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(iep_deu0_clk, "iep-deu0", "de",
26783ab76aSChen-Yu Tsai 0x00, BIT(4), 0);
27783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(iep_deu1_clk, "iep-deu1", "de",
28783ab76aSChen-Yu Tsai 0x00, BIT(5), 0);
29783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(be0_clk, "be0", "be0-div",
30783ab76aSChen-Yu Tsai 0x00, BIT(8), 0);
31783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(be1_clk, "be1", "be1-div",
32783ab76aSChen-Yu Tsai 0x00, BIT(9), 0);
33783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(be2_clk, "be2", "be2-div",
34783ab76aSChen-Yu Tsai 0x00, BIT(10), 0);
35783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(iep_drc0_clk, "iep-drc0", "de",
36783ab76aSChen-Yu Tsai 0x00, BIT(12), 0);
37783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(iep_drc1_clk, "iep-drc1", "de",
38783ab76aSChen-Yu Tsai 0x00, BIT(13), 0);
39783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(merge_clk, "merge", "de",
40783ab76aSChen-Yu Tsai 0x00, BIT(20), 0);
41783ab76aSChen-Yu Tsai
42783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_fe0_clk, "dram-fe0", "sdram",
43783ab76aSChen-Yu Tsai 0x04, BIT(0), 0);
44783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_fe1_clk, "dram-fe1", "sdram",
45783ab76aSChen-Yu Tsai 0x04, BIT(1), 0);
46783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_fe2_clk, "dram-fe2", "sdram",
47783ab76aSChen-Yu Tsai 0x04, BIT(2), 0);
48783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_deu0_clk, "dram-deu0", "sdram",
49783ab76aSChen-Yu Tsai 0x04, BIT(4), 0);
50783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_deu1_clk, "dram-deu1", "sdram",
51783ab76aSChen-Yu Tsai 0x04, BIT(5), 0);
52783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_be0_clk, "dram-be0", "sdram",
53783ab76aSChen-Yu Tsai 0x04, BIT(8), 0);
54783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_be1_clk, "dram-be1", "sdram",
55783ab76aSChen-Yu Tsai 0x04, BIT(9), 0);
56783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_be2_clk, "dram-be2", "sdram",
57783ab76aSChen-Yu Tsai 0x04, BIT(10), 0);
58783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_drc0_clk, "dram-drc0", "sdram",
59783ab76aSChen-Yu Tsai 0x04, BIT(12), 0);
60783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(dram_drc1_clk, "dram-drc1", "sdram",
61783ab76aSChen-Yu Tsai 0x04, BIT(13), 0);
62783ab76aSChen-Yu Tsai
63783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_fe0_clk, "bus-fe0", "bus-de",
64783ab76aSChen-Yu Tsai 0x08, BIT(0), 0);
65783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_fe1_clk, "bus-fe1", "bus-de",
66783ab76aSChen-Yu Tsai 0x08, BIT(1), 0);
67783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_fe2_clk, "bus-fe2", "bus-de",
68783ab76aSChen-Yu Tsai 0x08, BIT(2), 0);
69783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_deu0_clk, "bus-deu0", "bus-de",
70783ab76aSChen-Yu Tsai 0x08, BIT(4), 0);
71783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_deu1_clk, "bus-deu1", "bus-de",
72783ab76aSChen-Yu Tsai 0x08, BIT(5), 0);
73783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_be0_clk, "bus-be0", "bus-de",
74783ab76aSChen-Yu Tsai 0x08, BIT(8), 0);
75783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_be1_clk, "bus-be1", "bus-de",
76783ab76aSChen-Yu Tsai 0x08, BIT(9), 0);
77783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_be2_clk, "bus-be2", "bus-de",
78783ab76aSChen-Yu Tsai 0x08, BIT(10), 0);
79783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_drc0_clk, "bus-drc0", "bus-de",
80783ab76aSChen-Yu Tsai 0x08, BIT(12), 0);
81783ab76aSChen-Yu Tsai static SUNXI_CCU_GATE(bus_drc1_clk, "bus-drc1", "bus-de",
82783ab76aSChen-Yu Tsai 0x08, BIT(13), 0);
83783ab76aSChen-Yu Tsai
84783ab76aSChen-Yu Tsai static SUNXI_CCU_M(fe0_div_clk, "fe0-div", "de", 0x20, 0, 4, 0);
85783ab76aSChen-Yu Tsai static SUNXI_CCU_M(fe1_div_clk, "fe1-div", "de", 0x20, 4, 4, 0);
86783ab76aSChen-Yu Tsai static SUNXI_CCU_M(fe2_div_clk, "fe2-div", "de", 0x20, 8, 4, 0);
87783ab76aSChen-Yu Tsai static SUNXI_CCU_M(be0_div_clk, "be0-div", "de", 0x20, 16, 4, 0);
88783ab76aSChen-Yu Tsai static SUNXI_CCU_M(be1_div_clk, "be1-div", "de", 0x20, 20, 4, 0);
89783ab76aSChen-Yu Tsai static SUNXI_CCU_M(be2_div_clk, "be2-div", "de", 0x20, 24, 4, 0);
90783ab76aSChen-Yu Tsai
91783ab76aSChen-Yu Tsai static struct ccu_common *sun9i_a80_de_clks[] = {
92783ab76aSChen-Yu Tsai &fe0_clk.common,
93783ab76aSChen-Yu Tsai &fe1_clk.common,
94783ab76aSChen-Yu Tsai &fe2_clk.common,
95783ab76aSChen-Yu Tsai &iep_deu0_clk.common,
96783ab76aSChen-Yu Tsai &iep_deu1_clk.common,
97783ab76aSChen-Yu Tsai &be0_clk.common,
98783ab76aSChen-Yu Tsai &be1_clk.common,
99783ab76aSChen-Yu Tsai &be2_clk.common,
100783ab76aSChen-Yu Tsai &iep_drc0_clk.common,
101783ab76aSChen-Yu Tsai &iep_drc1_clk.common,
102783ab76aSChen-Yu Tsai &merge_clk.common,
103783ab76aSChen-Yu Tsai
104783ab76aSChen-Yu Tsai &dram_fe0_clk.common,
105783ab76aSChen-Yu Tsai &dram_fe1_clk.common,
106783ab76aSChen-Yu Tsai &dram_fe2_clk.common,
107783ab76aSChen-Yu Tsai &dram_deu0_clk.common,
108783ab76aSChen-Yu Tsai &dram_deu1_clk.common,
109783ab76aSChen-Yu Tsai &dram_be0_clk.common,
110783ab76aSChen-Yu Tsai &dram_be1_clk.common,
111783ab76aSChen-Yu Tsai &dram_be2_clk.common,
112783ab76aSChen-Yu Tsai &dram_drc0_clk.common,
113783ab76aSChen-Yu Tsai &dram_drc1_clk.common,
114783ab76aSChen-Yu Tsai
115783ab76aSChen-Yu Tsai &bus_fe0_clk.common,
116783ab76aSChen-Yu Tsai &bus_fe1_clk.common,
117783ab76aSChen-Yu Tsai &bus_fe2_clk.common,
118783ab76aSChen-Yu Tsai &bus_deu0_clk.common,
119783ab76aSChen-Yu Tsai &bus_deu1_clk.common,
120783ab76aSChen-Yu Tsai &bus_be0_clk.common,
121783ab76aSChen-Yu Tsai &bus_be1_clk.common,
122783ab76aSChen-Yu Tsai &bus_be2_clk.common,
123783ab76aSChen-Yu Tsai &bus_drc0_clk.common,
124783ab76aSChen-Yu Tsai &bus_drc1_clk.common,
125783ab76aSChen-Yu Tsai
126783ab76aSChen-Yu Tsai &fe0_div_clk.common,
127783ab76aSChen-Yu Tsai &fe1_div_clk.common,
128783ab76aSChen-Yu Tsai &fe2_div_clk.common,
129783ab76aSChen-Yu Tsai &be0_div_clk.common,
130783ab76aSChen-Yu Tsai &be1_div_clk.common,
131783ab76aSChen-Yu Tsai &be2_div_clk.common,
132783ab76aSChen-Yu Tsai };
133783ab76aSChen-Yu Tsai
134783ab76aSChen-Yu Tsai static struct clk_hw_onecell_data sun9i_a80_de_hw_clks = {
135783ab76aSChen-Yu Tsai .hws = {
136783ab76aSChen-Yu Tsai [CLK_FE0] = &fe0_clk.common.hw,
137783ab76aSChen-Yu Tsai [CLK_FE1] = &fe1_clk.common.hw,
138783ab76aSChen-Yu Tsai [CLK_FE2] = &fe2_clk.common.hw,
139783ab76aSChen-Yu Tsai [CLK_IEP_DEU0] = &iep_deu0_clk.common.hw,
140783ab76aSChen-Yu Tsai [CLK_IEP_DEU1] = &iep_deu1_clk.common.hw,
141783ab76aSChen-Yu Tsai [CLK_BE0] = &be0_clk.common.hw,
142783ab76aSChen-Yu Tsai [CLK_BE1] = &be1_clk.common.hw,
143783ab76aSChen-Yu Tsai [CLK_BE2] = &be2_clk.common.hw,
144783ab76aSChen-Yu Tsai [CLK_IEP_DRC0] = &iep_drc0_clk.common.hw,
145783ab76aSChen-Yu Tsai [CLK_IEP_DRC1] = &iep_drc1_clk.common.hw,
146783ab76aSChen-Yu Tsai [CLK_MERGE] = &merge_clk.common.hw,
147783ab76aSChen-Yu Tsai
148783ab76aSChen-Yu Tsai [CLK_DRAM_FE0] = &dram_fe0_clk.common.hw,
149783ab76aSChen-Yu Tsai [CLK_DRAM_FE1] = &dram_fe1_clk.common.hw,
150783ab76aSChen-Yu Tsai [CLK_DRAM_FE2] = &dram_fe2_clk.common.hw,
151783ab76aSChen-Yu Tsai [CLK_DRAM_DEU0] = &dram_deu0_clk.common.hw,
152783ab76aSChen-Yu Tsai [CLK_DRAM_DEU1] = &dram_deu1_clk.common.hw,
153783ab76aSChen-Yu Tsai [CLK_DRAM_BE0] = &dram_be0_clk.common.hw,
154783ab76aSChen-Yu Tsai [CLK_DRAM_BE1] = &dram_be1_clk.common.hw,
155783ab76aSChen-Yu Tsai [CLK_DRAM_BE2] = &dram_be2_clk.common.hw,
156783ab76aSChen-Yu Tsai [CLK_DRAM_DRC0] = &dram_drc0_clk.common.hw,
157783ab76aSChen-Yu Tsai [CLK_DRAM_DRC1] = &dram_drc1_clk.common.hw,
158783ab76aSChen-Yu Tsai
159783ab76aSChen-Yu Tsai [CLK_BUS_FE0] = &bus_fe0_clk.common.hw,
160783ab76aSChen-Yu Tsai [CLK_BUS_FE1] = &bus_fe1_clk.common.hw,
161783ab76aSChen-Yu Tsai [CLK_BUS_FE2] = &bus_fe2_clk.common.hw,
162783ab76aSChen-Yu Tsai [CLK_BUS_DEU0] = &bus_deu0_clk.common.hw,
163783ab76aSChen-Yu Tsai [CLK_BUS_DEU1] = &bus_deu1_clk.common.hw,
164783ab76aSChen-Yu Tsai [CLK_BUS_BE0] = &bus_be0_clk.common.hw,
165783ab76aSChen-Yu Tsai [CLK_BUS_BE1] = &bus_be1_clk.common.hw,
166783ab76aSChen-Yu Tsai [CLK_BUS_BE2] = &bus_be2_clk.common.hw,
167783ab76aSChen-Yu Tsai [CLK_BUS_DRC0] = &bus_drc0_clk.common.hw,
168783ab76aSChen-Yu Tsai [CLK_BUS_DRC1] = &bus_drc1_clk.common.hw,
169783ab76aSChen-Yu Tsai
170783ab76aSChen-Yu Tsai [CLK_FE0_DIV] = &fe0_div_clk.common.hw,
171783ab76aSChen-Yu Tsai [CLK_FE1_DIV] = &fe1_div_clk.common.hw,
172783ab76aSChen-Yu Tsai [CLK_FE2_DIV] = &fe2_div_clk.common.hw,
173783ab76aSChen-Yu Tsai [CLK_BE0_DIV] = &be0_div_clk.common.hw,
174783ab76aSChen-Yu Tsai [CLK_BE1_DIV] = &be1_div_clk.common.hw,
175783ab76aSChen-Yu Tsai [CLK_BE2_DIV] = &be2_div_clk.common.hw,
176783ab76aSChen-Yu Tsai },
177783ab76aSChen-Yu Tsai .num = CLK_NUMBER,
178783ab76aSChen-Yu Tsai };
179783ab76aSChen-Yu Tsai
180783ab76aSChen-Yu Tsai static struct ccu_reset_map sun9i_a80_de_resets[] = {
181783ab76aSChen-Yu Tsai [RST_FE0] = { 0x0c, BIT(0) },
182783ab76aSChen-Yu Tsai [RST_FE1] = { 0x0c, BIT(1) },
183783ab76aSChen-Yu Tsai [RST_FE2] = { 0x0c, BIT(2) },
184783ab76aSChen-Yu Tsai [RST_DEU0] = { 0x0c, BIT(4) },
185783ab76aSChen-Yu Tsai [RST_DEU1] = { 0x0c, BIT(5) },
186783ab76aSChen-Yu Tsai [RST_BE0] = { 0x0c, BIT(8) },
187783ab76aSChen-Yu Tsai [RST_BE1] = { 0x0c, BIT(9) },
188783ab76aSChen-Yu Tsai [RST_BE2] = { 0x0c, BIT(10) },
189783ab76aSChen-Yu Tsai [RST_DRC0] = { 0x0c, BIT(12) },
190783ab76aSChen-Yu Tsai [RST_DRC1] = { 0x0c, BIT(13) },
191783ab76aSChen-Yu Tsai [RST_MERGE] = { 0x0c, BIT(20) },
192783ab76aSChen-Yu Tsai };
193783ab76aSChen-Yu Tsai
194783ab76aSChen-Yu Tsai static const struct sunxi_ccu_desc sun9i_a80_de_clk_desc = {
195783ab76aSChen-Yu Tsai .ccu_clks = sun9i_a80_de_clks,
196783ab76aSChen-Yu Tsai .num_ccu_clks = ARRAY_SIZE(sun9i_a80_de_clks),
197783ab76aSChen-Yu Tsai
198783ab76aSChen-Yu Tsai .hw_clks = &sun9i_a80_de_hw_clks,
199783ab76aSChen-Yu Tsai
200783ab76aSChen-Yu Tsai .resets = sun9i_a80_de_resets,
201783ab76aSChen-Yu Tsai .num_resets = ARRAY_SIZE(sun9i_a80_de_resets),
202783ab76aSChen-Yu Tsai };
203783ab76aSChen-Yu Tsai
sun9i_a80_de_clk_probe(struct platform_device * pdev)204783ab76aSChen-Yu Tsai static int sun9i_a80_de_clk_probe(struct platform_device *pdev)
205783ab76aSChen-Yu Tsai {
206783ab76aSChen-Yu Tsai struct clk *bus_clk;
207783ab76aSChen-Yu Tsai struct reset_control *rstc;
208783ab76aSChen-Yu Tsai void __iomem *reg;
209783ab76aSChen-Yu Tsai int ret;
210783ab76aSChen-Yu Tsai
211cd9e3b1aSCai Huoqing reg = devm_platform_ioremap_resource(pdev, 0);
212783ab76aSChen-Yu Tsai if (IS_ERR(reg))
213783ab76aSChen-Yu Tsai return PTR_ERR(reg);
214783ab76aSChen-Yu Tsai
215783ab76aSChen-Yu Tsai bus_clk = devm_clk_get(&pdev->dev, "bus");
216*65548985SYang Yingliang if (IS_ERR(bus_clk))
217*65548985SYang Yingliang return dev_err_probe(&pdev->dev, PTR_ERR(bus_clk),
218*65548985SYang Yingliang "Couldn't get bus clk\n");
219783ab76aSChen-Yu Tsai
220783ab76aSChen-Yu Tsai rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
221*65548985SYang Yingliang if (IS_ERR(rstc))
222*65548985SYang Yingliang return dev_err_probe(&pdev->dev, PTR_ERR(rstc),
223*65548985SYang Yingliang "Couldn't get reset control\n");
224783ab76aSChen-Yu Tsai
225783ab76aSChen-Yu Tsai /* The bus clock needs to be enabled for us to access the registers */
226783ab76aSChen-Yu Tsai ret = clk_prepare_enable(bus_clk);
227783ab76aSChen-Yu Tsai if (ret) {
228783ab76aSChen-Yu Tsai dev_err(&pdev->dev, "Couldn't enable bus clk: %d\n", ret);
229783ab76aSChen-Yu Tsai return ret;
230783ab76aSChen-Yu Tsai }
231783ab76aSChen-Yu Tsai
232783ab76aSChen-Yu Tsai /* The reset control needs to be asserted for the controls to work */
233783ab76aSChen-Yu Tsai ret = reset_control_deassert(rstc);
234783ab76aSChen-Yu Tsai if (ret) {
235783ab76aSChen-Yu Tsai dev_err(&pdev->dev,
236783ab76aSChen-Yu Tsai "Couldn't deassert reset control: %d\n", ret);
237783ab76aSChen-Yu Tsai goto err_disable_clk;
238783ab76aSChen-Yu Tsai }
239783ab76aSChen-Yu Tsai
2409bec2b9cSSamuel Holland ret = devm_sunxi_ccu_probe(&pdev->dev, reg, &sun9i_a80_de_clk_desc);
241783ab76aSChen-Yu Tsai if (ret)
242783ab76aSChen-Yu Tsai goto err_assert_reset;
243783ab76aSChen-Yu Tsai
244783ab76aSChen-Yu Tsai return 0;
245783ab76aSChen-Yu Tsai
246783ab76aSChen-Yu Tsai err_assert_reset:
247783ab76aSChen-Yu Tsai reset_control_assert(rstc);
248783ab76aSChen-Yu Tsai err_disable_clk:
249783ab76aSChen-Yu Tsai clk_disable_unprepare(bus_clk);
250783ab76aSChen-Yu Tsai return ret;
251783ab76aSChen-Yu Tsai }
252783ab76aSChen-Yu Tsai
253783ab76aSChen-Yu Tsai static const struct of_device_id sun9i_a80_de_clk_ids[] = {
254783ab76aSChen-Yu Tsai { .compatible = "allwinner,sun9i-a80-de-clks" },
255783ab76aSChen-Yu Tsai { }
256783ab76aSChen-Yu Tsai };
257783ab76aSChen-Yu Tsai
258783ab76aSChen-Yu Tsai static struct platform_driver sun9i_a80_de_clk_driver = {
259783ab76aSChen-Yu Tsai .probe = sun9i_a80_de_clk_probe,
260783ab76aSChen-Yu Tsai .driver = {
261783ab76aSChen-Yu Tsai .name = "sun9i-a80-de-clks",
26266028ddbSSamuel Holland .suppress_bind_attrs = true,
263783ab76aSChen-Yu Tsai .of_match_table = sun9i_a80_de_clk_ids,
264783ab76aSChen-Yu Tsai },
265783ab76aSChen-Yu Tsai };
266c8c525b0SSamuel Holland module_platform_driver(sun9i_a80_de_clk_driver);
267c8c525b0SSamuel Holland
268c8c525b0SSamuel Holland MODULE_IMPORT_NS(SUNXI_CCU);
269c8c525b0SSamuel Holland MODULE_LICENSE("GPL");
270