1*9c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2cdb8b80bSIcenowy Zheng /* 3cdb8b80bSIcenowy Zheng * Copyright (c) 2016 Icenowy Zheng <icenowy@aosc.xyz> 4cdb8b80bSIcenowy Zheng */ 5cdb8b80bSIcenowy Zheng 6cdb8b80bSIcenowy Zheng #include <linux/clk-provider.h> 7cdb8b80bSIcenowy Zheng #include <linux/of_address.h> 8cdb8b80bSIcenowy Zheng #include <linux/platform_device.h> 9cdb8b80bSIcenowy Zheng 10cdb8b80bSIcenowy Zheng #include "ccu_common.h" 11cdb8b80bSIcenowy Zheng #include "ccu_reset.h" 12cdb8b80bSIcenowy Zheng 13cdb8b80bSIcenowy Zheng #include "ccu_div.h" 14cdb8b80bSIcenowy Zheng #include "ccu_gate.h" 15cdb8b80bSIcenowy Zheng #include "ccu_mp.h" 16cdb8b80bSIcenowy Zheng #include "ccu_nm.h" 17cdb8b80bSIcenowy Zheng 18cdb8b80bSIcenowy Zheng #include "ccu-sun8i-r.h" 19cdb8b80bSIcenowy Zheng 20cdb8b80bSIcenowy Zheng static const char * const ar100_parents[] = { "osc32k", "osc24M", 21cdb8b80bSIcenowy Zheng "pll-periph0", "iosc" }; 225a90c14cSChen-Yu Tsai static const char * const a83t_ar100_parents[] = { "osc16M-d512", "osc24M", 235a90c14cSChen-Yu Tsai "pll-periph0", "iosc" }; 2413e0dde8SChen-Yu Tsai static const struct ccu_mux_var_prediv ar100_predivs[] = { 2513e0dde8SChen-Yu Tsai { .index = 2, .shift = 8, .width = 5 }, 2613e0dde8SChen-Yu Tsai }; 27cdb8b80bSIcenowy Zheng 28cdb8b80bSIcenowy Zheng static struct ccu_div ar100_clk = { 29cdb8b80bSIcenowy Zheng .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO), 30cdb8b80bSIcenowy Zheng 31cdb8b80bSIcenowy Zheng .mux = { 32cdb8b80bSIcenowy Zheng .shift = 16, 33cdb8b80bSIcenowy Zheng .width = 2, 34cdb8b80bSIcenowy Zheng 3513e0dde8SChen-Yu Tsai .var_predivs = ar100_predivs, 3613e0dde8SChen-Yu Tsai .n_var_predivs = ARRAY_SIZE(ar100_predivs), 37cdb8b80bSIcenowy Zheng }, 38cdb8b80bSIcenowy Zheng 39cdb8b80bSIcenowy Zheng .common = { 40cdb8b80bSIcenowy Zheng .reg = 0x00, 41cdb8b80bSIcenowy Zheng .features = CCU_FEATURE_VARIABLE_PREDIV, 42cdb8b80bSIcenowy Zheng .hw.init = CLK_HW_INIT_PARENTS("ar100", 43cdb8b80bSIcenowy Zheng ar100_parents, 44cdb8b80bSIcenowy Zheng &ccu_div_ops, 45cdb8b80bSIcenowy Zheng 0), 46cdb8b80bSIcenowy Zheng }, 47cdb8b80bSIcenowy Zheng }; 48cdb8b80bSIcenowy Zheng 495a90c14cSChen-Yu Tsai static struct ccu_div a83t_ar100_clk = { 505a90c14cSChen-Yu Tsai .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO), 515a90c14cSChen-Yu Tsai 525a90c14cSChen-Yu Tsai .mux = { 535a90c14cSChen-Yu Tsai .shift = 16, 545a90c14cSChen-Yu Tsai .width = 2, 555a90c14cSChen-Yu Tsai 565a90c14cSChen-Yu Tsai .var_predivs = ar100_predivs, 575a90c14cSChen-Yu Tsai .n_var_predivs = ARRAY_SIZE(ar100_predivs), 585a90c14cSChen-Yu Tsai }, 595a90c14cSChen-Yu Tsai 605a90c14cSChen-Yu Tsai .common = { 615a90c14cSChen-Yu Tsai .reg = 0x00, 625a90c14cSChen-Yu Tsai .features = CCU_FEATURE_VARIABLE_PREDIV, 635a90c14cSChen-Yu Tsai .hw.init = CLK_HW_INIT_PARENTS("ar100", 645a90c14cSChen-Yu Tsai a83t_ar100_parents, 655a90c14cSChen-Yu Tsai &ccu_div_ops, 665a90c14cSChen-Yu Tsai 0), 675a90c14cSChen-Yu Tsai }, 685a90c14cSChen-Yu Tsai }; 695a90c14cSChen-Yu Tsai 70cdb8b80bSIcenowy Zheng static CLK_FIXED_FACTOR(ahb0_clk, "ahb0", "ar100", 1, 1, 0); 71cdb8b80bSIcenowy Zheng 72cdb8b80bSIcenowy Zheng static struct ccu_div apb0_clk = { 73cdb8b80bSIcenowy Zheng .div = _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO), 74cdb8b80bSIcenowy Zheng 75cdb8b80bSIcenowy Zheng .common = { 76cdb8b80bSIcenowy Zheng .reg = 0x0c, 77cdb8b80bSIcenowy Zheng .hw.init = CLK_HW_INIT("apb0", 78cdb8b80bSIcenowy Zheng "ahb0", 79cdb8b80bSIcenowy Zheng &ccu_div_ops, 80cdb8b80bSIcenowy Zheng 0), 81cdb8b80bSIcenowy Zheng }, 82cdb8b80bSIcenowy Zheng }; 83cdb8b80bSIcenowy Zheng 845a90c14cSChen-Yu Tsai static SUNXI_CCU_M(a83t_apb0_clk, "apb0", "ahb0", 0x0c, 0, 2, 0); 855a90c14cSChen-Yu Tsai 86cdb8b80bSIcenowy Zheng static SUNXI_CCU_GATE(apb0_pio_clk, "apb0-pio", "apb0", 87cdb8b80bSIcenowy Zheng 0x28, BIT(0), 0); 88cdb8b80bSIcenowy Zheng static SUNXI_CCU_GATE(apb0_ir_clk, "apb0-ir", "apb0", 89cdb8b80bSIcenowy Zheng 0x28, BIT(1), 0); 90cdb8b80bSIcenowy Zheng static SUNXI_CCU_GATE(apb0_timer_clk, "apb0-timer", "apb0", 91cdb8b80bSIcenowy Zheng 0x28, BIT(2), 0); 92cdb8b80bSIcenowy Zheng static SUNXI_CCU_GATE(apb0_rsb_clk, "apb0-rsb", "apb0", 93cdb8b80bSIcenowy Zheng 0x28, BIT(3), 0); 94cdb8b80bSIcenowy Zheng static SUNXI_CCU_GATE(apb0_uart_clk, "apb0-uart", "apb0", 95cdb8b80bSIcenowy Zheng 0x28, BIT(4), 0); 96cdb8b80bSIcenowy Zheng static SUNXI_CCU_GATE(apb0_i2c_clk, "apb0-i2c", "apb0", 97cdb8b80bSIcenowy Zheng 0x28, BIT(6), 0); 98cdb8b80bSIcenowy Zheng static SUNXI_CCU_GATE(apb0_twd_clk, "apb0-twd", "apb0", 99cdb8b80bSIcenowy Zheng 0x28, BIT(7), 0); 100cdb8b80bSIcenowy Zheng 10137cabc74SIcenowy Zheng static const char * const r_mod0_default_parents[] = { "osc32k", "osc24M" }; 102cdb8b80bSIcenowy Zheng static SUNXI_CCU_MP_WITH_MUX_GATE(ir_clk, "ir", 103cdb8b80bSIcenowy Zheng r_mod0_default_parents, 0x54, 104cdb8b80bSIcenowy Zheng 0, 4, /* M */ 105cdb8b80bSIcenowy Zheng 16, 2, /* P */ 106cdb8b80bSIcenowy Zheng 24, 2, /* mux */ 107cdb8b80bSIcenowy Zheng BIT(31), /* gate */ 108cdb8b80bSIcenowy Zheng 0); 109cdb8b80bSIcenowy Zheng 1105a90c14cSChen-Yu Tsai static const char *const a83t_r_mod0_parents[] = { "osc16M", "osc24M" }; 1115a90c14cSChen-Yu Tsai static const struct ccu_mux_fixed_prediv a83t_ir_predivs[] = { 1125a90c14cSChen-Yu Tsai { .index = 0, .div = 16 }, 1135a90c14cSChen-Yu Tsai }; 1145a90c14cSChen-Yu Tsai static struct ccu_mp a83t_ir_clk = { 1155a90c14cSChen-Yu Tsai .enable = BIT(31), 1165a90c14cSChen-Yu Tsai 1175a90c14cSChen-Yu Tsai .m = _SUNXI_CCU_DIV(0, 4), 1185a90c14cSChen-Yu Tsai .p = _SUNXI_CCU_DIV(16, 2), 1195a90c14cSChen-Yu Tsai 1205a90c14cSChen-Yu Tsai .mux = { 1215a90c14cSChen-Yu Tsai .shift = 24, 1225a90c14cSChen-Yu Tsai .width = 2, 1235a90c14cSChen-Yu Tsai .fixed_predivs = a83t_ir_predivs, 1245a90c14cSChen-Yu Tsai .n_predivs = ARRAY_SIZE(a83t_ir_predivs), 1255a90c14cSChen-Yu Tsai }, 1265a90c14cSChen-Yu Tsai 1275a90c14cSChen-Yu Tsai .common = { 1285a90c14cSChen-Yu Tsai .reg = 0x54, 1295a90c14cSChen-Yu Tsai .features = CCU_FEATURE_VARIABLE_PREDIV, 1305a90c14cSChen-Yu Tsai .hw.init = CLK_HW_INIT_PARENTS("ir", 1315a90c14cSChen-Yu Tsai a83t_r_mod0_parents, 1325a90c14cSChen-Yu Tsai &ccu_mp_ops, 1335a90c14cSChen-Yu Tsai 0), 1345a90c14cSChen-Yu Tsai }, 1355a90c14cSChen-Yu Tsai }; 1365a90c14cSChen-Yu Tsai 1375a90c14cSChen-Yu Tsai static struct ccu_common *sun8i_a83t_r_ccu_clks[] = { 1385a90c14cSChen-Yu Tsai &a83t_ar100_clk.common, 1395a90c14cSChen-Yu Tsai &a83t_apb0_clk.common, 1405a90c14cSChen-Yu Tsai &apb0_pio_clk.common, 1415a90c14cSChen-Yu Tsai &apb0_ir_clk.common, 1425a90c14cSChen-Yu Tsai &apb0_timer_clk.common, 1435a90c14cSChen-Yu Tsai &apb0_rsb_clk.common, 1445a90c14cSChen-Yu Tsai &apb0_uart_clk.common, 1455a90c14cSChen-Yu Tsai &apb0_i2c_clk.common, 1465a90c14cSChen-Yu Tsai &apb0_twd_clk.common, 1475a90c14cSChen-Yu Tsai &a83t_ir_clk.common, 1485a90c14cSChen-Yu Tsai }; 1495a90c14cSChen-Yu Tsai 150cdb8b80bSIcenowy Zheng static struct ccu_common *sun8i_h3_r_ccu_clks[] = { 151cdb8b80bSIcenowy Zheng &ar100_clk.common, 152cdb8b80bSIcenowy Zheng &apb0_clk.common, 153cdb8b80bSIcenowy Zheng &apb0_pio_clk.common, 154cdb8b80bSIcenowy Zheng &apb0_ir_clk.common, 155cdb8b80bSIcenowy Zheng &apb0_timer_clk.common, 156cdb8b80bSIcenowy Zheng &apb0_uart_clk.common, 157cdb8b80bSIcenowy Zheng &apb0_i2c_clk.common, 158cdb8b80bSIcenowy Zheng &apb0_twd_clk.common, 159cdb8b80bSIcenowy Zheng &ir_clk.common, 160cdb8b80bSIcenowy Zheng }; 161cdb8b80bSIcenowy Zheng 162cdb8b80bSIcenowy Zheng static struct ccu_common *sun50i_a64_r_ccu_clks[] = { 163cdb8b80bSIcenowy Zheng &ar100_clk.common, 164cdb8b80bSIcenowy Zheng &apb0_clk.common, 165cdb8b80bSIcenowy Zheng &apb0_pio_clk.common, 166cdb8b80bSIcenowy Zheng &apb0_ir_clk.common, 167cdb8b80bSIcenowy Zheng &apb0_timer_clk.common, 168cdb8b80bSIcenowy Zheng &apb0_rsb_clk.common, 169cdb8b80bSIcenowy Zheng &apb0_uart_clk.common, 170cdb8b80bSIcenowy Zheng &apb0_i2c_clk.common, 171cdb8b80bSIcenowy Zheng &apb0_twd_clk.common, 172cdb8b80bSIcenowy Zheng &ir_clk.common, 173cdb8b80bSIcenowy Zheng }; 174cdb8b80bSIcenowy Zheng 1755a90c14cSChen-Yu Tsai static struct clk_hw_onecell_data sun8i_a83t_r_hw_clks = { 1765a90c14cSChen-Yu Tsai .hws = { 1775a90c14cSChen-Yu Tsai [CLK_AR100] = &a83t_ar100_clk.common.hw, 1785a90c14cSChen-Yu Tsai [CLK_AHB0] = &ahb0_clk.hw, 1795a90c14cSChen-Yu Tsai [CLK_APB0] = &a83t_apb0_clk.common.hw, 1805a90c14cSChen-Yu Tsai [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 1815a90c14cSChen-Yu Tsai [CLK_APB0_IR] = &apb0_ir_clk.common.hw, 1825a90c14cSChen-Yu Tsai [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw, 1835a90c14cSChen-Yu Tsai [CLK_APB0_RSB] = &apb0_rsb_clk.common.hw, 1845a90c14cSChen-Yu Tsai [CLK_APB0_UART] = &apb0_uart_clk.common.hw, 1855a90c14cSChen-Yu Tsai [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw, 1865a90c14cSChen-Yu Tsai [CLK_APB0_TWD] = &apb0_twd_clk.common.hw, 1875a90c14cSChen-Yu Tsai [CLK_IR] = &a83t_ir_clk.common.hw, 1885a90c14cSChen-Yu Tsai }, 1895a90c14cSChen-Yu Tsai .num = CLK_NUMBER, 1905a90c14cSChen-Yu Tsai }; 1915a90c14cSChen-Yu Tsai 192cdb8b80bSIcenowy Zheng static struct clk_hw_onecell_data sun8i_h3_r_hw_clks = { 193cdb8b80bSIcenowy Zheng .hws = { 194cdb8b80bSIcenowy Zheng [CLK_AR100] = &ar100_clk.common.hw, 195cdb8b80bSIcenowy Zheng [CLK_AHB0] = &ahb0_clk.hw, 196cdb8b80bSIcenowy Zheng [CLK_APB0] = &apb0_clk.common.hw, 197cdb8b80bSIcenowy Zheng [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 198cdb8b80bSIcenowy Zheng [CLK_APB0_IR] = &apb0_ir_clk.common.hw, 199cdb8b80bSIcenowy Zheng [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw, 200cdb8b80bSIcenowy Zheng [CLK_APB0_UART] = &apb0_uart_clk.common.hw, 201cdb8b80bSIcenowy Zheng [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw, 202cdb8b80bSIcenowy Zheng [CLK_APB0_TWD] = &apb0_twd_clk.common.hw, 203cdb8b80bSIcenowy Zheng [CLK_IR] = &ir_clk.common.hw, 204cdb8b80bSIcenowy Zheng }, 205cdb8b80bSIcenowy Zheng .num = CLK_NUMBER, 206cdb8b80bSIcenowy Zheng }; 207cdb8b80bSIcenowy Zheng 208cdb8b80bSIcenowy Zheng static struct clk_hw_onecell_data sun50i_a64_r_hw_clks = { 209cdb8b80bSIcenowy Zheng .hws = { 210cdb8b80bSIcenowy Zheng [CLK_AR100] = &ar100_clk.common.hw, 211cdb8b80bSIcenowy Zheng [CLK_AHB0] = &ahb0_clk.hw, 212cdb8b80bSIcenowy Zheng [CLK_APB0] = &apb0_clk.common.hw, 213cdb8b80bSIcenowy Zheng [CLK_APB0_PIO] = &apb0_pio_clk.common.hw, 214cdb8b80bSIcenowy Zheng [CLK_APB0_IR] = &apb0_ir_clk.common.hw, 215cdb8b80bSIcenowy Zheng [CLK_APB0_TIMER] = &apb0_timer_clk.common.hw, 216cdb8b80bSIcenowy Zheng [CLK_APB0_RSB] = &apb0_rsb_clk.common.hw, 217cdb8b80bSIcenowy Zheng [CLK_APB0_UART] = &apb0_uart_clk.common.hw, 218cdb8b80bSIcenowy Zheng [CLK_APB0_I2C] = &apb0_i2c_clk.common.hw, 219cdb8b80bSIcenowy Zheng [CLK_APB0_TWD] = &apb0_twd_clk.common.hw, 220cdb8b80bSIcenowy Zheng [CLK_IR] = &ir_clk.common.hw, 221cdb8b80bSIcenowy Zheng }, 222cdb8b80bSIcenowy Zheng .num = CLK_NUMBER, 223cdb8b80bSIcenowy Zheng }; 224cdb8b80bSIcenowy Zheng 2255a90c14cSChen-Yu Tsai static struct ccu_reset_map sun8i_a83t_r_ccu_resets[] = { 2265a90c14cSChen-Yu Tsai [RST_APB0_IR] = { 0xb0, BIT(1) }, 2275a90c14cSChen-Yu Tsai [RST_APB0_TIMER] = { 0xb0, BIT(2) }, 2285a90c14cSChen-Yu Tsai [RST_APB0_RSB] = { 0xb0, BIT(3) }, 2295a90c14cSChen-Yu Tsai [RST_APB0_UART] = { 0xb0, BIT(4) }, 2305a90c14cSChen-Yu Tsai [RST_APB0_I2C] = { 0xb0, BIT(6) }, 2315a90c14cSChen-Yu Tsai }; 2325a90c14cSChen-Yu Tsai 233cdb8b80bSIcenowy Zheng static struct ccu_reset_map sun8i_h3_r_ccu_resets[] = { 234cdb8b80bSIcenowy Zheng [RST_APB0_IR] = { 0xb0, BIT(1) }, 235cdb8b80bSIcenowy Zheng [RST_APB0_TIMER] = { 0xb0, BIT(2) }, 236cdb8b80bSIcenowy Zheng [RST_APB0_UART] = { 0xb0, BIT(4) }, 237cdb8b80bSIcenowy Zheng [RST_APB0_I2C] = { 0xb0, BIT(6) }, 238cdb8b80bSIcenowy Zheng }; 239cdb8b80bSIcenowy Zheng 240cdb8b80bSIcenowy Zheng static struct ccu_reset_map sun50i_a64_r_ccu_resets[] = { 241cdb8b80bSIcenowy Zheng [RST_APB0_IR] = { 0xb0, BIT(1) }, 242cdb8b80bSIcenowy Zheng [RST_APB0_TIMER] = { 0xb0, BIT(2) }, 243cdb8b80bSIcenowy Zheng [RST_APB0_RSB] = { 0xb0, BIT(3) }, 244cdb8b80bSIcenowy Zheng [RST_APB0_UART] = { 0xb0, BIT(4) }, 245cdb8b80bSIcenowy Zheng [RST_APB0_I2C] = { 0xb0, BIT(6) }, 246cdb8b80bSIcenowy Zheng }; 247cdb8b80bSIcenowy Zheng 2485a90c14cSChen-Yu Tsai static const struct sunxi_ccu_desc sun8i_a83t_r_ccu_desc = { 2495a90c14cSChen-Yu Tsai .ccu_clks = sun8i_a83t_r_ccu_clks, 2505a90c14cSChen-Yu Tsai .num_ccu_clks = ARRAY_SIZE(sun8i_a83t_r_ccu_clks), 2515a90c14cSChen-Yu Tsai 2525a90c14cSChen-Yu Tsai .hw_clks = &sun8i_a83t_r_hw_clks, 2535a90c14cSChen-Yu Tsai 2545a90c14cSChen-Yu Tsai .resets = sun8i_a83t_r_ccu_resets, 2555a90c14cSChen-Yu Tsai .num_resets = ARRAY_SIZE(sun8i_a83t_r_ccu_resets), 2565a90c14cSChen-Yu Tsai }; 2575a90c14cSChen-Yu Tsai 258cdb8b80bSIcenowy Zheng static const struct sunxi_ccu_desc sun8i_h3_r_ccu_desc = { 259cdb8b80bSIcenowy Zheng .ccu_clks = sun8i_h3_r_ccu_clks, 260cdb8b80bSIcenowy Zheng .num_ccu_clks = ARRAY_SIZE(sun8i_h3_r_ccu_clks), 261cdb8b80bSIcenowy Zheng 262cdb8b80bSIcenowy Zheng .hw_clks = &sun8i_h3_r_hw_clks, 263cdb8b80bSIcenowy Zheng 264cdb8b80bSIcenowy Zheng .resets = sun8i_h3_r_ccu_resets, 265cdb8b80bSIcenowy Zheng .num_resets = ARRAY_SIZE(sun8i_h3_r_ccu_resets), 266cdb8b80bSIcenowy Zheng }; 267cdb8b80bSIcenowy Zheng 268cdb8b80bSIcenowy Zheng static const struct sunxi_ccu_desc sun50i_a64_r_ccu_desc = { 269cdb8b80bSIcenowy Zheng .ccu_clks = sun50i_a64_r_ccu_clks, 270cdb8b80bSIcenowy Zheng .num_ccu_clks = ARRAY_SIZE(sun50i_a64_r_ccu_clks), 271cdb8b80bSIcenowy Zheng 272cdb8b80bSIcenowy Zheng .hw_clks = &sun50i_a64_r_hw_clks, 273cdb8b80bSIcenowy Zheng 274cdb8b80bSIcenowy Zheng .resets = sun50i_a64_r_ccu_resets, 275cdb8b80bSIcenowy Zheng .num_resets = ARRAY_SIZE(sun50i_a64_r_ccu_resets), 276cdb8b80bSIcenowy Zheng }; 277cdb8b80bSIcenowy Zheng 278cdb8b80bSIcenowy Zheng static void __init sunxi_r_ccu_init(struct device_node *node, 279cdb8b80bSIcenowy Zheng const struct sunxi_ccu_desc *desc) 280cdb8b80bSIcenowy Zheng { 281cdb8b80bSIcenowy Zheng void __iomem *reg; 282cdb8b80bSIcenowy Zheng 283cdb8b80bSIcenowy Zheng reg = of_io_request_and_map(node, 0, of_node_full_name(node)); 284cdb8b80bSIcenowy Zheng if (IS_ERR(reg)) { 28516673931SRob Herring pr_err("%pOF: Could not map the clock registers\n", node); 286cdb8b80bSIcenowy Zheng return; 287cdb8b80bSIcenowy Zheng } 288cdb8b80bSIcenowy Zheng 289cdb8b80bSIcenowy Zheng sunxi_ccu_probe(node, reg, desc); 290cdb8b80bSIcenowy Zheng } 291cdb8b80bSIcenowy Zheng 2925a90c14cSChen-Yu Tsai static void __init sun8i_a83t_r_ccu_setup(struct device_node *node) 2935a90c14cSChen-Yu Tsai { 2945a90c14cSChen-Yu Tsai sunxi_r_ccu_init(node, &sun8i_a83t_r_ccu_desc); 2955a90c14cSChen-Yu Tsai } 2965a90c14cSChen-Yu Tsai CLK_OF_DECLARE(sun8i_a83t_r_ccu, "allwinner,sun8i-a83t-r-ccu", 2975a90c14cSChen-Yu Tsai sun8i_a83t_r_ccu_setup); 2985a90c14cSChen-Yu Tsai 299cdb8b80bSIcenowy Zheng static void __init sun8i_h3_r_ccu_setup(struct device_node *node) 300cdb8b80bSIcenowy Zheng { 301cdb8b80bSIcenowy Zheng sunxi_r_ccu_init(node, &sun8i_h3_r_ccu_desc); 302cdb8b80bSIcenowy Zheng } 303cdb8b80bSIcenowy Zheng CLK_OF_DECLARE(sun8i_h3_r_ccu, "allwinner,sun8i-h3-r-ccu", 304cdb8b80bSIcenowy Zheng sun8i_h3_r_ccu_setup); 305cdb8b80bSIcenowy Zheng 306cdb8b80bSIcenowy Zheng static void __init sun50i_a64_r_ccu_setup(struct device_node *node) 307cdb8b80bSIcenowy Zheng { 308cdb8b80bSIcenowy Zheng sunxi_r_ccu_init(node, &sun50i_a64_r_ccu_desc); 309cdb8b80bSIcenowy Zheng } 310cdb8b80bSIcenowy Zheng CLK_OF_DECLARE(sun50i_a64_r_ccu, "allwinner,sun50i-a64-r-ccu", 311cdb8b80bSIcenowy Zheng sun50i_a64_r_ccu_setup); 312