xref: /openbmc/linux/drivers/clk/sunxi-ng/ccu-sun8i-r.c (revision 89f27fb2dd348d8d52a97e6ebec15c64fe461a25)
1cdb8b80bSIcenowy Zheng /*
2cdb8b80bSIcenowy Zheng  * Copyright (c) 2016 Icenowy Zheng <icenowy@aosc.xyz>
3cdb8b80bSIcenowy Zheng  *
4cdb8b80bSIcenowy Zheng  * This software is licensed under the terms of the GNU General Public
5cdb8b80bSIcenowy Zheng  * License version 2, as published by the Free Software Foundation, and
6cdb8b80bSIcenowy Zheng  * may be copied, distributed, and modified under those terms.
7cdb8b80bSIcenowy Zheng  *
8cdb8b80bSIcenowy Zheng  * This program is distributed in the hope that it will be useful,
9cdb8b80bSIcenowy Zheng  * but WITHOUT ANY WARRANTY; without even the implied warranty of
10cdb8b80bSIcenowy Zheng  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11cdb8b80bSIcenowy Zheng  * GNU General Public License for more details.
12cdb8b80bSIcenowy Zheng  */
13cdb8b80bSIcenowy Zheng 
14cdb8b80bSIcenowy Zheng #include <linux/clk-provider.h>
15cdb8b80bSIcenowy Zheng #include <linux/of_address.h>
16cdb8b80bSIcenowy Zheng #include <linux/platform_device.h>
17cdb8b80bSIcenowy Zheng 
18cdb8b80bSIcenowy Zheng #include "ccu_common.h"
19cdb8b80bSIcenowy Zheng #include "ccu_reset.h"
20cdb8b80bSIcenowy Zheng 
21cdb8b80bSIcenowy Zheng #include "ccu_div.h"
22cdb8b80bSIcenowy Zheng #include "ccu_gate.h"
23cdb8b80bSIcenowy Zheng #include "ccu_mp.h"
24cdb8b80bSIcenowy Zheng #include "ccu_nm.h"
25cdb8b80bSIcenowy Zheng 
26cdb8b80bSIcenowy Zheng #include "ccu-sun8i-r.h"
27cdb8b80bSIcenowy Zheng 
286873d207SChen-Yu Tsai static const struct clk_parent_data ar100_parents[] = {
296873d207SChen-Yu Tsai 	{ .fw_name = "losc" },
306873d207SChen-Yu Tsai 	{ .fw_name = "hosc" },
316873d207SChen-Yu Tsai 	{ .fw_name = "pll-periph" },
326873d207SChen-Yu Tsai 	{ .fw_name = "iosc" },
336873d207SChen-Yu Tsai };
346873d207SChen-Yu Tsai 
3513e0dde8SChen-Yu Tsai static const struct ccu_mux_var_prediv ar100_predivs[] = {
3613e0dde8SChen-Yu Tsai 	{ .index = 2, .shift = 8, .width = 5 },
3713e0dde8SChen-Yu Tsai };
38cdb8b80bSIcenowy Zheng 
39cdb8b80bSIcenowy Zheng static struct ccu_div ar100_clk = {
40cdb8b80bSIcenowy Zheng 	.div		= _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO),
41cdb8b80bSIcenowy Zheng 
42cdb8b80bSIcenowy Zheng 	.mux		= {
43cdb8b80bSIcenowy Zheng 		.shift	= 16,
44cdb8b80bSIcenowy Zheng 		.width	= 2,
45cdb8b80bSIcenowy Zheng 
4613e0dde8SChen-Yu Tsai 		.var_predivs	= ar100_predivs,
4713e0dde8SChen-Yu Tsai 		.n_var_predivs	= ARRAY_SIZE(ar100_predivs),
48cdb8b80bSIcenowy Zheng 	},
49cdb8b80bSIcenowy Zheng 
50cdb8b80bSIcenowy Zheng 	.common		= {
51cdb8b80bSIcenowy Zheng 		.reg		= 0x00,
52cdb8b80bSIcenowy Zheng 		.features	= CCU_FEATURE_VARIABLE_PREDIV,
536873d207SChen-Yu Tsai 		.hw.init	= CLK_HW_INIT_PARENTS_DATA("ar100",
54cdb8b80bSIcenowy Zheng 							   ar100_parents,
55cdb8b80bSIcenowy Zheng 							   &ccu_div_ops,
56cdb8b80bSIcenowy Zheng 							   0),
57cdb8b80bSIcenowy Zheng 	},
58cdb8b80bSIcenowy Zheng };
59cdb8b80bSIcenowy Zheng 
6045d0706eSChen-Yu Tsai static CLK_FIXED_FACTOR_HW(ahb0_clk, "ahb0", &ar100_clk.common.hw, 1, 1, 0);
61cdb8b80bSIcenowy Zheng 
62cdb8b80bSIcenowy Zheng static struct ccu_div apb0_clk = {
63cdb8b80bSIcenowy Zheng 	.div		= _SUNXI_CCU_DIV_FLAGS(0, 2, CLK_DIVIDER_POWER_OF_TWO),
64cdb8b80bSIcenowy Zheng 
65cdb8b80bSIcenowy Zheng 	.common		= {
66cdb8b80bSIcenowy Zheng 		.reg		= 0x0c,
676873d207SChen-Yu Tsai 		.hw.init	= CLK_HW_INIT_HW("apb0",
686873d207SChen-Yu Tsai 						 &ahb0_clk.hw,
69cdb8b80bSIcenowy Zheng 						 &ccu_div_ops,
70cdb8b80bSIcenowy Zheng 						 0),
71cdb8b80bSIcenowy Zheng 	},
72cdb8b80bSIcenowy Zheng };
73cdb8b80bSIcenowy Zheng 
745a90c14cSChen-Yu Tsai static SUNXI_CCU_M(a83t_apb0_clk, "apb0", "ahb0", 0x0c, 0, 2, 0);
755a90c14cSChen-Yu Tsai 
76*89f27fb2SChen-Yu Tsai /*
77*89f27fb2SChen-Yu Tsai  * Define the parent as an array that can be reused to save space
78*89f27fb2SChen-Yu Tsai  * instead of having compound literals for each gate. Also have it
79*89f27fb2SChen-Yu Tsai  * non-const so we can change it on the A83T.
80*89f27fb2SChen-Yu Tsai  */
81*89f27fb2SChen-Yu Tsai static const struct clk_hw *apb0_gate_parent[] = { &apb0_clk.common.hw };
82*89f27fb2SChen-Yu Tsai static SUNXI_CCU_GATE_HWS(apb0_pio_clk,		"apb0-pio",
83*89f27fb2SChen-Yu Tsai 			  apb0_gate_parent, 0x28, BIT(0), 0);
84*89f27fb2SChen-Yu Tsai static SUNXI_CCU_GATE_HWS(apb0_ir_clk,		"apb0-ir",
85*89f27fb2SChen-Yu Tsai 			  apb0_gate_parent, 0x28, BIT(1), 0);
86*89f27fb2SChen-Yu Tsai static SUNXI_CCU_GATE_HWS(apb0_timer_clk,	"apb0-timer",
87*89f27fb2SChen-Yu Tsai 			  apb0_gate_parent, 0x28, BIT(2), 0);
88*89f27fb2SChen-Yu Tsai static SUNXI_CCU_GATE_HWS(apb0_rsb_clk,		"apb0-rsb",
89*89f27fb2SChen-Yu Tsai 			  apb0_gate_parent, 0x28, BIT(3), 0);
90*89f27fb2SChen-Yu Tsai static SUNXI_CCU_GATE_HWS(apb0_uart_clk,	"apb0-uart",
91*89f27fb2SChen-Yu Tsai 			  apb0_gate_parent, 0x28, BIT(4), 0);
92*89f27fb2SChen-Yu Tsai static SUNXI_CCU_GATE_HWS(apb0_i2c_clk,		"apb0-i2c",
93*89f27fb2SChen-Yu Tsai 			  apb0_gate_parent, 0x28, BIT(6), 0);
94*89f27fb2SChen-Yu Tsai static SUNXI_CCU_GATE_HWS(apb0_twd_clk,		"apb0-twd",
95*89f27fb2SChen-Yu Tsai 			  apb0_gate_parent, 0x28, BIT(7), 0);
96cdb8b80bSIcenowy Zheng 
9737cabc74SIcenowy Zheng static const char * const r_mod0_default_parents[] = { "osc32k", "osc24M" };
98cdb8b80bSIcenowy Zheng static SUNXI_CCU_MP_WITH_MUX_GATE(ir_clk, "ir",
99cdb8b80bSIcenowy Zheng 				  r_mod0_default_parents, 0x54,
100cdb8b80bSIcenowy Zheng 				  0, 4,		/* M */
101cdb8b80bSIcenowy Zheng 				  16, 2,	/* P */
102cdb8b80bSIcenowy Zheng 				  24, 2,	/* mux */
103cdb8b80bSIcenowy Zheng 				  BIT(31),	/* gate */
104cdb8b80bSIcenowy Zheng 				  0);
105cdb8b80bSIcenowy Zheng 
1066873d207SChen-Yu Tsai static const struct clk_parent_data a83t_r_mod0_parents[] = {
1076873d207SChen-Yu Tsai 	{ .fw_name = "iosc" },
1086873d207SChen-Yu Tsai 	{ .fw_name = "hosc" },
1096873d207SChen-Yu Tsai };
1105a90c14cSChen-Yu Tsai static const struct ccu_mux_fixed_prediv a83t_ir_predivs[] = {
1115a90c14cSChen-Yu Tsai 	{ .index = 0, .div = 16 },
1125a90c14cSChen-Yu Tsai };
1135a90c14cSChen-Yu Tsai static struct ccu_mp a83t_ir_clk = {
1145a90c14cSChen-Yu Tsai 	.enable	= BIT(31),
1155a90c14cSChen-Yu Tsai 
1165a90c14cSChen-Yu Tsai 	.m	= _SUNXI_CCU_DIV(0, 4),
1175a90c14cSChen-Yu Tsai 	.p	= _SUNXI_CCU_DIV(16, 2),
1185a90c14cSChen-Yu Tsai 
1195a90c14cSChen-Yu Tsai 	.mux	= {
1205a90c14cSChen-Yu Tsai 		.shift	= 24,
1215a90c14cSChen-Yu Tsai 		.width	= 2,
1225a90c14cSChen-Yu Tsai 		.fixed_predivs	= a83t_ir_predivs,
1235a90c14cSChen-Yu Tsai 		.n_predivs	= ARRAY_SIZE(a83t_ir_predivs),
1245a90c14cSChen-Yu Tsai 	},
1255a90c14cSChen-Yu Tsai 
1265a90c14cSChen-Yu Tsai 	.common		= {
1275a90c14cSChen-Yu Tsai 		.reg		= 0x54,
1285a90c14cSChen-Yu Tsai 		.features	= CCU_FEATURE_VARIABLE_PREDIV,
1296873d207SChen-Yu Tsai 		.hw.init	= CLK_HW_INIT_PARENTS_DATA("ir",
1305a90c14cSChen-Yu Tsai 							   a83t_r_mod0_parents,
1315a90c14cSChen-Yu Tsai 							   &ccu_mp_ops,
1325a90c14cSChen-Yu Tsai 							   0),
1335a90c14cSChen-Yu Tsai 	},
1345a90c14cSChen-Yu Tsai };
1355a90c14cSChen-Yu Tsai 
1365a90c14cSChen-Yu Tsai static struct ccu_common *sun8i_a83t_r_ccu_clks[] = {
1376873d207SChen-Yu Tsai 	&ar100_clk.common,
1385a90c14cSChen-Yu Tsai 	&a83t_apb0_clk.common,
1395a90c14cSChen-Yu Tsai 	&apb0_pio_clk.common,
1405a90c14cSChen-Yu Tsai 	&apb0_ir_clk.common,
1415a90c14cSChen-Yu Tsai 	&apb0_timer_clk.common,
1425a90c14cSChen-Yu Tsai 	&apb0_rsb_clk.common,
1435a90c14cSChen-Yu Tsai 	&apb0_uart_clk.common,
1445a90c14cSChen-Yu Tsai 	&apb0_i2c_clk.common,
1455a90c14cSChen-Yu Tsai 	&apb0_twd_clk.common,
1465a90c14cSChen-Yu Tsai 	&a83t_ir_clk.common,
1475a90c14cSChen-Yu Tsai };
1485a90c14cSChen-Yu Tsai 
149cdb8b80bSIcenowy Zheng static struct ccu_common *sun8i_h3_r_ccu_clks[] = {
150cdb8b80bSIcenowy Zheng 	&ar100_clk.common,
151cdb8b80bSIcenowy Zheng 	&apb0_clk.common,
152cdb8b80bSIcenowy Zheng 	&apb0_pio_clk.common,
153cdb8b80bSIcenowy Zheng 	&apb0_ir_clk.common,
154cdb8b80bSIcenowy Zheng 	&apb0_timer_clk.common,
155cdb8b80bSIcenowy Zheng 	&apb0_uart_clk.common,
156cdb8b80bSIcenowy Zheng 	&apb0_i2c_clk.common,
157cdb8b80bSIcenowy Zheng 	&apb0_twd_clk.common,
158cdb8b80bSIcenowy Zheng 	&ir_clk.common,
159cdb8b80bSIcenowy Zheng };
160cdb8b80bSIcenowy Zheng 
161cdb8b80bSIcenowy Zheng static struct ccu_common *sun50i_a64_r_ccu_clks[] = {
162cdb8b80bSIcenowy Zheng 	&ar100_clk.common,
163cdb8b80bSIcenowy Zheng 	&apb0_clk.common,
164cdb8b80bSIcenowy Zheng 	&apb0_pio_clk.common,
165cdb8b80bSIcenowy Zheng 	&apb0_ir_clk.common,
166cdb8b80bSIcenowy Zheng 	&apb0_timer_clk.common,
167cdb8b80bSIcenowy Zheng 	&apb0_rsb_clk.common,
168cdb8b80bSIcenowy Zheng 	&apb0_uart_clk.common,
169cdb8b80bSIcenowy Zheng 	&apb0_i2c_clk.common,
170cdb8b80bSIcenowy Zheng 	&apb0_twd_clk.common,
171cdb8b80bSIcenowy Zheng 	&ir_clk.common,
172cdb8b80bSIcenowy Zheng };
173cdb8b80bSIcenowy Zheng 
1745a90c14cSChen-Yu Tsai static struct clk_hw_onecell_data sun8i_a83t_r_hw_clks = {
1755a90c14cSChen-Yu Tsai 	.hws	= {
1766873d207SChen-Yu Tsai 		[CLK_AR100]		= &ar100_clk.common.hw,
1775a90c14cSChen-Yu Tsai 		[CLK_AHB0]		= &ahb0_clk.hw,
1785a90c14cSChen-Yu Tsai 		[CLK_APB0]		= &a83t_apb0_clk.common.hw,
1795a90c14cSChen-Yu Tsai 		[CLK_APB0_PIO]		= &apb0_pio_clk.common.hw,
1805a90c14cSChen-Yu Tsai 		[CLK_APB0_IR]		= &apb0_ir_clk.common.hw,
1815a90c14cSChen-Yu Tsai 		[CLK_APB0_TIMER]	= &apb0_timer_clk.common.hw,
1825a90c14cSChen-Yu Tsai 		[CLK_APB0_RSB]		= &apb0_rsb_clk.common.hw,
1835a90c14cSChen-Yu Tsai 		[CLK_APB0_UART]		= &apb0_uart_clk.common.hw,
1845a90c14cSChen-Yu Tsai 		[CLK_APB0_I2C]		= &apb0_i2c_clk.common.hw,
1855a90c14cSChen-Yu Tsai 		[CLK_APB0_TWD]		= &apb0_twd_clk.common.hw,
1865a90c14cSChen-Yu Tsai 		[CLK_IR]		= &a83t_ir_clk.common.hw,
1875a90c14cSChen-Yu Tsai 	},
1885a90c14cSChen-Yu Tsai 	.num	= CLK_NUMBER,
1895a90c14cSChen-Yu Tsai };
1905a90c14cSChen-Yu Tsai 
191cdb8b80bSIcenowy Zheng static struct clk_hw_onecell_data sun8i_h3_r_hw_clks = {
192cdb8b80bSIcenowy Zheng 	.hws	= {
193cdb8b80bSIcenowy Zheng 		[CLK_AR100]		= &ar100_clk.common.hw,
194cdb8b80bSIcenowy Zheng 		[CLK_AHB0]		= &ahb0_clk.hw,
195cdb8b80bSIcenowy Zheng 		[CLK_APB0]		= &apb0_clk.common.hw,
196cdb8b80bSIcenowy Zheng 		[CLK_APB0_PIO]		= &apb0_pio_clk.common.hw,
197cdb8b80bSIcenowy Zheng 		[CLK_APB0_IR]		= &apb0_ir_clk.common.hw,
198cdb8b80bSIcenowy Zheng 		[CLK_APB0_TIMER]	= &apb0_timer_clk.common.hw,
199cdb8b80bSIcenowy Zheng 		[CLK_APB0_UART]		= &apb0_uart_clk.common.hw,
200cdb8b80bSIcenowy Zheng 		[CLK_APB0_I2C]		= &apb0_i2c_clk.common.hw,
201cdb8b80bSIcenowy Zheng 		[CLK_APB0_TWD]		= &apb0_twd_clk.common.hw,
202cdb8b80bSIcenowy Zheng 		[CLK_IR]		= &ir_clk.common.hw,
203cdb8b80bSIcenowy Zheng 	},
204cdb8b80bSIcenowy Zheng 	.num	= CLK_NUMBER,
205cdb8b80bSIcenowy Zheng };
206cdb8b80bSIcenowy Zheng 
207cdb8b80bSIcenowy Zheng static struct clk_hw_onecell_data sun50i_a64_r_hw_clks = {
208cdb8b80bSIcenowy Zheng 	.hws	= {
209cdb8b80bSIcenowy Zheng 		[CLK_AR100]		= &ar100_clk.common.hw,
210cdb8b80bSIcenowy Zheng 		[CLK_AHB0]		= &ahb0_clk.hw,
211cdb8b80bSIcenowy Zheng 		[CLK_APB0]		= &apb0_clk.common.hw,
212cdb8b80bSIcenowy Zheng 		[CLK_APB0_PIO]		= &apb0_pio_clk.common.hw,
213cdb8b80bSIcenowy Zheng 		[CLK_APB0_IR]		= &apb0_ir_clk.common.hw,
214cdb8b80bSIcenowy Zheng 		[CLK_APB0_TIMER]	= &apb0_timer_clk.common.hw,
215cdb8b80bSIcenowy Zheng 		[CLK_APB0_RSB]		= &apb0_rsb_clk.common.hw,
216cdb8b80bSIcenowy Zheng 		[CLK_APB0_UART]		= &apb0_uart_clk.common.hw,
217cdb8b80bSIcenowy Zheng 		[CLK_APB0_I2C]		= &apb0_i2c_clk.common.hw,
218cdb8b80bSIcenowy Zheng 		[CLK_APB0_TWD]		= &apb0_twd_clk.common.hw,
219cdb8b80bSIcenowy Zheng 		[CLK_IR]		= &ir_clk.common.hw,
220cdb8b80bSIcenowy Zheng 	},
221cdb8b80bSIcenowy Zheng 	.num	= CLK_NUMBER,
222cdb8b80bSIcenowy Zheng };
223cdb8b80bSIcenowy Zheng 
2245a90c14cSChen-Yu Tsai static struct ccu_reset_map sun8i_a83t_r_ccu_resets[] = {
2255a90c14cSChen-Yu Tsai 	[RST_APB0_IR]		=  { 0xb0, BIT(1) },
2265a90c14cSChen-Yu Tsai 	[RST_APB0_TIMER]	=  { 0xb0, BIT(2) },
2275a90c14cSChen-Yu Tsai 	[RST_APB0_RSB]		=  { 0xb0, BIT(3) },
2285a90c14cSChen-Yu Tsai 	[RST_APB0_UART]		=  { 0xb0, BIT(4) },
2295a90c14cSChen-Yu Tsai 	[RST_APB0_I2C]		=  { 0xb0, BIT(6) },
2305a90c14cSChen-Yu Tsai };
2315a90c14cSChen-Yu Tsai 
232cdb8b80bSIcenowy Zheng static struct ccu_reset_map sun8i_h3_r_ccu_resets[] = {
233cdb8b80bSIcenowy Zheng 	[RST_APB0_IR]		=  { 0xb0, BIT(1) },
234cdb8b80bSIcenowy Zheng 	[RST_APB0_TIMER]	=  { 0xb0, BIT(2) },
235cdb8b80bSIcenowy Zheng 	[RST_APB0_UART]		=  { 0xb0, BIT(4) },
236cdb8b80bSIcenowy Zheng 	[RST_APB0_I2C]		=  { 0xb0, BIT(6) },
237cdb8b80bSIcenowy Zheng };
238cdb8b80bSIcenowy Zheng 
239cdb8b80bSIcenowy Zheng static struct ccu_reset_map sun50i_a64_r_ccu_resets[] = {
240cdb8b80bSIcenowy Zheng 	[RST_APB0_IR]		=  { 0xb0, BIT(1) },
241cdb8b80bSIcenowy Zheng 	[RST_APB0_TIMER]	=  { 0xb0, BIT(2) },
242cdb8b80bSIcenowy Zheng 	[RST_APB0_RSB]		=  { 0xb0, BIT(3) },
243cdb8b80bSIcenowy Zheng 	[RST_APB0_UART]		=  { 0xb0, BIT(4) },
244cdb8b80bSIcenowy Zheng 	[RST_APB0_I2C]		=  { 0xb0, BIT(6) },
245cdb8b80bSIcenowy Zheng };
246cdb8b80bSIcenowy Zheng 
2475a90c14cSChen-Yu Tsai static const struct sunxi_ccu_desc sun8i_a83t_r_ccu_desc = {
2485a90c14cSChen-Yu Tsai 	.ccu_clks	= sun8i_a83t_r_ccu_clks,
2495a90c14cSChen-Yu Tsai 	.num_ccu_clks	= ARRAY_SIZE(sun8i_a83t_r_ccu_clks),
2505a90c14cSChen-Yu Tsai 
2515a90c14cSChen-Yu Tsai 	.hw_clks	= &sun8i_a83t_r_hw_clks,
2525a90c14cSChen-Yu Tsai 
2535a90c14cSChen-Yu Tsai 	.resets		= sun8i_a83t_r_ccu_resets,
2545a90c14cSChen-Yu Tsai 	.num_resets	= ARRAY_SIZE(sun8i_a83t_r_ccu_resets),
2555a90c14cSChen-Yu Tsai };
2565a90c14cSChen-Yu Tsai 
257cdb8b80bSIcenowy Zheng static const struct sunxi_ccu_desc sun8i_h3_r_ccu_desc = {
258cdb8b80bSIcenowy Zheng 	.ccu_clks	= sun8i_h3_r_ccu_clks,
259cdb8b80bSIcenowy Zheng 	.num_ccu_clks	= ARRAY_SIZE(sun8i_h3_r_ccu_clks),
260cdb8b80bSIcenowy Zheng 
261cdb8b80bSIcenowy Zheng 	.hw_clks	= &sun8i_h3_r_hw_clks,
262cdb8b80bSIcenowy Zheng 
263cdb8b80bSIcenowy Zheng 	.resets		= sun8i_h3_r_ccu_resets,
264cdb8b80bSIcenowy Zheng 	.num_resets	= ARRAY_SIZE(sun8i_h3_r_ccu_resets),
265cdb8b80bSIcenowy Zheng };
266cdb8b80bSIcenowy Zheng 
267cdb8b80bSIcenowy Zheng static const struct sunxi_ccu_desc sun50i_a64_r_ccu_desc = {
268cdb8b80bSIcenowy Zheng 	.ccu_clks	= sun50i_a64_r_ccu_clks,
269cdb8b80bSIcenowy Zheng 	.num_ccu_clks	= ARRAY_SIZE(sun50i_a64_r_ccu_clks),
270cdb8b80bSIcenowy Zheng 
271cdb8b80bSIcenowy Zheng 	.hw_clks	= &sun50i_a64_r_hw_clks,
272cdb8b80bSIcenowy Zheng 
273cdb8b80bSIcenowy Zheng 	.resets		= sun50i_a64_r_ccu_resets,
274cdb8b80bSIcenowy Zheng 	.num_resets	= ARRAY_SIZE(sun50i_a64_r_ccu_resets),
275cdb8b80bSIcenowy Zheng };
276cdb8b80bSIcenowy Zheng 
277cdb8b80bSIcenowy Zheng static void __init sunxi_r_ccu_init(struct device_node *node,
278cdb8b80bSIcenowy Zheng 				    const struct sunxi_ccu_desc *desc)
279cdb8b80bSIcenowy Zheng {
280cdb8b80bSIcenowy Zheng 	void __iomem *reg;
281cdb8b80bSIcenowy Zheng 
282cdb8b80bSIcenowy Zheng 	reg = of_io_request_and_map(node, 0, of_node_full_name(node));
283cdb8b80bSIcenowy Zheng 	if (IS_ERR(reg)) {
28416673931SRob Herring 		pr_err("%pOF: Could not map the clock registers\n", node);
285cdb8b80bSIcenowy Zheng 		return;
286cdb8b80bSIcenowy Zheng 	}
287cdb8b80bSIcenowy Zheng 
288cdb8b80bSIcenowy Zheng 	sunxi_ccu_probe(node, reg, desc);
289cdb8b80bSIcenowy Zheng }
290cdb8b80bSIcenowy Zheng 
2915a90c14cSChen-Yu Tsai static void __init sun8i_a83t_r_ccu_setup(struct device_node *node)
2925a90c14cSChen-Yu Tsai {
293*89f27fb2SChen-Yu Tsai 	/* Fix apb0 bus gate parents here */
294*89f27fb2SChen-Yu Tsai 	apb0_gate_parent[0] = &a83t_apb0_clk.common.hw;
295*89f27fb2SChen-Yu Tsai 
2965a90c14cSChen-Yu Tsai 	sunxi_r_ccu_init(node, &sun8i_a83t_r_ccu_desc);
2975a90c14cSChen-Yu Tsai }
2985a90c14cSChen-Yu Tsai CLK_OF_DECLARE(sun8i_a83t_r_ccu, "allwinner,sun8i-a83t-r-ccu",
2995a90c14cSChen-Yu Tsai 	       sun8i_a83t_r_ccu_setup);
3005a90c14cSChen-Yu Tsai 
301cdb8b80bSIcenowy Zheng static void __init sun8i_h3_r_ccu_setup(struct device_node *node)
302cdb8b80bSIcenowy Zheng {
303cdb8b80bSIcenowy Zheng 	sunxi_r_ccu_init(node, &sun8i_h3_r_ccu_desc);
304cdb8b80bSIcenowy Zheng }
305cdb8b80bSIcenowy Zheng CLK_OF_DECLARE(sun8i_h3_r_ccu, "allwinner,sun8i-h3-r-ccu",
306cdb8b80bSIcenowy Zheng 	       sun8i_h3_r_ccu_setup);
307cdb8b80bSIcenowy Zheng 
308cdb8b80bSIcenowy Zheng static void __init sun50i_a64_r_ccu_setup(struct device_node *node)
309cdb8b80bSIcenowy Zheng {
310cdb8b80bSIcenowy Zheng 	sunxi_r_ccu_init(node, &sun50i_a64_r_ccu_desc);
311cdb8b80bSIcenowy Zheng }
312cdb8b80bSIcenowy Zheng CLK_OF_DECLARE(sun50i_a64_r_ccu, "allwinner,sun50i-a64-r-ccu",
313cdb8b80bSIcenowy Zheng 	       sun50i_a64_r_ccu_setup);
314