xref: /openbmc/linux/drivers/clk/socfpga/clk-periph.c (revision 97259e99bdc9144d071815536f1dbc2e41c6b5a8)
1*97259e99SSteffen Trumtrar /*
2*97259e99SSteffen Trumtrar  *  Copyright 2011-2012 Calxeda, Inc.
3*97259e99SSteffen Trumtrar  *  Copyright (C) 2012-2013 Altera Corporation <www.altera.com>
4*97259e99SSteffen Trumtrar  *
5*97259e99SSteffen Trumtrar  * This program is free software; you can redistribute it and/or modify
6*97259e99SSteffen Trumtrar  * it under the terms of the GNU General Public License as published by
7*97259e99SSteffen Trumtrar  * the Free Software Foundation; either version 2 of the License, or
8*97259e99SSteffen Trumtrar  * (at your option) any later version.
9*97259e99SSteffen Trumtrar  *
10*97259e99SSteffen Trumtrar  * This program is distributed in the hope that it will be useful,
11*97259e99SSteffen Trumtrar  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12*97259e99SSteffen Trumtrar  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13*97259e99SSteffen Trumtrar  * GNU General Public License for more details.
14*97259e99SSteffen Trumtrar  *
15*97259e99SSteffen Trumtrar  * Based from clk-highbank.c
16*97259e99SSteffen Trumtrar  *
17*97259e99SSteffen Trumtrar  */
18*97259e99SSteffen Trumtrar #include <linux/clk.h>
19*97259e99SSteffen Trumtrar #include <linux/clkdev.h>
20*97259e99SSteffen Trumtrar #include <linux/clk-provider.h>
21*97259e99SSteffen Trumtrar #include <linux/io.h>
22*97259e99SSteffen Trumtrar #include <linux/of.h>
23*97259e99SSteffen Trumtrar 
24*97259e99SSteffen Trumtrar #include "clk.h"
25*97259e99SSteffen Trumtrar 
26*97259e99SSteffen Trumtrar #define to_socfpga_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw)
27*97259e99SSteffen Trumtrar 
28*97259e99SSteffen Trumtrar static unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk,
29*97259e99SSteffen Trumtrar 					     unsigned long parent_rate)
30*97259e99SSteffen Trumtrar {
31*97259e99SSteffen Trumtrar 	struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk);
32*97259e99SSteffen Trumtrar 	u32 div;
33*97259e99SSteffen Trumtrar 
34*97259e99SSteffen Trumtrar 	if (socfpgaclk->fixed_div)
35*97259e99SSteffen Trumtrar 		div = socfpgaclk->fixed_div;
36*97259e99SSteffen Trumtrar 	else
37*97259e99SSteffen Trumtrar 		div = ((readl(socfpgaclk->hw.reg) & 0x1ff) + 1);
38*97259e99SSteffen Trumtrar 
39*97259e99SSteffen Trumtrar 	return parent_rate / div;
40*97259e99SSteffen Trumtrar }
41*97259e99SSteffen Trumtrar 
42*97259e99SSteffen Trumtrar static const struct clk_ops periclk_ops = {
43*97259e99SSteffen Trumtrar 	.recalc_rate = clk_periclk_recalc_rate,
44*97259e99SSteffen Trumtrar };
45*97259e99SSteffen Trumtrar 
46*97259e99SSteffen Trumtrar static __init void __socfpga_periph_init(struct device_node *node,
47*97259e99SSteffen Trumtrar 	const struct clk_ops *ops)
48*97259e99SSteffen Trumtrar {
49*97259e99SSteffen Trumtrar 	u32 reg;
50*97259e99SSteffen Trumtrar 	struct clk *clk;
51*97259e99SSteffen Trumtrar 	struct socfpga_periph_clk *periph_clk;
52*97259e99SSteffen Trumtrar 	const char *clk_name = node->name;
53*97259e99SSteffen Trumtrar 	const char *parent_name;
54*97259e99SSteffen Trumtrar 	struct clk_init_data init;
55*97259e99SSteffen Trumtrar 	int rc;
56*97259e99SSteffen Trumtrar 	u32 fixed_div;
57*97259e99SSteffen Trumtrar 
58*97259e99SSteffen Trumtrar 	of_property_read_u32(node, "reg", &reg);
59*97259e99SSteffen Trumtrar 
60*97259e99SSteffen Trumtrar 	periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL);
61*97259e99SSteffen Trumtrar 	if (WARN_ON(!periph_clk))
62*97259e99SSteffen Trumtrar 		return;
63*97259e99SSteffen Trumtrar 
64*97259e99SSteffen Trumtrar 	periph_clk->hw.reg = clk_mgr_base_addr + reg;
65*97259e99SSteffen Trumtrar 
66*97259e99SSteffen Trumtrar 	rc = of_property_read_u32(node, "fixed-divider", &fixed_div);
67*97259e99SSteffen Trumtrar 	if (rc)
68*97259e99SSteffen Trumtrar 		periph_clk->fixed_div = 0;
69*97259e99SSteffen Trumtrar 	else
70*97259e99SSteffen Trumtrar 		periph_clk->fixed_div = fixed_div;
71*97259e99SSteffen Trumtrar 
72*97259e99SSteffen Trumtrar 	of_property_read_string(node, "clock-output-names", &clk_name);
73*97259e99SSteffen Trumtrar 
74*97259e99SSteffen Trumtrar 	init.name = clk_name;
75*97259e99SSteffen Trumtrar 	init.ops = ops;
76*97259e99SSteffen Trumtrar 	init.flags = 0;
77*97259e99SSteffen Trumtrar 	parent_name = of_clk_get_parent_name(node, 0);
78*97259e99SSteffen Trumtrar 	init.parent_names = &parent_name;
79*97259e99SSteffen Trumtrar 	init.num_parents = 1;
80*97259e99SSteffen Trumtrar 
81*97259e99SSteffen Trumtrar 	periph_clk->hw.hw.init = &init;
82*97259e99SSteffen Trumtrar 
83*97259e99SSteffen Trumtrar 	clk = clk_register(NULL, &periph_clk->hw.hw);
84*97259e99SSteffen Trumtrar 	if (WARN_ON(IS_ERR(clk))) {
85*97259e99SSteffen Trumtrar 		kfree(periph_clk);
86*97259e99SSteffen Trumtrar 		return;
87*97259e99SSteffen Trumtrar 	}
88*97259e99SSteffen Trumtrar 	rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
89*97259e99SSteffen Trumtrar }
90*97259e99SSteffen Trumtrar 
91*97259e99SSteffen Trumtrar void __init socfpga_periph_init(struct device_node *node)
92*97259e99SSteffen Trumtrar {
93*97259e99SSteffen Trumtrar 	__socfpga_periph_init(node, &periclk_ops);
94*97259e99SSteffen Trumtrar }
95