197259e99SSteffen Trumtrar /* 297259e99SSteffen Trumtrar * Copyright 2011-2012 Calxeda, Inc. 397259e99SSteffen Trumtrar * Copyright (C) 2012-2013 Altera Corporation <www.altera.com> 497259e99SSteffen Trumtrar * 597259e99SSteffen Trumtrar * This program is free software; you can redistribute it and/or modify 697259e99SSteffen Trumtrar * it under the terms of the GNU General Public License as published by 797259e99SSteffen Trumtrar * the Free Software Foundation; either version 2 of the License, or 897259e99SSteffen Trumtrar * (at your option) any later version. 997259e99SSteffen Trumtrar * 1097259e99SSteffen Trumtrar * This program is distributed in the hope that it will be useful, 1197259e99SSteffen Trumtrar * but WITHOUT ANY WARRANTY; without even the implied warranty of 1297259e99SSteffen Trumtrar * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1397259e99SSteffen Trumtrar * GNU General Public License for more details. 1497259e99SSteffen Trumtrar * 1597259e99SSteffen Trumtrar * Based from clk-highbank.c 1697259e99SSteffen Trumtrar * 1797259e99SSteffen Trumtrar */ 18b0af24b5SStephen Boyd #include <linux/slab.h> 1997259e99SSteffen Trumtrar #include <linux/clk-provider.h> 2097259e99SSteffen Trumtrar #include <linux/io.h> 2197259e99SSteffen Trumtrar #include <linux/of.h> 2297259e99SSteffen Trumtrar 2397259e99SSteffen Trumtrar #include "clk.h" 2497259e99SSteffen Trumtrar 2597259e99SSteffen Trumtrar #define to_socfpga_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw) 2697259e99SSteffen Trumtrar 2797259e99SSteffen Trumtrar static unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk, 2897259e99SSteffen Trumtrar unsigned long parent_rate) 2997259e99SSteffen Trumtrar { 3097259e99SSteffen Trumtrar struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk); 310691bb1bSDinh Nguyen u32 div, val; 3297259e99SSteffen Trumtrar 330691bb1bSDinh Nguyen if (socfpgaclk->fixed_div) { 3497259e99SSteffen Trumtrar div = socfpgaclk->fixed_div; 350691bb1bSDinh Nguyen } else { 360691bb1bSDinh Nguyen if (socfpgaclk->div_reg) { 370691bb1bSDinh Nguyen val = readl(socfpgaclk->div_reg) >> socfpgaclk->shift; 3825d4d341SAndy Shevchenko val &= GENMASK(socfpgaclk->width - 1, 0); 390691bb1bSDinh Nguyen parent_rate /= (val + 1); 400691bb1bSDinh Nguyen } 4197259e99SSteffen Trumtrar div = ((readl(socfpgaclk->hw.reg) & 0x1ff) + 1); 420691bb1bSDinh Nguyen } 4397259e99SSteffen Trumtrar 4497259e99SSteffen Trumtrar return parent_rate / div; 4597259e99SSteffen Trumtrar } 4697259e99SSteffen Trumtrar 47*34d5003bSDinh Nguyen static u8 clk_periclk_get_parent(struct clk_hw *hwclk) 48*34d5003bSDinh Nguyen { 49*34d5003bSDinh Nguyen u32 clk_src; 50*34d5003bSDinh Nguyen 51*34d5003bSDinh Nguyen clk_src = readl(clk_mgr_base_addr + CLKMGR_DBCTRL); 52*34d5003bSDinh Nguyen return clk_src & 0x1; 53*34d5003bSDinh Nguyen } 54*34d5003bSDinh Nguyen 5597259e99SSteffen Trumtrar static const struct clk_ops periclk_ops = { 5697259e99SSteffen Trumtrar .recalc_rate = clk_periclk_recalc_rate, 57*34d5003bSDinh Nguyen .get_parent = clk_periclk_get_parent, 5897259e99SSteffen Trumtrar }; 5997259e99SSteffen Trumtrar 6097259e99SSteffen Trumtrar static __init void __socfpga_periph_init(struct device_node *node, 6197259e99SSteffen Trumtrar const struct clk_ops *ops) 6297259e99SSteffen Trumtrar { 6397259e99SSteffen Trumtrar u32 reg; 6497259e99SSteffen Trumtrar struct clk *clk; 6597259e99SSteffen Trumtrar struct socfpga_periph_clk *periph_clk; 6697259e99SSteffen Trumtrar const char *clk_name = node->name; 67*34d5003bSDinh Nguyen const char *parent_name[SOCFPGA_MAX_PARENTS]; 6897259e99SSteffen Trumtrar struct clk_init_data init; 6997259e99SSteffen Trumtrar int rc; 7097259e99SSteffen Trumtrar u32 fixed_div; 710691bb1bSDinh Nguyen u32 div_reg[3]; 7297259e99SSteffen Trumtrar 7397259e99SSteffen Trumtrar of_property_read_u32(node, "reg", ®); 7497259e99SSteffen Trumtrar 7597259e99SSteffen Trumtrar periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL); 7697259e99SSteffen Trumtrar if (WARN_ON(!periph_clk)) 7797259e99SSteffen Trumtrar return; 7897259e99SSteffen Trumtrar 7997259e99SSteffen Trumtrar periph_clk->hw.reg = clk_mgr_base_addr + reg; 8097259e99SSteffen Trumtrar 810691bb1bSDinh Nguyen rc = of_property_read_u32_array(node, "div-reg", div_reg, 3); 820691bb1bSDinh Nguyen if (!rc) { 830691bb1bSDinh Nguyen periph_clk->div_reg = clk_mgr_base_addr + div_reg[0]; 840691bb1bSDinh Nguyen periph_clk->shift = div_reg[1]; 850691bb1bSDinh Nguyen periph_clk->width = div_reg[2]; 860691bb1bSDinh Nguyen } else { 87e45310bfSStephen Boyd periph_clk->div_reg = NULL; 880691bb1bSDinh Nguyen } 890691bb1bSDinh Nguyen 9097259e99SSteffen Trumtrar rc = of_property_read_u32(node, "fixed-divider", &fixed_div); 9197259e99SSteffen Trumtrar if (rc) 9297259e99SSteffen Trumtrar periph_clk->fixed_div = 0; 9397259e99SSteffen Trumtrar else 9497259e99SSteffen Trumtrar periph_clk->fixed_div = fixed_div; 9597259e99SSteffen Trumtrar 9697259e99SSteffen Trumtrar of_property_read_string(node, "clock-output-names", &clk_name); 9797259e99SSteffen Trumtrar 9897259e99SSteffen Trumtrar init.name = clk_name; 9997259e99SSteffen Trumtrar init.ops = ops; 10097259e99SSteffen Trumtrar init.flags = 0; 101*34d5003bSDinh Nguyen 102*34d5003bSDinh Nguyen init.num_parents = of_clk_parent_fill(node, parent_name, 103*34d5003bSDinh Nguyen SOCFPGA_MAX_PARENTS); 104*34d5003bSDinh Nguyen init.parent_names = parent_name; 10597259e99SSteffen Trumtrar 10697259e99SSteffen Trumtrar periph_clk->hw.hw.init = &init; 10797259e99SSteffen Trumtrar 10897259e99SSteffen Trumtrar clk = clk_register(NULL, &periph_clk->hw.hw); 10997259e99SSteffen Trumtrar if (WARN_ON(IS_ERR(clk))) { 11097259e99SSteffen Trumtrar kfree(periph_clk); 11197259e99SSteffen Trumtrar return; 11297259e99SSteffen Trumtrar } 11397259e99SSteffen Trumtrar rc = of_clk_add_provider(node, of_clk_src_simple_get, clk); 11497259e99SSteffen Trumtrar } 11597259e99SSteffen Trumtrar 11697259e99SSteffen Trumtrar void __init socfpga_periph_init(struct device_node *node) 11797259e99SSteffen Trumtrar { 11897259e99SSteffen Trumtrar __socfpga_periph_init(node, &periclk_ops); 11997259e99SSteffen Trumtrar } 120