197259e99SSteffen Trumtrar /* 297259e99SSteffen Trumtrar * Copyright 2011-2012 Calxeda, Inc. 397259e99SSteffen Trumtrar * Copyright (C) 2012-2013 Altera Corporation <www.altera.com> 497259e99SSteffen Trumtrar * 597259e99SSteffen Trumtrar * This program is free software; you can redistribute it and/or modify 697259e99SSteffen Trumtrar * it under the terms of the GNU General Public License as published by 797259e99SSteffen Trumtrar * the Free Software Foundation; either version 2 of the License, or 897259e99SSteffen Trumtrar * (at your option) any later version. 997259e99SSteffen Trumtrar * 1097259e99SSteffen Trumtrar * This program is distributed in the hope that it will be useful, 1197259e99SSteffen Trumtrar * but WITHOUT ANY WARRANTY; without even the implied warranty of 1297259e99SSteffen Trumtrar * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1397259e99SSteffen Trumtrar * GNU General Public License for more details. 1497259e99SSteffen Trumtrar * 1597259e99SSteffen Trumtrar * Based from clk-highbank.c 1697259e99SSteffen Trumtrar * 1797259e99SSteffen Trumtrar */ 1897259e99SSteffen Trumtrar #include <linux/clk.h> 1997259e99SSteffen Trumtrar #include <linux/clkdev.h> 2097259e99SSteffen Trumtrar #include <linux/clk-provider.h> 2197259e99SSteffen Trumtrar #include <linux/io.h> 2297259e99SSteffen Trumtrar #include <linux/of.h> 2397259e99SSteffen Trumtrar 2497259e99SSteffen Trumtrar #include "clk.h" 2597259e99SSteffen Trumtrar 2697259e99SSteffen Trumtrar #define to_socfpga_periph_clk(p) container_of(p, struct socfpga_periph_clk, hw.hw) 2797259e99SSteffen Trumtrar 2897259e99SSteffen Trumtrar static unsigned long clk_periclk_recalc_rate(struct clk_hw *hwclk, 2997259e99SSteffen Trumtrar unsigned long parent_rate) 3097259e99SSteffen Trumtrar { 3197259e99SSteffen Trumtrar struct socfpga_periph_clk *socfpgaclk = to_socfpga_periph_clk(hwclk); 32*0691bb1bSDinh Nguyen u32 div, val; 3397259e99SSteffen Trumtrar 34*0691bb1bSDinh Nguyen if (socfpgaclk->fixed_div) { 3597259e99SSteffen Trumtrar div = socfpgaclk->fixed_div; 36*0691bb1bSDinh Nguyen } else { 37*0691bb1bSDinh Nguyen if (socfpgaclk->div_reg) { 38*0691bb1bSDinh Nguyen val = readl(socfpgaclk->div_reg) >> socfpgaclk->shift; 39*0691bb1bSDinh Nguyen val &= div_mask(socfpgaclk->width); 40*0691bb1bSDinh Nguyen parent_rate /= (val + 1); 41*0691bb1bSDinh Nguyen } 4297259e99SSteffen Trumtrar div = ((readl(socfpgaclk->hw.reg) & 0x1ff) + 1); 43*0691bb1bSDinh Nguyen } 4497259e99SSteffen Trumtrar 4597259e99SSteffen Trumtrar return parent_rate / div; 4697259e99SSteffen Trumtrar } 4797259e99SSteffen Trumtrar 4897259e99SSteffen Trumtrar static const struct clk_ops periclk_ops = { 4997259e99SSteffen Trumtrar .recalc_rate = clk_periclk_recalc_rate, 5097259e99SSteffen Trumtrar }; 5197259e99SSteffen Trumtrar 5297259e99SSteffen Trumtrar static __init void __socfpga_periph_init(struct device_node *node, 5397259e99SSteffen Trumtrar const struct clk_ops *ops) 5497259e99SSteffen Trumtrar { 5597259e99SSteffen Trumtrar u32 reg; 5697259e99SSteffen Trumtrar struct clk *clk; 5797259e99SSteffen Trumtrar struct socfpga_periph_clk *periph_clk; 5897259e99SSteffen Trumtrar const char *clk_name = node->name; 5997259e99SSteffen Trumtrar const char *parent_name; 6097259e99SSteffen Trumtrar struct clk_init_data init; 6197259e99SSteffen Trumtrar int rc; 6297259e99SSteffen Trumtrar u32 fixed_div; 63*0691bb1bSDinh Nguyen u32 div_reg[3]; 6497259e99SSteffen Trumtrar 6597259e99SSteffen Trumtrar of_property_read_u32(node, "reg", ®); 6697259e99SSteffen Trumtrar 6797259e99SSteffen Trumtrar periph_clk = kzalloc(sizeof(*periph_clk), GFP_KERNEL); 6897259e99SSteffen Trumtrar if (WARN_ON(!periph_clk)) 6997259e99SSteffen Trumtrar return; 7097259e99SSteffen Trumtrar 7197259e99SSteffen Trumtrar periph_clk->hw.reg = clk_mgr_base_addr + reg; 7297259e99SSteffen Trumtrar 73*0691bb1bSDinh Nguyen rc = of_property_read_u32_array(node, "div-reg", div_reg, 3); 74*0691bb1bSDinh Nguyen if (!rc) { 75*0691bb1bSDinh Nguyen periph_clk->div_reg = clk_mgr_base_addr + div_reg[0]; 76*0691bb1bSDinh Nguyen periph_clk->shift = div_reg[1]; 77*0691bb1bSDinh Nguyen periph_clk->width = div_reg[2]; 78*0691bb1bSDinh Nguyen } else { 79*0691bb1bSDinh Nguyen periph_clk->div_reg = 0; 80*0691bb1bSDinh Nguyen } 81*0691bb1bSDinh Nguyen 8297259e99SSteffen Trumtrar rc = of_property_read_u32(node, "fixed-divider", &fixed_div); 8397259e99SSteffen Trumtrar if (rc) 8497259e99SSteffen Trumtrar periph_clk->fixed_div = 0; 8597259e99SSteffen Trumtrar else 8697259e99SSteffen Trumtrar periph_clk->fixed_div = fixed_div; 8797259e99SSteffen Trumtrar 8897259e99SSteffen Trumtrar of_property_read_string(node, "clock-output-names", &clk_name); 8997259e99SSteffen Trumtrar 9097259e99SSteffen Trumtrar init.name = clk_name; 9197259e99SSteffen Trumtrar init.ops = ops; 9297259e99SSteffen Trumtrar init.flags = 0; 9397259e99SSteffen Trumtrar parent_name = of_clk_get_parent_name(node, 0); 9497259e99SSteffen Trumtrar init.parent_names = &parent_name; 9597259e99SSteffen Trumtrar init.num_parents = 1; 9697259e99SSteffen Trumtrar 9797259e99SSteffen Trumtrar periph_clk->hw.hw.init = &init; 9897259e99SSteffen Trumtrar 9997259e99SSteffen Trumtrar clk = clk_register(NULL, &periph_clk->hw.hw); 10097259e99SSteffen Trumtrar if (WARN_ON(IS_ERR(clk))) { 10197259e99SSteffen Trumtrar kfree(periph_clk); 10297259e99SSteffen Trumtrar return; 10397259e99SSteffen Trumtrar } 10497259e99SSteffen Trumtrar rc = of_clk_add_provider(node, of_clk_src_simple_get, clk); 10597259e99SSteffen Trumtrar } 10697259e99SSteffen Trumtrar 10797259e99SSteffen Trumtrar void __init socfpga_periph_init(struct device_node *node) 10897259e99SSteffen Trumtrar { 10997259e99SSteffen Trumtrar __socfpga_periph_init(node, &periclk_ops); 11097259e99SSteffen Trumtrar } 111