1*d39e55e0SRahul Sharma /* 2*d39e55e0SRahul Sharma * Copyright (c) 2014 Samsung Electronics Co., Ltd. 3*d39e55e0SRahul Sharma * Author: Rahul Sharma <rahul.sharma@samsung.com> 4*d39e55e0SRahul Sharma * 5*d39e55e0SRahul Sharma * This program is free software; you can redistribute it and/or modify 6*d39e55e0SRahul Sharma * it under the terms of the GNU General Public License version 2 as 7*d39e55e0SRahul Sharma * published by the Free Software Foundation. 8*d39e55e0SRahul Sharma * 9*d39e55e0SRahul Sharma * Common Clock Framework support for Exynos5260 SoC. 10*d39e55e0SRahul Sharma */ 11*d39e55e0SRahul Sharma 12*d39e55e0SRahul Sharma #include <linux/clk.h> 13*d39e55e0SRahul Sharma #include <linux/clkdev.h> 14*d39e55e0SRahul Sharma #include <linux/clk-provider.h> 15*d39e55e0SRahul Sharma #include <linux/of.h> 16*d39e55e0SRahul Sharma #include <linux/of_address.h> 17*d39e55e0SRahul Sharma #include <linux/syscore_ops.h> 18*d39e55e0SRahul Sharma 19*d39e55e0SRahul Sharma #include "clk-exynos5260.h" 20*d39e55e0SRahul Sharma #include "clk.h" 21*d39e55e0SRahul Sharma #include "clk-pll.h" 22*d39e55e0SRahul Sharma 23*d39e55e0SRahul Sharma #include <dt-bindings/clock/exynos5260-clk.h> 24*d39e55e0SRahul Sharma 25*d39e55e0SRahul Sharma static LIST_HEAD(clock_reg_cache_list); 26*d39e55e0SRahul Sharma 27*d39e55e0SRahul Sharma struct exynos5260_clock_reg_cache { 28*d39e55e0SRahul Sharma struct list_head node; 29*d39e55e0SRahul Sharma void __iomem *reg_base; 30*d39e55e0SRahul Sharma struct samsung_clk_reg_dump *rdump; 31*d39e55e0SRahul Sharma unsigned int rd_num; 32*d39e55e0SRahul Sharma }; 33*d39e55e0SRahul Sharma 34*d39e55e0SRahul Sharma struct exynos5260_cmu_info { 35*d39e55e0SRahul Sharma /* list of pll clocks and respective count */ 36*d39e55e0SRahul Sharma struct samsung_pll_clock *pll_clks; 37*d39e55e0SRahul Sharma unsigned int nr_pll_clks; 38*d39e55e0SRahul Sharma /* list of mux clocks and respective count */ 39*d39e55e0SRahul Sharma struct samsung_mux_clock *mux_clks; 40*d39e55e0SRahul Sharma unsigned int nr_mux_clks; 41*d39e55e0SRahul Sharma /* list of div clocks and respective count */ 42*d39e55e0SRahul Sharma struct samsung_div_clock *div_clks; 43*d39e55e0SRahul Sharma unsigned int nr_div_clks; 44*d39e55e0SRahul Sharma /* list of gate clocks and respective count */ 45*d39e55e0SRahul Sharma struct samsung_gate_clock *gate_clks; 46*d39e55e0SRahul Sharma unsigned int nr_gate_clks; 47*d39e55e0SRahul Sharma /* list of fixed clocks and respective count */ 48*d39e55e0SRahul Sharma struct samsung_fixed_rate_clock *fixed_clks; 49*d39e55e0SRahul Sharma unsigned int nr_fixed_clks; 50*d39e55e0SRahul Sharma /* total number of clocks with IDs assigned*/ 51*d39e55e0SRahul Sharma unsigned int nr_clk_ids; 52*d39e55e0SRahul Sharma 53*d39e55e0SRahul Sharma /* list and number of clocks registers */ 54*d39e55e0SRahul Sharma unsigned long *clk_regs; 55*d39e55e0SRahul Sharma unsigned int nr_clk_regs; 56*d39e55e0SRahul Sharma }; 57*d39e55e0SRahul Sharma 58*d39e55e0SRahul Sharma /* 59*d39e55e0SRahul Sharma * Applicable for all 2550 Type PLLS for Exynos5260, listed below 60*d39e55e0SRahul Sharma * DISP_PLL, EGL_PLL, KFC_PLL, MEM_PLL, BUS_PLL, MEDIA_PLL, G3D_PLL. 61*d39e55e0SRahul Sharma */ 62*d39e55e0SRahul Sharma static struct samsung_pll_rate_table pll2550_24mhz_tbl[] __initdata = { 63*d39e55e0SRahul Sharma PLL_35XX_RATE(1700000000, 425, 6, 0), 64*d39e55e0SRahul Sharma PLL_35XX_RATE(1600000000, 200, 3, 0), 65*d39e55e0SRahul Sharma PLL_35XX_RATE(1500000000, 250, 4, 0), 66*d39e55e0SRahul Sharma PLL_35XX_RATE(1400000000, 175, 3, 0), 67*d39e55e0SRahul Sharma PLL_35XX_RATE(1300000000, 325, 6, 0), 68*d39e55e0SRahul Sharma PLL_35XX_RATE(1200000000, 400, 4, 1), 69*d39e55e0SRahul Sharma PLL_35XX_RATE(1100000000, 275, 3, 1), 70*d39e55e0SRahul Sharma PLL_35XX_RATE(1000000000, 250, 3, 1), 71*d39e55e0SRahul Sharma PLL_35XX_RATE(933000000, 311, 4, 1), 72*d39e55e0SRahul Sharma PLL_35XX_RATE(900000000, 300, 4, 1), 73*d39e55e0SRahul Sharma PLL_35XX_RATE(800000000, 200, 3, 1), 74*d39e55e0SRahul Sharma PLL_35XX_RATE(733000000, 733, 12, 1), 75*d39e55e0SRahul Sharma PLL_35XX_RATE(700000000, 175, 3, 1), 76*d39e55e0SRahul Sharma PLL_35XX_RATE(667000000, 667, 12, 1), 77*d39e55e0SRahul Sharma PLL_35XX_RATE(633000000, 211, 4, 1), 78*d39e55e0SRahul Sharma PLL_35XX_RATE(620000000, 310, 3, 2), 79*d39e55e0SRahul Sharma PLL_35XX_RATE(600000000, 400, 4, 2), 80*d39e55e0SRahul Sharma PLL_35XX_RATE(543000000, 362, 4, 2), 81*d39e55e0SRahul Sharma PLL_35XX_RATE(533000000, 533, 6, 2), 82*d39e55e0SRahul Sharma PLL_35XX_RATE(500000000, 250, 3, 2), 83*d39e55e0SRahul Sharma PLL_35XX_RATE(450000000, 300, 4, 2), 84*d39e55e0SRahul Sharma PLL_35XX_RATE(400000000, 200, 3, 2), 85*d39e55e0SRahul Sharma PLL_35XX_RATE(350000000, 175, 3, 2), 86*d39e55e0SRahul Sharma PLL_35XX_RATE(300000000, 400, 4, 3), 87*d39e55e0SRahul Sharma PLL_35XX_RATE(266000000, 266, 3, 3), 88*d39e55e0SRahul Sharma PLL_35XX_RATE(200000000, 200, 3, 3), 89*d39e55e0SRahul Sharma PLL_35XX_RATE(160000000, 160, 3, 3), 90*d39e55e0SRahul Sharma }; 91*d39e55e0SRahul Sharma 92*d39e55e0SRahul Sharma /* 93*d39e55e0SRahul Sharma * Applicable for 2650 Type PLL for AUD_PLL. 94*d39e55e0SRahul Sharma */ 95*d39e55e0SRahul Sharma static struct samsung_pll_rate_table pll2650_24mhz_tbl[] __initdata = { 96*d39e55e0SRahul Sharma PLL_36XX_RATE(1600000000, 200, 3, 0, 0), 97*d39e55e0SRahul Sharma PLL_36XX_RATE(1200000000, 100, 2, 0, 0), 98*d39e55e0SRahul Sharma PLL_36XX_RATE(1000000000, 250, 3, 1, 0), 99*d39e55e0SRahul Sharma PLL_36XX_RATE(800000000, 200, 3, 1, 0), 100*d39e55e0SRahul Sharma PLL_36XX_RATE(600000000, 100, 2, 1, 0), 101*d39e55e0SRahul Sharma PLL_36XX_RATE(532000000, 266, 3, 2, 0), 102*d39e55e0SRahul Sharma PLL_36XX_RATE(480000000, 160, 2, 2, 0), 103*d39e55e0SRahul Sharma PLL_36XX_RATE(432000000, 144, 2, 2, 0), 104*d39e55e0SRahul Sharma PLL_36XX_RATE(400000000, 200, 3, 2, 0), 105*d39e55e0SRahul Sharma PLL_36XX_RATE(394073130, 459, 7, 2, 49282), 106*d39e55e0SRahul Sharma PLL_36XX_RATE(333000000, 111, 2, 2, 0), 107*d39e55e0SRahul Sharma PLL_36XX_RATE(300000000, 100, 2, 2, 0), 108*d39e55e0SRahul Sharma PLL_36XX_RATE(266000000, 266, 3, 3, 0), 109*d39e55e0SRahul Sharma PLL_36XX_RATE(200000000, 200, 3, 3, 0), 110*d39e55e0SRahul Sharma PLL_36XX_RATE(166000000, 166, 3, 3, 0), 111*d39e55e0SRahul Sharma PLL_36XX_RATE(133000000, 266, 3, 4, 0), 112*d39e55e0SRahul Sharma PLL_36XX_RATE(100000000, 200, 3, 4, 0), 113*d39e55e0SRahul Sharma PLL_36XX_RATE(66000000, 176, 2, 5, 0), 114*d39e55e0SRahul Sharma }; 115*d39e55e0SRahul Sharma 116*d39e55e0SRahul Sharma #ifdef CONFIG_PM_SLEEP 117*d39e55e0SRahul Sharma 118*d39e55e0SRahul Sharma static int exynos5260_clk_suspend(void) 119*d39e55e0SRahul Sharma { 120*d39e55e0SRahul Sharma struct exynos5260_clock_reg_cache *cache; 121*d39e55e0SRahul Sharma 122*d39e55e0SRahul Sharma list_for_each_entry(cache, &clock_reg_cache_list, node) 123*d39e55e0SRahul Sharma samsung_clk_save(cache->reg_base, cache->rdump, 124*d39e55e0SRahul Sharma cache->rd_num); 125*d39e55e0SRahul Sharma 126*d39e55e0SRahul Sharma return 0; 127*d39e55e0SRahul Sharma } 128*d39e55e0SRahul Sharma 129*d39e55e0SRahul Sharma static void exynos5260_clk_resume(void) 130*d39e55e0SRahul Sharma { 131*d39e55e0SRahul Sharma struct exynos5260_clock_reg_cache *cache; 132*d39e55e0SRahul Sharma 133*d39e55e0SRahul Sharma list_for_each_entry(cache, &clock_reg_cache_list, node) 134*d39e55e0SRahul Sharma samsung_clk_restore(cache->reg_base, cache->rdump, 135*d39e55e0SRahul Sharma cache->rd_num); 136*d39e55e0SRahul Sharma } 137*d39e55e0SRahul Sharma 138*d39e55e0SRahul Sharma static struct syscore_ops exynos5260_clk_syscore_ops = { 139*d39e55e0SRahul Sharma .suspend = exynos5260_clk_suspend, 140*d39e55e0SRahul Sharma .resume = exynos5260_clk_resume, 141*d39e55e0SRahul Sharma }; 142*d39e55e0SRahul Sharma 143*d39e55e0SRahul Sharma static void exynos5260_clk_sleep_init(void __iomem *reg_base, 144*d39e55e0SRahul Sharma unsigned long *rdump, 145*d39e55e0SRahul Sharma unsigned long nr_rdump) 146*d39e55e0SRahul Sharma { 147*d39e55e0SRahul Sharma struct exynos5260_clock_reg_cache *reg_cache; 148*d39e55e0SRahul Sharma 149*d39e55e0SRahul Sharma reg_cache = kzalloc(sizeof(struct exynos5260_clock_reg_cache), 150*d39e55e0SRahul Sharma GFP_KERNEL); 151*d39e55e0SRahul Sharma if (!reg_cache) 152*d39e55e0SRahul Sharma panic("could not allocate register cache.\n"); 153*d39e55e0SRahul Sharma 154*d39e55e0SRahul Sharma reg_cache->rdump = samsung_clk_alloc_reg_dump(rdump, nr_rdump); 155*d39e55e0SRahul Sharma 156*d39e55e0SRahul Sharma if (!reg_cache->rdump) 157*d39e55e0SRahul Sharma panic("could not allocate register dump storage.\n"); 158*d39e55e0SRahul Sharma 159*d39e55e0SRahul Sharma if (list_empty(&clock_reg_cache_list)) 160*d39e55e0SRahul Sharma register_syscore_ops(&exynos5260_clk_syscore_ops); 161*d39e55e0SRahul Sharma 162*d39e55e0SRahul Sharma reg_cache->rd_num = nr_rdump; 163*d39e55e0SRahul Sharma reg_cache->reg_base = reg_base; 164*d39e55e0SRahul Sharma list_add_tail(®_cache->node, &clock_reg_cache_list); 165*d39e55e0SRahul Sharma } 166*d39e55e0SRahul Sharma 167*d39e55e0SRahul Sharma #else 168*d39e55e0SRahul Sharma static void exynos5260_clk_sleep_init(void __iomem *reg_base, 169*d39e55e0SRahul Sharma unsigned long *rdump, 170*d39e55e0SRahul Sharma unsigned long nr_rdump){} 171*d39e55e0SRahul Sharma #endif 172*d39e55e0SRahul Sharma 173*d39e55e0SRahul Sharma /* 174*d39e55e0SRahul Sharma * Common function which registers plls, muxes, dividers and gates 175*d39e55e0SRahul Sharma * for each CMU. It also add CMU register list to register cache. 176*d39e55e0SRahul Sharma */ 177*d39e55e0SRahul Sharma 178*d39e55e0SRahul Sharma void __init exynos5260_cmu_register_one(struct device_node *np, 179*d39e55e0SRahul Sharma struct exynos5260_cmu_info *cmu) 180*d39e55e0SRahul Sharma { 181*d39e55e0SRahul Sharma void __iomem *reg_base; 182*d39e55e0SRahul Sharma struct samsung_clk_provider *ctx; 183*d39e55e0SRahul Sharma 184*d39e55e0SRahul Sharma reg_base = of_iomap(np, 0); 185*d39e55e0SRahul Sharma if (!reg_base) 186*d39e55e0SRahul Sharma panic("%s: failed to map registers\n", __func__); 187*d39e55e0SRahul Sharma 188*d39e55e0SRahul Sharma ctx = samsung_clk_init(np, reg_base, cmu->nr_clk_ids); 189*d39e55e0SRahul Sharma if (!ctx) 190*d39e55e0SRahul Sharma panic("%s: unable to alllocate ctx\n", __func__); 191*d39e55e0SRahul Sharma 192*d39e55e0SRahul Sharma if (cmu->pll_clks) 193*d39e55e0SRahul Sharma samsung_clk_register_pll(ctx, cmu->pll_clks, cmu->nr_pll_clks, 194*d39e55e0SRahul Sharma reg_base); 195*d39e55e0SRahul Sharma if (cmu->mux_clks) 196*d39e55e0SRahul Sharma samsung_clk_register_mux(ctx, cmu->mux_clks, 197*d39e55e0SRahul Sharma cmu->nr_mux_clks); 198*d39e55e0SRahul Sharma if (cmu->div_clks) 199*d39e55e0SRahul Sharma samsung_clk_register_div(ctx, cmu->div_clks, cmu->nr_div_clks); 200*d39e55e0SRahul Sharma if (cmu->gate_clks) 201*d39e55e0SRahul Sharma samsung_clk_register_gate(ctx, cmu->gate_clks, 202*d39e55e0SRahul Sharma cmu->nr_gate_clks); 203*d39e55e0SRahul Sharma if (cmu->fixed_clks) 204*d39e55e0SRahul Sharma samsung_clk_register_fixed_rate(ctx, cmu->fixed_clks, 205*d39e55e0SRahul Sharma cmu->nr_fixed_clks); 206*d39e55e0SRahul Sharma if (cmu->clk_regs) 207*d39e55e0SRahul Sharma exynos5260_clk_sleep_init(reg_base, cmu->clk_regs, 208*d39e55e0SRahul Sharma cmu->nr_clk_regs); 209*d39e55e0SRahul Sharma } 210*d39e55e0SRahul Sharma 211*d39e55e0SRahul Sharma 212*d39e55e0SRahul Sharma /* CMU_AUD */ 213*d39e55e0SRahul Sharma 214*d39e55e0SRahul Sharma static unsigned long aud_clk_regs[] __initdata = { 215*d39e55e0SRahul Sharma MUX_SEL_AUD, 216*d39e55e0SRahul Sharma DIV_AUD0, 217*d39e55e0SRahul Sharma DIV_AUD1, 218*d39e55e0SRahul Sharma EN_ACLK_AUD, 219*d39e55e0SRahul Sharma EN_PCLK_AUD, 220*d39e55e0SRahul Sharma EN_SCLK_AUD, 221*d39e55e0SRahul Sharma EN_IP_AUD, 222*d39e55e0SRahul Sharma }; 223*d39e55e0SRahul Sharma 224*d39e55e0SRahul Sharma PNAME(mout_aud_pll_user_p) = {"fin_pll", "fout_aud_pll"}; 225*d39e55e0SRahul Sharma PNAME(mout_sclk_aud_i2s_p) = {"mout_aud_pll_user", "ioclk_i2s_cdclk"}; 226*d39e55e0SRahul Sharma PNAME(mout_sclk_aud_pcm_p) = {"mout_aud_pll_user", "ioclk_pcm_extclk"}; 227*d39e55e0SRahul Sharma 228*d39e55e0SRahul Sharma struct samsung_mux_clock aud_mux_clks[] __initdata = { 229*d39e55e0SRahul Sharma MUX(AUD_MOUT_AUD_PLL_USER, "mout_aud_pll_user", mout_aud_pll_user_p, 230*d39e55e0SRahul Sharma MUX_SEL_AUD, 0, 1), 231*d39e55e0SRahul Sharma MUX(AUD_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_i2s_p, 232*d39e55e0SRahul Sharma MUX_SEL_AUD, 4, 1), 233*d39e55e0SRahul Sharma MUX(AUD_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p, 234*d39e55e0SRahul Sharma MUX_SEL_AUD, 8, 1), 235*d39e55e0SRahul Sharma }; 236*d39e55e0SRahul Sharma 237*d39e55e0SRahul Sharma struct samsung_div_clock aud_div_clks[] __initdata = { 238*d39e55e0SRahul Sharma DIV(AUD_DOUT_ACLK_AUD_131, "dout_aclk_aud_131", "mout_aud_pll_user", 239*d39e55e0SRahul Sharma DIV_AUD0, 0, 4), 240*d39e55e0SRahul Sharma 241*d39e55e0SRahul Sharma DIV(AUD_DOUT_SCLK_AUD_I2S, "dout_sclk_aud_i2s", "mout_sclk_aud_i2s", 242*d39e55e0SRahul Sharma DIV_AUD1, 0, 4), 243*d39e55e0SRahul Sharma DIV(AUD_DOUT_SCLK_AUD_PCM, "dout_sclk_aud_pcm", "mout_sclk_aud_pcm", 244*d39e55e0SRahul Sharma DIV_AUD1, 4, 8), 245*d39e55e0SRahul Sharma DIV(AUD_DOUT_SCLK_AUD_UART, "dout_sclk_aud_uart", "mout_aud_pll_user", 246*d39e55e0SRahul Sharma DIV_AUD1, 12, 4), 247*d39e55e0SRahul Sharma }; 248*d39e55e0SRahul Sharma 249*d39e55e0SRahul Sharma struct samsung_gate_clock aud_gate_clks[] __initdata = { 250*d39e55e0SRahul Sharma GATE(AUD_SCLK_I2S, "sclk_aud_i2s", "dout_sclk_aud_i2s", 251*d39e55e0SRahul Sharma EN_SCLK_AUD, 0, CLK_SET_RATE_PARENT, 0), 252*d39e55e0SRahul Sharma GATE(AUD_SCLK_PCM, "sclk_aud_pcm", "dout_sclk_aud_pcm", 253*d39e55e0SRahul Sharma EN_SCLK_AUD, 1, CLK_SET_RATE_PARENT, 0), 254*d39e55e0SRahul Sharma GATE(AUD_SCLK_AUD_UART, "sclk_aud_uart", "dout_sclk_aud_uart", 255*d39e55e0SRahul Sharma EN_SCLK_AUD, 2, CLK_SET_RATE_PARENT, 0), 256*d39e55e0SRahul Sharma 257*d39e55e0SRahul Sharma GATE(AUD_CLK_SRAMC, "clk_sramc", "dout_aclk_aud_131", EN_IP_AUD, 258*d39e55e0SRahul Sharma 0, 0, 0), 259*d39e55e0SRahul Sharma GATE(AUD_CLK_DMAC, "clk_dmac", "dout_aclk_aud_131", 260*d39e55e0SRahul Sharma EN_IP_AUD, 1, 0, 0), 261*d39e55e0SRahul Sharma GATE(AUD_CLK_I2S, "clk_i2s", "dout_aclk_aud_131", EN_IP_AUD, 2, 0, 0), 262*d39e55e0SRahul Sharma GATE(AUD_CLK_PCM, "clk_pcm", "dout_aclk_aud_131", EN_IP_AUD, 3, 0, 0), 263*d39e55e0SRahul Sharma GATE(AUD_CLK_AUD_UART, "clk_aud_uart", "dout_aclk_aud_131", 264*d39e55e0SRahul Sharma EN_IP_AUD, 4, 0, 0), 265*d39e55e0SRahul Sharma }; 266*d39e55e0SRahul Sharma 267*d39e55e0SRahul Sharma static void __init exynos5260_clk_aud_init(struct device_node *np) 268*d39e55e0SRahul Sharma { 269*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 270*d39e55e0SRahul Sharma 271*d39e55e0SRahul Sharma cmu.mux_clks = aud_mux_clks; 272*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(aud_mux_clks); 273*d39e55e0SRahul Sharma cmu.div_clks = aud_div_clks; 274*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(aud_div_clks); 275*d39e55e0SRahul Sharma cmu.gate_clks = aud_gate_clks; 276*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(aud_gate_clks); 277*d39e55e0SRahul Sharma cmu.nr_clk_ids = AUD_NR_CLK; 278*d39e55e0SRahul Sharma cmu.clk_regs = aud_clk_regs; 279*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(aud_clk_regs); 280*d39e55e0SRahul Sharma 281*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 282*d39e55e0SRahul Sharma } 283*d39e55e0SRahul Sharma 284*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_aud, "samsung,exynos5260-clock-aud", 285*d39e55e0SRahul Sharma exynos5260_clk_aud_init); 286*d39e55e0SRahul Sharma 287*d39e55e0SRahul Sharma 288*d39e55e0SRahul Sharma /* CMU_DISP */ 289*d39e55e0SRahul Sharma 290*d39e55e0SRahul Sharma static unsigned long disp_clk_regs[] __initdata = { 291*d39e55e0SRahul Sharma MUX_SEL_DISP0, 292*d39e55e0SRahul Sharma MUX_SEL_DISP1, 293*d39e55e0SRahul Sharma MUX_SEL_DISP2, 294*d39e55e0SRahul Sharma MUX_SEL_DISP3, 295*d39e55e0SRahul Sharma MUX_SEL_DISP4, 296*d39e55e0SRahul Sharma DIV_DISP, 297*d39e55e0SRahul Sharma EN_ACLK_DISP, 298*d39e55e0SRahul Sharma EN_PCLK_DISP, 299*d39e55e0SRahul Sharma EN_SCLK_DISP0, 300*d39e55e0SRahul Sharma EN_SCLK_DISP1, 301*d39e55e0SRahul Sharma EN_IP_DISP, 302*d39e55e0SRahul Sharma EN_IP_DISP_BUS, 303*d39e55e0SRahul Sharma }; 304*d39e55e0SRahul Sharma 305*d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch3_txd_clk_user_p) = {"fin_pll", 306*d39e55e0SRahul Sharma "phyclk_dptx_phy_ch3_txd_clk"}; 307*d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch2_txd_clk_user_p) = {"fin_pll", 308*d39e55e0SRahul Sharma "phyclk_dptx_phy_ch2_txd_clk"}; 309*d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch1_txd_clk_user_p) = {"fin_pll", 310*d39e55e0SRahul Sharma "phyclk_dptx_phy_ch1_txd_clk"}; 311*d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch0_txd_clk_user_p) = {"fin_pll", 312*d39e55e0SRahul Sharma "phyclk_dptx_phy_ch0_txd_clk"}; 313*d39e55e0SRahul Sharma PNAME(mout_aclk_disp_222_user_p) = {"fin_pll", "dout_aclk_disp_222"}; 314*d39e55e0SRahul Sharma PNAME(mout_sclk_disp_pixel_user_p) = {"fin_pll", "dout_sclk_disp_pixel"}; 315*d39e55e0SRahul Sharma PNAME(mout_aclk_disp_333_user_p) = {"fin_pll", "dout_aclk_disp_333"}; 316*d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_phy_tmds_clko_user_p) = {"fin_pll", 317*d39e55e0SRahul Sharma "phyclk_hdmi_phy_tmds_clko"}; 318*d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_phy_ref_clko_user_p) = {"fin_pll", 319*d39e55e0SRahul Sharma "phyclk_hdmi_phy_ref_clko"}; 320*d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_phy_pixel_clko_user_p) = {"fin_pll", 321*d39e55e0SRahul Sharma "phyclk_hdmi_phy_pixel_clko"}; 322*d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_link_o_tmds_clkhi_user_p) = {"fin_pll", 323*d39e55e0SRahul Sharma "phyclk_hdmi_link_o_tmds_clkhi"}; 324*d39e55e0SRahul Sharma PNAME(mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p) = {"fin_pll", 325*d39e55e0SRahul Sharma "phyclk_mipi_dphy_4l_m_txbyte_clkhs"}; 326*d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_o_ref_clk_24m_user_p) = {"fin_pll", 327*d39e55e0SRahul Sharma "phyclk_dptx_phy_o_ref_clk_24m"}; 328*d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_clk_div2_user_p) = {"fin_pll", 329*d39e55e0SRahul Sharma "phyclk_dptx_phy_clk_div2"}; 330*d39e55e0SRahul Sharma PNAME(mout_sclk_hdmi_pixel_p) = {"mout_sclk_disp_pixel_user", 331*d39e55e0SRahul Sharma "mout_aclk_disp_222_user"}; 332*d39e55e0SRahul Sharma PNAME(mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p) = {"fin_pll", 333*d39e55e0SRahul Sharma "phyclk_mipi_dphy_4l_m_rxclkesc0"}; 334*d39e55e0SRahul Sharma PNAME(mout_sclk_hdmi_spdif_p) = {"fin_pll", "ioclk_spdif_extclk", 335*d39e55e0SRahul Sharma "dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"}; 336*d39e55e0SRahul Sharma 337*d39e55e0SRahul Sharma struct samsung_mux_clock disp_mux_clks[] __initdata = { 338*d39e55e0SRahul Sharma MUX(DISP_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user", 339*d39e55e0SRahul Sharma mout_aclk_disp_333_user_p, 340*d39e55e0SRahul Sharma MUX_SEL_DISP0, 0, 1), 341*d39e55e0SRahul Sharma MUX(DISP_MOUT_SCLK_DISP_PIXEL_USER, "mout_sclk_disp_pixel_user", 342*d39e55e0SRahul Sharma mout_sclk_disp_pixel_user_p, 343*d39e55e0SRahul Sharma MUX_SEL_DISP0, 4, 1), 344*d39e55e0SRahul Sharma MUX(DISP_MOUT_ACLK_DISP_222_USER, "mout_aclk_disp_222_user", 345*d39e55e0SRahul Sharma mout_aclk_disp_222_user_p, 346*d39e55e0SRahul Sharma MUX_SEL_DISP0, 8, 1), 347*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER, 348*d39e55e0SRahul Sharma "mout_phyclk_dptx_phy_ch0_txd_clk_user", 349*d39e55e0SRahul Sharma mout_phyclk_dptx_phy_ch0_txd_clk_user_p, 350*d39e55e0SRahul Sharma MUX_SEL_DISP0, 16, 1), 351*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER, 352*d39e55e0SRahul Sharma "mout_phyclk_dptx_phy_ch1_txd_clk_user", 353*d39e55e0SRahul Sharma mout_phyclk_dptx_phy_ch1_txd_clk_user_p, 354*d39e55e0SRahul Sharma MUX_SEL_DISP0, 20, 1), 355*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER, 356*d39e55e0SRahul Sharma "mout_phyclk_dptx_phy_ch2_txd_clk_user", 357*d39e55e0SRahul Sharma mout_phyclk_dptx_phy_ch2_txd_clk_user_p, 358*d39e55e0SRahul Sharma MUX_SEL_DISP0, 24, 1), 359*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER, 360*d39e55e0SRahul Sharma "mout_phyclk_dptx_phy_ch3_txd_clk_user", 361*d39e55e0SRahul Sharma mout_phyclk_dptx_phy_ch3_txd_clk_user_p, 362*d39e55e0SRahul Sharma MUX_SEL_DISP0, 28, 1), 363*d39e55e0SRahul Sharma 364*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER, 365*d39e55e0SRahul Sharma "mout_phyclk_dptx_phy_clk_div2_user", 366*d39e55e0SRahul Sharma mout_phyclk_dptx_phy_clk_div2_user_p, 367*d39e55e0SRahul Sharma MUX_SEL_DISP1, 0, 1), 368*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER, 369*d39e55e0SRahul Sharma "mout_phyclk_dptx_phy_o_ref_clk_24m_user", 370*d39e55e0SRahul Sharma mout_phyclk_dptx_phy_o_ref_clk_24m_user_p, 371*d39e55e0SRahul Sharma MUX_SEL_DISP1, 4, 1), 372*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS, 373*d39e55e0SRahul Sharma "mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs", 374*d39e55e0SRahul Sharma mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p, 375*d39e55e0SRahul Sharma MUX_SEL_DISP1, 8, 1), 376*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER, 377*d39e55e0SRahul Sharma "mout_phyclk_hdmi_link_o_tmds_clkhi_user", 378*d39e55e0SRahul Sharma mout_phyclk_hdmi_link_o_tmds_clkhi_user_p, 379*d39e55e0SRahul Sharma MUX_SEL_DISP1, 16, 1), 380*d39e55e0SRahul Sharma MUX(DISP_MOUT_HDMI_PHY_PIXEL, 381*d39e55e0SRahul Sharma "mout_phyclk_hdmi_phy_pixel_clko_user", 382*d39e55e0SRahul Sharma mout_phyclk_hdmi_phy_pixel_clko_user_p, 383*d39e55e0SRahul Sharma MUX_SEL_DISP1, 20, 1), 384*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER, 385*d39e55e0SRahul Sharma "mout_phyclk_hdmi_phy_ref_clko_user", 386*d39e55e0SRahul Sharma mout_phyclk_hdmi_phy_ref_clko_user_p, 387*d39e55e0SRahul Sharma MUX_SEL_DISP1, 24, 1), 388*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER, 389*d39e55e0SRahul Sharma "mout_phyclk_hdmi_phy_tmds_clko_user", 390*d39e55e0SRahul Sharma mout_phyclk_hdmi_phy_tmds_clko_user_p, 391*d39e55e0SRahul Sharma MUX_SEL_DISP1, 28, 1), 392*d39e55e0SRahul Sharma 393*d39e55e0SRahul Sharma MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER, 394*d39e55e0SRahul Sharma "mout_phyclk_mipi_dphy_4lmrxclk_esc0_user", 395*d39e55e0SRahul Sharma mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p, 396*d39e55e0SRahul Sharma MUX_SEL_DISP2, 0, 1), 397*d39e55e0SRahul Sharma MUX(DISP_MOUT_SCLK_HDMI_PIXEL, "mout_sclk_hdmi_pixel", 398*d39e55e0SRahul Sharma mout_sclk_hdmi_pixel_p, 399*d39e55e0SRahul Sharma MUX_SEL_DISP2, 4, 1), 400*d39e55e0SRahul Sharma 401*d39e55e0SRahul Sharma MUX(DISP_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif", 402*d39e55e0SRahul Sharma mout_sclk_hdmi_spdif_p, 403*d39e55e0SRahul Sharma MUX_SEL_DISP4, 4, 2), 404*d39e55e0SRahul Sharma }; 405*d39e55e0SRahul Sharma 406*d39e55e0SRahul Sharma struct samsung_div_clock disp_div_clks[] __initdata = { 407*d39e55e0SRahul Sharma DIV(DISP_DOUT_PCLK_DISP_111, "dout_pclk_disp_111", 408*d39e55e0SRahul Sharma "mout_aclk_disp_222_user", 409*d39e55e0SRahul Sharma DIV_DISP, 8, 4), 410*d39e55e0SRahul Sharma DIV(DISP_DOUT_SCLK_FIMD1_EXTCLKPLL, "dout_sclk_fimd1_extclkpll", 411*d39e55e0SRahul Sharma "mout_sclk_disp_pixel_user", 412*d39e55e0SRahul Sharma DIV_DISP, 12, 4), 413*d39e55e0SRahul Sharma DIV(DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI, 414*d39e55e0SRahul Sharma "dout_sclk_hdmi_phy_pixel_clki", 415*d39e55e0SRahul Sharma "mout_sclk_hdmi_pixel", 416*d39e55e0SRahul Sharma DIV_DISP, 16, 4), 417*d39e55e0SRahul Sharma }; 418*d39e55e0SRahul Sharma 419*d39e55e0SRahul Sharma struct samsung_gate_clock disp_gate_clks[] __initdata = { 420*d39e55e0SRahul Sharma GATE(DISP_MOUT_HDMI_PHY_PIXEL_USER, "sclk_hdmi_link_i_pixel", 421*d39e55e0SRahul Sharma "mout_phyclk_hdmi_phy_pixel_clko_user", 422*d39e55e0SRahul Sharma EN_SCLK_DISP0, 26, CLK_SET_RATE_PARENT, 0), 423*d39e55e0SRahul Sharma GATE(DISP_SCLK_PIXEL, "sclk_hdmi_phy_pixel_clki", 424*d39e55e0SRahul Sharma "dout_sclk_hdmi_phy_pixel_clki", 425*d39e55e0SRahul Sharma EN_SCLK_DISP0, 29, CLK_SET_RATE_PARENT, 0), 426*d39e55e0SRahul Sharma 427*d39e55e0SRahul Sharma GATE(DISP_CLK_DP, "clk_dptx_link", "mout_aclk_disp_222_user", 428*d39e55e0SRahul Sharma EN_IP_DISP, 4, 0, 0), 429*d39e55e0SRahul Sharma GATE(DISP_CLK_DPPHY, "clk_dptx_phy", "mout_aclk_disp_222_user", 430*d39e55e0SRahul Sharma EN_IP_DISP, 5, 0, 0), 431*d39e55e0SRahul Sharma GATE(DISP_CLK_DSIM1, "clk_dsim1", "mout_aclk_disp_222_user", 432*d39e55e0SRahul Sharma EN_IP_DISP, 6, 0, 0), 433*d39e55e0SRahul Sharma GATE(DISP_CLK_FIMD1, "clk_fimd1", "mout_aclk_disp_222_user", 434*d39e55e0SRahul Sharma EN_IP_DISP, 7, 0, 0), 435*d39e55e0SRahul Sharma GATE(DISP_CLK_HDMI, "clk_hdmi", "mout_aclk_disp_222_user", 436*d39e55e0SRahul Sharma EN_IP_DISP, 8, 0, 0), 437*d39e55e0SRahul Sharma GATE(DISP_CLK_HDMIPHY, "clk_hdmiphy", "mout_aclk_disp_222_user", 438*d39e55e0SRahul Sharma EN_IP_DISP, 9, 0, 0), 439*d39e55e0SRahul Sharma GATE(DISP_CLK_MIPIPHY, "clk_mipi_dphy", "mout_aclk_disp_222_user", 440*d39e55e0SRahul Sharma EN_IP_DISP, 10, 0, 0), 441*d39e55e0SRahul Sharma GATE(DISP_CLK_MIXER, "clk_mixer", "mout_aclk_disp_222_user", 442*d39e55e0SRahul Sharma EN_IP_DISP, 11, 0, 0), 443*d39e55e0SRahul Sharma GATE(DISP_CLK_PIXEL_DISP, "clk_pixel_disp", "mout_aclk_disp_222_user", 444*d39e55e0SRahul Sharma EN_IP_DISP, 12, CLK_IGNORE_UNUSED, 0), 445*d39e55e0SRahul Sharma GATE(DISP_CLK_PIXEL_MIXER, "clk_pixel_mixer", "mout_aclk_disp_222_user", 446*d39e55e0SRahul Sharma EN_IP_DISP, 13, CLK_IGNORE_UNUSED, 0), 447*d39e55e0SRahul Sharma GATE(DISP_CLK_SMMU_FIMD1M0, "clk_smmu3_fimd1m0", 448*d39e55e0SRahul Sharma "mout_aclk_disp_222_user", 449*d39e55e0SRahul Sharma EN_IP_DISP, 22, 0, 0), 450*d39e55e0SRahul Sharma GATE(DISP_CLK_SMMU_FIMD1M1, "clk_smmu3_fimd1m1", 451*d39e55e0SRahul Sharma "mout_aclk_disp_222_user", 452*d39e55e0SRahul Sharma EN_IP_DISP, 23, 0, 0), 453*d39e55e0SRahul Sharma GATE(DISP_CLK_SMMU_TV, "clk_smmu3_tv", "mout_aclk_disp_222_user", 454*d39e55e0SRahul Sharma EN_IP_DISP, 25, 0, 0), 455*d39e55e0SRahul Sharma }; 456*d39e55e0SRahul Sharma 457*d39e55e0SRahul Sharma static void __init exynos5260_clk_disp_init(struct device_node *np) 458*d39e55e0SRahul Sharma { 459*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 460*d39e55e0SRahul Sharma 461*d39e55e0SRahul Sharma cmu.mux_clks = disp_mux_clks; 462*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(disp_mux_clks); 463*d39e55e0SRahul Sharma cmu.div_clks = disp_div_clks; 464*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(disp_div_clks); 465*d39e55e0SRahul Sharma cmu.gate_clks = disp_gate_clks; 466*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(disp_gate_clks); 467*d39e55e0SRahul Sharma cmu.nr_clk_ids = DISP_NR_CLK; 468*d39e55e0SRahul Sharma cmu.clk_regs = disp_clk_regs; 469*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(disp_clk_regs); 470*d39e55e0SRahul Sharma 471*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 472*d39e55e0SRahul Sharma } 473*d39e55e0SRahul Sharma 474*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_disp, "samsung,exynos5260-clock-disp", 475*d39e55e0SRahul Sharma exynos5260_clk_disp_init); 476*d39e55e0SRahul Sharma 477*d39e55e0SRahul Sharma 478*d39e55e0SRahul Sharma /* CMU_EGL */ 479*d39e55e0SRahul Sharma 480*d39e55e0SRahul Sharma static unsigned long egl_clk_regs[] __initdata = { 481*d39e55e0SRahul Sharma EGL_PLL_LOCK, 482*d39e55e0SRahul Sharma EGL_PLL_CON0, 483*d39e55e0SRahul Sharma EGL_PLL_CON1, 484*d39e55e0SRahul Sharma EGL_PLL_FREQ_DET, 485*d39e55e0SRahul Sharma MUX_SEL_EGL, 486*d39e55e0SRahul Sharma MUX_ENABLE_EGL, 487*d39e55e0SRahul Sharma DIV_EGL, 488*d39e55e0SRahul Sharma DIV_EGL_PLL_FDET, 489*d39e55e0SRahul Sharma EN_ACLK_EGL, 490*d39e55e0SRahul Sharma EN_PCLK_EGL, 491*d39e55e0SRahul Sharma EN_SCLK_EGL, 492*d39e55e0SRahul Sharma }; 493*d39e55e0SRahul Sharma 494*d39e55e0SRahul Sharma PNAME(mout_egl_b_p) = {"mout_egl_pll", "dout_bus_pll"}; 495*d39e55e0SRahul Sharma PNAME(mout_egl_pll_p) = {"fin_pll", "fout_egl_pll"}; 496*d39e55e0SRahul Sharma 497*d39e55e0SRahul Sharma struct samsung_mux_clock egl_mux_clks[] __initdata = { 498*d39e55e0SRahul Sharma MUX(EGL_MOUT_EGL_PLL, "mout_egl_pll", mout_egl_pll_p, 499*d39e55e0SRahul Sharma MUX_SEL_EGL, 4, 1), 500*d39e55e0SRahul Sharma MUX(EGL_MOUT_EGL_B, "mout_egl_b", mout_egl_b_p, MUX_SEL_EGL, 16, 1), 501*d39e55e0SRahul Sharma }; 502*d39e55e0SRahul Sharma 503*d39e55e0SRahul Sharma struct samsung_div_clock egl_div_clks[] __initdata = { 504*d39e55e0SRahul Sharma DIV(EGL_DOUT_EGL1, "dout_egl1", "mout_egl_b", DIV_EGL, 0, 3), 505*d39e55e0SRahul Sharma DIV(EGL_DOUT_EGL2, "dout_egl2", "dout_egl1", DIV_EGL, 4, 3), 506*d39e55e0SRahul Sharma DIV(EGL_DOUT_ACLK_EGL, "dout_aclk_egl", "dout_egl2", DIV_EGL, 8, 3), 507*d39e55e0SRahul Sharma DIV(EGL_DOUT_PCLK_EGL, "dout_pclk_egl", "dout_egl_atclk", 508*d39e55e0SRahul Sharma DIV_EGL, 12, 3), 509*d39e55e0SRahul Sharma DIV(EGL_DOUT_EGL_ATCLK, "dout_egl_atclk", "dout_egl2", DIV_EGL, 16, 3), 510*d39e55e0SRahul Sharma DIV(EGL_DOUT_EGL_PCLK_DBG, "dout_egl_pclk_dbg", "dout_egl_atclk", 511*d39e55e0SRahul Sharma DIV_EGL, 20, 3), 512*d39e55e0SRahul Sharma DIV(EGL_DOUT_EGL_PLL, "dout_egl_pll", "mout_egl_b", DIV_EGL, 24, 3), 513*d39e55e0SRahul Sharma }; 514*d39e55e0SRahul Sharma 515*d39e55e0SRahul Sharma static struct samsung_pll_clock egl_pll_clks[] __initdata = { 516*d39e55e0SRahul Sharma PLL(pll_2550xx, EGL_FOUT_EGL_PLL, "fout_egl_pll", "fin_pll", 517*d39e55e0SRahul Sharma EGL_PLL_LOCK, EGL_PLL_CON0, 518*d39e55e0SRahul Sharma pll2550_24mhz_tbl), 519*d39e55e0SRahul Sharma }; 520*d39e55e0SRahul Sharma 521*d39e55e0SRahul Sharma static void __init exynos5260_clk_egl_init(struct device_node *np) 522*d39e55e0SRahul Sharma { 523*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 524*d39e55e0SRahul Sharma 525*d39e55e0SRahul Sharma cmu.pll_clks = egl_pll_clks; 526*d39e55e0SRahul Sharma cmu.nr_pll_clks = ARRAY_SIZE(egl_pll_clks); 527*d39e55e0SRahul Sharma cmu.mux_clks = egl_mux_clks; 528*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(egl_mux_clks); 529*d39e55e0SRahul Sharma cmu.div_clks = egl_div_clks; 530*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(egl_div_clks); 531*d39e55e0SRahul Sharma cmu.nr_clk_ids = EGL_NR_CLK; 532*d39e55e0SRahul Sharma cmu.clk_regs = egl_clk_regs; 533*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(egl_clk_regs); 534*d39e55e0SRahul Sharma 535*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 536*d39e55e0SRahul Sharma } 537*d39e55e0SRahul Sharma 538*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_egl, "samsung,exynos5260-clock-egl", 539*d39e55e0SRahul Sharma exynos5260_clk_egl_init); 540*d39e55e0SRahul Sharma 541*d39e55e0SRahul Sharma 542*d39e55e0SRahul Sharma /* CMU_FSYS */ 543*d39e55e0SRahul Sharma 544*d39e55e0SRahul Sharma static unsigned long fsys_clk_regs[] __initdata = { 545*d39e55e0SRahul Sharma MUX_SEL_FSYS0, 546*d39e55e0SRahul Sharma MUX_SEL_FSYS1, 547*d39e55e0SRahul Sharma EN_ACLK_FSYS, 548*d39e55e0SRahul Sharma EN_ACLK_FSYS_SECURE_RTIC, 549*d39e55e0SRahul Sharma EN_ACLK_FSYS_SECURE_SMMU_RTIC, 550*d39e55e0SRahul Sharma EN_SCLK_FSYS, 551*d39e55e0SRahul Sharma EN_IP_FSYS, 552*d39e55e0SRahul Sharma EN_IP_FSYS_SECURE_RTIC, 553*d39e55e0SRahul Sharma EN_IP_FSYS_SECURE_SMMU_RTIC, 554*d39e55e0SRahul Sharma }; 555*d39e55e0SRahul Sharma 556*d39e55e0SRahul Sharma PNAME(mout_phyclk_usbhost20_phyclk_user_p) = {"fin_pll", 557*d39e55e0SRahul Sharma "phyclk_usbhost20_phy_phyclock"}; 558*d39e55e0SRahul Sharma PNAME(mout_phyclk_usbhost20_freeclk_user_p) = {"fin_pll", 559*d39e55e0SRahul Sharma "phyclk_usbhost20_phy_freeclk"}; 560*d39e55e0SRahul Sharma PNAME(mout_phyclk_usbhost20_clk48mohci_user_p) = {"fin_pll", 561*d39e55e0SRahul Sharma "phyclk_usbhost20_phy_clk48mohci"}; 562*d39e55e0SRahul Sharma PNAME(mout_phyclk_usbdrd30_pipe_pclk_user_p) = {"fin_pll", 563*d39e55e0SRahul Sharma "phyclk_usbdrd30_udrd30_pipe_pclk"}; 564*d39e55e0SRahul Sharma PNAME(mout_phyclk_usbdrd30_phyclock_user_p) = {"fin_pll", 565*d39e55e0SRahul Sharma "phyclk_usbdrd30_udrd30_phyclock"}; 566*d39e55e0SRahul Sharma 567*d39e55e0SRahul Sharma struct samsung_mux_clock fsys_mux_clks[] __initdata = { 568*d39e55e0SRahul Sharma MUX(FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER, 569*d39e55e0SRahul Sharma "mout_phyclk_usbdrd30_phyclock_user", 570*d39e55e0SRahul Sharma mout_phyclk_usbdrd30_phyclock_user_p, 571*d39e55e0SRahul Sharma MUX_SEL_FSYS1, 0, 1), 572*d39e55e0SRahul Sharma MUX(FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER, 573*d39e55e0SRahul Sharma "mout_phyclk_usbdrd30_pipe_pclk_user", 574*d39e55e0SRahul Sharma mout_phyclk_usbdrd30_pipe_pclk_user_p, 575*d39e55e0SRahul Sharma MUX_SEL_FSYS1, 4, 1), 576*d39e55e0SRahul Sharma MUX(FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER, 577*d39e55e0SRahul Sharma "mout_phyclk_usbhost20_clk48mohci_user", 578*d39e55e0SRahul Sharma mout_phyclk_usbhost20_clk48mohci_user_p, 579*d39e55e0SRahul Sharma MUX_SEL_FSYS1, 8, 1), 580*d39e55e0SRahul Sharma MUX(FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER, 581*d39e55e0SRahul Sharma "mout_phyclk_usbhost20_freeclk_user", 582*d39e55e0SRahul Sharma mout_phyclk_usbhost20_freeclk_user_p, 583*d39e55e0SRahul Sharma MUX_SEL_FSYS1, 12, 1), 584*d39e55e0SRahul Sharma MUX(FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER, 585*d39e55e0SRahul Sharma "mout_phyclk_usbhost20_phyclk_user", 586*d39e55e0SRahul Sharma mout_phyclk_usbhost20_phyclk_user_p, 587*d39e55e0SRahul Sharma MUX_SEL_FSYS1, 16, 1), 588*d39e55e0SRahul Sharma }; 589*d39e55e0SRahul Sharma 590*d39e55e0SRahul Sharma struct samsung_gate_clock fsys_gate_clks[] __initdata = { 591*d39e55e0SRahul Sharma GATE(FSYS_PHYCLK_USBHOST20, "phyclk_usbhost20_phyclock", 592*d39e55e0SRahul Sharma "mout_phyclk_usbdrd30_phyclock_user", 593*d39e55e0SRahul Sharma EN_SCLK_FSYS, 1, 0, 0), 594*d39e55e0SRahul Sharma GATE(FSYS_PHYCLK_USBDRD30, "phyclk_usbdrd30_udrd30_phyclock_g", 595*d39e55e0SRahul Sharma "mout_phyclk_usbdrd30_phyclock_user", 596*d39e55e0SRahul Sharma EN_SCLK_FSYS, 7, 0, 0), 597*d39e55e0SRahul Sharma 598*d39e55e0SRahul Sharma GATE(FSYS_CLK_MMC0, "clk_mmc0", "dout_aclk_fsys_200", 599*d39e55e0SRahul Sharma EN_IP_FSYS, 6, 0, 0), 600*d39e55e0SRahul Sharma GATE(FSYS_CLK_MMC1, "clk_mmc1", "dout_aclk_fsys_200", 601*d39e55e0SRahul Sharma EN_IP_FSYS, 7, 0, 0), 602*d39e55e0SRahul Sharma GATE(FSYS_CLK_MMC2, "clk_mmc2", "dout_aclk_fsys_200", 603*d39e55e0SRahul Sharma EN_IP_FSYS, 8, 0, 0), 604*d39e55e0SRahul Sharma GATE(FSYS_CLK_PDMA, "clk_pdma", "dout_aclk_fsys_200", 605*d39e55e0SRahul Sharma EN_IP_FSYS, 9, 0, 0), 606*d39e55e0SRahul Sharma GATE(FSYS_CLK_SROMC, "clk_sromc", "dout_aclk_fsys_200", 607*d39e55e0SRahul Sharma EN_IP_FSYS, 13, 0, 0), 608*d39e55e0SRahul Sharma GATE(FSYS_CLK_USBDRD30, "clk_usbdrd30", "dout_aclk_fsys_200", 609*d39e55e0SRahul Sharma EN_IP_FSYS, 14, 0, 0), 610*d39e55e0SRahul Sharma GATE(FSYS_CLK_USBHOST20, "clk_usbhost20", "dout_aclk_fsys_200", 611*d39e55e0SRahul Sharma EN_IP_FSYS, 15, 0, 0), 612*d39e55e0SRahul Sharma GATE(FSYS_CLK_USBLINK, "clk_usblink", "dout_aclk_fsys_200", 613*d39e55e0SRahul Sharma EN_IP_FSYS, 18, 0, 0), 614*d39e55e0SRahul Sharma GATE(FSYS_CLK_TSI, "clk_tsi", "dout_aclk_fsys_200", 615*d39e55e0SRahul Sharma EN_IP_FSYS, 20, 0, 0), 616*d39e55e0SRahul Sharma 617*d39e55e0SRahul Sharma GATE(FSYS_CLK_RTIC, "clk_rtic", "dout_aclk_fsys_200", 618*d39e55e0SRahul Sharma EN_IP_FSYS_SECURE_RTIC, 11, 0, 0), 619*d39e55e0SRahul Sharma GATE(FSYS_CLK_SMMU_RTIC, "clk_smmu_rtic", "dout_aclk_fsys_200", 620*d39e55e0SRahul Sharma EN_IP_FSYS_SECURE_SMMU_RTIC, 12, 0, 0), 621*d39e55e0SRahul Sharma }; 622*d39e55e0SRahul Sharma 623*d39e55e0SRahul Sharma static void __init exynos5260_clk_fsys_init(struct device_node *np) 624*d39e55e0SRahul Sharma { 625*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 626*d39e55e0SRahul Sharma 627*d39e55e0SRahul Sharma cmu.mux_clks = fsys_mux_clks; 628*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(fsys_mux_clks); 629*d39e55e0SRahul Sharma cmu.gate_clks = fsys_gate_clks; 630*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(fsys_gate_clks); 631*d39e55e0SRahul Sharma cmu.nr_clk_ids = FSYS_NR_CLK; 632*d39e55e0SRahul Sharma cmu.clk_regs = fsys_clk_regs; 633*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(fsys_clk_regs); 634*d39e55e0SRahul Sharma 635*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 636*d39e55e0SRahul Sharma } 637*d39e55e0SRahul Sharma 638*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_fsys, "samsung,exynos5260-clock-fsys", 639*d39e55e0SRahul Sharma exynos5260_clk_fsys_init); 640*d39e55e0SRahul Sharma 641*d39e55e0SRahul Sharma 642*d39e55e0SRahul Sharma /* CMU_G2D */ 643*d39e55e0SRahul Sharma 644*d39e55e0SRahul Sharma static unsigned long g2d_clk_regs[] __initdata = { 645*d39e55e0SRahul Sharma MUX_SEL_G2D, 646*d39e55e0SRahul Sharma MUX_STAT_G2D, 647*d39e55e0SRahul Sharma DIV_G2D, 648*d39e55e0SRahul Sharma EN_ACLK_G2D, 649*d39e55e0SRahul Sharma EN_ACLK_G2D_SECURE_SSS, 650*d39e55e0SRahul Sharma EN_ACLK_G2D_SECURE_SLIM_SSS, 651*d39e55e0SRahul Sharma EN_ACLK_G2D_SECURE_SMMU_SLIM_SSS, 652*d39e55e0SRahul Sharma EN_ACLK_G2D_SECURE_SMMU_SSS, 653*d39e55e0SRahul Sharma EN_ACLK_G2D_SECURE_SMMU_MDMA, 654*d39e55e0SRahul Sharma EN_ACLK_G2D_SECURE_SMMU_G2D, 655*d39e55e0SRahul Sharma EN_PCLK_G2D, 656*d39e55e0SRahul Sharma EN_PCLK_G2D_SECURE_SMMU_SLIM_SSS, 657*d39e55e0SRahul Sharma EN_PCLK_G2D_SECURE_SMMU_SSS, 658*d39e55e0SRahul Sharma EN_PCLK_G2D_SECURE_SMMU_MDMA, 659*d39e55e0SRahul Sharma EN_PCLK_G2D_SECURE_SMMU_G2D, 660*d39e55e0SRahul Sharma EN_IP_G2D, 661*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SSS, 662*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SLIM_SSS, 663*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_SLIM_SSS, 664*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_SSS, 665*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_MDMA, 666*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_G2D, 667*d39e55e0SRahul Sharma }; 668*d39e55e0SRahul Sharma 669*d39e55e0SRahul Sharma PNAME(mout_aclk_g2d_333_user_p) = {"fin_pll", "dout_aclk_g2d_333"}; 670*d39e55e0SRahul Sharma 671*d39e55e0SRahul Sharma struct samsung_mux_clock g2d_mux_clks[] __initdata = { 672*d39e55e0SRahul Sharma MUX(G2D_MOUT_ACLK_G2D_333_USER, "mout_aclk_g2d_333_user", 673*d39e55e0SRahul Sharma mout_aclk_g2d_333_user_p, 674*d39e55e0SRahul Sharma MUX_SEL_G2D, 0, 1), 675*d39e55e0SRahul Sharma }; 676*d39e55e0SRahul Sharma 677*d39e55e0SRahul Sharma struct samsung_div_clock g2d_div_clks[] __initdata = { 678*d39e55e0SRahul Sharma DIV(G2D_DOUT_PCLK_G2D_83, "dout_pclk_g2d_83", "mout_aclk_g2d_333_user", 679*d39e55e0SRahul Sharma DIV_G2D, 0, 3), 680*d39e55e0SRahul Sharma }; 681*d39e55e0SRahul Sharma 682*d39e55e0SRahul Sharma struct samsung_gate_clock g2d_gate_clks[] __initdata = { 683*d39e55e0SRahul Sharma GATE(G2D_CLK_G2D, "clk_g2d", "mout_aclk_g2d_333_user", 684*d39e55e0SRahul Sharma EN_IP_G2D, 4, 0, 0), 685*d39e55e0SRahul Sharma GATE(G2D_CLK_JPEG, "clk_jpeg", "mout_aclk_g2d_333_user", 686*d39e55e0SRahul Sharma EN_IP_G2D, 5, 0, 0), 687*d39e55e0SRahul Sharma GATE(G2D_CLK_MDMA, "clk_mdma", "mout_aclk_g2d_333_user", 688*d39e55e0SRahul Sharma EN_IP_G2D, 6, 0, 0), 689*d39e55e0SRahul Sharma GATE(G2D_CLK_SMMU3_JPEG, "clk_smmu3_jpeg", "mout_aclk_g2d_333_user", 690*d39e55e0SRahul Sharma EN_IP_G2D, 16, 0, 0), 691*d39e55e0SRahul Sharma 692*d39e55e0SRahul Sharma GATE(G2D_CLK_SSS, "clk_sss", "mout_aclk_g2d_333_user", 693*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SSS, 17, 0, 0), 694*d39e55e0SRahul Sharma 695*d39e55e0SRahul Sharma GATE(G2D_CLK_SLIM_SSS, "clk_slim_sss", "mout_aclk_g2d_333_user", 696*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SLIM_SSS, 11, 0, 0), 697*d39e55e0SRahul Sharma 698*d39e55e0SRahul Sharma GATE(G2D_CLK_SMMU_SLIM_SSS, "clk_smmu_slim_sss", 699*d39e55e0SRahul Sharma "mout_aclk_g2d_333_user", 700*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_SLIM_SSS, 13, 0, 0), 701*d39e55e0SRahul Sharma 702*d39e55e0SRahul Sharma GATE(G2D_CLK_SMMU_SSS, "clk_smmu_sss", "mout_aclk_g2d_333_user", 703*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_SSS, 14, 0, 0), 704*d39e55e0SRahul Sharma 705*d39e55e0SRahul Sharma GATE(G2D_CLK_SMMU_MDMA, "clk_smmu_mdma", "mout_aclk_g2d_333_user", 706*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_MDMA, 12, 0, 0), 707*d39e55e0SRahul Sharma 708*d39e55e0SRahul Sharma GATE(G2D_CLK_SMMU3_G2D, "clk_smmu3_g2d", "mout_aclk_g2d_333_user", 709*d39e55e0SRahul Sharma EN_IP_G2D_SECURE_SMMU_G2D, 15, 0, 0), 710*d39e55e0SRahul Sharma }; 711*d39e55e0SRahul Sharma 712*d39e55e0SRahul Sharma static void __init exynos5260_clk_g2d_init(struct device_node *np) 713*d39e55e0SRahul Sharma { 714*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 715*d39e55e0SRahul Sharma 716*d39e55e0SRahul Sharma cmu.mux_clks = g2d_mux_clks; 717*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(g2d_mux_clks); 718*d39e55e0SRahul Sharma cmu.div_clks = g2d_div_clks; 719*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(g2d_div_clks); 720*d39e55e0SRahul Sharma cmu.gate_clks = g2d_gate_clks; 721*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(g2d_gate_clks); 722*d39e55e0SRahul Sharma cmu.nr_clk_ids = G2D_NR_CLK; 723*d39e55e0SRahul Sharma cmu.clk_regs = g2d_clk_regs; 724*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(g2d_clk_regs); 725*d39e55e0SRahul Sharma 726*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 727*d39e55e0SRahul Sharma } 728*d39e55e0SRahul Sharma 729*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_g2d, "samsung,exynos5260-clock-g2d", 730*d39e55e0SRahul Sharma exynos5260_clk_g2d_init); 731*d39e55e0SRahul Sharma 732*d39e55e0SRahul Sharma 733*d39e55e0SRahul Sharma /* CMU_G3D */ 734*d39e55e0SRahul Sharma 735*d39e55e0SRahul Sharma static unsigned long g3d_clk_regs[] __initdata = { 736*d39e55e0SRahul Sharma G3D_PLL_LOCK, 737*d39e55e0SRahul Sharma G3D_PLL_CON0, 738*d39e55e0SRahul Sharma G3D_PLL_CON1, 739*d39e55e0SRahul Sharma G3D_PLL_FDET, 740*d39e55e0SRahul Sharma MUX_SEL_G3D, 741*d39e55e0SRahul Sharma DIV_G3D, 742*d39e55e0SRahul Sharma DIV_G3D_PLL_FDET, 743*d39e55e0SRahul Sharma EN_ACLK_G3D, 744*d39e55e0SRahul Sharma EN_PCLK_G3D, 745*d39e55e0SRahul Sharma EN_SCLK_G3D, 746*d39e55e0SRahul Sharma EN_IP_G3D, 747*d39e55e0SRahul Sharma }; 748*d39e55e0SRahul Sharma 749*d39e55e0SRahul Sharma PNAME(mout_g3d_pll_p) = {"fin_pll", "fout_g3d_pll"}; 750*d39e55e0SRahul Sharma 751*d39e55e0SRahul Sharma struct samsung_mux_clock g3d_mux_clks[] __initdata = { 752*d39e55e0SRahul Sharma MUX(G3D_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p, 753*d39e55e0SRahul Sharma MUX_SEL_G3D, 0, 1), 754*d39e55e0SRahul Sharma }; 755*d39e55e0SRahul Sharma 756*d39e55e0SRahul Sharma struct samsung_div_clock g3d_div_clks[] __initdata = { 757*d39e55e0SRahul Sharma DIV(G3D_DOUT_PCLK_G3D, "dout_pclk_g3d", "dout_aclk_g3d", DIV_G3D, 0, 3), 758*d39e55e0SRahul Sharma DIV(G3D_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_g3d_pll", DIV_G3D, 4, 3), 759*d39e55e0SRahul Sharma }; 760*d39e55e0SRahul Sharma 761*d39e55e0SRahul Sharma struct samsung_gate_clock g3d_gate_clks[] __initdata = { 762*d39e55e0SRahul Sharma GATE(G3D_CLK_G3D, "clk_g3d", "dout_aclk_g3d", EN_IP_G3D, 2, 0, 0), 763*d39e55e0SRahul Sharma GATE(G3D_CLK_G3D_HPM, "clk_g3d_hpm", "dout_aclk_g3d", 764*d39e55e0SRahul Sharma EN_IP_G3D, 3, 0, 0), 765*d39e55e0SRahul Sharma }; 766*d39e55e0SRahul Sharma 767*d39e55e0SRahul Sharma static struct samsung_pll_clock g3d_pll_clks[] __initdata = { 768*d39e55e0SRahul Sharma PLL(pll_2550, G3D_FOUT_G3D_PLL, "fout_g3d_pll", "fin_pll", 769*d39e55e0SRahul Sharma G3D_PLL_LOCK, G3D_PLL_CON0, 770*d39e55e0SRahul Sharma pll2550_24mhz_tbl), 771*d39e55e0SRahul Sharma }; 772*d39e55e0SRahul Sharma 773*d39e55e0SRahul Sharma static void __init exynos5260_clk_g3d_init(struct device_node *np) 774*d39e55e0SRahul Sharma { 775*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 776*d39e55e0SRahul Sharma 777*d39e55e0SRahul Sharma cmu.pll_clks = g3d_pll_clks; 778*d39e55e0SRahul Sharma cmu.nr_pll_clks = ARRAY_SIZE(g3d_pll_clks); 779*d39e55e0SRahul Sharma cmu.mux_clks = g3d_mux_clks; 780*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(g3d_mux_clks); 781*d39e55e0SRahul Sharma cmu.div_clks = g3d_div_clks; 782*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(g3d_div_clks); 783*d39e55e0SRahul Sharma cmu.gate_clks = g3d_gate_clks; 784*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(g3d_gate_clks); 785*d39e55e0SRahul Sharma cmu.nr_clk_ids = G3D_NR_CLK; 786*d39e55e0SRahul Sharma cmu.clk_regs = g3d_clk_regs; 787*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(g3d_clk_regs); 788*d39e55e0SRahul Sharma 789*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 790*d39e55e0SRahul Sharma } 791*d39e55e0SRahul Sharma 792*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_g3d, "samsung,exynos5260-clock-g3d", 793*d39e55e0SRahul Sharma exynos5260_clk_g3d_init); 794*d39e55e0SRahul Sharma 795*d39e55e0SRahul Sharma 796*d39e55e0SRahul Sharma /* CMU_GSCL */ 797*d39e55e0SRahul Sharma 798*d39e55e0SRahul Sharma static unsigned long gscl_clk_regs[] __initdata = { 799*d39e55e0SRahul Sharma MUX_SEL_GSCL, 800*d39e55e0SRahul Sharma DIV_GSCL, 801*d39e55e0SRahul Sharma EN_ACLK_GSCL, 802*d39e55e0SRahul Sharma EN_ACLK_GSCL_FIMC, 803*d39e55e0SRahul Sharma EN_ACLK_GSCL_SECURE_SMMU_GSCL0, 804*d39e55e0SRahul Sharma EN_ACLK_GSCL_SECURE_SMMU_GSCL1, 805*d39e55e0SRahul Sharma EN_ACLK_GSCL_SECURE_SMMU_MSCL0, 806*d39e55e0SRahul Sharma EN_ACLK_GSCL_SECURE_SMMU_MSCL1, 807*d39e55e0SRahul Sharma EN_PCLK_GSCL, 808*d39e55e0SRahul Sharma EN_PCLK_GSCL_FIMC, 809*d39e55e0SRahul Sharma EN_PCLK_GSCL_SECURE_SMMU_GSCL0, 810*d39e55e0SRahul Sharma EN_PCLK_GSCL_SECURE_SMMU_GSCL1, 811*d39e55e0SRahul Sharma EN_PCLK_GSCL_SECURE_SMMU_MSCL0, 812*d39e55e0SRahul Sharma EN_PCLK_GSCL_SECURE_SMMU_MSCL1, 813*d39e55e0SRahul Sharma EN_SCLK_GSCL, 814*d39e55e0SRahul Sharma EN_SCLK_GSCL_FIMC, 815*d39e55e0SRahul Sharma EN_IP_GSCL, 816*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 817*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_GSCL0, 818*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_GSCL1, 819*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_MSCL0, 820*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_MSCL1, 821*d39e55e0SRahul Sharma }; 822*d39e55e0SRahul Sharma 823*d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_333_user_p) = {"fin_pll", "dout_aclk_gscl_333"}; 824*d39e55e0SRahul Sharma PNAME(mout_aclk_m2m_400_user_p) = {"fin_pll", "dout_aclk_gscl_400"}; 825*d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_fimc_user_p) = {"fin_pll", "dout_aclk_gscl_400"}; 826*d39e55e0SRahul Sharma PNAME(mout_aclk_csis_p) = {"dout_aclk_csis_200", "mout_aclk_gscl_fimc_user"}; 827*d39e55e0SRahul Sharma 828*d39e55e0SRahul Sharma struct samsung_mux_clock gscl_mux_clks[] __initdata = { 829*d39e55e0SRahul Sharma MUX(GSCL_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user", 830*d39e55e0SRahul Sharma mout_aclk_gscl_333_user_p, 831*d39e55e0SRahul Sharma MUX_SEL_GSCL, 0, 1), 832*d39e55e0SRahul Sharma MUX(GSCL_MOUT_ACLK_M2M_400_USER, "mout_aclk_m2m_400_user", 833*d39e55e0SRahul Sharma mout_aclk_m2m_400_user_p, 834*d39e55e0SRahul Sharma MUX_SEL_GSCL, 4, 1), 835*d39e55e0SRahul Sharma MUX(GSCL_MOUT_ACLK_GSCL_FIMC_USER, "mout_aclk_gscl_fimc_user", 836*d39e55e0SRahul Sharma mout_aclk_gscl_fimc_user_p, 837*d39e55e0SRahul Sharma MUX_SEL_GSCL, 8, 1), 838*d39e55e0SRahul Sharma MUX(GSCL_MOUT_ACLK_CSIS, "mout_aclk_csis", mout_aclk_csis_p, 839*d39e55e0SRahul Sharma MUX_SEL_GSCL, 24, 1), 840*d39e55e0SRahul Sharma }; 841*d39e55e0SRahul Sharma 842*d39e55e0SRahul Sharma struct samsung_div_clock gscl_div_clks[] __initdata = { 843*d39e55e0SRahul Sharma DIV(GSCL_DOUT_PCLK_M2M_100, "dout_pclk_m2m_100", 844*d39e55e0SRahul Sharma "mout_aclk_m2m_400_user", 845*d39e55e0SRahul Sharma DIV_GSCL, 0, 3), 846*d39e55e0SRahul Sharma DIV(GSCL_DOUT_ACLK_CSIS_200, "dout_aclk_csis_200", 847*d39e55e0SRahul Sharma "mout_aclk_m2m_400_user", 848*d39e55e0SRahul Sharma DIV_GSCL, 4, 3), 849*d39e55e0SRahul Sharma }; 850*d39e55e0SRahul Sharma 851*d39e55e0SRahul Sharma struct samsung_gate_clock gscl_gate_clks[] __initdata = { 852*d39e55e0SRahul Sharma GATE(GSCL_SCLK_CSIS0_WRAP, "sclk_csis0_wrap", "dout_aclk_csis_200", 853*d39e55e0SRahul Sharma EN_SCLK_GSCL_FIMC, 0, CLK_SET_RATE_PARENT, 0), 854*d39e55e0SRahul Sharma GATE(GSCL_SCLK_CSIS1_WRAP, "sclk_csis1_wrap", "dout_aclk_csis_200", 855*d39e55e0SRahul Sharma EN_SCLK_GSCL_FIMC, 1, CLK_SET_RATE_PARENT, 0), 856*d39e55e0SRahul Sharma 857*d39e55e0SRahul Sharma GATE(GSCL_CLK_GSCL0, "clk_gscl0", "mout_aclk_gscl_333_user", 858*d39e55e0SRahul Sharma EN_IP_GSCL, 2, 0, 0), 859*d39e55e0SRahul Sharma GATE(GSCL_CLK_GSCL1, "clk_gscl1", "mout_aclk_gscl_333_user", 860*d39e55e0SRahul Sharma EN_IP_GSCL, 3, 0, 0), 861*d39e55e0SRahul Sharma GATE(GSCL_CLK_MSCL0, "clk_mscl0", "mout_aclk_gscl_333_user", 862*d39e55e0SRahul Sharma EN_IP_GSCL, 4, 0, 0), 863*d39e55e0SRahul Sharma GATE(GSCL_CLK_MSCL1, "clk_mscl1", "mout_aclk_gscl_333_user", 864*d39e55e0SRahul Sharma EN_IP_GSCL, 5, 0, 0), 865*d39e55e0SRahul Sharma GATE(GSCL_CLK_PIXEL_GSCL0, "clk_pixel_gscl0", 866*d39e55e0SRahul Sharma "mout_aclk_gscl_333_user", 867*d39e55e0SRahul Sharma EN_IP_GSCL, 8, 0, 0), 868*d39e55e0SRahul Sharma GATE(GSCL_CLK_PIXEL_GSCL1, "clk_pixel_gscl1", 869*d39e55e0SRahul Sharma "mout_aclk_gscl_333_user", 870*d39e55e0SRahul Sharma EN_IP_GSCL, 9, 0, 0), 871*d39e55e0SRahul Sharma 872*d39e55e0SRahul Sharma GATE(GSCL_CLK_SMMU3_LITE_A, "clk_smmu3_lite_a", 873*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc_user", 874*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 5, 0, 0), 875*d39e55e0SRahul Sharma GATE(GSCL_CLK_SMMU3_LITE_B, "clk_smmu3_lite_b", 876*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc_user", 877*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 6, 0, 0), 878*d39e55e0SRahul Sharma GATE(GSCL_CLK_SMMU3_LITE_D, "clk_smmu3_lite_d", 879*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc_user", 880*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 7, 0, 0), 881*d39e55e0SRahul Sharma GATE(GSCL_CLK_CSIS0, "clk_csis0", "mout_aclk_gscl_fimc_user", 882*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 8, 0, 0), 883*d39e55e0SRahul Sharma GATE(GSCL_CLK_CSIS1, "clk_csis1", "mout_aclk_gscl_fimc_user", 884*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 9, 0, 0), 885*d39e55e0SRahul Sharma GATE(GSCL_CLK_FIMC_LITE_A, "clk_fimc_lite_a", 886*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc_user", 887*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 10, 0, 0), 888*d39e55e0SRahul Sharma GATE(GSCL_CLK_FIMC_LITE_B, "clk_fimc_lite_b", 889*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc_user", 890*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 11, 0, 0), 891*d39e55e0SRahul Sharma GATE(GSCL_CLK_FIMC_LITE_D, "clk_fimc_lite_d", 892*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc_user", 893*d39e55e0SRahul Sharma EN_IP_GSCL_FIMC, 12, 0, 0), 894*d39e55e0SRahul Sharma 895*d39e55e0SRahul Sharma GATE(GSCL_CLK_SMMU3_GSCL0, "clk_smmu3_gscl0", 896*d39e55e0SRahul Sharma "mout_aclk_gscl_333_user", 897*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_GSCL0, 17, 0, 0), 898*d39e55e0SRahul Sharma GATE(GSCL_CLK_SMMU3_GSCL1, "clk_smmu3_gscl1", "mout_aclk_gscl_333_user", 899*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_GSCL1, 18, 0, 0), 900*d39e55e0SRahul Sharma GATE(GSCL_CLK_SMMU3_MSCL0, "clk_smmu3_mscl0", 901*d39e55e0SRahul Sharma "mout_aclk_m2m_400_user", 902*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_MSCL0, 19, 0, 0), 903*d39e55e0SRahul Sharma GATE(GSCL_CLK_SMMU3_MSCL1, "clk_smmu3_mscl1", 904*d39e55e0SRahul Sharma "mout_aclk_m2m_400_user", 905*d39e55e0SRahul Sharma EN_IP_GSCL_SECURE_SMMU_MSCL1, 20, 0, 0), 906*d39e55e0SRahul Sharma }; 907*d39e55e0SRahul Sharma 908*d39e55e0SRahul Sharma static void __init exynos5260_clk_gscl_init(struct device_node *np) 909*d39e55e0SRahul Sharma { 910*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 911*d39e55e0SRahul Sharma 912*d39e55e0SRahul Sharma cmu.mux_clks = gscl_mux_clks; 913*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(gscl_mux_clks); 914*d39e55e0SRahul Sharma cmu.div_clks = gscl_div_clks; 915*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(gscl_div_clks); 916*d39e55e0SRahul Sharma cmu.gate_clks = gscl_gate_clks; 917*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(gscl_gate_clks); 918*d39e55e0SRahul Sharma cmu.nr_clk_ids = GSCL_NR_CLK; 919*d39e55e0SRahul Sharma cmu.clk_regs = gscl_clk_regs; 920*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(gscl_clk_regs); 921*d39e55e0SRahul Sharma 922*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 923*d39e55e0SRahul Sharma } 924*d39e55e0SRahul Sharma 925*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_gscl, "samsung,exynos5260-clock-gscl", 926*d39e55e0SRahul Sharma exynos5260_clk_gscl_init); 927*d39e55e0SRahul Sharma 928*d39e55e0SRahul Sharma 929*d39e55e0SRahul Sharma /* CMU_ISP */ 930*d39e55e0SRahul Sharma 931*d39e55e0SRahul Sharma static unsigned long isp_clk_regs[] __initdata = { 932*d39e55e0SRahul Sharma MUX_SEL_ISP0, 933*d39e55e0SRahul Sharma MUX_SEL_ISP1, 934*d39e55e0SRahul Sharma DIV_ISP, 935*d39e55e0SRahul Sharma EN_ACLK_ISP0, 936*d39e55e0SRahul Sharma EN_ACLK_ISP1, 937*d39e55e0SRahul Sharma EN_PCLK_ISP0, 938*d39e55e0SRahul Sharma EN_PCLK_ISP1, 939*d39e55e0SRahul Sharma EN_SCLK_ISP, 940*d39e55e0SRahul Sharma EN_IP_ISP0, 941*d39e55e0SRahul Sharma EN_IP_ISP1, 942*d39e55e0SRahul Sharma }; 943*d39e55e0SRahul Sharma 944*d39e55e0SRahul Sharma PNAME(mout_isp_400_user_p) = {"fin_pll", "dout_aclk_isp1_400"}; 945*d39e55e0SRahul Sharma PNAME(mout_isp_266_user_p) = {"fin_pll", "dout_aclk_isp1_266"}; 946*d39e55e0SRahul Sharma 947*d39e55e0SRahul Sharma struct samsung_mux_clock isp_mux_clks[] __initdata = { 948*d39e55e0SRahul Sharma MUX(ISP_MOUT_ISP_266_USER, "mout_isp_266_user", mout_isp_266_user_p, 949*d39e55e0SRahul Sharma MUX_SEL_ISP0, 0, 1), 950*d39e55e0SRahul Sharma MUX(ISP_MOUT_ISP_400_USER, "mout_isp_400_user", mout_isp_400_user_p, 951*d39e55e0SRahul Sharma MUX_SEL_ISP0, 4, 1), 952*d39e55e0SRahul Sharma }; 953*d39e55e0SRahul Sharma 954*d39e55e0SRahul Sharma struct samsung_div_clock isp_div_clks[] __initdata = { 955*d39e55e0SRahul Sharma DIV(ISP_DOUT_PCLK_ISP_66, "dout_pclk_isp_66", "mout_kfc", 956*d39e55e0SRahul Sharma DIV_ISP, 0, 3), 957*d39e55e0SRahul Sharma DIV(ISP_DOUT_PCLK_ISP_133, "dout_pclk_isp_133", "mout_kfc", 958*d39e55e0SRahul Sharma DIV_ISP, 4, 4), 959*d39e55e0SRahul Sharma DIV(ISP_DOUT_CA5_ATCLKIN, "dout_ca5_atclkin", "mout_kfc", 960*d39e55e0SRahul Sharma DIV_ISP, 12, 3), 961*d39e55e0SRahul Sharma DIV(ISP_DOUT_CA5_PCLKDBG, "dout_ca5_pclkdbg", "mout_kfc", 962*d39e55e0SRahul Sharma DIV_ISP, 16, 4), 963*d39e55e0SRahul Sharma DIV(ISP_DOUT_SCLK_MPWM, "dout_sclk_mpwm", "mout_kfc", DIV_ISP, 20, 2), 964*d39e55e0SRahul Sharma }; 965*d39e55e0SRahul Sharma 966*d39e55e0SRahul Sharma struct samsung_gate_clock isp_gate_clks[] __initdata = { 967*d39e55e0SRahul Sharma GATE(ISP_CLK_GIC, "clk_isp_gic", "mout_aclk_isp1_266", 968*d39e55e0SRahul Sharma EN_IP_ISP0, 15, 0, 0), 969*d39e55e0SRahul Sharma 970*d39e55e0SRahul Sharma GATE(ISP_CLK_CA5, "clk_isp_ca5", "mout_aclk_isp1_266", 971*d39e55e0SRahul Sharma EN_IP_ISP1, 1, 0, 0), 972*d39e55e0SRahul Sharma GATE(ISP_CLK_FIMC_DRC, "clk_isp_fimc_drc", "mout_aclk_isp1_266", 973*d39e55e0SRahul Sharma EN_IP_ISP1, 2, 0, 0), 974*d39e55e0SRahul Sharma GATE(ISP_CLK_FIMC_FD, "clk_isp_fimc_fd", "mout_aclk_isp1_266", 975*d39e55e0SRahul Sharma EN_IP_ISP1, 3, 0, 0), 976*d39e55e0SRahul Sharma GATE(ISP_CLK_FIMC, "clk_isp_fimc", "mout_aclk_isp1_266", 977*d39e55e0SRahul Sharma EN_IP_ISP1, 4, 0, 0), 978*d39e55e0SRahul Sharma GATE(ISP_CLK_FIMC_SCALERC, "clk_isp_fimc_scalerc", 979*d39e55e0SRahul Sharma "mout_aclk_isp1_266", 980*d39e55e0SRahul Sharma EN_IP_ISP1, 5, 0, 0), 981*d39e55e0SRahul Sharma GATE(ISP_CLK_FIMC_SCALERP, "clk_isp_fimc_scalerp", 982*d39e55e0SRahul Sharma "mout_aclk_isp1_266", 983*d39e55e0SRahul Sharma EN_IP_ISP1, 6, 0, 0), 984*d39e55e0SRahul Sharma GATE(ISP_CLK_I2C0, "clk_isp_i2c0", "mout_aclk_isp1_266", 985*d39e55e0SRahul Sharma EN_IP_ISP1, 7, 0, 0), 986*d39e55e0SRahul Sharma GATE(ISP_CLK_I2C1, "clk_isp_i2c1", "mout_aclk_isp1_266", 987*d39e55e0SRahul Sharma EN_IP_ISP1, 8, 0, 0), 988*d39e55e0SRahul Sharma GATE(ISP_CLK_MCUCTL, "clk_isp_mcuctl", "mout_aclk_isp1_266", 989*d39e55e0SRahul Sharma EN_IP_ISP1, 9, 0, 0), 990*d39e55e0SRahul Sharma GATE(ISP_CLK_MPWM, "clk_isp_mpwm", "mout_aclk_isp1_266", 991*d39e55e0SRahul Sharma EN_IP_ISP1, 10, 0, 0), 992*d39e55e0SRahul Sharma GATE(ISP_CLK_MTCADC, "clk_isp_mtcadc", "mout_aclk_isp1_266", 993*d39e55e0SRahul Sharma EN_IP_ISP1, 11, 0, 0), 994*d39e55e0SRahul Sharma GATE(ISP_CLK_PWM, "clk_isp_pwm", "mout_aclk_isp1_266", 995*d39e55e0SRahul Sharma EN_IP_ISP1, 14, 0, 0), 996*d39e55e0SRahul Sharma GATE(ISP_CLK_SMMU_DRC, "clk_smmu_drc", "mout_aclk_isp1_266", 997*d39e55e0SRahul Sharma EN_IP_ISP1, 21, 0, 0), 998*d39e55e0SRahul Sharma GATE(ISP_CLK_SMMU_FD, "clk_smmu_fd", "mout_aclk_isp1_266", 999*d39e55e0SRahul Sharma EN_IP_ISP1, 22, 0, 0), 1000*d39e55e0SRahul Sharma GATE(ISP_CLK_SMMU_ISP, "clk_smmu_isp", "mout_aclk_isp1_266", 1001*d39e55e0SRahul Sharma EN_IP_ISP1, 23, 0, 0), 1002*d39e55e0SRahul Sharma GATE(ISP_CLK_SMMU_ISPCX, "clk_smmu_ispcx", "mout_aclk_isp1_266", 1003*d39e55e0SRahul Sharma EN_IP_ISP1, 24, 0, 0), 1004*d39e55e0SRahul Sharma GATE(ISP_CLK_SMMU_SCALERC, "clk_isp_smmu_scalerc", 1005*d39e55e0SRahul Sharma "mout_aclk_isp1_266", 1006*d39e55e0SRahul Sharma EN_IP_ISP1, 25, 0, 0), 1007*d39e55e0SRahul Sharma GATE(ISP_CLK_SMMU_SCALERP, "clk_isp_smmu_scalerp", 1008*d39e55e0SRahul Sharma "mout_aclk_isp1_266", 1009*d39e55e0SRahul Sharma EN_IP_ISP1, 26, 0, 0), 1010*d39e55e0SRahul Sharma GATE(ISP_CLK_SPI0, "clk_isp_spi0", "mout_aclk_isp1_266", 1011*d39e55e0SRahul Sharma EN_IP_ISP1, 27, 0, 0), 1012*d39e55e0SRahul Sharma GATE(ISP_CLK_SPI1, "clk_isp_spi1", "mout_aclk_isp1_266", 1013*d39e55e0SRahul Sharma EN_IP_ISP1, 28, 0, 0), 1014*d39e55e0SRahul Sharma GATE(ISP_CLK_WDT, "clk_isp_wdt", "mout_aclk_isp1_266", 1015*d39e55e0SRahul Sharma EN_IP_ISP1, 31, 0, 0), 1016*d39e55e0SRahul Sharma GATE(ISP_CLK_UART, "clk_isp_uart", "mout_aclk_isp1_266", 1017*d39e55e0SRahul Sharma EN_IP_ISP1, 30, 0, 0), 1018*d39e55e0SRahul Sharma 1019*d39e55e0SRahul Sharma GATE(ISP_SCLK_UART_EXT, "sclk_isp_uart_ext", "fin_pll", 1020*d39e55e0SRahul Sharma EN_SCLK_ISP, 7, CLK_SET_RATE_PARENT, 0), 1021*d39e55e0SRahul Sharma GATE(ISP_SCLK_SPI1_EXT, "sclk_isp_spi1_ext", "fin_pll", 1022*d39e55e0SRahul Sharma EN_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0), 1023*d39e55e0SRahul Sharma GATE(ISP_SCLK_SPI0_EXT, "sclk_isp_spi0_ext", "fin_pll", 1024*d39e55e0SRahul Sharma EN_SCLK_ISP, 9, CLK_SET_RATE_PARENT, 0), 1025*d39e55e0SRahul Sharma }; 1026*d39e55e0SRahul Sharma 1027*d39e55e0SRahul Sharma static void __init exynos5260_clk_isp_init(struct device_node *np) 1028*d39e55e0SRahul Sharma { 1029*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 1030*d39e55e0SRahul Sharma 1031*d39e55e0SRahul Sharma cmu.mux_clks = isp_mux_clks; 1032*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(isp_mux_clks); 1033*d39e55e0SRahul Sharma cmu.div_clks = isp_div_clks; 1034*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(isp_div_clks); 1035*d39e55e0SRahul Sharma cmu.gate_clks = isp_gate_clks; 1036*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(isp_gate_clks); 1037*d39e55e0SRahul Sharma cmu.nr_clk_ids = ISP_NR_CLK; 1038*d39e55e0SRahul Sharma cmu.clk_regs = isp_clk_regs; 1039*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(isp_clk_regs); 1040*d39e55e0SRahul Sharma 1041*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 1042*d39e55e0SRahul Sharma } 1043*d39e55e0SRahul Sharma 1044*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_isp, "samsung,exynos5260-clock-isp", 1045*d39e55e0SRahul Sharma exynos5260_clk_isp_init); 1046*d39e55e0SRahul Sharma 1047*d39e55e0SRahul Sharma 1048*d39e55e0SRahul Sharma /* CMU_KFC */ 1049*d39e55e0SRahul Sharma 1050*d39e55e0SRahul Sharma static unsigned long kfc_clk_regs[] __initdata = { 1051*d39e55e0SRahul Sharma KFC_PLL_LOCK, 1052*d39e55e0SRahul Sharma KFC_PLL_CON0, 1053*d39e55e0SRahul Sharma KFC_PLL_CON1, 1054*d39e55e0SRahul Sharma KFC_PLL_FDET, 1055*d39e55e0SRahul Sharma MUX_SEL_KFC0, 1056*d39e55e0SRahul Sharma MUX_SEL_KFC2, 1057*d39e55e0SRahul Sharma DIV_KFC, 1058*d39e55e0SRahul Sharma DIV_KFC_PLL_FDET, 1059*d39e55e0SRahul Sharma EN_ACLK_KFC, 1060*d39e55e0SRahul Sharma EN_PCLK_KFC, 1061*d39e55e0SRahul Sharma EN_SCLK_KFC, 1062*d39e55e0SRahul Sharma EN_IP_KFC, 1063*d39e55e0SRahul Sharma }; 1064*d39e55e0SRahul Sharma 1065*d39e55e0SRahul Sharma PNAME(mout_kfc_pll_p) = {"fin_pll", "fout_kfc_pll"}; 1066*d39e55e0SRahul Sharma PNAME(mout_kfc_p) = {"mout_kfc_pll", "dout_media_pll"}; 1067*d39e55e0SRahul Sharma 1068*d39e55e0SRahul Sharma struct samsung_mux_clock kfc_mux_clks[] __initdata = { 1069*d39e55e0SRahul Sharma MUX(KFC_MOUT_KFC_PLL, "mout_kfc_pll", mout_kfc_pll_p, 1070*d39e55e0SRahul Sharma MUX_SEL_KFC0, 0, 1), 1071*d39e55e0SRahul Sharma MUX(KFC_MOUT_KFC, "mout_kfc", mout_kfc_p, MUX_SEL_KFC2, 0, 1), 1072*d39e55e0SRahul Sharma }; 1073*d39e55e0SRahul Sharma 1074*d39e55e0SRahul Sharma struct samsung_div_clock kfc_div_clks[] __initdata = { 1075*d39e55e0SRahul Sharma DIV(KFC_DOUT_KFC1, "dout_kfc1", "mout_kfc", DIV_KFC, 0, 3), 1076*d39e55e0SRahul Sharma DIV(KFC_DOUT_KFC2, "dout_kfc2", "dout_kfc1", DIV_KFC, 4, 3), 1077*d39e55e0SRahul Sharma DIV(KFC_DOUT_KFC_ATCLK, "dout_kfc_atclk", "dout_kfc2", DIV_KFC, 8, 3), 1078*d39e55e0SRahul Sharma DIV(KFC_DOUT_KFC_PCLK_DBG, "dout_kfc_pclk_dbg", "dout_kfc2", 1079*d39e55e0SRahul Sharma DIV_KFC, 12, 3), 1080*d39e55e0SRahul Sharma DIV(KFC_DOUT_ACLK_KFC, "dout_aclk_kfc", "dout_kfc2", DIV_KFC, 16, 3), 1081*d39e55e0SRahul Sharma DIV(KFC_DOUT_PCLK_KFC, "dout_pclk_kfc", "dout_kfc2", DIV_KFC, 20, 3), 1082*d39e55e0SRahul Sharma DIV(KFC_DOUT_KFC_PLL, "dout_kfc_pll", "mout_kfc", DIV_KFC, 24, 3), 1083*d39e55e0SRahul Sharma }; 1084*d39e55e0SRahul Sharma 1085*d39e55e0SRahul Sharma static struct samsung_pll_clock kfc_pll_clks[] __initdata = { 1086*d39e55e0SRahul Sharma PLL(pll_2550xx, KFC_FOUT_KFC_PLL, "fout_kfc_pll", "fin_pll", 1087*d39e55e0SRahul Sharma KFC_PLL_LOCK, KFC_PLL_CON0, 1088*d39e55e0SRahul Sharma pll2550_24mhz_tbl), 1089*d39e55e0SRahul Sharma }; 1090*d39e55e0SRahul Sharma 1091*d39e55e0SRahul Sharma static void __init exynos5260_clk_kfc_init(struct device_node *np) 1092*d39e55e0SRahul Sharma { 1093*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 1094*d39e55e0SRahul Sharma 1095*d39e55e0SRahul Sharma cmu.pll_clks = kfc_pll_clks; 1096*d39e55e0SRahul Sharma cmu.nr_pll_clks = ARRAY_SIZE(kfc_pll_clks); 1097*d39e55e0SRahul Sharma cmu.mux_clks = kfc_mux_clks; 1098*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(kfc_mux_clks); 1099*d39e55e0SRahul Sharma cmu.div_clks = kfc_div_clks; 1100*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(kfc_div_clks); 1101*d39e55e0SRahul Sharma cmu.nr_clk_ids = KFC_NR_CLK; 1102*d39e55e0SRahul Sharma cmu.clk_regs = kfc_clk_regs; 1103*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(kfc_clk_regs); 1104*d39e55e0SRahul Sharma 1105*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 1106*d39e55e0SRahul Sharma } 1107*d39e55e0SRahul Sharma 1108*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_kfc, "samsung,exynos5260-clock-kfc", 1109*d39e55e0SRahul Sharma exynos5260_clk_kfc_init); 1110*d39e55e0SRahul Sharma 1111*d39e55e0SRahul Sharma 1112*d39e55e0SRahul Sharma /* CMU_MFC */ 1113*d39e55e0SRahul Sharma 1114*d39e55e0SRahul Sharma static unsigned long mfc_clk_regs[] __initdata = { 1115*d39e55e0SRahul Sharma MUX_SEL_MFC, 1116*d39e55e0SRahul Sharma DIV_MFC, 1117*d39e55e0SRahul Sharma EN_ACLK_MFC, 1118*d39e55e0SRahul Sharma EN_ACLK_SECURE_SMMU2_MFC, 1119*d39e55e0SRahul Sharma EN_PCLK_MFC, 1120*d39e55e0SRahul Sharma EN_PCLK_SECURE_SMMU2_MFC, 1121*d39e55e0SRahul Sharma EN_IP_MFC, 1122*d39e55e0SRahul Sharma EN_IP_MFC_SECURE_SMMU2_MFC, 1123*d39e55e0SRahul Sharma }; 1124*d39e55e0SRahul Sharma 1125*d39e55e0SRahul Sharma PNAME(mout_aclk_mfc_333_user_p) = {"fin_pll", "dout_aclk_mfc_333"}; 1126*d39e55e0SRahul Sharma 1127*d39e55e0SRahul Sharma struct samsung_mux_clock mfc_mux_clks[] __initdata = { 1128*d39e55e0SRahul Sharma MUX(MFC_MOUT_ACLK_MFC_333_USER, "mout_aclk_mfc_333_user", 1129*d39e55e0SRahul Sharma mout_aclk_mfc_333_user_p, 1130*d39e55e0SRahul Sharma MUX_SEL_MFC, 0, 1), 1131*d39e55e0SRahul Sharma }; 1132*d39e55e0SRahul Sharma 1133*d39e55e0SRahul Sharma struct samsung_div_clock mfc_div_clks[] __initdata = { 1134*d39e55e0SRahul Sharma DIV(MFC_DOUT_PCLK_MFC_83, "dout_pclk_mfc_83", "mout_aclk_mfc_333_user", 1135*d39e55e0SRahul Sharma DIV_MFC, 0, 3), 1136*d39e55e0SRahul Sharma }; 1137*d39e55e0SRahul Sharma 1138*d39e55e0SRahul Sharma struct samsung_gate_clock mfc_gate_clks[] __initdata = { 1139*d39e55e0SRahul Sharma GATE(MFC_CLK_MFC, "clk_mfc", "mout_aclk_mfc_333_user", 1140*d39e55e0SRahul Sharma EN_IP_MFC, 1, 0, 0), 1141*d39e55e0SRahul Sharma GATE(MFC_CLK_SMMU2_MFCM0, "clk_smmu2_mfcm0", "mout_aclk_mfc_333_user", 1142*d39e55e0SRahul Sharma EN_IP_MFC_SECURE_SMMU2_MFC, 6, 0, 0), 1143*d39e55e0SRahul Sharma GATE(MFC_CLK_SMMU2_MFCM1, "clk_smmu2_mfcm1", "mout_aclk_mfc_333_user", 1144*d39e55e0SRahul Sharma EN_IP_MFC_SECURE_SMMU2_MFC, 7, 0, 0), 1145*d39e55e0SRahul Sharma }; 1146*d39e55e0SRahul Sharma 1147*d39e55e0SRahul Sharma static void __init exynos5260_clk_mfc_init(struct device_node *np) 1148*d39e55e0SRahul Sharma { 1149*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 1150*d39e55e0SRahul Sharma 1151*d39e55e0SRahul Sharma cmu.mux_clks = mfc_mux_clks; 1152*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(mfc_mux_clks); 1153*d39e55e0SRahul Sharma cmu.div_clks = mfc_div_clks; 1154*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(mfc_div_clks); 1155*d39e55e0SRahul Sharma cmu.gate_clks = mfc_gate_clks; 1156*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(mfc_gate_clks); 1157*d39e55e0SRahul Sharma cmu.nr_clk_ids = MFC_NR_CLK; 1158*d39e55e0SRahul Sharma cmu.clk_regs = mfc_clk_regs; 1159*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(mfc_clk_regs); 1160*d39e55e0SRahul Sharma 1161*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 1162*d39e55e0SRahul Sharma } 1163*d39e55e0SRahul Sharma 1164*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_mfc, "samsung,exynos5260-clock-mfc", 1165*d39e55e0SRahul Sharma exynos5260_clk_mfc_init); 1166*d39e55e0SRahul Sharma 1167*d39e55e0SRahul Sharma 1168*d39e55e0SRahul Sharma /* CMU_MIF */ 1169*d39e55e0SRahul Sharma 1170*d39e55e0SRahul Sharma static unsigned long mif_clk_regs[] __initdata = { 1171*d39e55e0SRahul Sharma MEM_PLL_LOCK, 1172*d39e55e0SRahul Sharma BUS_PLL_LOCK, 1173*d39e55e0SRahul Sharma MEDIA_PLL_LOCK, 1174*d39e55e0SRahul Sharma MEM_PLL_CON0, 1175*d39e55e0SRahul Sharma MEM_PLL_CON1, 1176*d39e55e0SRahul Sharma MEM_PLL_FDET, 1177*d39e55e0SRahul Sharma BUS_PLL_CON0, 1178*d39e55e0SRahul Sharma BUS_PLL_CON1, 1179*d39e55e0SRahul Sharma BUS_PLL_FDET, 1180*d39e55e0SRahul Sharma MEDIA_PLL_CON0, 1181*d39e55e0SRahul Sharma MEDIA_PLL_CON1, 1182*d39e55e0SRahul Sharma MEDIA_PLL_FDET, 1183*d39e55e0SRahul Sharma MUX_SEL_MIF, 1184*d39e55e0SRahul Sharma DIV_MIF, 1185*d39e55e0SRahul Sharma DIV_MIF_PLL_FDET, 1186*d39e55e0SRahul Sharma EN_ACLK_MIF, 1187*d39e55e0SRahul Sharma EN_ACLK_MIF_SECURE_DREX1_TZ, 1188*d39e55e0SRahul Sharma EN_ACLK_MIF_SECURE_DREX0_TZ, 1189*d39e55e0SRahul Sharma EN_ACLK_MIF_SECURE_INTMEM, 1190*d39e55e0SRahul Sharma EN_PCLK_MIF, 1191*d39e55e0SRahul Sharma EN_PCLK_MIF_SECURE_MONOCNT, 1192*d39e55e0SRahul Sharma EN_PCLK_MIF_SECURE_RTC_APBIF, 1193*d39e55e0SRahul Sharma EN_PCLK_MIF_SECURE_DREX1_TZ, 1194*d39e55e0SRahul Sharma EN_PCLK_MIF_SECURE_DREX0_TZ, 1195*d39e55e0SRahul Sharma EN_SCLK_MIF, 1196*d39e55e0SRahul Sharma EN_IP_MIF, 1197*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_MONOCNT, 1198*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_RTC_APBIF, 1199*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_DREX1_TZ, 1200*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_DREX0_TZ, 1201*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_INTEMEM, 1202*d39e55e0SRahul Sharma }; 1203*d39e55e0SRahul Sharma 1204*d39e55e0SRahul Sharma PNAME(mout_mem_pll_p) = {"fin_pll", "fout_mem_pll"}; 1205*d39e55e0SRahul Sharma PNAME(mout_bus_pll_p) = {"fin_pll", "fout_bus_pll"}; 1206*d39e55e0SRahul Sharma PNAME(mout_media_pll_p) = {"fin_pll", "fout_media_pll"}; 1207*d39e55e0SRahul Sharma PNAME(mout_mif_drex_p) = {"dout_mem_pll", "dout_bus_pll"}; 1208*d39e55e0SRahul Sharma PNAME(mout_mif_drex2x_p) = {"dout_mem_pll", "dout_bus_pll"}; 1209*d39e55e0SRahul Sharma PNAME(mout_clkm_phy_p) = {"mout_mif_drex", "dout_media_pll"}; 1210*d39e55e0SRahul Sharma PNAME(mout_clk2x_phy_p) = {"mout_mif_drex2x", "dout_media_pll"}; 1211*d39e55e0SRahul Sharma 1212*d39e55e0SRahul Sharma struct samsung_mux_clock mif_mux_clks[] __initdata = { 1213*d39e55e0SRahul Sharma MUX(MIF_MOUT_MEM_PLL, "mout_mem_pll", mout_mem_pll_p, 1214*d39e55e0SRahul Sharma MUX_SEL_MIF, 0, 1), 1215*d39e55e0SRahul Sharma MUX(MIF_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p, 1216*d39e55e0SRahul Sharma MUX_SEL_MIF, 4, 1), 1217*d39e55e0SRahul Sharma MUX(MIF_MOUT_MEDIA_PLL, "mout_media_pll", mout_media_pll_p, 1218*d39e55e0SRahul Sharma MUX_SEL_MIF, 8, 1), 1219*d39e55e0SRahul Sharma MUX(MIF_MOUT_MIF_DREX, "mout_mif_drex", mout_mif_drex_p, 1220*d39e55e0SRahul Sharma MUX_SEL_MIF, 12, 1), 1221*d39e55e0SRahul Sharma MUX(MIF_MOUT_CLKM_PHY, "mout_clkm_phy", mout_clkm_phy_p, 1222*d39e55e0SRahul Sharma MUX_SEL_MIF, 16, 1), 1223*d39e55e0SRahul Sharma MUX(MIF_MOUT_MIF_DREX2X, "mout_mif_drex2x", mout_mif_drex2x_p, 1224*d39e55e0SRahul Sharma MUX_SEL_MIF, 20, 1), 1225*d39e55e0SRahul Sharma MUX(MIF_MOUT_CLK2X_PHY, "mout_clk2x_phy", mout_clk2x_phy_p, 1226*d39e55e0SRahul Sharma MUX_SEL_MIF, 24, 1), 1227*d39e55e0SRahul Sharma }; 1228*d39e55e0SRahul Sharma 1229*d39e55e0SRahul Sharma struct samsung_div_clock mif_div_clks[] __initdata = { 1230*d39e55e0SRahul Sharma DIV(MIF_DOUT_MEDIA_PLL, "dout_media_pll", "mout_media_pll", 1231*d39e55e0SRahul Sharma DIV_MIF, 0, 3), 1232*d39e55e0SRahul Sharma DIV(MIF_DOUT_MEM_PLL, "dout_mem_pll", "mout_mem_pll", 1233*d39e55e0SRahul Sharma DIV_MIF, 4, 3), 1234*d39e55e0SRahul Sharma DIV(MIF_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll", 1235*d39e55e0SRahul Sharma DIV_MIF, 8, 3), 1236*d39e55e0SRahul Sharma DIV(MIF_DOUT_CLKM_PHY, "dout_clkm_phy", "mout_clkm_phy", 1237*d39e55e0SRahul Sharma DIV_MIF, 12, 3), 1238*d39e55e0SRahul Sharma DIV(MIF_DOUT_CLK2X_PHY, "dout_clk2x_phy", "mout_clk2x_phy", 1239*d39e55e0SRahul Sharma DIV_MIF, 16, 4), 1240*d39e55e0SRahul Sharma DIV(MIF_DOUT_ACLK_MIF_466, "dout_aclk_mif_466", "dout_clk2x_phy", 1241*d39e55e0SRahul Sharma DIV_MIF, 20, 3), 1242*d39e55e0SRahul Sharma DIV(MIF_DOUT_ACLK_BUS_200, "dout_aclk_bus_200", "dout_bus_pll", 1243*d39e55e0SRahul Sharma DIV_MIF, 24, 3), 1244*d39e55e0SRahul Sharma DIV(MIF_DOUT_ACLK_BUS_100, "dout_aclk_bus_100", "dout_bus_pll", 1245*d39e55e0SRahul Sharma DIV_MIF, 28, 4), 1246*d39e55e0SRahul Sharma }; 1247*d39e55e0SRahul Sharma 1248*d39e55e0SRahul Sharma struct samsung_gate_clock mif_gate_clks[] __initdata = { 1249*d39e55e0SRahul Sharma GATE(MIF_CLK_LPDDR3PHY_WRAP0, "clk_lpddr3phy_wrap0", "dout_clk2x_phy", 1250*d39e55e0SRahul Sharma EN_IP_MIF, 12, CLK_IGNORE_UNUSED, 0), 1251*d39e55e0SRahul Sharma GATE(MIF_CLK_LPDDR3PHY_WRAP1, "clk_lpddr3phy_wrap1", "dout_clk2x_phy", 1252*d39e55e0SRahul Sharma EN_IP_MIF, 13, CLK_IGNORE_UNUSED, 0), 1253*d39e55e0SRahul Sharma 1254*d39e55e0SRahul Sharma GATE(MIF_CLK_MONOCNT, "clk_monocnt", "dout_aclk_bus_100", 1255*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_MONOCNT, 22, 1256*d39e55e0SRahul Sharma CLK_IGNORE_UNUSED, 0), 1257*d39e55e0SRahul Sharma 1258*d39e55e0SRahul Sharma GATE(MIF_CLK_MIF_RTC, "clk_mif_rtc", "dout_aclk_bus_100", 1259*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_RTC_APBIF, 23, 1260*d39e55e0SRahul Sharma CLK_IGNORE_UNUSED, 0), 1261*d39e55e0SRahul Sharma 1262*d39e55e0SRahul Sharma GATE(MIF_CLK_DREX1, "clk_drex1", "dout_aclk_mif_466", 1263*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_DREX1_TZ, 9, 1264*d39e55e0SRahul Sharma CLK_IGNORE_UNUSED, 0), 1265*d39e55e0SRahul Sharma 1266*d39e55e0SRahul Sharma GATE(MIF_CLK_DREX0, "clk_drex0", "dout_aclk_mif_466", 1267*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_DREX0_TZ, 9, 1268*d39e55e0SRahul Sharma CLK_IGNORE_UNUSED, 0), 1269*d39e55e0SRahul Sharma 1270*d39e55e0SRahul Sharma GATE(MIF_CLK_INTMEM, "clk_intmem", "dout_aclk_bus_200", 1271*d39e55e0SRahul Sharma EN_IP_MIF_SECURE_INTEMEM, 11, 1272*d39e55e0SRahul Sharma CLK_IGNORE_UNUSED, 0), 1273*d39e55e0SRahul Sharma 1274*d39e55e0SRahul Sharma GATE(MIF_SCLK_LPDDR3PHY_WRAP_U0, "sclk_lpddr3phy_wrap_u0", 1275*d39e55e0SRahul Sharma "dout_clkm_phy", EN_SCLK_MIF, 0, 1276*d39e55e0SRahul Sharma CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0), 1277*d39e55e0SRahul Sharma GATE(MIF_SCLK_LPDDR3PHY_WRAP_U1, "sclk_lpddr3phy_wrap_u1", 1278*d39e55e0SRahul Sharma "dout_clkm_phy", EN_SCLK_MIF, 1, 1279*d39e55e0SRahul Sharma CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0), 1280*d39e55e0SRahul Sharma }; 1281*d39e55e0SRahul Sharma 1282*d39e55e0SRahul Sharma static struct samsung_pll_clock mif_pll_clks[] __initdata = { 1283*d39e55e0SRahul Sharma PLL(pll_2550xx, MIF_FOUT_MEM_PLL, "fout_mem_pll", "fin_pll", 1284*d39e55e0SRahul Sharma MEM_PLL_LOCK, MEM_PLL_CON0, 1285*d39e55e0SRahul Sharma pll2550_24mhz_tbl), 1286*d39e55e0SRahul Sharma PLL(pll_2550xx, MIF_FOUT_BUS_PLL, "fout_bus_pll", "fin_pll", 1287*d39e55e0SRahul Sharma BUS_PLL_LOCK, BUS_PLL_CON0, 1288*d39e55e0SRahul Sharma pll2550_24mhz_tbl), 1289*d39e55e0SRahul Sharma PLL(pll_2550xx, MIF_FOUT_MEDIA_PLL, "fout_media_pll", "fin_pll", 1290*d39e55e0SRahul Sharma MEDIA_PLL_LOCK, MEDIA_PLL_CON0, 1291*d39e55e0SRahul Sharma pll2550_24mhz_tbl), 1292*d39e55e0SRahul Sharma }; 1293*d39e55e0SRahul Sharma 1294*d39e55e0SRahul Sharma static void __init exynos5260_clk_mif_init(struct device_node *np) 1295*d39e55e0SRahul Sharma { 1296*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 1297*d39e55e0SRahul Sharma 1298*d39e55e0SRahul Sharma cmu.pll_clks = mif_pll_clks; 1299*d39e55e0SRahul Sharma cmu.nr_pll_clks = ARRAY_SIZE(mif_pll_clks); 1300*d39e55e0SRahul Sharma cmu.mux_clks = mif_mux_clks; 1301*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(mif_mux_clks); 1302*d39e55e0SRahul Sharma cmu.div_clks = mif_div_clks; 1303*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(mif_div_clks); 1304*d39e55e0SRahul Sharma cmu.gate_clks = mif_gate_clks; 1305*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(mif_gate_clks); 1306*d39e55e0SRahul Sharma cmu.nr_clk_ids = MIF_NR_CLK; 1307*d39e55e0SRahul Sharma cmu.clk_regs = mif_clk_regs; 1308*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(mif_clk_regs); 1309*d39e55e0SRahul Sharma 1310*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 1311*d39e55e0SRahul Sharma } 1312*d39e55e0SRahul Sharma 1313*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_mif, "samsung,exynos5260-clock-mif", 1314*d39e55e0SRahul Sharma exynos5260_clk_mif_init); 1315*d39e55e0SRahul Sharma 1316*d39e55e0SRahul Sharma 1317*d39e55e0SRahul Sharma /* CMU_PERI */ 1318*d39e55e0SRahul Sharma 1319*d39e55e0SRahul Sharma static unsigned long peri_clk_regs[] __initdata = { 1320*d39e55e0SRahul Sharma MUX_SEL_PERI, 1321*d39e55e0SRahul Sharma MUX_SEL_PERI1, 1322*d39e55e0SRahul Sharma DIV_PERI, 1323*d39e55e0SRahul Sharma EN_PCLK_PERI0, 1324*d39e55e0SRahul Sharma EN_PCLK_PERI1, 1325*d39e55e0SRahul Sharma EN_PCLK_PERI2, 1326*d39e55e0SRahul Sharma EN_PCLK_PERI3, 1327*d39e55e0SRahul Sharma EN_PCLK_PERI_SECURE_CHIPID, 1328*d39e55e0SRahul Sharma EN_PCLK_PERI_SECURE_PROVKEY0, 1329*d39e55e0SRahul Sharma EN_PCLK_PERI_SECURE_PROVKEY1, 1330*d39e55e0SRahul Sharma EN_PCLK_PERI_SECURE_SECKEY, 1331*d39e55e0SRahul Sharma EN_PCLK_PERI_SECURE_ANTIRBKCNT, 1332*d39e55e0SRahul Sharma EN_PCLK_PERI_SECURE_TOP_RTC, 1333*d39e55e0SRahul Sharma EN_PCLK_PERI_SECURE_TZPC, 1334*d39e55e0SRahul Sharma EN_SCLK_PERI, 1335*d39e55e0SRahul Sharma EN_SCLK_PERI_SECURE_TOP_RTC, 1336*d39e55e0SRahul Sharma EN_IP_PERI0, 1337*d39e55e0SRahul Sharma EN_IP_PERI1, 1338*d39e55e0SRahul Sharma EN_IP_PERI2, 1339*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_CHIPID, 1340*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_PROVKEY0, 1341*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_PROVKEY1, 1342*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_SECKEY, 1343*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_ANTIRBKCNT, 1344*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TOP_RTC, 1345*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 1346*d39e55e0SRahul Sharma }; 1347*d39e55e0SRahul Sharma 1348*d39e55e0SRahul Sharma PNAME(mout_sclk_pcm_p) = {"ioclk_pcm_extclk", "fin_pll", "dout_aclk_peri_aud", 1349*d39e55e0SRahul Sharma "phyclk_hdmi_phy_ref_cko"}; 1350*d39e55e0SRahul Sharma PNAME(mout_sclk_i2scod_p) = {"ioclk_i2s_cdclk", "fin_pll", "dout_aclk_peri_aud", 1351*d39e55e0SRahul Sharma "phyclk_hdmi_phy_ref_cko"}; 1352*d39e55e0SRahul Sharma PNAME(mout_sclk_spdif_p) = {"ioclk_spdif_extclk", "fin_pll", 1353*d39e55e0SRahul Sharma "dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"}; 1354*d39e55e0SRahul Sharma 1355*d39e55e0SRahul Sharma struct samsung_mux_clock peri_mux_clks[] __initdata = { 1356*d39e55e0SRahul Sharma MUX(PERI_MOUT_SCLK_PCM, "mout_sclk_pcm", mout_sclk_pcm_p, 1357*d39e55e0SRahul Sharma MUX_SEL_PERI1, 4, 2), 1358*d39e55e0SRahul Sharma MUX(PERI_MOUT_SCLK_I2SCOD, "mout_sclk_i2scod", mout_sclk_i2scod_p, 1359*d39e55e0SRahul Sharma MUX_SEL_PERI1, 12, 2), 1360*d39e55e0SRahul Sharma MUX(PERI_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p, 1361*d39e55e0SRahul Sharma MUX_SEL_PERI1, 20, 2), 1362*d39e55e0SRahul Sharma }; 1363*d39e55e0SRahul Sharma 1364*d39e55e0SRahul Sharma struct samsung_div_clock peri_div_clks[] __initdata = { 1365*d39e55e0SRahul Sharma DIV(PERI_DOUT_PCM, "dout_pcm", "mout_sclk_pcm", DIV_PERI, 0, 8), 1366*d39e55e0SRahul Sharma DIV(PERI_DOUT_I2S, "dout_i2s", "mout_sclk_i2scod", DIV_PERI, 8, 6), 1367*d39e55e0SRahul Sharma }; 1368*d39e55e0SRahul Sharma 1369*d39e55e0SRahul Sharma struct samsung_gate_clock peri_gate_clks[] __initdata = { 1370*d39e55e0SRahul Sharma GATE(PERI_SCLK_PCM1, "sclk_pcm1", "dout_pcm", EN_SCLK_PERI, 0, 1371*d39e55e0SRahul Sharma CLK_SET_RATE_PARENT, 0), 1372*d39e55e0SRahul Sharma GATE(PERI_SCLK_I2S, "sclk_i2s", "dout_i2s", EN_SCLK_PERI, 1, 1373*d39e55e0SRahul Sharma CLK_SET_RATE_PARENT, 0), 1374*d39e55e0SRahul Sharma GATE(PERI_SCLK_SPDIF, "sclk_spdif", "dout_sclk_peri_spi0_b", 1375*d39e55e0SRahul Sharma EN_SCLK_PERI, 2, CLK_SET_RATE_PARENT, 0), 1376*d39e55e0SRahul Sharma GATE(PERI_SCLK_SPI0, "sclk_spi0", "dout_sclk_peri_spi0_b", 1377*d39e55e0SRahul Sharma EN_SCLK_PERI, 7, CLK_SET_RATE_PARENT, 0), 1378*d39e55e0SRahul Sharma GATE(PERI_SCLK_SPI1, "sclk_spi1", "dout_sclk_peri_spi1_b", 1379*d39e55e0SRahul Sharma EN_SCLK_PERI, 8, CLK_SET_RATE_PARENT, 0), 1380*d39e55e0SRahul Sharma GATE(PERI_SCLK_SPI2, "sclk_spi2", "dout_sclk_peri_spi2_b", 1381*d39e55e0SRahul Sharma EN_SCLK_PERI, 9, CLK_SET_RATE_PARENT, 0), 1382*d39e55e0SRahul Sharma GATE(PERI_SCLK_UART0, "sclk_uart0", "dout_sclk_peri_uart0", 1383*d39e55e0SRahul Sharma EN_SCLK_PERI, 10, CLK_SET_RATE_PARENT, 0), 1384*d39e55e0SRahul Sharma GATE(PERI_SCLK_UART1, "sclk_uart1", "dout_sclk_peri_uart1", 1385*d39e55e0SRahul Sharma EN_SCLK_PERI, 11, CLK_SET_RATE_PARENT, 0), 1386*d39e55e0SRahul Sharma GATE(PERI_SCLK_UART2, "sclk_uart2", "dout_sclk_peri_uart2", 1387*d39e55e0SRahul Sharma EN_SCLK_PERI, 12, CLK_SET_RATE_PARENT, 0), 1388*d39e55e0SRahul Sharma 1389*d39e55e0SRahul Sharma GATE(PERI_CLK_ABB, "clk_abb", "dout_aclk_peri_66", 1390*d39e55e0SRahul Sharma EN_IP_PERI0, 1, 0, 0), 1391*d39e55e0SRahul Sharma GATE(PERI_CLK_EFUSE_WRITER, "clk_efuse_writer", "dout_aclk_peri_66", 1392*d39e55e0SRahul Sharma EN_IP_PERI0, 5, 0, 0), 1393*d39e55e0SRahul Sharma GATE(PERI_CLK_HDMICEC, "clk_hdmicec", "dout_aclk_peri_66", 1394*d39e55e0SRahul Sharma EN_IP_PERI0, 6, 0, 0), 1395*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C10, "clk_i2c10", "dout_aclk_peri_66", 1396*d39e55e0SRahul Sharma EN_IP_PERI0, 7, 0, 0), 1397*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C11, "clk_i2c11", "dout_aclk_peri_66", 1398*d39e55e0SRahul Sharma EN_IP_PERI0, 8, 0, 0), 1399*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C8, "clk_i2c8", "dout_aclk_peri_66", 1400*d39e55e0SRahul Sharma EN_IP_PERI0, 9, 0, 0), 1401*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C9, "clk_i2c9", "dout_aclk_peri_66", 1402*d39e55e0SRahul Sharma EN_IP_PERI0, 10, 0, 0), 1403*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C4, "clk_i2c4", "dout_aclk_peri_66", 1404*d39e55e0SRahul Sharma EN_IP_PERI0, 11, 0, 0), 1405*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C5, "clk_i2c5", "dout_aclk_peri_66", 1406*d39e55e0SRahul Sharma EN_IP_PERI0, 12, 0, 0), 1407*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C6, "clk_i2c6", "dout_aclk_peri_66", 1408*d39e55e0SRahul Sharma EN_IP_PERI0, 13, 0, 0), 1409*d39e55e0SRahul Sharma GATE(PERI_CLK_I2C7, "clk_i2c7", "dout_aclk_peri_66", 1410*d39e55e0SRahul Sharma EN_IP_PERI0, 14, 0, 0), 1411*d39e55e0SRahul Sharma GATE(PERI_CLK_I2CHDMI, "clk_i2chdmi", "dout_aclk_peri_66", 1412*d39e55e0SRahul Sharma EN_IP_PERI0, 15, 0, 0), 1413*d39e55e0SRahul Sharma GATE(PERI_CLK_I2S, "clk_peri_i2s", "dout_aclk_peri_66", 1414*d39e55e0SRahul Sharma EN_IP_PERI0, 16, 0, 0), 1415*d39e55e0SRahul Sharma GATE(PERI_CLK_MCT, "clk_mct", "dout_aclk_peri_66", 1416*d39e55e0SRahul Sharma EN_IP_PERI0, 17, 0, 0), 1417*d39e55e0SRahul Sharma GATE(PERI_CLK_PCM, "clk_peri_pcm", "dout_aclk_peri_66", 1418*d39e55e0SRahul Sharma EN_IP_PERI0, 18, 0, 0), 1419*d39e55e0SRahul Sharma GATE(PERI_CLK_HSIC0, "clk_hsic0", "dout_aclk_peri_66", 1420*d39e55e0SRahul Sharma EN_IP_PERI0, 20, 0, 0), 1421*d39e55e0SRahul Sharma GATE(PERI_CLK_HSIC1, "clk_hsic1", "dout_aclk_peri_66", 1422*d39e55e0SRahul Sharma EN_IP_PERI0, 21, 0, 0), 1423*d39e55e0SRahul Sharma GATE(PERI_CLK_HSIC2, "clk_hsic2", "dout_aclk_peri_66", 1424*d39e55e0SRahul Sharma EN_IP_PERI0, 22, 0, 0), 1425*d39e55e0SRahul Sharma GATE(PERI_CLK_HSIC3, "clk_hsic3", "dout_aclk_peri_66", 1426*d39e55e0SRahul Sharma EN_IP_PERI0, 23, 0, 0), 1427*d39e55e0SRahul Sharma GATE(PERI_CLK_WDT_EGL, "clk_wdt_egl", "dout_aclk_peri_66", 1428*d39e55e0SRahul Sharma EN_IP_PERI0, 24, 0, 0), 1429*d39e55e0SRahul Sharma GATE(PERI_CLK_WDT_KFC, "clk_wdt_kfc", "dout_aclk_peri_66", 1430*d39e55e0SRahul Sharma EN_IP_PERI0, 25, 0, 0), 1431*d39e55e0SRahul Sharma 1432*d39e55e0SRahul Sharma GATE(PERI_CLK_UART4, "clk_uart4", "dout_aclk_peri_66", 1433*d39e55e0SRahul Sharma EN_IP_PERI2, 0, 0, 0), 1434*d39e55e0SRahul Sharma GATE(PERI_CLK_PWM, "clk_pwm", "dout_aclk_peri_66", 1435*d39e55e0SRahul Sharma EN_IP_PERI2, 3, 0, 0), 1436*d39e55e0SRahul Sharma GATE(PERI_CLK_SPDIF, "clk_spdif", "dout_aclk_peri_66", 1437*d39e55e0SRahul Sharma EN_IP_PERI2, 6, 0, 0), 1438*d39e55e0SRahul Sharma GATE(PERI_CLK_SPI0, "clk_spi0", "dout_aclk_peri_66", 1439*d39e55e0SRahul Sharma EN_IP_PERI2, 7, 0, 0), 1440*d39e55e0SRahul Sharma GATE(PERI_CLK_SPI1, "clk_spi1", "dout_aclk_peri_66", 1441*d39e55e0SRahul Sharma EN_IP_PERI2, 8, 0, 0), 1442*d39e55e0SRahul Sharma GATE(PERI_CLK_SPI2, "clk_spi2", "dout_aclk_peri_66", 1443*d39e55e0SRahul Sharma EN_IP_PERI2, 9, 0, 0), 1444*d39e55e0SRahul Sharma GATE(PERI_CLK_TMU0, "clk_tmu0", "dout_aclk_peri_66", 1445*d39e55e0SRahul Sharma EN_IP_PERI2, 10, 0, 0), 1446*d39e55e0SRahul Sharma GATE(PERI_CLK_TMU1, "clk_tmu1", "dout_aclk_peri_66", 1447*d39e55e0SRahul Sharma EN_IP_PERI2, 11, 0, 0), 1448*d39e55e0SRahul Sharma GATE(PERI_CLK_TMU2, "clk_tmu2", "dout_aclk_peri_66", 1449*d39e55e0SRahul Sharma EN_IP_PERI2, 12, 0, 0), 1450*d39e55e0SRahul Sharma GATE(PERI_CLK_TMU3, "clk_tmu3", "dout_aclk_peri_66", 1451*d39e55e0SRahul Sharma EN_IP_PERI2, 13, 0, 0), 1452*d39e55e0SRahul Sharma GATE(PERI_CLK_TMU4, "clk_tmu4", "dout_aclk_peri_66", 1453*d39e55e0SRahul Sharma EN_IP_PERI2, 14, 0, 0), 1454*d39e55e0SRahul Sharma GATE(PERI_CLK_ADC, "clk_adc", "dout_aclk_peri_66", 1455*d39e55e0SRahul Sharma EN_IP_PERI2, 18, 0, 0), 1456*d39e55e0SRahul Sharma GATE(PERI_CLK_UART0, "clk_uart0", "dout_aclk_peri_66", 1457*d39e55e0SRahul Sharma EN_IP_PERI2, 19, 0, 0), 1458*d39e55e0SRahul Sharma GATE(PERI_CLK_UART1, "clk_uart1", "dout_aclk_peri_66", 1459*d39e55e0SRahul Sharma EN_IP_PERI2, 20, 0, 0), 1460*d39e55e0SRahul Sharma GATE(PERI_CLK_UART2, "clk_uart2", "dout_aclk_peri_66", 1461*d39e55e0SRahul Sharma EN_IP_PERI2, 21, 0, 0), 1462*d39e55e0SRahul Sharma 1463*d39e55e0SRahul Sharma GATE(PERI_CLK_CHIPID, "clk_chipid", "dout_aclk_peri_66", 1464*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_CHIPID, 2, 0, 0), 1465*d39e55e0SRahul Sharma 1466*d39e55e0SRahul Sharma GATE(PERI_CLK_PROVKEY0, "clk_provkey0", "dout_aclk_peri_66", 1467*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_PROVKEY0, 1, 0, 0), 1468*d39e55e0SRahul Sharma 1469*d39e55e0SRahul Sharma GATE(PERI_CLK_PROVKEY1, "clk_provkey1", "dout_aclk_peri_66", 1470*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_PROVKEY1, 2, 0, 0), 1471*d39e55e0SRahul Sharma 1472*d39e55e0SRahul Sharma GATE(PERI_CLK_SECKEY, "clk_seckey", "dout_aclk_peri_66", 1473*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_SECKEY, 5, 0, 0), 1474*d39e55e0SRahul Sharma 1475*d39e55e0SRahul Sharma GATE(PERI_CLK_TOP_RTC, "clk_top_rtc", "dout_aclk_peri_66", 1476*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TOP_RTC, 5, 0, 0), 1477*d39e55e0SRahul Sharma 1478*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC0, "clk_tzpc0", "dout_aclk_peri_66", 1479*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 10, 0, 0), 1480*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC1, "clk_tzpc1", "dout_aclk_peri_66", 1481*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 11, 0, 0), 1482*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC2, "clk_tzpc2", "dout_aclk_peri_66", 1483*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 12, 0, 0), 1484*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC3, "clk_tzpc3", "dout_aclk_peri_66", 1485*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 13, 0, 0), 1486*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC4, "clk_tzpc4", "dout_aclk_peri_66", 1487*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 14, 0, 0), 1488*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC5, "clk_tzpc5", "dout_aclk_peri_66", 1489*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 15, 0, 0), 1490*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC6, "clk_tzpc6", "dout_aclk_peri_66", 1491*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 16, 0, 0), 1492*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC7, "clk_tzpc7", "dout_aclk_peri_66", 1493*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 17, 0, 0), 1494*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC8, "clk_tzpc8", "dout_aclk_peri_66", 1495*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 18, 0, 0), 1496*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC9, "clk_tzpc9", "dout_aclk_peri_66", 1497*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 19, 0, 0), 1498*d39e55e0SRahul Sharma GATE(PERI_CLK_TZPC10, "clk_tzpc10", "dout_aclk_peri_66", 1499*d39e55e0SRahul Sharma EN_IP_PERI_SECURE_TZPC, 20, 0, 0), 1500*d39e55e0SRahul Sharma }; 1501*d39e55e0SRahul Sharma 1502*d39e55e0SRahul Sharma static void __init exynos5260_clk_peri_init(struct device_node *np) 1503*d39e55e0SRahul Sharma { 1504*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 1505*d39e55e0SRahul Sharma 1506*d39e55e0SRahul Sharma cmu.mux_clks = peri_mux_clks; 1507*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(peri_mux_clks); 1508*d39e55e0SRahul Sharma cmu.div_clks = peri_div_clks; 1509*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(peri_div_clks); 1510*d39e55e0SRahul Sharma cmu.gate_clks = peri_gate_clks; 1511*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(peri_gate_clks); 1512*d39e55e0SRahul Sharma cmu.nr_clk_ids = PERI_NR_CLK; 1513*d39e55e0SRahul Sharma cmu.clk_regs = peri_clk_regs; 1514*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(peri_clk_regs); 1515*d39e55e0SRahul Sharma 1516*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 1517*d39e55e0SRahul Sharma } 1518*d39e55e0SRahul Sharma 1519*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_peri, "samsung,exynos5260-clock-peri", 1520*d39e55e0SRahul Sharma exynos5260_clk_peri_init); 1521*d39e55e0SRahul Sharma 1522*d39e55e0SRahul Sharma 1523*d39e55e0SRahul Sharma /* CMU_TOP */ 1524*d39e55e0SRahul Sharma 1525*d39e55e0SRahul Sharma static unsigned long top_clk_regs[] __initdata = { 1526*d39e55e0SRahul Sharma DISP_PLL_LOCK, 1527*d39e55e0SRahul Sharma AUD_PLL_LOCK, 1528*d39e55e0SRahul Sharma DISP_PLL_CON0, 1529*d39e55e0SRahul Sharma DISP_PLL_CON1, 1530*d39e55e0SRahul Sharma DISP_PLL_FDET, 1531*d39e55e0SRahul Sharma AUD_PLL_CON0, 1532*d39e55e0SRahul Sharma AUD_PLL_CON1, 1533*d39e55e0SRahul Sharma AUD_PLL_CON2, 1534*d39e55e0SRahul Sharma AUD_PLL_FDET, 1535*d39e55e0SRahul Sharma MUX_SEL_TOP_PLL0, 1536*d39e55e0SRahul Sharma MUX_SEL_TOP_MFC, 1537*d39e55e0SRahul Sharma MUX_SEL_TOP_G2D, 1538*d39e55e0SRahul Sharma MUX_SEL_TOP_GSCL, 1539*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP10, 1540*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP11, 1541*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP0, 1542*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP1, 1543*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 1544*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI0, 1545*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI1, 1546*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 1547*d39e55e0SRahul Sharma DIV_TOP_G2D_MFC, 1548*d39e55e0SRahul Sharma DIV_TOP_GSCL_ISP0, 1549*d39e55e0SRahul Sharma DIV_TOP_ISP10, 1550*d39e55e0SRahul Sharma DIV_TOP_ISP11, 1551*d39e55e0SRahul Sharma DIV_TOP_DISP, 1552*d39e55e0SRahul Sharma DIV_TOP_BUS, 1553*d39e55e0SRahul Sharma DIV_TOP_PERI0, 1554*d39e55e0SRahul Sharma DIV_TOP_PERI1, 1555*d39e55e0SRahul Sharma DIV_TOP_PERI2, 1556*d39e55e0SRahul Sharma DIV_TOP_FSYS0, 1557*d39e55e0SRahul Sharma DIV_TOP_FSYS1, 1558*d39e55e0SRahul Sharma DIV_TOP_HPM, 1559*d39e55e0SRahul Sharma DIV_TOP_PLL_FDET, 1560*d39e55e0SRahul Sharma EN_ACLK_TOP, 1561*d39e55e0SRahul Sharma EN_SCLK_TOP, 1562*d39e55e0SRahul Sharma EN_IP_TOP, 1563*d39e55e0SRahul Sharma }; 1564*d39e55e0SRahul Sharma 1565*d39e55e0SRahul Sharma /* fixed rate clocks generated inside the soc */ 1566*d39e55e0SRahul Sharma struct samsung_fixed_rate_clock fixed_rate_clks[] __initdata = { 1567*d39e55e0SRahul Sharma FRATE(PHYCLK_DPTX_PHY_CH3_TXD_CLK, "phyclk_dptx_phy_ch3_txd_clk", NULL, 1568*d39e55e0SRahul Sharma CLK_IS_ROOT, 270000000), 1569*d39e55e0SRahul Sharma FRATE(PHYCLK_DPTX_PHY_CH2_TXD_CLK, "phyclk_dptx_phy_ch2_txd_clk", NULL, 1570*d39e55e0SRahul Sharma CLK_IS_ROOT, 270000000), 1571*d39e55e0SRahul Sharma FRATE(PHYCLK_DPTX_PHY_CH1_TXD_CLK, "phyclk_dptx_phy_ch1_txd_clk", NULL, 1572*d39e55e0SRahul Sharma CLK_IS_ROOT, 270000000), 1573*d39e55e0SRahul Sharma FRATE(PHYCLK_DPTX_PHY_CH0_TXD_CLK, "phyclk_dptx_phy_ch0_txd_clk", NULL, 1574*d39e55e0SRahul Sharma CLK_IS_ROOT, 270000000), 1575*d39e55e0SRahul Sharma FRATE(phyclk_hdmi_phy_tmds_clko, "phyclk_hdmi_phy_tmds_clko", NULL, 1576*d39e55e0SRahul Sharma CLK_IS_ROOT, 250000000), 1577*d39e55e0SRahul Sharma FRATE(PHYCLK_HDMI_PHY_PIXEL_CLKO, "phyclk_hdmi_phy_pixel_clko", NULL, 1578*d39e55e0SRahul Sharma CLK_IS_ROOT, 1660000000), 1579*d39e55e0SRahul Sharma FRATE(PHYCLK_HDMI_LINK_O_TMDS_CLKHI, "phyclk_hdmi_link_o_tmds_clkhi", 1580*d39e55e0SRahul Sharma NULL, CLK_IS_ROOT, 125000000), 1581*d39e55e0SRahul Sharma FRATE(PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS, 1582*d39e55e0SRahul Sharma "phyclk_mipi_dphy_4l_m_txbyteclkhs" , NULL, 1583*d39e55e0SRahul Sharma CLK_IS_ROOT, 187500000), 1584*d39e55e0SRahul Sharma FRATE(PHYCLK_DPTX_PHY_O_REF_CLK_24M, "phyclk_dptx_phy_o_ref_clk_24m", 1585*d39e55e0SRahul Sharma NULL, CLK_IS_ROOT, 24000000), 1586*d39e55e0SRahul Sharma FRATE(PHYCLK_DPTX_PHY_CLK_DIV2, "phyclk_dptx_phy_clk_div2", NULL, 1587*d39e55e0SRahul Sharma CLK_IS_ROOT, 135000000), 1588*d39e55e0SRahul Sharma FRATE(PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0, 1589*d39e55e0SRahul Sharma "phyclk_mipi_dphy_4l_m_rxclkesc0", NULL, 1590*d39e55e0SRahul Sharma CLK_IS_ROOT, 20000000), 1591*d39e55e0SRahul Sharma FRATE(PHYCLK_USBHOST20_PHY_PHYCLOCK, "phyclk_usbhost20_phy_phyclock", 1592*d39e55e0SRahul Sharma NULL, CLK_IS_ROOT, 60000000), 1593*d39e55e0SRahul Sharma FRATE(PHYCLK_USBHOST20_PHY_FREECLK, "phyclk_usbhost20_phy_freeclk", 1594*d39e55e0SRahul Sharma NULL, CLK_IS_ROOT, 60000000), 1595*d39e55e0SRahul Sharma FRATE(PHYCLK_USBHOST20_PHY_CLK48MOHCI, 1596*d39e55e0SRahul Sharma "phyclk_usbhost20_phy_clk48mohci", 1597*d39e55e0SRahul Sharma NULL, CLK_IS_ROOT, 48000000), 1598*d39e55e0SRahul Sharma FRATE(PHYCLK_USBDRD30_UDRD30_PIPE_PCLK, 1599*d39e55e0SRahul Sharma "phyclk_usbdrd30_udrd30_pipe_pclk", NULL, 1600*d39e55e0SRahul Sharma CLK_IS_ROOT, 125000000), 1601*d39e55e0SRahul Sharma FRATE(PHYCLK_USBDRD30_UDRD30_PHYCLOCK, 1602*d39e55e0SRahul Sharma "phyclk_usbdrd30_udrd30_phyclock", NULL, 1603*d39e55e0SRahul Sharma CLK_IS_ROOT, 60000000), 1604*d39e55e0SRahul Sharma }; 1605*d39e55e0SRahul Sharma 1606*d39e55e0SRahul Sharma PNAME(mout_memtop_pll_user_p) = {"fin_pll", "dout_mem_pll"}; 1607*d39e55e0SRahul Sharma PNAME(mout_bustop_pll_user_p) = {"fin_pll", "dout_bus_pll"}; 1608*d39e55e0SRahul Sharma PNAME(mout_mediatop_pll_user_p) = {"fin_pll", "dout_media_pll"}; 1609*d39e55e0SRahul Sharma PNAME(mout_audtop_pll_user_p) = {"fin_pll", "mout_aud_pll"}; 1610*d39e55e0SRahul Sharma PNAME(mout_aud_pll_p) = {"fin_pll", "fout_aud_pll"}; 1611*d39e55e0SRahul Sharma PNAME(mout_disp_pll_p) = {"fin_pll", "fout_disp_pll"}; 1612*d39e55e0SRahul Sharma PNAME(mout_mfc_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"}; 1613*d39e55e0SRahul Sharma PNAME(mout_aclk_mfc_333_p) = {"mout_mediatop_pll_user", "mout_mfc_bustop_333"}; 1614*d39e55e0SRahul Sharma PNAME(mout_g2d_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"}; 1615*d39e55e0SRahul Sharma PNAME(mout_aclk_g2d_333_p) = {"mout_mediatop_pll_user", "mout_g2d_bustop_333"}; 1616*d39e55e0SRahul Sharma PNAME(mout_gscl_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"}; 1617*d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_333_p) = {"mout_mediatop_pll_user", 1618*d39e55e0SRahul Sharma "mout_gscl_bustop_333"}; 1619*d39e55e0SRahul Sharma PNAME(mout_m2m_mediatop_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"}; 1620*d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_400_p) = {"mout_bustop_pll_user", 1621*d39e55e0SRahul Sharma "mout_m2m_mediatop_400"}; 1622*d39e55e0SRahul Sharma PNAME(mout_gscl_bustop_fimc_p) = {"mout_bustop_pll_user", "mout_disp_pll"}; 1623*d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_fimc_p) = {"mout_mediatop_pll_user", 1624*d39e55e0SRahul Sharma "mout_gscl_bustop_fimc"}; 1625*d39e55e0SRahul Sharma PNAME(mout_isp1_media_266_p) = {"mout_mediatop_pll_user", 1626*d39e55e0SRahul Sharma "mout_memtop_pll_user"}; 1627*d39e55e0SRahul Sharma PNAME(mout_aclk_isp1_266_p) = {"mout_bustop_pll_user", "mout_isp1_media_266"}; 1628*d39e55e0SRahul Sharma PNAME(mout_isp1_media_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"}; 1629*d39e55e0SRahul Sharma PNAME(mout_aclk_isp1_400_p) = {"mout_bustop_pll_user", "mout_isp1_media_400"}; 1630*d39e55e0SRahul Sharma PNAME(mout_sclk_isp_spi_p) = {"fin_pll", "mout_bustop_pll_user"}; 1631*d39e55e0SRahul Sharma PNAME(mout_sclk_isp_uart_p) = {"fin_pll", "mout_bustop_pll_user"}; 1632*d39e55e0SRahul Sharma PNAME(mout_sclk_isp_sensor_p) = {"fin_pll", "mout_bustop_pll_user"}; 1633*d39e55e0SRahul Sharma PNAME(mout_disp_disp_333_p) = {"mout_disp_pll", "mout_bustop_pll_user"}; 1634*d39e55e0SRahul Sharma PNAME(mout_aclk_disp_333_p) = {"mout_mediatop_pll_user", "mout_disp_disp_333"}; 1635*d39e55e0SRahul Sharma PNAME(mout_disp_disp_222_p) = {"mout_disp_pll", "mout_bustop_pll_user"}; 1636*d39e55e0SRahul Sharma PNAME(mout_aclk_disp_222_p) = {"mout_mediatop_pll_user", "mout_disp_disp_222"}; 1637*d39e55e0SRahul Sharma PNAME(mout_disp_media_pixel_p) = {"mout_mediatop_pll_user", 1638*d39e55e0SRahul Sharma "mout_bustop_pll_user"}; 1639*d39e55e0SRahul Sharma PNAME(mout_sclk_disp_pixel_p) = {"mout_disp_pll", "mout_disp_media_pixel"}; 1640*d39e55e0SRahul Sharma PNAME(mout_bus_bustop_400_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"}; 1641*d39e55e0SRahul Sharma PNAME(mout_bus_bustop_100_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"}; 1642*d39e55e0SRahul Sharma PNAME(mout_sclk_peri_spi_clk_p) = {"fin_pll", "mout_bustop_pll_user"}; 1643*d39e55e0SRahul Sharma PNAME(mout_sclk_peri_uart_uclk_p) = {"fin_pll", "mout_bustop_pll_user"}; 1644*d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_usb_p) = {"fin_pll", "mout_bustop_pll_user"}; 1645*d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc_sdclkin_a_p) = {"fin_pll", "mout_bustop_pll_user"}; 1646*d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc0_sdclkin_b_p) = {"mout_sclk_fsys_mmc0_sdclkin_a", 1647*d39e55e0SRahul Sharma "mout_mediatop_pll_user"}; 1648*d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc1_sdclkin_b_p) = {"mout_sclk_fsys_mmc1_sdclkin_a", 1649*d39e55e0SRahul Sharma "mout_mediatop_pll_user"}; 1650*d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc2_sdclkin_b_p) = {"mout_sclk_fsys_mmc2_sdclkin_a", 1651*d39e55e0SRahul Sharma "mout_mediatop_pll_user"}; 1652*d39e55e0SRahul Sharma 1653*d39e55e0SRahul Sharma struct samsung_mux_clock top_mux_clks[] __initdata = { 1654*d39e55e0SRahul Sharma MUX(TOP_MOUT_MEDIATOP_PLL_USER, "mout_mediatop_pll_user", 1655*d39e55e0SRahul Sharma mout_mediatop_pll_user_p, 1656*d39e55e0SRahul Sharma MUX_SEL_TOP_PLL0, 0, 1), 1657*d39e55e0SRahul Sharma MUX(TOP_MOUT_MEMTOP_PLL_USER, "mout_memtop_pll_user", 1658*d39e55e0SRahul Sharma mout_memtop_pll_user_p, 1659*d39e55e0SRahul Sharma MUX_SEL_TOP_PLL0, 4, 1), 1660*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUSTOP_PLL_USER, "mout_bustop_pll_user", 1661*d39e55e0SRahul Sharma mout_bustop_pll_user_p, 1662*d39e55e0SRahul Sharma MUX_SEL_TOP_PLL0, 8, 1), 1663*d39e55e0SRahul Sharma MUX(TOP_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p, 1664*d39e55e0SRahul Sharma MUX_SEL_TOP_PLL0, 12, 1), 1665*d39e55e0SRahul Sharma MUX(TOP_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p, 1666*d39e55e0SRahul Sharma MUX_SEL_TOP_PLL0, 16, 1), 1667*d39e55e0SRahul Sharma MUX(TOP_MOUT_AUDTOP_PLL_USER, "mout_audtop_pll_user", 1668*d39e55e0SRahul Sharma mout_audtop_pll_user_p, 1669*d39e55e0SRahul Sharma MUX_SEL_TOP_PLL0, 24, 1), 1670*d39e55e0SRahul Sharma 1671*d39e55e0SRahul Sharma MUX(TOP_MOUT_DISP_DISP_333, "mout_disp_disp_333", mout_disp_disp_333_p, 1672*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP0, 0, 1), 1673*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_DISP_333, "mout_aclk_disp_333", mout_aclk_disp_333_p, 1674*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP0, 8, 1), 1675*d39e55e0SRahul Sharma MUX(TOP_MOUT_DISP_DISP_222, "mout_disp_disp_222", mout_disp_disp_222_p, 1676*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP0, 12, 1), 1677*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_DISP_222, "mout_aclk_disp_222", mout_aclk_disp_222_p, 1678*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP0, 20, 1), 1679*d39e55e0SRahul Sharma 1680*d39e55e0SRahul Sharma MUX(TOP_MOUT_FIMD1, "mout_sclk_disp_pixel", mout_sclk_disp_pixel_p, 1681*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP1, 0, 1), 1682*d39e55e0SRahul Sharma MUX(TOP_MOUT_DISP_MEDIA_PIXEL, "mout_disp_media_pixel", 1683*d39e55e0SRahul Sharma mout_disp_media_pixel_p, 1684*d39e55e0SRahul Sharma MUX_SEL_TOP_DISP1, 8, 1), 1685*d39e55e0SRahul Sharma 1686*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_PERI_SPI2_CLK, "mout_sclk_peri_spi2_clk", 1687*d39e55e0SRahul Sharma mout_sclk_peri_spi_clk_p, 1688*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI1, 0, 1), 1689*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_PERI_SPI1_CLK, "mout_sclk_peri_spi1_clk", 1690*d39e55e0SRahul Sharma mout_sclk_peri_spi_clk_p, 1691*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI1, 4, 1), 1692*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_PERI_SPI0_CLK, "mout_sclk_peri_spi0_clk", 1693*d39e55e0SRahul Sharma mout_sclk_peri_spi_clk_p, 1694*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI1, 8, 1), 1695*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_PERI_UART1_UCLK, "mout_sclk_peri_uart1_uclk", 1696*d39e55e0SRahul Sharma mout_sclk_peri_uart_uclk_p, 1697*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI1, 12, 1), 1698*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_PERI_UART2_UCLK, "mout_sclk_peri_uart2_uclk", 1699*d39e55e0SRahul Sharma mout_sclk_peri_uart_uclk_p, 1700*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI1, 16, 1), 1701*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_PERI_UART0_UCLK, "mout_sclk_peri_uart0_uclk", 1702*d39e55e0SRahul Sharma mout_sclk_peri_uart_uclk_p, 1703*d39e55e0SRahul Sharma MUX_SEL_TOP_PERI1, 20, 1), 1704*d39e55e0SRahul Sharma 1705*d39e55e0SRahul Sharma 1706*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS1_BUSTOP_400, "mout_bus1_bustop_400", 1707*d39e55e0SRahul Sharma mout_bus_bustop_400_p, 1708*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 0, 1), 1709*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS1_BUSTOP_100, "mout_bus1_bustop_100", 1710*d39e55e0SRahul Sharma mout_bus_bustop_100_p, 1711*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 4, 1), 1712*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS2_BUSTOP_100, "mout_bus2_bustop_100", 1713*d39e55e0SRahul Sharma mout_bus_bustop_100_p, 1714*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 8, 1), 1715*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS2_BUSTOP_400, "mout_bus2_bustop_400", 1716*d39e55e0SRahul Sharma mout_bus_bustop_400_p, 1717*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 12, 1), 1718*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS3_BUSTOP_400, "mout_bus3_bustop_400", 1719*d39e55e0SRahul Sharma mout_bus_bustop_400_p, 1720*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 16, 1), 1721*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS3_BUSTOP_100, "mout_bus3_bustop_100", 1722*d39e55e0SRahul Sharma mout_bus_bustop_100_p, 1723*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 20, 1), 1724*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS4_BUSTOP_400, "mout_bus4_bustop_400", 1725*d39e55e0SRahul Sharma mout_bus_bustop_400_p, 1726*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 24, 1), 1727*d39e55e0SRahul Sharma MUX(TOP_MOUT_BUS4_BUSTOP_100, "mout_bus4_bustop_100", 1728*d39e55e0SRahul Sharma mout_bus_bustop_100_p, 1729*d39e55e0SRahul Sharma MUX_SEL_TOP_BUS, 28, 1), 1730*d39e55e0SRahul Sharma 1731*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_FSYS_USB, "mout_sclk_fsys_usb", 1732*d39e55e0SRahul Sharma mout_sclk_fsys_usb_p, 1733*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 0, 1), 1734*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "mout_sclk_fsys_mmc2_sdclkin_a", 1735*d39e55e0SRahul Sharma mout_sclk_fsys_mmc_sdclkin_a_p, 1736*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 4, 1), 1737*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "mout_sclk_fsys_mmc2_sdclkin_b", 1738*d39e55e0SRahul Sharma mout_sclk_fsys_mmc2_sdclkin_b_p, 1739*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 8, 1), 1740*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "mout_sclk_fsys_mmc1_sdclkin_a", 1741*d39e55e0SRahul Sharma mout_sclk_fsys_mmc_sdclkin_a_p, 1742*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 12, 1), 1743*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "mout_sclk_fsys_mmc1_sdclkin_b", 1744*d39e55e0SRahul Sharma mout_sclk_fsys_mmc1_sdclkin_b_p, 1745*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 16, 1), 1746*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "mout_sclk_fsys_mmc0_sdclkin_a", 1747*d39e55e0SRahul Sharma mout_sclk_fsys_mmc_sdclkin_a_p, 1748*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 20, 1), 1749*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "mout_sclk_fsys_mmc0_sdclkin_b", 1750*d39e55e0SRahul Sharma mout_sclk_fsys_mmc0_sdclkin_b_p, 1751*d39e55e0SRahul Sharma MUX_SEL_TOP_FSYS, 24, 1), 1752*d39e55e0SRahul Sharma 1753*d39e55e0SRahul Sharma MUX(TOP_MOUT_ISP1_MEDIA_400, "mout_isp1_media_400", 1754*d39e55e0SRahul Sharma mout_isp1_media_400_p, 1755*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP10, 4, 1), 1756*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_ISP1_400, "mout_aclk_isp1_400", mout_aclk_isp1_400_p, 1757*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP10, 8 , 1), 1758*d39e55e0SRahul Sharma MUX(TOP_MOUT_ISP1_MEDIA_266, "mout_isp1_media_266", 1759*d39e55e0SRahul Sharma mout_isp1_media_266_p, 1760*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP10, 16, 1), 1761*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_ISP1_266, "mout_aclk_isp1_266", mout_aclk_isp1_266_p, 1762*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP10, 20, 1), 1763*d39e55e0SRahul Sharma 1764*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_ISP1_SPI0, "mout_sclk_isp1_spi0", mout_sclk_isp_spi_p, 1765*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP11, 4, 1), 1766*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_ISP1_SPI1, "mout_sclk_isp1_spi1", mout_sclk_isp_spi_p, 1767*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP11, 8, 1), 1768*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_ISP1_UART, "mout_sclk_isp1_uart", 1769*d39e55e0SRahul Sharma mout_sclk_isp_uart_p, 1770*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP11, 12, 1), 1771*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_ISP1_SENSOR0, "mout_sclk_isp1_sensor0", 1772*d39e55e0SRahul Sharma mout_sclk_isp_sensor_p, 1773*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP11, 16, 1), 1774*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_ISP1_SENSOR1, "mout_sclk_isp1_sensor1", 1775*d39e55e0SRahul Sharma mout_sclk_isp_sensor_p, 1776*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP11, 20, 1), 1777*d39e55e0SRahul Sharma MUX(TOP_MOUT_SCLK_ISP1_SENSOR2, "mout_sclk_isp1_sensor2", 1778*d39e55e0SRahul Sharma mout_sclk_isp_sensor_p, 1779*d39e55e0SRahul Sharma MUX_SEL_TOP_ISP11, 24, 1), 1780*d39e55e0SRahul Sharma 1781*d39e55e0SRahul Sharma MUX(TOP_MOUT_MFC_BUSTOP_333, "mout_mfc_bustop_333", 1782*d39e55e0SRahul Sharma mout_mfc_bustop_333_p, 1783*d39e55e0SRahul Sharma MUX_SEL_TOP_MFC, 4, 1), 1784*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_MFC_333, "mout_aclk_mfc_333", mout_aclk_mfc_333_p, 1785*d39e55e0SRahul Sharma MUX_SEL_TOP_MFC, 8, 1), 1786*d39e55e0SRahul Sharma 1787*d39e55e0SRahul Sharma MUX(TOP_MOUT_G2D_BUSTOP_333, "mout_g2d_bustop_333", 1788*d39e55e0SRahul Sharma mout_g2d_bustop_333_p, 1789*d39e55e0SRahul Sharma MUX_SEL_TOP_G2D, 4, 1), 1790*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_G2D_333, "mout_aclk_g2d_333", mout_aclk_g2d_333_p, 1791*d39e55e0SRahul Sharma MUX_SEL_TOP_G2D, 8, 1), 1792*d39e55e0SRahul Sharma 1793*d39e55e0SRahul Sharma MUX(TOP_MOUT_M2M_MEDIATOP_400, "mout_m2m_mediatop_400", 1794*d39e55e0SRahul Sharma mout_m2m_mediatop_400_p, 1795*d39e55e0SRahul Sharma MUX_SEL_TOP_GSCL, 0, 1), 1796*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_GSCL_400, "mout_aclk_gscl_400", 1797*d39e55e0SRahul Sharma mout_aclk_gscl_400_p, 1798*d39e55e0SRahul Sharma MUX_SEL_TOP_GSCL, 4, 1), 1799*d39e55e0SRahul Sharma MUX(TOP_MOUT_GSCL_BUSTOP_333, "mout_gscl_bustop_333", 1800*d39e55e0SRahul Sharma mout_gscl_bustop_333_p, 1801*d39e55e0SRahul Sharma MUX_SEL_TOP_GSCL, 8, 1), 1802*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333", 1803*d39e55e0SRahul Sharma mout_aclk_gscl_333_p, 1804*d39e55e0SRahul Sharma MUX_SEL_TOP_GSCL, 12, 1), 1805*d39e55e0SRahul Sharma MUX(TOP_MOUT_GSCL_BUSTOP_FIMC, "mout_gscl_bustop_fimc", 1806*d39e55e0SRahul Sharma mout_gscl_bustop_fimc_p, 1807*d39e55e0SRahul Sharma MUX_SEL_TOP_GSCL, 16, 1), 1808*d39e55e0SRahul Sharma MUX(TOP_MOUT_ACLK_GSCL_FIMC, "mout_aclk_gscl_fimc", 1809*d39e55e0SRahul Sharma mout_aclk_gscl_fimc_p, 1810*d39e55e0SRahul Sharma MUX_SEL_TOP_GSCL, 20, 1), 1811*d39e55e0SRahul Sharma }; 1812*d39e55e0SRahul Sharma 1813*d39e55e0SRahul Sharma struct samsung_div_clock top_div_clks[] __initdata = { 1814*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_G2D_333, "dout_aclk_g2d_333", "mout_aclk_g2d_333", 1815*d39e55e0SRahul Sharma DIV_TOP_G2D_MFC, 0, 3), 1816*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_MFC_333, "dout_aclk_mfc_333", "mout_aclk_mfc_333", 1817*d39e55e0SRahul Sharma DIV_TOP_G2D_MFC, 4, 3), 1818*d39e55e0SRahul Sharma 1819*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_GSCL_333, "dout_aclk_gscl_333", "mout_aclk_gscl_333", 1820*d39e55e0SRahul Sharma DIV_TOP_GSCL_ISP0, 0, 3), 1821*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_GSCL_400, "dout_aclk_gscl_400", "mout_aclk_gscl_400", 1822*d39e55e0SRahul Sharma DIV_TOP_GSCL_ISP0, 4, 3), 1823*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_GSCL_FIMC, "dout_aclk_gscl_fimc", 1824*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 8, 3), 1825*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_A, "dout_sclk_isp1_sensor0_a", 1826*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 16, 4), 1827*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_A, "dout_sclk_isp1_sensor1_a", 1828*d39e55e0SRahul Sharma "mout_aclk_gscl_400", DIV_TOP_GSCL_ISP0, 20, 4), 1829*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_A, "dout_sclk_isp1_sensor2_a", 1830*d39e55e0SRahul Sharma "mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 24, 4), 1831*d39e55e0SRahul Sharma 1832*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_ISP1_266, "dout_aclk_isp1_266", "mout_aclk_isp1_266", 1833*d39e55e0SRahul Sharma DIV_TOP_ISP10, 0, 3), 1834*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_ISP1_400, "dout_aclk_isp1_400", "mout_aclk_isp1_400", 1835*d39e55e0SRahul Sharma DIV_TOP_ISP10, 4, 3), 1836*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SPI0_A, "dout_sclk_isp1_spi0_a", 1837*d39e55e0SRahul Sharma "mout_sclk_isp1_spi0", DIV_TOP_ISP10, 12, 4), 1838*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SPI0_B, "dout_sclk_isp1_spi0_b", 1839*d39e55e0SRahul Sharma "dout_sclk_isp1_spi0_a", DIV_TOP_ISP10, 16, 8), 1840*d39e55e0SRahul Sharma 1841*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SPI1_A, "dout_sclk_isp1_spi1_a", 1842*d39e55e0SRahul Sharma "mout_sclk_isp1_spi1", DIV_TOP_ISP11, 0, 4), 1843*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SPI1_B, "dout_sclk_isp1_spi1_b", 1844*d39e55e0SRahul Sharma "dout_sclk_isp1_spi1_a", DIV_TOP_ISP11, 4, 8), 1845*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_UART, "dout_sclk_isp1_uart", 1846*d39e55e0SRahul Sharma "mout_sclk_isp1_uart", DIV_TOP_ISP11, 12, 4), 1847*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_B, "dout_sclk_isp1_sensor0_b", 1848*d39e55e0SRahul Sharma "dout_sclk_isp1_sensor0_a", DIV_TOP_ISP11, 16, 4), 1849*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_B, "dout_sclk_isp1_sensor1_b", 1850*d39e55e0SRahul Sharma "dout_sclk_isp1_sensor1_a", DIV_TOP_ISP11, 20, 4), 1851*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_B, "dout_sclk_isp1_sensor2_b", 1852*d39e55e0SRahul Sharma "dout_sclk_isp1_sensor2_a", DIV_TOP_ISP11, 24, 4), 1853*d39e55e0SRahul Sharma 1854*d39e55e0SRahul Sharma DIV(TOP_DOUTTOP__SCLK_HPM_TARGETCLK, "dout_sclk_hpm_targetclk", 1855*d39e55e0SRahul Sharma "mout_bustop_pll_user", DIV_TOP_HPM, 0, 3), 1856*d39e55e0SRahul Sharma 1857*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_DISP_333, "dout_aclk_disp_333", "mout_aclk_disp_333", 1858*d39e55e0SRahul Sharma DIV_TOP_DISP, 0, 3), 1859*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_DISP_222, "dout_aclk_disp_222", "mout_aclk_disp_222", 1860*d39e55e0SRahul Sharma DIV_TOP_DISP, 4, 3), 1861*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_DISP_PIXEL, "dout_sclk_disp_pixel", 1862*d39e55e0SRahul Sharma "mout_sclk_disp_pixel", DIV_TOP_DISP, 8, 3), 1863*d39e55e0SRahul Sharma 1864*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS1_400, "dout_aclk_bus1_400", 1865*d39e55e0SRahul Sharma "mout_bus1_bustop_400", DIV_TOP_BUS, 0, 3), 1866*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS1_100, "dout_aclk_bus1_100", 1867*d39e55e0SRahul Sharma "mout_bus1_bustop_100", DIV_TOP_BUS, 4, 4), 1868*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS2_400, "dout_aclk_bus2_400", 1869*d39e55e0SRahul Sharma "mout_bus2_bustop_400", DIV_TOP_BUS, 8, 3), 1870*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS2_100, "dout_aclk_bus2_100", 1871*d39e55e0SRahul Sharma "mout_bus2_bustop_100", DIV_TOP_BUS, 12, 4), 1872*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS3_400, "dout_aclk_bus3_400", 1873*d39e55e0SRahul Sharma "mout_bus3_bustop_400", DIV_TOP_BUS, 16, 3), 1874*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS3_100, "dout_aclk_bus3_100", 1875*d39e55e0SRahul Sharma "mout_bus3_bustop_100", DIV_TOP_BUS, 20, 4), 1876*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS4_400, "dout_aclk_bus4_400", 1877*d39e55e0SRahul Sharma "mout_bus4_bustop_400", DIV_TOP_BUS, 24, 3), 1878*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_BUS4_100, "dout_aclk_bus4_100", 1879*d39e55e0SRahul Sharma "mout_bus4_bustop_100", DIV_TOP_BUS, 28, 4), 1880*d39e55e0SRahul Sharma 1881*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_SPI0_A, "dout_sclk_peri_spi0_a", 1882*d39e55e0SRahul Sharma "mout_sclk_peri_spi0_clk", DIV_TOP_PERI0, 4, 4), 1883*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_SPI0_B, "dout_sclk_peri_spi0_b", 1884*d39e55e0SRahul Sharma "dout_sclk_peri_spi0_a", DIV_TOP_PERI0, 8, 8), 1885*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_SPI1_A, "dout_sclk_peri_spi1_a", 1886*d39e55e0SRahul Sharma "mout_sclk_peri_spi1_clk", DIV_TOP_PERI0, 16, 4), 1887*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_SPI1_B, "dout_sclk_peri_spi1_b", 1888*d39e55e0SRahul Sharma "dout_sclk_peri_spi1_a", DIV_TOP_PERI0, 20, 8), 1889*d39e55e0SRahul Sharma 1890*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_SPI2_A, "dout_sclk_peri_spi2_a", 1891*d39e55e0SRahul Sharma "mout_sclk_peri_spi2_clk", DIV_TOP_PERI1, 0, 4), 1892*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_SPI2_B, "dout_sclk_peri_spi2_b", 1893*d39e55e0SRahul Sharma "dout_sclk_peri_spi2_a", DIV_TOP_PERI1, 4, 8), 1894*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_UART1, "dout_sclk_peri_uart1", 1895*d39e55e0SRahul Sharma "mout_sclk_peri_uart1_uclk", DIV_TOP_PERI1, 16, 4), 1896*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_UART2, "dout_sclk_peri_uart2", 1897*d39e55e0SRahul Sharma "mout_sclk_peri_uart2_uclk", DIV_TOP_PERI1, 20, 4), 1898*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_PERI_UART0, "dout_sclk_peri_uart0", 1899*d39e55e0SRahul Sharma "mout_sclk_peri_uart0_uclk", DIV_TOP_PERI1, 24, 4), 1900*d39e55e0SRahul Sharma 1901*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_PERI_66, "dout_aclk_peri_66", "mout_bustop_pll_user", 1902*d39e55e0SRahul Sharma DIV_TOP_PERI2, 20, 4), 1903*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_PERI_AUD, "dout_aclk_peri_aud", 1904*d39e55e0SRahul Sharma "mout_audtop_pll_user", DIV_TOP_PERI2, 24, 3), 1905*d39e55e0SRahul Sharma 1906*d39e55e0SRahul Sharma DIV(TOP_DOUT_ACLK_FSYS_200, "dout_aclk_fsys_200", 1907*d39e55e0SRahul Sharma "mout_bustop_pll_user", DIV_TOP_FSYS0, 0, 3), 1908*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK, 1909*d39e55e0SRahul Sharma "dout_sclk_fsys_usbdrd30_suspend_clk", 1910*d39e55e0SRahul Sharma "mout_sclk_fsys_usb", DIV_TOP_FSYS0, 4, 4), 1911*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "dout_sclk_fsys_mmc0_sdclkin_a", 1912*d39e55e0SRahul Sharma "mout_sclk_fsys_mmc0_sdclkin_b", 1913*d39e55e0SRahul Sharma DIV_TOP_FSYS0, 12, 4), 1914*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "dout_sclk_fsys_mmc0_sdclkin_b", 1915*d39e55e0SRahul Sharma "dout_sclk_fsys_mmc0_sdclkin_a", 1916*d39e55e0SRahul Sharma DIV_TOP_FSYS0, 16, 8), 1917*d39e55e0SRahul Sharma 1918*d39e55e0SRahul Sharma 1919*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "dout_sclk_fsys_mmc1_sdclkin_a", 1920*d39e55e0SRahul Sharma "mout_sclk_fsys_mmc1_sdclkin_b", 1921*d39e55e0SRahul Sharma DIV_TOP_FSYS1, 0, 4), 1922*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "dout_sclk_fsys_mmc1_sdclkin_b", 1923*d39e55e0SRahul Sharma "dout_sclk_fsys_mmc1_sdclkin_a", 1924*d39e55e0SRahul Sharma DIV_TOP_FSYS1, 4, 8), 1925*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "dout_sclk_fsys_mmc2_sdclkin_a", 1926*d39e55e0SRahul Sharma "mout_sclk_fsys_mmc2_sdclkin_b", 1927*d39e55e0SRahul Sharma DIV_TOP_FSYS1, 12, 4), 1928*d39e55e0SRahul Sharma DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "dout_sclk_fsys_mmc2_sdclkin_b", 1929*d39e55e0SRahul Sharma "dout_sclk_fsys_mmc2_sdclkin_a", 1930*d39e55e0SRahul Sharma DIV_TOP_FSYS1, 16, 8), 1931*d39e55e0SRahul Sharma 1932*d39e55e0SRahul Sharma }; 1933*d39e55e0SRahul Sharma 1934*d39e55e0SRahul Sharma struct samsung_gate_clock top_gate_clks[] __initdata = { 1935*d39e55e0SRahul Sharma GATE(TOP_SCLK_MMC0, "sclk_fsys_mmc0_sdclkin", 1936*d39e55e0SRahul Sharma "dout_sclk_fsys_mmc0_sdclkin_b", 1937*d39e55e0SRahul Sharma EN_SCLK_TOP, 7, CLK_SET_RATE_PARENT, 0), 1938*d39e55e0SRahul Sharma GATE(TOP_SCLK_MMC1, "sclk_fsys_mmc1_sdclkin", 1939*d39e55e0SRahul Sharma "dout_sclk_fsys_mmc1_sdclkin_b", 1940*d39e55e0SRahul Sharma EN_SCLK_TOP, 8, CLK_SET_RATE_PARENT, 0), 1941*d39e55e0SRahul Sharma GATE(TOP_SCLK_MMC2, "sclk_fsys_mmc2_sdclkin", 1942*d39e55e0SRahul Sharma "dout_sclk_fsys_mmc2_sdclkin_b", 1943*d39e55e0SRahul Sharma EN_SCLK_TOP, 9, CLK_SET_RATE_PARENT, 0), 1944*d39e55e0SRahul Sharma GATE(TOP_SCLK_FIMD1, "sclk_disp_pixel", "dout_sclk_disp_pixel", 1945*d39e55e0SRahul Sharma EN_ACLK_TOP, 10, CLK_IGNORE_UNUSED | 1946*d39e55e0SRahul Sharma CLK_SET_RATE_PARENT, 0), 1947*d39e55e0SRahul Sharma }; 1948*d39e55e0SRahul Sharma 1949*d39e55e0SRahul Sharma static struct samsung_pll_clock top_pll_clks[] __initdata = { 1950*d39e55e0SRahul Sharma PLL(pll_2550xx, TOP_FOUT_DISP_PLL, "fout_disp_pll", "fin_pll", 1951*d39e55e0SRahul Sharma DISP_PLL_LOCK, DISP_PLL_CON0, 1952*d39e55e0SRahul Sharma pll2550_24mhz_tbl), 1953*d39e55e0SRahul Sharma PLL(pll_2650xx, TOP_FOUT_AUD_PLL, "fout_aud_pll", "fin_pll", 1954*d39e55e0SRahul Sharma AUD_PLL_LOCK, AUD_PLL_CON0, 1955*d39e55e0SRahul Sharma pll2650_24mhz_tbl), 1956*d39e55e0SRahul Sharma }; 1957*d39e55e0SRahul Sharma 1958*d39e55e0SRahul Sharma static void __init exynos5260_clk_top_init(struct device_node *np) 1959*d39e55e0SRahul Sharma { 1960*d39e55e0SRahul Sharma struct exynos5260_cmu_info cmu = {0}; 1961*d39e55e0SRahul Sharma 1962*d39e55e0SRahul Sharma cmu.pll_clks = top_pll_clks; 1963*d39e55e0SRahul Sharma cmu.nr_pll_clks = ARRAY_SIZE(top_pll_clks); 1964*d39e55e0SRahul Sharma cmu.mux_clks = top_mux_clks; 1965*d39e55e0SRahul Sharma cmu.nr_mux_clks = ARRAY_SIZE(top_mux_clks); 1966*d39e55e0SRahul Sharma cmu.div_clks = top_div_clks; 1967*d39e55e0SRahul Sharma cmu.nr_div_clks = ARRAY_SIZE(top_div_clks); 1968*d39e55e0SRahul Sharma cmu.gate_clks = top_gate_clks; 1969*d39e55e0SRahul Sharma cmu.nr_gate_clks = ARRAY_SIZE(top_gate_clks); 1970*d39e55e0SRahul Sharma cmu.fixed_clks = fixed_rate_clks; 1971*d39e55e0SRahul Sharma cmu.nr_fixed_clks = ARRAY_SIZE(fixed_rate_clks); 1972*d39e55e0SRahul Sharma cmu.nr_clk_ids = TOP_NR_CLK; 1973*d39e55e0SRahul Sharma cmu.clk_regs = top_clk_regs; 1974*d39e55e0SRahul Sharma cmu.nr_clk_regs = ARRAY_SIZE(top_clk_regs); 1975*d39e55e0SRahul Sharma 1976*d39e55e0SRahul Sharma exynos5260_cmu_register_one(np, &cmu); 1977*d39e55e0SRahul Sharma } 1978*d39e55e0SRahul Sharma 1979*d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_top, "samsung,exynos5260-clock-top", 1980*d39e55e0SRahul Sharma exynos5260_clk_top_init); 1981