xref: /openbmc/linux/drivers/clk/samsung/clk-exynos5260.c (revision 1d5013f1b64dbd692975be5db0e42bac291c6de9)
1d39e55e0SRahul Sharma /*
2d39e55e0SRahul Sharma  * Copyright (c) 2014 Samsung Electronics Co., Ltd.
3d39e55e0SRahul Sharma  * Author: Rahul Sharma <rahul.sharma@samsung.com>
4d39e55e0SRahul Sharma  *
5d39e55e0SRahul Sharma  * This program is free software; you can redistribute it and/or modify
6d39e55e0SRahul Sharma  * it under the terms of the GNU General Public License version 2 as
7d39e55e0SRahul Sharma  * published by the Free Software Foundation.
8d39e55e0SRahul Sharma  *
9d39e55e0SRahul Sharma  * Common Clock Framework support for Exynos5260 SoC.
10d39e55e0SRahul Sharma  */
11d39e55e0SRahul Sharma 
12d39e55e0SRahul Sharma #include <linux/of.h>
13d39e55e0SRahul Sharma #include <linux/of_address.h>
14d39e55e0SRahul Sharma 
15d39e55e0SRahul Sharma #include "clk-exynos5260.h"
16d39e55e0SRahul Sharma #include "clk.h"
17d39e55e0SRahul Sharma #include "clk-pll.h"
18d39e55e0SRahul Sharma 
19d39e55e0SRahul Sharma #include <dt-bindings/clock/exynos5260-clk.h>
20d39e55e0SRahul Sharma 
21d39e55e0SRahul Sharma /*
22d39e55e0SRahul Sharma  * Applicable for all 2550 Type PLLS for Exynos5260, listed below
23d39e55e0SRahul Sharma  * DISP_PLL, EGL_PLL, KFC_PLL, MEM_PLL, BUS_PLL, MEDIA_PLL, G3D_PLL.
24d39e55e0SRahul Sharma  */
25c10d80f8SKrzysztof Kozlowski static const struct samsung_pll_rate_table pll2550_24mhz_tbl[] __initconst = {
26*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0),
27*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
28*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
29*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
30*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
31*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1200000000, 400, 4, 1),
32*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
33*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
34*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 933000000, 311, 4, 1),
35*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 900000000, 300, 4, 1),
36*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 800000000, 200, 3, 1),
37*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 733000000, 733, 12, 1),
38*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 700000000, 175, 3, 1),
39*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 667000000, 667, 12, 1),
40*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 633000000, 211, 4, 1),
41*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 620000000, 310, 3, 2),
42*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 600000000, 400, 4, 2),
43*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 543000000, 362, 4, 2),
44*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 533000000, 533, 6, 2),
45*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 500000000, 250, 3, 2),
46*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 450000000, 300, 4, 2),
47*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 400000000, 200, 3, 2),
48*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 350000000, 175, 3, 2),
49*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 300000000, 400, 4, 3),
50*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 266000000, 266, 3, 3),
51*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 200000000, 200, 3, 3),
52*1d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 160000000, 160, 3, 3),
53d39e55e0SRahul Sharma };
54d39e55e0SRahul Sharma 
55d39e55e0SRahul Sharma /*
56d39e55e0SRahul Sharma  * Applicable for 2650 Type PLL for AUD_PLL.
57d39e55e0SRahul Sharma  */
58c10d80f8SKrzysztof Kozlowski static const struct samsung_pll_rate_table pll2650_24mhz_tbl[] __initconst = {
59*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 1600000000, 200, 3, 0, 0),
60*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 1200000000, 100, 2, 0, 0),
61*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 1000000000, 250, 3, 1, 0),
62*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 800000000, 200, 3, 1, 0),
63*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 600000000, 100, 2, 1, 0),
64*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 532000000, 266, 3, 2, 0),
65*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 480000000, 160, 2, 2, 0),
66*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 432000000, 144, 2, 2, 0),
67*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 400000000, 200, 3, 2, 0),
68*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 394073128, 459, 7, 2, 49282),
69*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 333000000, 111, 2, 2, 0),
70*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 300000000, 100, 2, 2, 0),
71*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 266000000, 266, 3, 3, 0),
72*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 200000000, 200, 3, 3, 0),
73*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 166000000, 166, 3, 3, 0),
74*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 133000000, 266, 3, 4, 0),
75*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 100000000, 200, 3, 4, 0),
76*1d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 66000000, 176, 2, 5, 0),
77d39e55e0SRahul Sharma };
78d39e55e0SRahul Sharma 
79d39e55e0SRahul Sharma /* CMU_AUD */
80d39e55e0SRahul Sharma 
81c10d80f8SKrzysztof Kozlowski static const unsigned long aud_clk_regs[] __initconst = {
82d39e55e0SRahul Sharma 	MUX_SEL_AUD,
83d39e55e0SRahul Sharma 	DIV_AUD0,
84d39e55e0SRahul Sharma 	DIV_AUD1,
85d39e55e0SRahul Sharma 	EN_ACLK_AUD,
86d39e55e0SRahul Sharma 	EN_PCLK_AUD,
87d39e55e0SRahul Sharma 	EN_SCLK_AUD,
88d39e55e0SRahul Sharma 	EN_IP_AUD,
89d39e55e0SRahul Sharma };
90d39e55e0SRahul Sharma 
91d39e55e0SRahul Sharma PNAME(mout_aud_pll_user_p) = {"fin_pll", "fout_aud_pll"};
92d39e55e0SRahul Sharma PNAME(mout_sclk_aud_i2s_p) = {"mout_aud_pll_user", "ioclk_i2s_cdclk"};
93d39e55e0SRahul Sharma PNAME(mout_sclk_aud_pcm_p) = {"mout_aud_pll_user", "ioclk_pcm_extclk"};
94d39e55e0SRahul Sharma 
95c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock aud_mux_clks[] __initconst = {
96d39e55e0SRahul Sharma 	MUX(AUD_MOUT_AUD_PLL_USER, "mout_aud_pll_user", mout_aud_pll_user_p,
97d39e55e0SRahul Sharma 			MUX_SEL_AUD, 0, 1),
98d39e55e0SRahul Sharma 	MUX(AUD_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_i2s_p,
99d39e55e0SRahul Sharma 			MUX_SEL_AUD, 4, 1),
100d39e55e0SRahul Sharma 	MUX(AUD_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
101d39e55e0SRahul Sharma 			MUX_SEL_AUD, 8, 1),
102d39e55e0SRahul Sharma };
103d39e55e0SRahul Sharma 
104c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock aud_div_clks[] __initconst = {
105d39e55e0SRahul Sharma 	DIV(AUD_DOUT_ACLK_AUD_131, "dout_aclk_aud_131", "mout_aud_pll_user",
106d39e55e0SRahul Sharma 			DIV_AUD0, 0, 4),
107d39e55e0SRahul Sharma 
108d39e55e0SRahul Sharma 	DIV(AUD_DOUT_SCLK_AUD_I2S, "dout_sclk_aud_i2s", "mout_sclk_aud_i2s",
109d39e55e0SRahul Sharma 			DIV_AUD1, 0, 4),
110d39e55e0SRahul Sharma 	DIV(AUD_DOUT_SCLK_AUD_PCM, "dout_sclk_aud_pcm", "mout_sclk_aud_pcm",
111d39e55e0SRahul Sharma 			DIV_AUD1, 4, 8),
112d39e55e0SRahul Sharma 	DIV(AUD_DOUT_SCLK_AUD_UART, "dout_sclk_aud_uart", "mout_aud_pll_user",
113d39e55e0SRahul Sharma 			DIV_AUD1, 12, 4),
114d39e55e0SRahul Sharma };
115d39e55e0SRahul Sharma 
116c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock aud_gate_clks[] __initconst = {
117d39e55e0SRahul Sharma 	GATE(AUD_SCLK_I2S, "sclk_aud_i2s", "dout_sclk_aud_i2s",
118d39e55e0SRahul Sharma 			EN_SCLK_AUD, 0, CLK_SET_RATE_PARENT, 0),
119d39e55e0SRahul Sharma 	GATE(AUD_SCLK_PCM, "sclk_aud_pcm", "dout_sclk_aud_pcm",
120d39e55e0SRahul Sharma 			EN_SCLK_AUD, 1, CLK_SET_RATE_PARENT, 0),
121d39e55e0SRahul Sharma 	GATE(AUD_SCLK_AUD_UART, "sclk_aud_uart", "dout_sclk_aud_uart",
122d39e55e0SRahul Sharma 			EN_SCLK_AUD, 2, CLK_SET_RATE_PARENT, 0),
123d39e55e0SRahul Sharma 
124d39e55e0SRahul Sharma 	GATE(AUD_CLK_SRAMC, "clk_sramc", "dout_aclk_aud_131", EN_IP_AUD,
125d39e55e0SRahul Sharma 			0, 0, 0),
126d39e55e0SRahul Sharma 	GATE(AUD_CLK_DMAC, "clk_dmac", "dout_aclk_aud_131",
127d39e55e0SRahul Sharma 			EN_IP_AUD, 1, 0, 0),
128d39e55e0SRahul Sharma 	GATE(AUD_CLK_I2S, "clk_i2s", "dout_aclk_aud_131", EN_IP_AUD, 2, 0, 0),
129d39e55e0SRahul Sharma 	GATE(AUD_CLK_PCM, "clk_pcm", "dout_aclk_aud_131", EN_IP_AUD, 3, 0, 0),
130d39e55e0SRahul Sharma 	GATE(AUD_CLK_AUD_UART, "clk_aud_uart", "dout_aclk_aud_131",
131d39e55e0SRahul Sharma 			EN_IP_AUD, 4, 0, 0),
132d39e55e0SRahul Sharma };
133d39e55e0SRahul Sharma 
1347a23fa0cSChanwoo Choi static const struct samsung_cmu_info aud_cmu __initconst = {
1357a23fa0cSChanwoo Choi 	.mux_clks	= aud_mux_clks,
1367a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(aud_mux_clks),
1377a23fa0cSChanwoo Choi 	.div_clks	= aud_div_clks,
1387a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(aud_div_clks),
1397a23fa0cSChanwoo Choi 	.gate_clks	= aud_gate_clks,
1407a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(aud_gate_clks),
1417a23fa0cSChanwoo Choi 	.nr_clk_ids	= AUD_NR_CLK,
1427a23fa0cSChanwoo Choi 	.clk_regs	= aud_clk_regs,
1437a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(aud_clk_regs),
1447a23fa0cSChanwoo Choi };
1457a23fa0cSChanwoo Choi 
146d39e55e0SRahul Sharma static void __init exynos5260_clk_aud_init(struct device_node *np)
147d39e55e0SRahul Sharma {
1487a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &aud_cmu);
149d39e55e0SRahul Sharma }
150d39e55e0SRahul Sharma 
151d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_aud, "samsung,exynos5260-clock-aud",
152d39e55e0SRahul Sharma 		exynos5260_clk_aud_init);
153d39e55e0SRahul Sharma 
154d39e55e0SRahul Sharma 
155d39e55e0SRahul Sharma /* CMU_DISP */
156d39e55e0SRahul Sharma 
157c10d80f8SKrzysztof Kozlowski static const unsigned long disp_clk_regs[] __initconst = {
158d39e55e0SRahul Sharma 	MUX_SEL_DISP0,
159d39e55e0SRahul Sharma 	MUX_SEL_DISP1,
160d39e55e0SRahul Sharma 	MUX_SEL_DISP2,
161d39e55e0SRahul Sharma 	MUX_SEL_DISP3,
162d39e55e0SRahul Sharma 	MUX_SEL_DISP4,
163d39e55e0SRahul Sharma 	DIV_DISP,
164d39e55e0SRahul Sharma 	EN_ACLK_DISP,
165d39e55e0SRahul Sharma 	EN_PCLK_DISP,
166d39e55e0SRahul Sharma 	EN_SCLK_DISP0,
167d39e55e0SRahul Sharma 	EN_SCLK_DISP1,
168d39e55e0SRahul Sharma 	EN_IP_DISP,
169d39e55e0SRahul Sharma 	EN_IP_DISP_BUS,
170d39e55e0SRahul Sharma };
171d39e55e0SRahul Sharma 
172d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch3_txd_clk_user_p) = {"fin_pll",
173d39e55e0SRahul Sharma 			"phyclk_dptx_phy_ch3_txd_clk"};
174d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch2_txd_clk_user_p) = {"fin_pll",
175d39e55e0SRahul Sharma 			"phyclk_dptx_phy_ch2_txd_clk"};
176d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch1_txd_clk_user_p) = {"fin_pll",
177d39e55e0SRahul Sharma 			"phyclk_dptx_phy_ch1_txd_clk"};
178d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_ch0_txd_clk_user_p) = {"fin_pll",
179d39e55e0SRahul Sharma 			"phyclk_dptx_phy_ch0_txd_clk"};
180d39e55e0SRahul Sharma PNAME(mout_aclk_disp_222_user_p) = {"fin_pll", "dout_aclk_disp_222"};
181d39e55e0SRahul Sharma PNAME(mout_sclk_disp_pixel_user_p) = {"fin_pll", "dout_sclk_disp_pixel"};
182d39e55e0SRahul Sharma PNAME(mout_aclk_disp_333_user_p) = {"fin_pll", "dout_aclk_disp_333"};
183d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_phy_tmds_clko_user_p) = {"fin_pll",
184d39e55e0SRahul Sharma 			"phyclk_hdmi_phy_tmds_clko"};
185d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_phy_ref_clko_user_p) = {"fin_pll",
186d39e55e0SRahul Sharma 			"phyclk_hdmi_phy_ref_clko"};
187d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_phy_pixel_clko_user_p) = {"fin_pll",
188d39e55e0SRahul Sharma 			"phyclk_hdmi_phy_pixel_clko"};
189d39e55e0SRahul Sharma PNAME(mout_phyclk_hdmi_link_o_tmds_clkhi_user_p) = {"fin_pll",
190d39e55e0SRahul Sharma 			"phyclk_hdmi_link_o_tmds_clkhi"};
191d39e55e0SRahul Sharma PNAME(mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p) = {"fin_pll",
192d39e55e0SRahul Sharma 			"phyclk_mipi_dphy_4l_m_txbyte_clkhs"};
193d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_o_ref_clk_24m_user_p) = {"fin_pll",
194d39e55e0SRahul Sharma 			"phyclk_dptx_phy_o_ref_clk_24m"};
195d39e55e0SRahul Sharma PNAME(mout_phyclk_dptx_phy_clk_div2_user_p) = {"fin_pll",
196d39e55e0SRahul Sharma 			"phyclk_dptx_phy_clk_div2"};
197d39e55e0SRahul Sharma PNAME(mout_sclk_hdmi_pixel_p) = {"mout_sclk_disp_pixel_user",
198d39e55e0SRahul Sharma 			"mout_aclk_disp_222_user"};
199d39e55e0SRahul Sharma PNAME(mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p) = {"fin_pll",
200d39e55e0SRahul Sharma 			"phyclk_mipi_dphy_4l_m_rxclkesc0"};
201d39e55e0SRahul Sharma PNAME(mout_sclk_hdmi_spdif_p) = {"fin_pll", "ioclk_spdif_extclk",
202d39e55e0SRahul Sharma 			"dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
203d39e55e0SRahul Sharma 
204c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock disp_mux_clks[] __initconst = {
205d39e55e0SRahul Sharma 	MUX(DISP_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
206d39e55e0SRahul Sharma 			mout_aclk_disp_333_user_p,
207d39e55e0SRahul Sharma 			MUX_SEL_DISP0, 0, 1),
208d39e55e0SRahul Sharma 	MUX(DISP_MOUT_SCLK_DISP_PIXEL_USER, "mout_sclk_disp_pixel_user",
209d39e55e0SRahul Sharma 			mout_sclk_disp_pixel_user_p,
210d39e55e0SRahul Sharma 			MUX_SEL_DISP0, 4, 1),
211d39e55e0SRahul Sharma 	MUX(DISP_MOUT_ACLK_DISP_222_USER, "mout_aclk_disp_222_user",
212d39e55e0SRahul Sharma 			mout_aclk_disp_222_user_p,
213d39e55e0SRahul Sharma 			MUX_SEL_DISP0, 8, 1),
214d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER,
215d39e55e0SRahul Sharma 			"mout_phyclk_dptx_phy_ch0_txd_clk_user",
216d39e55e0SRahul Sharma 			mout_phyclk_dptx_phy_ch0_txd_clk_user_p,
217d39e55e0SRahul Sharma 			MUX_SEL_DISP0, 16, 1),
218d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER,
219d39e55e0SRahul Sharma 			"mout_phyclk_dptx_phy_ch1_txd_clk_user",
220d39e55e0SRahul Sharma 			mout_phyclk_dptx_phy_ch1_txd_clk_user_p,
221d39e55e0SRahul Sharma 			MUX_SEL_DISP0, 20, 1),
222d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER,
223d39e55e0SRahul Sharma 			"mout_phyclk_dptx_phy_ch2_txd_clk_user",
224d39e55e0SRahul Sharma 			mout_phyclk_dptx_phy_ch2_txd_clk_user_p,
225d39e55e0SRahul Sharma 			MUX_SEL_DISP0, 24, 1),
226d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER,
227d39e55e0SRahul Sharma 			"mout_phyclk_dptx_phy_ch3_txd_clk_user",
228d39e55e0SRahul Sharma 			mout_phyclk_dptx_phy_ch3_txd_clk_user_p,
229d39e55e0SRahul Sharma 			MUX_SEL_DISP0, 28, 1),
230d39e55e0SRahul Sharma 
231d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER,
232d39e55e0SRahul Sharma 			"mout_phyclk_dptx_phy_clk_div2_user",
233d39e55e0SRahul Sharma 			mout_phyclk_dptx_phy_clk_div2_user_p,
234d39e55e0SRahul Sharma 			MUX_SEL_DISP1, 0, 1),
235d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER,
236d39e55e0SRahul Sharma 			"mout_phyclk_dptx_phy_o_ref_clk_24m_user",
237d39e55e0SRahul Sharma 			mout_phyclk_dptx_phy_o_ref_clk_24m_user_p,
238d39e55e0SRahul Sharma 			MUX_SEL_DISP1, 4, 1),
239d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS,
240d39e55e0SRahul Sharma 			"mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs",
241d39e55e0SRahul Sharma 			mout_phyclk_mipi_dphy_4l_m_txbyte_clkhs_p,
242d39e55e0SRahul Sharma 			MUX_SEL_DISP1, 8, 1),
243d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER,
244d39e55e0SRahul Sharma 			"mout_phyclk_hdmi_link_o_tmds_clkhi_user",
245d39e55e0SRahul Sharma 			mout_phyclk_hdmi_link_o_tmds_clkhi_user_p,
246d39e55e0SRahul Sharma 			MUX_SEL_DISP1, 16, 1),
247d39e55e0SRahul Sharma 	MUX(DISP_MOUT_HDMI_PHY_PIXEL,
248d39e55e0SRahul Sharma 			"mout_phyclk_hdmi_phy_pixel_clko_user",
249d39e55e0SRahul Sharma 			mout_phyclk_hdmi_phy_pixel_clko_user_p,
250d39e55e0SRahul Sharma 			MUX_SEL_DISP1, 20, 1),
251d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER,
252d39e55e0SRahul Sharma 			"mout_phyclk_hdmi_phy_ref_clko_user",
253d39e55e0SRahul Sharma 			mout_phyclk_hdmi_phy_ref_clko_user_p,
254d39e55e0SRahul Sharma 			MUX_SEL_DISP1, 24, 1),
255d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER,
256d39e55e0SRahul Sharma 			"mout_phyclk_hdmi_phy_tmds_clko_user",
257d39e55e0SRahul Sharma 			mout_phyclk_hdmi_phy_tmds_clko_user_p,
258d39e55e0SRahul Sharma 			MUX_SEL_DISP1, 28, 1),
259d39e55e0SRahul Sharma 
260d39e55e0SRahul Sharma 	MUX(DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER,
261d39e55e0SRahul Sharma 			"mout_phyclk_mipi_dphy_4lmrxclk_esc0_user",
262d39e55e0SRahul Sharma 			mout_phyclk_mipi_dphy_4lmrxclk_esc0_user_p,
263d39e55e0SRahul Sharma 			MUX_SEL_DISP2, 0, 1),
264d39e55e0SRahul Sharma 	MUX(DISP_MOUT_SCLK_HDMI_PIXEL, "mout_sclk_hdmi_pixel",
265d39e55e0SRahul Sharma 			mout_sclk_hdmi_pixel_p,
266d39e55e0SRahul Sharma 			MUX_SEL_DISP2, 4, 1),
267d39e55e0SRahul Sharma 
268d39e55e0SRahul Sharma 	MUX(DISP_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
269d39e55e0SRahul Sharma 			mout_sclk_hdmi_spdif_p,
270d39e55e0SRahul Sharma 			MUX_SEL_DISP4, 4, 2),
271d39e55e0SRahul Sharma };
272d39e55e0SRahul Sharma 
273c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock disp_div_clks[] __initconst = {
274d39e55e0SRahul Sharma 	DIV(DISP_DOUT_PCLK_DISP_111, "dout_pclk_disp_111",
275d39e55e0SRahul Sharma 			"mout_aclk_disp_222_user",
276d39e55e0SRahul Sharma 			DIV_DISP, 8, 4),
277d39e55e0SRahul Sharma 	DIV(DISP_DOUT_SCLK_FIMD1_EXTCLKPLL, "dout_sclk_fimd1_extclkpll",
278d39e55e0SRahul Sharma 			"mout_sclk_disp_pixel_user",
279d39e55e0SRahul Sharma 			DIV_DISP, 12, 4),
280d39e55e0SRahul Sharma 	DIV(DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI,
281d39e55e0SRahul Sharma 			"dout_sclk_hdmi_phy_pixel_clki",
282d39e55e0SRahul Sharma 			"mout_sclk_hdmi_pixel",
283d39e55e0SRahul Sharma 			DIV_DISP, 16, 4),
284d39e55e0SRahul Sharma };
285d39e55e0SRahul Sharma 
286c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock disp_gate_clks[] __initconst = {
287d39e55e0SRahul Sharma 	GATE(DISP_MOUT_HDMI_PHY_PIXEL_USER, "sclk_hdmi_link_i_pixel",
288d39e55e0SRahul Sharma 			"mout_phyclk_hdmi_phy_pixel_clko_user",
289d39e55e0SRahul Sharma 			EN_SCLK_DISP0, 26, CLK_SET_RATE_PARENT, 0),
290d39e55e0SRahul Sharma 	GATE(DISP_SCLK_PIXEL, "sclk_hdmi_phy_pixel_clki",
291d39e55e0SRahul Sharma 			"dout_sclk_hdmi_phy_pixel_clki",
292d39e55e0SRahul Sharma 			EN_SCLK_DISP0, 29, CLK_SET_RATE_PARENT, 0),
293d39e55e0SRahul Sharma 
294d39e55e0SRahul Sharma 	GATE(DISP_CLK_DP, "clk_dptx_link", "mout_aclk_disp_222_user",
295d39e55e0SRahul Sharma 			EN_IP_DISP, 4, 0, 0),
296d39e55e0SRahul Sharma 	GATE(DISP_CLK_DPPHY, "clk_dptx_phy", "mout_aclk_disp_222_user",
297d39e55e0SRahul Sharma 			EN_IP_DISP, 5, 0, 0),
298d39e55e0SRahul Sharma 	GATE(DISP_CLK_DSIM1, "clk_dsim1", "mout_aclk_disp_222_user",
299d39e55e0SRahul Sharma 			EN_IP_DISP, 6, 0, 0),
300d39e55e0SRahul Sharma 	GATE(DISP_CLK_FIMD1, "clk_fimd1", "mout_aclk_disp_222_user",
301d39e55e0SRahul Sharma 			EN_IP_DISP, 7, 0, 0),
302d39e55e0SRahul Sharma 	GATE(DISP_CLK_HDMI, "clk_hdmi", "mout_aclk_disp_222_user",
303d39e55e0SRahul Sharma 			EN_IP_DISP, 8, 0, 0),
304d39e55e0SRahul Sharma 	GATE(DISP_CLK_HDMIPHY, "clk_hdmiphy", "mout_aclk_disp_222_user",
305d39e55e0SRahul Sharma 			EN_IP_DISP, 9, 0, 0),
306d39e55e0SRahul Sharma 	GATE(DISP_CLK_MIPIPHY, "clk_mipi_dphy", "mout_aclk_disp_222_user",
307d39e55e0SRahul Sharma 			EN_IP_DISP, 10, 0, 0),
308d39e55e0SRahul Sharma 	GATE(DISP_CLK_MIXER, "clk_mixer", "mout_aclk_disp_222_user",
309d39e55e0SRahul Sharma 			EN_IP_DISP, 11, 0, 0),
310d39e55e0SRahul Sharma 	GATE(DISP_CLK_PIXEL_DISP, "clk_pixel_disp", "mout_aclk_disp_222_user",
311d39e55e0SRahul Sharma 			EN_IP_DISP, 12, CLK_IGNORE_UNUSED, 0),
312d39e55e0SRahul Sharma 	GATE(DISP_CLK_PIXEL_MIXER, "clk_pixel_mixer", "mout_aclk_disp_222_user",
313d39e55e0SRahul Sharma 			EN_IP_DISP, 13, CLK_IGNORE_UNUSED, 0),
314d39e55e0SRahul Sharma 	GATE(DISP_CLK_SMMU_FIMD1M0, "clk_smmu3_fimd1m0",
315d39e55e0SRahul Sharma 			"mout_aclk_disp_222_user",
316d39e55e0SRahul Sharma 			EN_IP_DISP, 22, 0, 0),
317d39e55e0SRahul Sharma 	GATE(DISP_CLK_SMMU_FIMD1M1, "clk_smmu3_fimd1m1",
318d39e55e0SRahul Sharma 			"mout_aclk_disp_222_user",
319d39e55e0SRahul Sharma 			EN_IP_DISP, 23, 0, 0),
320d39e55e0SRahul Sharma 	GATE(DISP_CLK_SMMU_TV, "clk_smmu3_tv", "mout_aclk_disp_222_user",
321d39e55e0SRahul Sharma 			EN_IP_DISP, 25, 0, 0),
322d39e55e0SRahul Sharma };
323d39e55e0SRahul Sharma 
3247a23fa0cSChanwoo Choi static const struct samsung_cmu_info disp_cmu __initconst = {
3257a23fa0cSChanwoo Choi 	.mux_clks	= disp_mux_clks,
3267a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(disp_mux_clks),
3277a23fa0cSChanwoo Choi 	.div_clks	= disp_div_clks,
3287a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(disp_div_clks),
3297a23fa0cSChanwoo Choi 	.gate_clks	= disp_gate_clks,
3307a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(disp_gate_clks),
3317a23fa0cSChanwoo Choi 	.nr_clk_ids	= DISP_NR_CLK,
3327a23fa0cSChanwoo Choi 	.clk_regs	= disp_clk_regs,
3337a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(disp_clk_regs),
3347a23fa0cSChanwoo Choi };
3357a23fa0cSChanwoo Choi 
336d39e55e0SRahul Sharma static void __init exynos5260_clk_disp_init(struct device_node *np)
337d39e55e0SRahul Sharma {
3387a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &disp_cmu);
339d39e55e0SRahul Sharma }
340d39e55e0SRahul Sharma 
341d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_disp, "samsung,exynos5260-clock-disp",
342d39e55e0SRahul Sharma 		exynos5260_clk_disp_init);
343d39e55e0SRahul Sharma 
344d39e55e0SRahul Sharma 
345d39e55e0SRahul Sharma /* CMU_EGL */
346d39e55e0SRahul Sharma 
347c10d80f8SKrzysztof Kozlowski static const unsigned long egl_clk_regs[] __initconst = {
348d39e55e0SRahul Sharma 	EGL_PLL_LOCK,
349d39e55e0SRahul Sharma 	EGL_PLL_CON0,
350d39e55e0SRahul Sharma 	EGL_PLL_CON1,
351d39e55e0SRahul Sharma 	EGL_PLL_FREQ_DET,
352d39e55e0SRahul Sharma 	MUX_SEL_EGL,
353d39e55e0SRahul Sharma 	MUX_ENABLE_EGL,
354d39e55e0SRahul Sharma 	DIV_EGL,
355d39e55e0SRahul Sharma 	DIV_EGL_PLL_FDET,
356d39e55e0SRahul Sharma 	EN_ACLK_EGL,
357d39e55e0SRahul Sharma 	EN_PCLK_EGL,
358d39e55e0SRahul Sharma 	EN_SCLK_EGL,
359d39e55e0SRahul Sharma };
360d39e55e0SRahul Sharma 
361d39e55e0SRahul Sharma PNAME(mout_egl_b_p) = {"mout_egl_pll", "dout_bus_pll"};
362d39e55e0SRahul Sharma PNAME(mout_egl_pll_p) = {"fin_pll", "fout_egl_pll"};
363d39e55e0SRahul Sharma 
364c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock egl_mux_clks[] __initconst = {
365d39e55e0SRahul Sharma 	MUX(EGL_MOUT_EGL_PLL, "mout_egl_pll", mout_egl_pll_p,
366d39e55e0SRahul Sharma 			MUX_SEL_EGL, 4, 1),
367d39e55e0SRahul Sharma 	MUX(EGL_MOUT_EGL_B, "mout_egl_b", mout_egl_b_p, MUX_SEL_EGL, 16, 1),
368d39e55e0SRahul Sharma };
369d39e55e0SRahul Sharma 
370c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock egl_div_clks[] __initconst = {
371d39e55e0SRahul Sharma 	DIV(EGL_DOUT_EGL1, "dout_egl1", "mout_egl_b", DIV_EGL, 0, 3),
372d39e55e0SRahul Sharma 	DIV(EGL_DOUT_EGL2, "dout_egl2", "dout_egl1", DIV_EGL, 4, 3),
373d39e55e0SRahul Sharma 	DIV(EGL_DOUT_ACLK_EGL, "dout_aclk_egl", "dout_egl2", DIV_EGL, 8, 3),
374d39e55e0SRahul Sharma 	DIV(EGL_DOUT_PCLK_EGL, "dout_pclk_egl", "dout_egl_atclk",
375d39e55e0SRahul Sharma 			DIV_EGL, 12, 3),
376d39e55e0SRahul Sharma 	DIV(EGL_DOUT_EGL_ATCLK, "dout_egl_atclk", "dout_egl2", DIV_EGL, 16, 3),
377d39e55e0SRahul Sharma 	DIV(EGL_DOUT_EGL_PCLK_DBG, "dout_egl_pclk_dbg", "dout_egl_atclk",
378d39e55e0SRahul Sharma 			DIV_EGL, 20, 3),
379d39e55e0SRahul Sharma 	DIV(EGL_DOUT_EGL_PLL, "dout_egl_pll", "mout_egl_b", DIV_EGL, 24, 3),
380d39e55e0SRahul Sharma };
381d39e55e0SRahul Sharma 
382c10d80f8SKrzysztof Kozlowski static const struct samsung_pll_clock egl_pll_clks[] __initconst = {
383d39e55e0SRahul Sharma 	PLL(pll_2550xx, EGL_FOUT_EGL_PLL, "fout_egl_pll", "fin_pll",
384d39e55e0SRahul Sharma 		EGL_PLL_LOCK, EGL_PLL_CON0,
385d39e55e0SRahul Sharma 		pll2550_24mhz_tbl),
386d39e55e0SRahul Sharma };
387d39e55e0SRahul Sharma 
3887a23fa0cSChanwoo Choi static const struct samsung_cmu_info egl_cmu __initconst = {
3897a23fa0cSChanwoo Choi 	.pll_clks	= egl_pll_clks,
3907a23fa0cSChanwoo Choi 	.nr_pll_clks	= ARRAY_SIZE(egl_pll_clks),
3917a23fa0cSChanwoo Choi 	.mux_clks	= egl_mux_clks,
3927a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(egl_mux_clks),
3937a23fa0cSChanwoo Choi 	.div_clks	= egl_div_clks,
3947a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(egl_div_clks),
3957a23fa0cSChanwoo Choi 	.nr_clk_ids	= EGL_NR_CLK,
3967a23fa0cSChanwoo Choi 	.clk_regs	= egl_clk_regs,
3977a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(egl_clk_regs),
3987a23fa0cSChanwoo Choi };
3997a23fa0cSChanwoo Choi 
400d39e55e0SRahul Sharma static void __init exynos5260_clk_egl_init(struct device_node *np)
401d39e55e0SRahul Sharma {
4027a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &egl_cmu);
403d39e55e0SRahul Sharma }
404d39e55e0SRahul Sharma 
405d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_egl, "samsung,exynos5260-clock-egl",
406d39e55e0SRahul Sharma 		exynos5260_clk_egl_init);
407d39e55e0SRahul Sharma 
408d39e55e0SRahul Sharma 
409d39e55e0SRahul Sharma /* CMU_FSYS */
410d39e55e0SRahul Sharma 
411c10d80f8SKrzysztof Kozlowski static const unsigned long fsys_clk_regs[] __initconst = {
412d39e55e0SRahul Sharma 	MUX_SEL_FSYS0,
413d39e55e0SRahul Sharma 	MUX_SEL_FSYS1,
414d39e55e0SRahul Sharma 	EN_ACLK_FSYS,
415d39e55e0SRahul Sharma 	EN_ACLK_FSYS_SECURE_RTIC,
416d39e55e0SRahul Sharma 	EN_ACLK_FSYS_SECURE_SMMU_RTIC,
417d39e55e0SRahul Sharma 	EN_SCLK_FSYS,
418d39e55e0SRahul Sharma 	EN_IP_FSYS,
419d39e55e0SRahul Sharma 	EN_IP_FSYS_SECURE_RTIC,
420d39e55e0SRahul Sharma 	EN_IP_FSYS_SECURE_SMMU_RTIC,
421d39e55e0SRahul Sharma };
422d39e55e0SRahul Sharma 
423d39e55e0SRahul Sharma PNAME(mout_phyclk_usbhost20_phyclk_user_p) = {"fin_pll",
424d39e55e0SRahul Sharma 			"phyclk_usbhost20_phy_phyclock"};
425d39e55e0SRahul Sharma PNAME(mout_phyclk_usbhost20_freeclk_user_p) = {"fin_pll",
426d39e55e0SRahul Sharma 			"phyclk_usbhost20_phy_freeclk"};
427d39e55e0SRahul Sharma PNAME(mout_phyclk_usbhost20_clk48mohci_user_p) = {"fin_pll",
428d39e55e0SRahul Sharma 			"phyclk_usbhost20_phy_clk48mohci"};
429d39e55e0SRahul Sharma PNAME(mout_phyclk_usbdrd30_pipe_pclk_user_p) = {"fin_pll",
430d39e55e0SRahul Sharma 			"phyclk_usbdrd30_udrd30_pipe_pclk"};
431d39e55e0SRahul Sharma PNAME(mout_phyclk_usbdrd30_phyclock_user_p) = {"fin_pll",
432d39e55e0SRahul Sharma 			"phyclk_usbdrd30_udrd30_phyclock"};
433d39e55e0SRahul Sharma 
434c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock fsys_mux_clks[] __initconst = {
435d39e55e0SRahul Sharma 	MUX(FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER,
436d39e55e0SRahul Sharma 			"mout_phyclk_usbdrd30_phyclock_user",
437d39e55e0SRahul Sharma 			mout_phyclk_usbdrd30_phyclock_user_p,
438d39e55e0SRahul Sharma 			MUX_SEL_FSYS1, 0, 1),
439d39e55e0SRahul Sharma 	MUX(FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER,
440d39e55e0SRahul Sharma 			"mout_phyclk_usbdrd30_pipe_pclk_user",
441d39e55e0SRahul Sharma 			mout_phyclk_usbdrd30_pipe_pclk_user_p,
442d39e55e0SRahul Sharma 			MUX_SEL_FSYS1, 4, 1),
443d39e55e0SRahul Sharma 	MUX(FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER,
444d39e55e0SRahul Sharma 			"mout_phyclk_usbhost20_clk48mohci_user",
445d39e55e0SRahul Sharma 			mout_phyclk_usbhost20_clk48mohci_user_p,
446d39e55e0SRahul Sharma 			MUX_SEL_FSYS1, 8, 1),
447d39e55e0SRahul Sharma 	MUX(FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER,
448d39e55e0SRahul Sharma 			"mout_phyclk_usbhost20_freeclk_user",
449d39e55e0SRahul Sharma 			mout_phyclk_usbhost20_freeclk_user_p,
450d39e55e0SRahul Sharma 			MUX_SEL_FSYS1, 12, 1),
451d39e55e0SRahul Sharma 	MUX(FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER,
452d39e55e0SRahul Sharma 			"mout_phyclk_usbhost20_phyclk_user",
453d39e55e0SRahul Sharma 			mout_phyclk_usbhost20_phyclk_user_p,
454d39e55e0SRahul Sharma 			MUX_SEL_FSYS1, 16, 1),
455d39e55e0SRahul Sharma };
456d39e55e0SRahul Sharma 
457c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock fsys_gate_clks[] __initconst = {
458d39e55e0SRahul Sharma 	GATE(FSYS_PHYCLK_USBHOST20, "phyclk_usbhost20_phyclock",
459d39e55e0SRahul Sharma 			"mout_phyclk_usbdrd30_phyclock_user",
460d39e55e0SRahul Sharma 			EN_SCLK_FSYS, 1, 0, 0),
461d39e55e0SRahul Sharma 	GATE(FSYS_PHYCLK_USBDRD30, "phyclk_usbdrd30_udrd30_phyclock_g",
462d39e55e0SRahul Sharma 			"mout_phyclk_usbdrd30_phyclock_user",
463d39e55e0SRahul Sharma 			EN_SCLK_FSYS, 7, 0, 0),
464d39e55e0SRahul Sharma 
465d39e55e0SRahul Sharma 	GATE(FSYS_CLK_MMC0, "clk_mmc0", "dout_aclk_fsys_200",
466d39e55e0SRahul Sharma 			EN_IP_FSYS, 6, 0, 0),
467d39e55e0SRahul Sharma 	GATE(FSYS_CLK_MMC1, "clk_mmc1", "dout_aclk_fsys_200",
468d39e55e0SRahul Sharma 			EN_IP_FSYS, 7, 0, 0),
469d39e55e0SRahul Sharma 	GATE(FSYS_CLK_MMC2, "clk_mmc2", "dout_aclk_fsys_200",
470d39e55e0SRahul Sharma 			EN_IP_FSYS, 8, 0, 0),
471d39e55e0SRahul Sharma 	GATE(FSYS_CLK_PDMA, "clk_pdma", "dout_aclk_fsys_200",
472d39e55e0SRahul Sharma 			EN_IP_FSYS, 9, 0, 0),
473d39e55e0SRahul Sharma 	GATE(FSYS_CLK_SROMC, "clk_sromc", "dout_aclk_fsys_200",
474d39e55e0SRahul Sharma 			EN_IP_FSYS, 13, 0, 0),
475d39e55e0SRahul Sharma 	GATE(FSYS_CLK_USBDRD30, "clk_usbdrd30", "dout_aclk_fsys_200",
476d39e55e0SRahul Sharma 			EN_IP_FSYS, 14, 0, 0),
477d39e55e0SRahul Sharma 	GATE(FSYS_CLK_USBHOST20, "clk_usbhost20", "dout_aclk_fsys_200",
478d39e55e0SRahul Sharma 			EN_IP_FSYS, 15, 0, 0),
479d39e55e0SRahul Sharma 	GATE(FSYS_CLK_USBLINK, "clk_usblink", "dout_aclk_fsys_200",
480d39e55e0SRahul Sharma 			EN_IP_FSYS, 18, 0, 0),
481d39e55e0SRahul Sharma 	GATE(FSYS_CLK_TSI, "clk_tsi", "dout_aclk_fsys_200",
482d39e55e0SRahul Sharma 			EN_IP_FSYS, 20, 0, 0),
483d39e55e0SRahul Sharma 
484d39e55e0SRahul Sharma 	GATE(FSYS_CLK_RTIC, "clk_rtic", "dout_aclk_fsys_200",
485d39e55e0SRahul Sharma 			EN_IP_FSYS_SECURE_RTIC, 11, 0, 0),
486d39e55e0SRahul Sharma 	GATE(FSYS_CLK_SMMU_RTIC, "clk_smmu_rtic", "dout_aclk_fsys_200",
487d39e55e0SRahul Sharma 			EN_IP_FSYS_SECURE_SMMU_RTIC, 12, 0, 0),
488d39e55e0SRahul Sharma };
489d39e55e0SRahul Sharma 
4907a23fa0cSChanwoo Choi static const struct samsung_cmu_info fsys_cmu __initconst = {
4917a23fa0cSChanwoo Choi 	.mux_clks	= fsys_mux_clks,
4927a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(fsys_mux_clks),
4937a23fa0cSChanwoo Choi 	.gate_clks	= fsys_gate_clks,
4947a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(fsys_gate_clks),
4957a23fa0cSChanwoo Choi 	.nr_clk_ids	= FSYS_NR_CLK,
4967a23fa0cSChanwoo Choi 	.clk_regs	= fsys_clk_regs,
4977a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(fsys_clk_regs),
4987a23fa0cSChanwoo Choi };
4997a23fa0cSChanwoo Choi 
500d39e55e0SRahul Sharma static void __init exynos5260_clk_fsys_init(struct device_node *np)
501d39e55e0SRahul Sharma {
5027a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &fsys_cmu);
503d39e55e0SRahul Sharma }
504d39e55e0SRahul Sharma 
505d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_fsys, "samsung,exynos5260-clock-fsys",
506d39e55e0SRahul Sharma 		exynos5260_clk_fsys_init);
507d39e55e0SRahul Sharma 
508d39e55e0SRahul Sharma 
509d39e55e0SRahul Sharma /* CMU_G2D */
510d39e55e0SRahul Sharma 
511c10d80f8SKrzysztof Kozlowski static const unsigned long g2d_clk_regs[] __initconst = {
512d39e55e0SRahul Sharma 	MUX_SEL_G2D,
513d39e55e0SRahul Sharma 	MUX_STAT_G2D,
514d39e55e0SRahul Sharma 	DIV_G2D,
515d39e55e0SRahul Sharma 	EN_ACLK_G2D,
516d39e55e0SRahul Sharma 	EN_ACLK_G2D_SECURE_SSS,
517d39e55e0SRahul Sharma 	EN_ACLK_G2D_SECURE_SLIM_SSS,
518d39e55e0SRahul Sharma 	EN_ACLK_G2D_SECURE_SMMU_SLIM_SSS,
519d39e55e0SRahul Sharma 	EN_ACLK_G2D_SECURE_SMMU_SSS,
520d39e55e0SRahul Sharma 	EN_ACLK_G2D_SECURE_SMMU_MDMA,
521d39e55e0SRahul Sharma 	EN_ACLK_G2D_SECURE_SMMU_G2D,
522d39e55e0SRahul Sharma 	EN_PCLK_G2D,
523d39e55e0SRahul Sharma 	EN_PCLK_G2D_SECURE_SMMU_SLIM_SSS,
524d39e55e0SRahul Sharma 	EN_PCLK_G2D_SECURE_SMMU_SSS,
525d39e55e0SRahul Sharma 	EN_PCLK_G2D_SECURE_SMMU_MDMA,
526d39e55e0SRahul Sharma 	EN_PCLK_G2D_SECURE_SMMU_G2D,
527d39e55e0SRahul Sharma 	EN_IP_G2D,
528d39e55e0SRahul Sharma 	EN_IP_G2D_SECURE_SSS,
529d39e55e0SRahul Sharma 	EN_IP_G2D_SECURE_SLIM_SSS,
530d39e55e0SRahul Sharma 	EN_IP_G2D_SECURE_SMMU_SLIM_SSS,
531d39e55e0SRahul Sharma 	EN_IP_G2D_SECURE_SMMU_SSS,
532d39e55e0SRahul Sharma 	EN_IP_G2D_SECURE_SMMU_MDMA,
533d39e55e0SRahul Sharma 	EN_IP_G2D_SECURE_SMMU_G2D,
534d39e55e0SRahul Sharma };
535d39e55e0SRahul Sharma 
536d39e55e0SRahul Sharma PNAME(mout_aclk_g2d_333_user_p) = {"fin_pll", "dout_aclk_g2d_333"};
537d39e55e0SRahul Sharma 
538c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock g2d_mux_clks[] __initconst = {
539d39e55e0SRahul Sharma 	MUX(G2D_MOUT_ACLK_G2D_333_USER, "mout_aclk_g2d_333_user",
540d39e55e0SRahul Sharma 			mout_aclk_g2d_333_user_p,
541d39e55e0SRahul Sharma 			MUX_SEL_G2D, 0, 1),
542d39e55e0SRahul Sharma };
543d39e55e0SRahul Sharma 
544c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock g2d_div_clks[] __initconst = {
545d39e55e0SRahul Sharma 	DIV(G2D_DOUT_PCLK_G2D_83, "dout_pclk_g2d_83", "mout_aclk_g2d_333_user",
546d39e55e0SRahul Sharma 			DIV_G2D, 0, 3),
547d39e55e0SRahul Sharma };
548d39e55e0SRahul Sharma 
549c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock g2d_gate_clks[] __initconst = {
550d39e55e0SRahul Sharma 	GATE(G2D_CLK_G2D, "clk_g2d", "mout_aclk_g2d_333_user",
551d39e55e0SRahul Sharma 			EN_IP_G2D, 4, 0, 0),
552d39e55e0SRahul Sharma 	GATE(G2D_CLK_JPEG, "clk_jpeg", "mout_aclk_g2d_333_user",
553d39e55e0SRahul Sharma 			EN_IP_G2D, 5, 0, 0),
554d39e55e0SRahul Sharma 	GATE(G2D_CLK_MDMA, "clk_mdma", "mout_aclk_g2d_333_user",
555d39e55e0SRahul Sharma 			EN_IP_G2D, 6, 0, 0),
556d39e55e0SRahul Sharma 	GATE(G2D_CLK_SMMU3_JPEG, "clk_smmu3_jpeg", "mout_aclk_g2d_333_user",
557d39e55e0SRahul Sharma 			EN_IP_G2D, 16, 0, 0),
558d39e55e0SRahul Sharma 
559d39e55e0SRahul Sharma 	GATE(G2D_CLK_SSS, "clk_sss", "mout_aclk_g2d_333_user",
560d39e55e0SRahul Sharma 			EN_IP_G2D_SECURE_SSS, 17, 0, 0),
561d39e55e0SRahul Sharma 
562d39e55e0SRahul Sharma 	GATE(G2D_CLK_SLIM_SSS, "clk_slim_sss", "mout_aclk_g2d_333_user",
563d39e55e0SRahul Sharma 			EN_IP_G2D_SECURE_SLIM_SSS, 11, 0, 0),
564d39e55e0SRahul Sharma 
565d39e55e0SRahul Sharma 	GATE(G2D_CLK_SMMU_SLIM_SSS, "clk_smmu_slim_sss",
566d39e55e0SRahul Sharma 			"mout_aclk_g2d_333_user",
567d39e55e0SRahul Sharma 			EN_IP_G2D_SECURE_SMMU_SLIM_SSS, 13, 0, 0),
568d39e55e0SRahul Sharma 
569d39e55e0SRahul Sharma 	GATE(G2D_CLK_SMMU_SSS, "clk_smmu_sss", "mout_aclk_g2d_333_user",
570d39e55e0SRahul Sharma 			EN_IP_G2D_SECURE_SMMU_SSS, 14, 0, 0),
571d39e55e0SRahul Sharma 
572d39e55e0SRahul Sharma 	GATE(G2D_CLK_SMMU_MDMA, "clk_smmu_mdma", "mout_aclk_g2d_333_user",
573d39e55e0SRahul Sharma 			EN_IP_G2D_SECURE_SMMU_MDMA, 12, 0, 0),
574d39e55e0SRahul Sharma 
575d39e55e0SRahul Sharma 	GATE(G2D_CLK_SMMU3_G2D, "clk_smmu3_g2d", "mout_aclk_g2d_333_user",
576d39e55e0SRahul Sharma 			EN_IP_G2D_SECURE_SMMU_G2D, 15, 0, 0),
577d39e55e0SRahul Sharma };
578d39e55e0SRahul Sharma 
5797a23fa0cSChanwoo Choi static const struct samsung_cmu_info g2d_cmu __initconst = {
5807a23fa0cSChanwoo Choi 	.mux_clks	= g2d_mux_clks,
5817a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(g2d_mux_clks),
5827a23fa0cSChanwoo Choi 	.div_clks	= g2d_div_clks,
5837a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(g2d_div_clks),
5847a23fa0cSChanwoo Choi 	.gate_clks	= g2d_gate_clks,
5857a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(g2d_gate_clks),
5867a23fa0cSChanwoo Choi 	.nr_clk_ids	= G2D_NR_CLK,
5877a23fa0cSChanwoo Choi 	.clk_regs	= g2d_clk_regs,
5887a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(g2d_clk_regs),
5897a23fa0cSChanwoo Choi };
5907a23fa0cSChanwoo Choi 
591d39e55e0SRahul Sharma static void __init exynos5260_clk_g2d_init(struct device_node *np)
592d39e55e0SRahul Sharma {
5937a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &g2d_cmu);
594d39e55e0SRahul Sharma }
595d39e55e0SRahul Sharma 
596d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_g2d, "samsung,exynos5260-clock-g2d",
597d39e55e0SRahul Sharma 		exynos5260_clk_g2d_init);
598d39e55e0SRahul Sharma 
599d39e55e0SRahul Sharma 
600d39e55e0SRahul Sharma /* CMU_G3D */
601d39e55e0SRahul Sharma 
602c10d80f8SKrzysztof Kozlowski static const unsigned long g3d_clk_regs[] __initconst = {
603d39e55e0SRahul Sharma 	G3D_PLL_LOCK,
604d39e55e0SRahul Sharma 	G3D_PLL_CON0,
605d39e55e0SRahul Sharma 	G3D_PLL_CON1,
606d39e55e0SRahul Sharma 	G3D_PLL_FDET,
607d39e55e0SRahul Sharma 	MUX_SEL_G3D,
608d39e55e0SRahul Sharma 	DIV_G3D,
609d39e55e0SRahul Sharma 	DIV_G3D_PLL_FDET,
610d39e55e0SRahul Sharma 	EN_ACLK_G3D,
611d39e55e0SRahul Sharma 	EN_PCLK_G3D,
612d39e55e0SRahul Sharma 	EN_SCLK_G3D,
613d39e55e0SRahul Sharma 	EN_IP_G3D,
614d39e55e0SRahul Sharma };
615d39e55e0SRahul Sharma 
616d39e55e0SRahul Sharma PNAME(mout_g3d_pll_p) = {"fin_pll", "fout_g3d_pll"};
617d39e55e0SRahul Sharma 
618c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock g3d_mux_clks[] __initconst = {
619d39e55e0SRahul Sharma 	MUX(G3D_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
620d39e55e0SRahul Sharma 			MUX_SEL_G3D, 0, 1),
621d39e55e0SRahul Sharma };
622d39e55e0SRahul Sharma 
623c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock g3d_div_clks[] __initconst = {
624d39e55e0SRahul Sharma 	DIV(G3D_DOUT_PCLK_G3D, "dout_pclk_g3d", "dout_aclk_g3d", DIV_G3D, 0, 3),
625d39e55e0SRahul Sharma 	DIV(G3D_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_g3d_pll", DIV_G3D, 4, 3),
626d39e55e0SRahul Sharma };
627d39e55e0SRahul Sharma 
628c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock g3d_gate_clks[] __initconst = {
629d39e55e0SRahul Sharma 	GATE(G3D_CLK_G3D, "clk_g3d", "dout_aclk_g3d", EN_IP_G3D, 2, 0, 0),
630d39e55e0SRahul Sharma 	GATE(G3D_CLK_G3D_HPM, "clk_g3d_hpm", "dout_aclk_g3d",
631d39e55e0SRahul Sharma 			EN_IP_G3D, 3, 0, 0),
632d39e55e0SRahul Sharma };
633d39e55e0SRahul Sharma 
634c10d80f8SKrzysztof Kozlowski static const struct samsung_pll_clock g3d_pll_clks[] __initconst = {
635d39e55e0SRahul Sharma 	PLL(pll_2550, G3D_FOUT_G3D_PLL, "fout_g3d_pll", "fin_pll",
636d39e55e0SRahul Sharma 		G3D_PLL_LOCK, G3D_PLL_CON0,
637d39e55e0SRahul Sharma 		pll2550_24mhz_tbl),
638d39e55e0SRahul Sharma };
639d39e55e0SRahul Sharma 
6407a23fa0cSChanwoo Choi static const struct samsung_cmu_info g3d_cmu __initconst = {
6417a23fa0cSChanwoo Choi 	.pll_clks	= g3d_pll_clks,
6427a23fa0cSChanwoo Choi 	.nr_pll_clks	= ARRAY_SIZE(g3d_pll_clks),
6437a23fa0cSChanwoo Choi 	.mux_clks	= g3d_mux_clks,
6447a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(g3d_mux_clks),
6457a23fa0cSChanwoo Choi 	.div_clks	= g3d_div_clks,
6467a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(g3d_div_clks),
6477a23fa0cSChanwoo Choi 	.gate_clks	= g3d_gate_clks,
6487a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(g3d_gate_clks),
6497a23fa0cSChanwoo Choi 	.nr_clk_ids	= G3D_NR_CLK,
6507a23fa0cSChanwoo Choi 	.clk_regs	= g3d_clk_regs,
6517a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(g3d_clk_regs),
6527a23fa0cSChanwoo Choi };
6537a23fa0cSChanwoo Choi 
654d39e55e0SRahul Sharma static void __init exynos5260_clk_g3d_init(struct device_node *np)
655d39e55e0SRahul Sharma {
6567a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &g3d_cmu);
657d39e55e0SRahul Sharma }
658d39e55e0SRahul Sharma 
659d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_g3d, "samsung,exynos5260-clock-g3d",
660d39e55e0SRahul Sharma 		exynos5260_clk_g3d_init);
661d39e55e0SRahul Sharma 
662d39e55e0SRahul Sharma 
663d39e55e0SRahul Sharma /* CMU_GSCL */
664d39e55e0SRahul Sharma 
665c10d80f8SKrzysztof Kozlowski static const unsigned long gscl_clk_regs[] __initconst = {
666d39e55e0SRahul Sharma 	MUX_SEL_GSCL,
667d39e55e0SRahul Sharma 	DIV_GSCL,
668d39e55e0SRahul Sharma 	EN_ACLK_GSCL,
669d39e55e0SRahul Sharma 	EN_ACLK_GSCL_FIMC,
670d39e55e0SRahul Sharma 	EN_ACLK_GSCL_SECURE_SMMU_GSCL0,
671d39e55e0SRahul Sharma 	EN_ACLK_GSCL_SECURE_SMMU_GSCL1,
672d39e55e0SRahul Sharma 	EN_ACLK_GSCL_SECURE_SMMU_MSCL0,
673d39e55e0SRahul Sharma 	EN_ACLK_GSCL_SECURE_SMMU_MSCL1,
674d39e55e0SRahul Sharma 	EN_PCLK_GSCL,
675d39e55e0SRahul Sharma 	EN_PCLK_GSCL_FIMC,
676d39e55e0SRahul Sharma 	EN_PCLK_GSCL_SECURE_SMMU_GSCL0,
677d39e55e0SRahul Sharma 	EN_PCLK_GSCL_SECURE_SMMU_GSCL1,
678d39e55e0SRahul Sharma 	EN_PCLK_GSCL_SECURE_SMMU_MSCL0,
679d39e55e0SRahul Sharma 	EN_PCLK_GSCL_SECURE_SMMU_MSCL1,
680d39e55e0SRahul Sharma 	EN_SCLK_GSCL,
681d39e55e0SRahul Sharma 	EN_SCLK_GSCL_FIMC,
682d39e55e0SRahul Sharma 	EN_IP_GSCL,
683d39e55e0SRahul Sharma 	EN_IP_GSCL_FIMC,
684d39e55e0SRahul Sharma 	EN_IP_GSCL_SECURE_SMMU_GSCL0,
685d39e55e0SRahul Sharma 	EN_IP_GSCL_SECURE_SMMU_GSCL1,
686d39e55e0SRahul Sharma 	EN_IP_GSCL_SECURE_SMMU_MSCL0,
687d39e55e0SRahul Sharma 	EN_IP_GSCL_SECURE_SMMU_MSCL1,
688d39e55e0SRahul Sharma };
689d39e55e0SRahul Sharma 
690d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_333_user_p) = {"fin_pll", "dout_aclk_gscl_333"};
691d39e55e0SRahul Sharma PNAME(mout_aclk_m2m_400_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
692d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_fimc_user_p) = {"fin_pll", "dout_aclk_gscl_400"};
693d39e55e0SRahul Sharma PNAME(mout_aclk_csis_p) = {"dout_aclk_csis_200", "mout_aclk_gscl_fimc_user"};
694d39e55e0SRahul Sharma 
695c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock gscl_mux_clks[] __initconst = {
696d39e55e0SRahul Sharma 	MUX(GSCL_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
697d39e55e0SRahul Sharma 			mout_aclk_gscl_333_user_p,
698d39e55e0SRahul Sharma 			MUX_SEL_GSCL, 0, 1),
699d39e55e0SRahul Sharma 	MUX(GSCL_MOUT_ACLK_M2M_400_USER, "mout_aclk_m2m_400_user",
700d39e55e0SRahul Sharma 			mout_aclk_m2m_400_user_p,
701d39e55e0SRahul Sharma 			MUX_SEL_GSCL, 4, 1),
702d39e55e0SRahul Sharma 	MUX(GSCL_MOUT_ACLK_GSCL_FIMC_USER, "mout_aclk_gscl_fimc_user",
703d39e55e0SRahul Sharma 			mout_aclk_gscl_fimc_user_p,
704d39e55e0SRahul Sharma 			MUX_SEL_GSCL, 8, 1),
705d39e55e0SRahul Sharma 	MUX(GSCL_MOUT_ACLK_CSIS, "mout_aclk_csis", mout_aclk_csis_p,
706d39e55e0SRahul Sharma 			MUX_SEL_GSCL, 24, 1),
707d39e55e0SRahul Sharma };
708d39e55e0SRahul Sharma 
709c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock gscl_div_clks[] __initconst = {
710d39e55e0SRahul Sharma 	DIV(GSCL_DOUT_PCLK_M2M_100, "dout_pclk_m2m_100",
711d39e55e0SRahul Sharma 			"mout_aclk_m2m_400_user",
712d39e55e0SRahul Sharma 			DIV_GSCL, 0, 3),
713d39e55e0SRahul Sharma 	DIV(GSCL_DOUT_ACLK_CSIS_200, "dout_aclk_csis_200",
714d39e55e0SRahul Sharma 			"mout_aclk_m2m_400_user",
715d39e55e0SRahul Sharma 			DIV_GSCL, 4, 3),
716d39e55e0SRahul Sharma };
717d39e55e0SRahul Sharma 
718c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock gscl_gate_clks[] __initconst = {
719d39e55e0SRahul Sharma 	GATE(GSCL_SCLK_CSIS0_WRAP, "sclk_csis0_wrap", "dout_aclk_csis_200",
720d39e55e0SRahul Sharma 			EN_SCLK_GSCL_FIMC, 0, CLK_SET_RATE_PARENT, 0),
721d39e55e0SRahul Sharma 	GATE(GSCL_SCLK_CSIS1_WRAP, "sclk_csis1_wrap", "dout_aclk_csis_200",
722d39e55e0SRahul Sharma 			EN_SCLK_GSCL_FIMC, 1, CLK_SET_RATE_PARENT, 0),
723d39e55e0SRahul Sharma 
724d39e55e0SRahul Sharma 	GATE(GSCL_CLK_GSCL0, "clk_gscl0", "mout_aclk_gscl_333_user",
725d39e55e0SRahul Sharma 			EN_IP_GSCL, 2, 0, 0),
726d39e55e0SRahul Sharma 	GATE(GSCL_CLK_GSCL1, "clk_gscl1", "mout_aclk_gscl_333_user",
727d39e55e0SRahul Sharma 			EN_IP_GSCL, 3, 0, 0),
728d39e55e0SRahul Sharma 	GATE(GSCL_CLK_MSCL0, "clk_mscl0", "mout_aclk_gscl_333_user",
729d39e55e0SRahul Sharma 			EN_IP_GSCL, 4, 0, 0),
730d39e55e0SRahul Sharma 	GATE(GSCL_CLK_MSCL1, "clk_mscl1", "mout_aclk_gscl_333_user",
731d39e55e0SRahul Sharma 			EN_IP_GSCL, 5, 0, 0),
732d39e55e0SRahul Sharma 	GATE(GSCL_CLK_PIXEL_GSCL0, "clk_pixel_gscl0",
733d39e55e0SRahul Sharma 			"mout_aclk_gscl_333_user",
734d39e55e0SRahul Sharma 			EN_IP_GSCL, 8, 0, 0),
735d39e55e0SRahul Sharma 	GATE(GSCL_CLK_PIXEL_GSCL1, "clk_pixel_gscl1",
736d39e55e0SRahul Sharma 			"mout_aclk_gscl_333_user",
737d39e55e0SRahul Sharma 			EN_IP_GSCL, 9, 0, 0),
738d39e55e0SRahul Sharma 
739d39e55e0SRahul Sharma 	GATE(GSCL_CLK_SMMU3_LITE_A, "clk_smmu3_lite_a",
740d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc_user",
741d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 5, 0, 0),
742d39e55e0SRahul Sharma 	GATE(GSCL_CLK_SMMU3_LITE_B, "clk_smmu3_lite_b",
743d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc_user",
744d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 6, 0, 0),
745d39e55e0SRahul Sharma 	GATE(GSCL_CLK_SMMU3_LITE_D, "clk_smmu3_lite_d",
746d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc_user",
747d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 7, 0, 0),
748d39e55e0SRahul Sharma 	GATE(GSCL_CLK_CSIS0, "clk_csis0", "mout_aclk_gscl_fimc_user",
749d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 8, 0, 0),
750d39e55e0SRahul Sharma 	GATE(GSCL_CLK_CSIS1, "clk_csis1", "mout_aclk_gscl_fimc_user",
751d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 9, 0, 0),
752d39e55e0SRahul Sharma 	GATE(GSCL_CLK_FIMC_LITE_A, "clk_fimc_lite_a",
753d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc_user",
754d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 10, 0, 0),
755d39e55e0SRahul Sharma 	GATE(GSCL_CLK_FIMC_LITE_B, "clk_fimc_lite_b",
756d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc_user",
757d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 11, 0, 0),
758d39e55e0SRahul Sharma 	GATE(GSCL_CLK_FIMC_LITE_D, "clk_fimc_lite_d",
759d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc_user",
760d39e55e0SRahul Sharma 			EN_IP_GSCL_FIMC, 12, 0, 0),
761d39e55e0SRahul Sharma 
762d39e55e0SRahul Sharma 	GATE(GSCL_CLK_SMMU3_GSCL0, "clk_smmu3_gscl0",
763d39e55e0SRahul Sharma 			"mout_aclk_gscl_333_user",
764d39e55e0SRahul Sharma 			EN_IP_GSCL_SECURE_SMMU_GSCL0, 17, 0, 0),
765d39e55e0SRahul Sharma 	GATE(GSCL_CLK_SMMU3_GSCL1, "clk_smmu3_gscl1", "mout_aclk_gscl_333_user",
766d39e55e0SRahul Sharma 			EN_IP_GSCL_SECURE_SMMU_GSCL1, 18, 0, 0),
767d39e55e0SRahul Sharma 	GATE(GSCL_CLK_SMMU3_MSCL0, "clk_smmu3_mscl0",
768d39e55e0SRahul Sharma 			"mout_aclk_m2m_400_user",
769d39e55e0SRahul Sharma 			EN_IP_GSCL_SECURE_SMMU_MSCL0, 19, 0, 0),
770d39e55e0SRahul Sharma 	GATE(GSCL_CLK_SMMU3_MSCL1, "clk_smmu3_mscl1",
771d39e55e0SRahul Sharma 			"mout_aclk_m2m_400_user",
772d39e55e0SRahul Sharma 			EN_IP_GSCL_SECURE_SMMU_MSCL1, 20, 0, 0),
773d39e55e0SRahul Sharma };
774d39e55e0SRahul Sharma 
7757a23fa0cSChanwoo Choi static const struct samsung_cmu_info gscl_cmu __initconst = {
7767a23fa0cSChanwoo Choi 	.mux_clks	= gscl_mux_clks,
7777a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(gscl_mux_clks),
7787a23fa0cSChanwoo Choi 	.div_clks	= gscl_div_clks,
7797a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(gscl_div_clks),
7807a23fa0cSChanwoo Choi 	.gate_clks	= gscl_gate_clks,
7817a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(gscl_gate_clks),
7827a23fa0cSChanwoo Choi 	.nr_clk_ids	= GSCL_NR_CLK,
7837a23fa0cSChanwoo Choi 	.clk_regs	= gscl_clk_regs,
7847a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(gscl_clk_regs),
7857a23fa0cSChanwoo Choi };
7867a23fa0cSChanwoo Choi 
787d39e55e0SRahul Sharma static void __init exynos5260_clk_gscl_init(struct device_node *np)
788d39e55e0SRahul Sharma {
7897a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &gscl_cmu);
790d39e55e0SRahul Sharma }
791d39e55e0SRahul Sharma 
792d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_gscl, "samsung,exynos5260-clock-gscl",
793d39e55e0SRahul Sharma 		exynos5260_clk_gscl_init);
794d39e55e0SRahul Sharma 
795d39e55e0SRahul Sharma 
796d39e55e0SRahul Sharma /* CMU_ISP */
797d39e55e0SRahul Sharma 
798c10d80f8SKrzysztof Kozlowski static const unsigned long isp_clk_regs[] __initconst = {
799d39e55e0SRahul Sharma 	MUX_SEL_ISP0,
800d39e55e0SRahul Sharma 	MUX_SEL_ISP1,
801d39e55e0SRahul Sharma 	DIV_ISP,
802d39e55e0SRahul Sharma 	EN_ACLK_ISP0,
803d39e55e0SRahul Sharma 	EN_ACLK_ISP1,
804d39e55e0SRahul Sharma 	EN_PCLK_ISP0,
805d39e55e0SRahul Sharma 	EN_PCLK_ISP1,
806d39e55e0SRahul Sharma 	EN_SCLK_ISP,
807d39e55e0SRahul Sharma 	EN_IP_ISP0,
808d39e55e0SRahul Sharma 	EN_IP_ISP1,
809d39e55e0SRahul Sharma };
810d39e55e0SRahul Sharma 
811d39e55e0SRahul Sharma PNAME(mout_isp_400_user_p) = {"fin_pll", "dout_aclk_isp1_400"};
812d39e55e0SRahul Sharma PNAME(mout_isp_266_user_p)	 = {"fin_pll", "dout_aclk_isp1_266"};
813d39e55e0SRahul Sharma 
814c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock isp_mux_clks[] __initconst = {
815d39e55e0SRahul Sharma 	MUX(ISP_MOUT_ISP_266_USER, "mout_isp_266_user", mout_isp_266_user_p,
816d39e55e0SRahul Sharma 			MUX_SEL_ISP0, 0, 1),
817d39e55e0SRahul Sharma 	MUX(ISP_MOUT_ISP_400_USER, "mout_isp_400_user", mout_isp_400_user_p,
818d39e55e0SRahul Sharma 			MUX_SEL_ISP0, 4, 1),
819d39e55e0SRahul Sharma };
820d39e55e0SRahul Sharma 
821c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock isp_div_clks[] __initconst = {
822d39e55e0SRahul Sharma 	DIV(ISP_DOUT_PCLK_ISP_66, "dout_pclk_isp_66", "mout_kfc",
823d39e55e0SRahul Sharma 			DIV_ISP, 0, 3),
824d39e55e0SRahul Sharma 	DIV(ISP_DOUT_PCLK_ISP_133, "dout_pclk_isp_133", "mout_kfc",
825d39e55e0SRahul Sharma 			DIV_ISP, 4, 4),
826d39e55e0SRahul Sharma 	DIV(ISP_DOUT_CA5_ATCLKIN, "dout_ca5_atclkin", "mout_kfc",
827d39e55e0SRahul Sharma 			DIV_ISP, 12, 3),
828d39e55e0SRahul Sharma 	DIV(ISP_DOUT_CA5_PCLKDBG, "dout_ca5_pclkdbg", "mout_kfc",
829d39e55e0SRahul Sharma 			DIV_ISP, 16, 4),
830d39e55e0SRahul Sharma 	DIV(ISP_DOUT_SCLK_MPWM, "dout_sclk_mpwm", "mout_kfc", DIV_ISP, 20, 2),
831d39e55e0SRahul Sharma };
832d39e55e0SRahul Sharma 
833c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock isp_gate_clks[] __initconst = {
834d39e55e0SRahul Sharma 	GATE(ISP_CLK_GIC, "clk_isp_gic", "mout_aclk_isp1_266",
835d39e55e0SRahul Sharma 			EN_IP_ISP0, 15, 0, 0),
836d39e55e0SRahul Sharma 
837d39e55e0SRahul Sharma 	GATE(ISP_CLK_CA5, "clk_isp_ca5", "mout_aclk_isp1_266",
838d39e55e0SRahul Sharma 			EN_IP_ISP1, 1, 0, 0),
839d39e55e0SRahul Sharma 	GATE(ISP_CLK_FIMC_DRC, "clk_isp_fimc_drc", "mout_aclk_isp1_266",
840d39e55e0SRahul Sharma 			EN_IP_ISP1, 2, 0, 0),
841d39e55e0SRahul Sharma 	GATE(ISP_CLK_FIMC_FD, "clk_isp_fimc_fd", "mout_aclk_isp1_266",
842d39e55e0SRahul Sharma 			EN_IP_ISP1, 3, 0, 0),
843d39e55e0SRahul Sharma 	GATE(ISP_CLK_FIMC, "clk_isp_fimc", "mout_aclk_isp1_266",
844d39e55e0SRahul Sharma 			EN_IP_ISP1, 4, 0, 0),
845d39e55e0SRahul Sharma 	GATE(ISP_CLK_FIMC_SCALERC, "clk_isp_fimc_scalerc",
846d39e55e0SRahul Sharma 			"mout_aclk_isp1_266",
847d39e55e0SRahul Sharma 			EN_IP_ISP1, 5, 0, 0),
848d39e55e0SRahul Sharma 	GATE(ISP_CLK_FIMC_SCALERP, "clk_isp_fimc_scalerp",
849d39e55e0SRahul Sharma 			"mout_aclk_isp1_266",
850d39e55e0SRahul Sharma 			EN_IP_ISP1, 6, 0, 0),
851d39e55e0SRahul Sharma 	GATE(ISP_CLK_I2C0, "clk_isp_i2c0", "mout_aclk_isp1_266",
852d39e55e0SRahul Sharma 			EN_IP_ISP1, 7, 0, 0),
853d39e55e0SRahul Sharma 	GATE(ISP_CLK_I2C1, "clk_isp_i2c1", "mout_aclk_isp1_266",
854d39e55e0SRahul Sharma 			EN_IP_ISP1, 8, 0, 0),
855d39e55e0SRahul Sharma 	GATE(ISP_CLK_MCUCTL, "clk_isp_mcuctl", "mout_aclk_isp1_266",
856d39e55e0SRahul Sharma 			EN_IP_ISP1, 9, 0, 0),
857d39e55e0SRahul Sharma 	GATE(ISP_CLK_MPWM, "clk_isp_mpwm", "mout_aclk_isp1_266",
858d39e55e0SRahul Sharma 			EN_IP_ISP1, 10, 0, 0),
859d39e55e0SRahul Sharma 	GATE(ISP_CLK_MTCADC, "clk_isp_mtcadc", "mout_aclk_isp1_266",
860d39e55e0SRahul Sharma 			EN_IP_ISP1, 11, 0, 0),
861d39e55e0SRahul Sharma 	GATE(ISP_CLK_PWM, "clk_isp_pwm", "mout_aclk_isp1_266",
862d39e55e0SRahul Sharma 			EN_IP_ISP1, 14, 0, 0),
863d39e55e0SRahul Sharma 	GATE(ISP_CLK_SMMU_DRC, "clk_smmu_drc", "mout_aclk_isp1_266",
864d39e55e0SRahul Sharma 			EN_IP_ISP1, 21, 0, 0),
865d39e55e0SRahul Sharma 	GATE(ISP_CLK_SMMU_FD, "clk_smmu_fd", "mout_aclk_isp1_266",
866d39e55e0SRahul Sharma 			EN_IP_ISP1, 22, 0, 0),
867d39e55e0SRahul Sharma 	GATE(ISP_CLK_SMMU_ISP, "clk_smmu_isp", "mout_aclk_isp1_266",
868d39e55e0SRahul Sharma 			EN_IP_ISP1, 23, 0, 0),
869d39e55e0SRahul Sharma 	GATE(ISP_CLK_SMMU_ISPCX, "clk_smmu_ispcx", "mout_aclk_isp1_266",
870d39e55e0SRahul Sharma 			EN_IP_ISP1, 24, 0, 0),
871d39e55e0SRahul Sharma 	GATE(ISP_CLK_SMMU_SCALERC, "clk_isp_smmu_scalerc",
872d39e55e0SRahul Sharma 			"mout_aclk_isp1_266",
873d39e55e0SRahul Sharma 			EN_IP_ISP1, 25, 0, 0),
874d39e55e0SRahul Sharma 	GATE(ISP_CLK_SMMU_SCALERP, "clk_isp_smmu_scalerp",
875d39e55e0SRahul Sharma 			"mout_aclk_isp1_266",
876d39e55e0SRahul Sharma 			EN_IP_ISP1, 26, 0, 0),
877d39e55e0SRahul Sharma 	GATE(ISP_CLK_SPI0, "clk_isp_spi0", "mout_aclk_isp1_266",
878d39e55e0SRahul Sharma 			EN_IP_ISP1, 27, 0, 0),
879d39e55e0SRahul Sharma 	GATE(ISP_CLK_SPI1, "clk_isp_spi1", "mout_aclk_isp1_266",
880d39e55e0SRahul Sharma 			EN_IP_ISP1, 28, 0, 0),
881d39e55e0SRahul Sharma 	GATE(ISP_CLK_WDT, "clk_isp_wdt", "mout_aclk_isp1_266",
882d39e55e0SRahul Sharma 			EN_IP_ISP1, 31, 0, 0),
883d39e55e0SRahul Sharma 	GATE(ISP_CLK_UART, "clk_isp_uart", "mout_aclk_isp1_266",
884d39e55e0SRahul Sharma 			EN_IP_ISP1, 30, 0, 0),
885d39e55e0SRahul Sharma 
886d39e55e0SRahul Sharma 	GATE(ISP_SCLK_UART_EXT, "sclk_isp_uart_ext", "fin_pll",
887d39e55e0SRahul Sharma 			EN_SCLK_ISP, 7, CLK_SET_RATE_PARENT, 0),
888d39e55e0SRahul Sharma 	GATE(ISP_SCLK_SPI1_EXT, "sclk_isp_spi1_ext", "fin_pll",
889d39e55e0SRahul Sharma 			EN_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
890d39e55e0SRahul Sharma 	GATE(ISP_SCLK_SPI0_EXT, "sclk_isp_spi0_ext", "fin_pll",
891d39e55e0SRahul Sharma 			EN_SCLK_ISP, 9, CLK_SET_RATE_PARENT, 0),
892d39e55e0SRahul Sharma };
893d39e55e0SRahul Sharma 
8947a23fa0cSChanwoo Choi static const struct samsung_cmu_info isp_cmu __initconst = {
8957a23fa0cSChanwoo Choi 	.mux_clks	= isp_mux_clks,
8967a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(isp_mux_clks),
8977a23fa0cSChanwoo Choi 	.div_clks	= isp_div_clks,
8987a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(isp_div_clks),
8997a23fa0cSChanwoo Choi 	.gate_clks	= isp_gate_clks,
9007a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(isp_gate_clks),
9017a23fa0cSChanwoo Choi 	.nr_clk_ids	= ISP_NR_CLK,
9027a23fa0cSChanwoo Choi 	.clk_regs	= isp_clk_regs,
9037a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(isp_clk_regs),
9047a23fa0cSChanwoo Choi };
9057a23fa0cSChanwoo Choi 
906d39e55e0SRahul Sharma static void __init exynos5260_clk_isp_init(struct device_node *np)
907d39e55e0SRahul Sharma {
9087a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &isp_cmu);
909d39e55e0SRahul Sharma }
910d39e55e0SRahul Sharma 
911d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_isp, "samsung,exynos5260-clock-isp",
912d39e55e0SRahul Sharma 		exynos5260_clk_isp_init);
913d39e55e0SRahul Sharma 
914d39e55e0SRahul Sharma 
915d39e55e0SRahul Sharma /* CMU_KFC */
916d39e55e0SRahul Sharma 
917c10d80f8SKrzysztof Kozlowski static const unsigned long kfc_clk_regs[] __initconst = {
918d39e55e0SRahul Sharma 	KFC_PLL_LOCK,
919d39e55e0SRahul Sharma 	KFC_PLL_CON0,
920d39e55e0SRahul Sharma 	KFC_PLL_CON1,
921d39e55e0SRahul Sharma 	KFC_PLL_FDET,
922d39e55e0SRahul Sharma 	MUX_SEL_KFC0,
923d39e55e0SRahul Sharma 	MUX_SEL_KFC2,
924d39e55e0SRahul Sharma 	DIV_KFC,
925d39e55e0SRahul Sharma 	DIV_KFC_PLL_FDET,
926d39e55e0SRahul Sharma 	EN_ACLK_KFC,
927d39e55e0SRahul Sharma 	EN_PCLK_KFC,
928d39e55e0SRahul Sharma 	EN_SCLK_KFC,
929d39e55e0SRahul Sharma 	EN_IP_KFC,
930d39e55e0SRahul Sharma };
931d39e55e0SRahul Sharma 
932d39e55e0SRahul Sharma PNAME(mout_kfc_pll_p) = {"fin_pll", "fout_kfc_pll"};
933d39e55e0SRahul Sharma PNAME(mout_kfc_p)	 = {"mout_kfc_pll", "dout_media_pll"};
934d39e55e0SRahul Sharma 
935c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock kfc_mux_clks[] __initconst = {
936d39e55e0SRahul Sharma 	MUX(KFC_MOUT_KFC_PLL, "mout_kfc_pll", mout_kfc_pll_p,
937d39e55e0SRahul Sharma 			MUX_SEL_KFC0, 0, 1),
938d39e55e0SRahul Sharma 	MUX(KFC_MOUT_KFC, "mout_kfc", mout_kfc_p, MUX_SEL_KFC2, 0, 1),
939d39e55e0SRahul Sharma };
940d39e55e0SRahul Sharma 
941c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock kfc_div_clks[] __initconst = {
942d39e55e0SRahul Sharma 	DIV(KFC_DOUT_KFC1, "dout_kfc1", "mout_kfc", DIV_KFC, 0, 3),
943d39e55e0SRahul Sharma 	DIV(KFC_DOUT_KFC2, "dout_kfc2", "dout_kfc1", DIV_KFC, 4, 3),
944d39e55e0SRahul Sharma 	DIV(KFC_DOUT_KFC_ATCLK, "dout_kfc_atclk", "dout_kfc2", DIV_KFC, 8, 3),
945d39e55e0SRahul Sharma 	DIV(KFC_DOUT_KFC_PCLK_DBG, "dout_kfc_pclk_dbg", "dout_kfc2",
946d39e55e0SRahul Sharma 			DIV_KFC, 12, 3),
947d39e55e0SRahul Sharma 	DIV(KFC_DOUT_ACLK_KFC, "dout_aclk_kfc", "dout_kfc2", DIV_KFC, 16, 3),
948d39e55e0SRahul Sharma 	DIV(KFC_DOUT_PCLK_KFC, "dout_pclk_kfc", "dout_kfc2", DIV_KFC, 20, 3),
949d39e55e0SRahul Sharma 	DIV(KFC_DOUT_KFC_PLL, "dout_kfc_pll", "mout_kfc", DIV_KFC, 24, 3),
950d39e55e0SRahul Sharma };
951d39e55e0SRahul Sharma 
952c10d80f8SKrzysztof Kozlowski static const struct samsung_pll_clock kfc_pll_clks[] __initconst = {
953d39e55e0SRahul Sharma 	PLL(pll_2550xx, KFC_FOUT_KFC_PLL, "fout_kfc_pll", "fin_pll",
954d39e55e0SRahul Sharma 		KFC_PLL_LOCK, KFC_PLL_CON0,
955d39e55e0SRahul Sharma 		pll2550_24mhz_tbl),
956d39e55e0SRahul Sharma };
957d39e55e0SRahul Sharma 
9587a23fa0cSChanwoo Choi static const struct samsung_cmu_info kfc_cmu __initconst = {
9597a23fa0cSChanwoo Choi 	.pll_clks	= kfc_pll_clks,
9607a23fa0cSChanwoo Choi 	.nr_pll_clks	= ARRAY_SIZE(kfc_pll_clks),
9617a23fa0cSChanwoo Choi 	.mux_clks	= kfc_mux_clks,
9627a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(kfc_mux_clks),
9637a23fa0cSChanwoo Choi 	.div_clks	= kfc_div_clks,
9647a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(kfc_div_clks),
9657a23fa0cSChanwoo Choi 	.nr_clk_ids	= KFC_NR_CLK,
9667a23fa0cSChanwoo Choi 	.clk_regs	= kfc_clk_regs,
9677a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(kfc_clk_regs),
9687a23fa0cSChanwoo Choi };
9697a23fa0cSChanwoo Choi 
970d39e55e0SRahul Sharma static void __init exynos5260_clk_kfc_init(struct device_node *np)
971d39e55e0SRahul Sharma {
9727a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &kfc_cmu);
973d39e55e0SRahul Sharma }
974d39e55e0SRahul Sharma 
975d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_kfc, "samsung,exynos5260-clock-kfc",
976d39e55e0SRahul Sharma 		exynos5260_clk_kfc_init);
977d39e55e0SRahul Sharma 
978d39e55e0SRahul Sharma 
979d39e55e0SRahul Sharma /* CMU_MFC */
980d39e55e0SRahul Sharma 
981c10d80f8SKrzysztof Kozlowski static const unsigned long mfc_clk_regs[] __initconst = {
982d39e55e0SRahul Sharma 	MUX_SEL_MFC,
983d39e55e0SRahul Sharma 	DIV_MFC,
984d39e55e0SRahul Sharma 	EN_ACLK_MFC,
985d39e55e0SRahul Sharma 	EN_ACLK_SECURE_SMMU2_MFC,
986d39e55e0SRahul Sharma 	EN_PCLK_MFC,
987d39e55e0SRahul Sharma 	EN_PCLK_SECURE_SMMU2_MFC,
988d39e55e0SRahul Sharma 	EN_IP_MFC,
989d39e55e0SRahul Sharma 	EN_IP_MFC_SECURE_SMMU2_MFC,
990d39e55e0SRahul Sharma };
991d39e55e0SRahul Sharma 
992d39e55e0SRahul Sharma PNAME(mout_aclk_mfc_333_user_p) = {"fin_pll", "dout_aclk_mfc_333"};
993d39e55e0SRahul Sharma 
994c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock mfc_mux_clks[] __initconst = {
995d39e55e0SRahul Sharma 	MUX(MFC_MOUT_ACLK_MFC_333_USER, "mout_aclk_mfc_333_user",
996d39e55e0SRahul Sharma 			mout_aclk_mfc_333_user_p,
997d39e55e0SRahul Sharma 			MUX_SEL_MFC, 0, 1),
998d39e55e0SRahul Sharma };
999d39e55e0SRahul Sharma 
1000c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock mfc_div_clks[] __initconst = {
1001d39e55e0SRahul Sharma 	DIV(MFC_DOUT_PCLK_MFC_83, "dout_pclk_mfc_83", "mout_aclk_mfc_333_user",
1002d39e55e0SRahul Sharma 			DIV_MFC, 0, 3),
1003d39e55e0SRahul Sharma };
1004d39e55e0SRahul Sharma 
1005c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock mfc_gate_clks[] __initconst = {
1006d39e55e0SRahul Sharma 	GATE(MFC_CLK_MFC, "clk_mfc", "mout_aclk_mfc_333_user",
1007d39e55e0SRahul Sharma 			EN_IP_MFC, 1, 0, 0),
1008d39e55e0SRahul Sharma 	GATE(MFC_CLK_SMMU2_MFCM0, "clk_smmu2_mfcm0", "mout_aclk_mfc_333_user",
1009d39e55e0SRahul Sharma 			EN_IP_MFC_SECURE_SMMU2_MFC, 6, 0, 0),
1010d39e55e0SRahul Sharma 	GATE(MFC_CLK_SMMU2_MFCM1, "clk_smmu2_mfcm1", "mout_aclk_mfc_333_user",
1011d39e55e0SRahul Sharma 			EN_IP_MFC_SECURE_SMMU2_MFC, 7, 0, 0),
1012d39e55e0SRahul Sharma };
1013d39e55e0SRahul Sharma 
10147a23fa0cSChanwoo Choi static const struct samsung_cmu_info mfc_cmu __initconst = {
10157a23fa0cSChanwoo Choi 	.mux_clks	= mfc_mux_clks,
10167a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(mfc_mux_clks),
10177a23fa0cSChanwoo Choi 	.div_clks	= mfc_div_clks,
10187a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(mfc_div_clks),
10197a23fa0cSChanwoo Choi 	.gate_clks	= mfc_gate_clks,
10207a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(mfc_gate_clks),
10217a23fa0cSChanwoo Choi 	.nr_clk_ids	= MFC_NR_CLK,
10227a23fa0cSChanwoo Choi 	.clk_regs	= mfc_clk_regs,
10237a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(mfc_clk_regs),
10247a23fa0cSChanwoo Choi };
10257a23fa0cSChanwoo Choi 
1026d39e55e0SRahul Sharma static void __init exynos5260_clk_mfc_init(struct device_node *np)
1027d39e55e0SRahul Sharma {
10287a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &mfc_cmu);
1029d39e55e0SRahul Sharma }
1030d39e55e0SRahul Sharma 
1031d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_mfc, "samsung,exynos5260-clock-mfc",
1032d39e55e0SRahul Sharma 		exynos5260_clk_mfc_init);
1033d39e55e0SRahul Sharma 
1034d39e55e0SRahul Sharma 
1035d39e55e0SRahul Sharma /* CMU_MIF */
1036d39e55e0SRahul Sharma 
1037c10d80f8SKrzysztof Kozlowski static const unsigned long mif_clk_regs[] __initconst = {
1038d39e55e0SRahul Sharma 	MEM_PLL_LOCK,
1039d39e55e0SRahul Sharma 	BUS_PLL_LOCK,
1040d39e55e0SRahul Sharma 	MEDIA_PLL_LOCK,
1041d39e55e0SRahul Sharma 	MEM_PLL_CON0,
1042d39e55e0SRahul Sharma 	MEM_PLL_CON1,
1043d39e55e0SRahul Sharma 	MEM_PLL_FDET,
1044d39e55e0SRahul Sharma 	BUS_PLL_CON0,
1045d39e55e0SRahul Sharma 	BUS_PLL_CON1,
1046d39e55e0SRahul Sharma 	BUS_PLL_FDET,
1047d39e55e0SRahul Sharma 	MEDIA_PLL_CON0,
1048d39e55e0SRahul Sharma 	MEDIA_PLL_CON1,
1049d39e55e0SRahul Sharma 	MEDIA_PLL_FDET,
1050d39e55e0SRahul Sharma 	MUX_SEL_MIF,
1051d39e55e0SRahul Sharma 	DIV_MIF,
1052d39e55e0SRahul Sharma 	DIV_MIF_PLL_FDET,
1053d39e55e0SRahul Sharma 	EN_ACLK_MIF,
1054d39e55e0SRahul Sharma 	EN_ACLK_MIF_SECURE_DREX1_TZ,
1055d39e55e0SRahul Sharma 	EN_ACLK_MIF_SECURE_DREX0_TZ,
1056d39e55e0SRahul Sharma 	EN_ACLK_MIF_SECURE_INTMEM,
1057d39e55e0SRahul Sharma 	EN_PCLK_MIF,
1058d39e55e0SRahul Sharma 	EN_PCLK_MIF_SECURE_MONOCNT,
1059d39e55e0SRahul Sharma 	EN_PCLK_MIF_SECURE_RTC_APBIF,
1060d39e55e0SRahul Sharma 	EN_PCLK_MIF_SECURE_DREX1_TZ,
1061d39e55e0SRahul Sharma 	EN_PCLK_MIF_SECURE_DREX0_TZ,
1062d39e55e0SRahul Sharma 	EN_SCLK_MIF,
1063d39e55e0SRahul Sharma 	EN_IP_MIF,
1064d39e55e0SRahul Sharma 	EN_IP_MIF_SECURE_MONOCNT,
1065d39e55e0SRahul Sharma 	EN_IP_MIF_SECURE_RTC_APBIF,
1066d39e55e0SRahul Sharma 	EN_IP_MIF_SECURE_DREX1_TZ,
1067d39e55e0SRahul Sharma 	EN_IP_MIF_SECURE_DREX0_TZ,
1068d39e55e0SRahul Sharma 	EN_IP_MIF_SECURE_INTEMEM,
1069d39e55e0SRahul Sharma };
1070d39e55e0SRahul Sharma 
1071d39e55e0SRahul Sharma PNAME(mout_mem_pll_p) = {"fin_pll", "fout_mem_pll"};
1072d39e55e0SRahul Sharma PNAME(mout_bus_pll_p) = {"fin_pll", "fout_bus_pll"};
1073d39e55e0SRahul Sharma PNAME(mout_media_pll_p) = {"fin_pll", "fout_media_pll"};
1074d39e55e0SRahul Sharma PNAME(mout_mif_drex_p) = {"dout_mem_pll", "dout_bus_pll"};
1075d39e55e0SRahul Sharma PNAME(mout_mif_drex2x_p) = {"dout_mem_pll", "dout_bus_pll"};
1076d39e55e0SRahul Sharma PNAME(mout_clkm_phy_p) = {"mout_mif_drex", "dout_media_pll"};
1077d39e55e0SRahul Sharma PNAME(mout_clk2x_phy_p) = {"mout_mif_drex2x", "dout_media_pll"};
1078d39e55e0SRahul Sharma 
1079c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock mif_mux_clks[] __initconst = {
1080d39e55e0SRahul Sharma 	MUX(MIF_MOUT_MEM_PLL, "mout_mem_pll", mout_mem_pll_p,
1081d39e55e0SRahul Sharma 			MUX_SEL_MIF, 0, 1),
1082d39e55e0SRahul Sharma 	MUX(MIF_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p,
1083d39e55e0SRahul Sharma 			MUX_SEL_MIF, 4, 1),
1084d39e55e0SRahul Sharma 	MUX(MIF_MOUT_MEDIA_PLL, "mout_media_pll", mout_media_pll_p,
1085d39e55e0SRahul Sharma 			MUX_SEL_MIF, 8, 1),
1086d39e55e0SRahul Sharma 	MUX(MIF_MOUT_MIF_DREX, "mout_mif_drex", mout_mif_drex_p,
1087d39e55e0SRahul Sharma 			MUX_SEL_MIF, 12, 1),
1088d39e55e0SRahul Sharma 	MUX(MIF_MOUT_CLKM_PHY, "mout_clkm_phy", mout_clkm_phy_p,
1089d39e55e0SRahul Sharma 			MUX_SEL_MIF, 16, 1),
1090d39e55e0SRahul Sharma 	MUX(MIF_MOUT_MIF_DREX2X, "mout_mif_drex2x", mout_mif_drex2x_p,
1091d39e55e0SRahul Sharma 			MUX_SEL_MIF, 20, 1),
1092d39e55e0SRahul Sharma 	MUX(MIF_MOUT_CLK2X_PHY, "mout_clk2x_phy", mout_clk2x_phy_p,
1093d39e55e0SRahul Sharma 			MUX_SEL_MIF, 24, 1),
1094d39e55e0SRahul Sharma };
1095d39e55e0SRahul Sharma 
1096c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock mif_div_clks[] __initconst = {
1097d39e55e0SRahul Sharma 	DIV(MIF_DOUT_MEDIA_PLL, "dout_media_pll", "mout_media_pll",
1098d39e55e0SRahul Sharma 			DIV_MIF, 0, 3),
1099d39e55e0SRahul Sharma 	DIV(MIF_DOUT_MEM_PLL, "dout_mem_pll", "mout_mem_pll",
1100d39e55e0SRahul Sharma 			DIV_MIF, 4, 3),
1101d39e55e0SRahul Sharma 	DIV(MIF_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll",
1102d39e55e0SRahul Sharma 			DIV_MIF, 8, 3),
1103d39e55e0SRahul Sharma 	DIV(MIF_DOUT_CLKM_PHY, "dout_clkm_phy", "mout_clkm_phy",
1104d39e55e0SRahul Sharma 			DIV_MIF, 12, 3),
1105d39e55e0SRahul Sharma 	DIV(MIF_DOUT_CLK2X_PHY, "dout_clk2x_phy", "mout_clk2x_phy",
1106d39e55e0SRahul Sharma 			DIV_MIF, 16, 4),
1107d39e55e0SRahul Sharma 	DIV(MIF_DOUT_ACLK_MIF_466, "dout_aclk_mif_466", "dout_clk2x_phy",
1108d39e55e0SRahul Sharma 			DIV_MIF, 20, 3),
1109d39e55e0SRahul Sharma 	DIV(MIF_DOUT_ACLK_BUS_200, "dout_aclk_bus_200", "dout_bus_pll",
1110d39e55e0SRahul Sharma 			DIV_MIF, 24, 3),
1111d39e55e0SRahul Sharma 	DIV(MIF_DOUT_ACLK_BUS_100, "dout_aclk_bus_100", "dout_bus_pll",
1112d39e55e0SRahul Sharma 			DIV_MIF, 28, 4),
1113d39e55e0SRahul Sharma };
1114d39e55e0SRahul Sharma 
1115c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock mif_gate_clks[] __initconst = {
1116d39e55e0SRahul Sharma 	GATE(MIF_CLK_LPDDR3PHY_WRAP0, "clk_lpddr3phy_wrap0", "dout_clk2x_phy",
1117d39e55e0SRahul Sharma 			EN_IP_MIF, 12, CLK_IGNORE_UNUSED, 0),
1118d39e55e0SRahul Sharma 	GATE(MIF_CLK_LPDDR3PHY_WRAP1, "clk_lpddr3phy_wrap1", "dout_clk2x_phy",
1119d39e55e0SRahul Sharma 			EN_IP_MIF, 13, CLK_IGNORE_UNUSED, 0),
1120d39e55e0SRahul Sharma 
1121d39e55e0SRahul Sharma 	GATE(MIF_CLK_MONOCNT, "clk_monocnt", "dout_aclk_bus_100",
1122d39e55e0SRahul Sharma 			EN_IP_MIF_SECURE_MONOCNT, 22,
1123d39e55e0SRahul Sharma 			CLK_IGNORE_UNUSED, 0),
1124d39e55e0SRahul Sharma 
1125d39e55e0SRahul Sharma 	GATE(MIF_CLK_MIF_RTC, "clk_mif_rtc", "dout_aclk_bus_100",
1126d39e55e0SRahul Sharma 			EN_IP_MIF_SECURE_RTC_APBIF, 23,
1127d39e55e0SRahul Sharma 			CLK_IGNORE_UNUSED, 0),
1128d39e55e0SRahul Sharma 
1129d39e55e0SRahul Sharma 	GATE(MIF_CLK_DREX1, "clk_drex1", "dout_aclk_mif_466",
1130d39e55e0SRahul Sharma 			EN_IP_MIF_SECURE_DREX1_TZ, 9,
1131d39e55e0SRahul Sharma 			CLK_IGNORE_UNUSED, 0),
1132d39e55e0SRahul Sharma 
1133d39e55e0SRahul Sharma 	GATE(MIF_CLK_DREX0, "clk_drex0", "dout_aclk_mif_466",
1134d39e55e0SRahul Sharma 			EN_IP_MIF_SECURE_DREX0_TZ, 9,
1135d39e55e0SRahul Sharma 			CLK_IGNORE_UNUSED, 0),
1136d39e55e0SRahul Sharma 
1137d39e55e0SRahul Sharma 	GATE(MIF_CLK_INTMEM, "clk_intmem", "dout_aclk_bus_200",
1138d39e55e0SRahul Sharma 			EN_IP_MIF_SECURE_INTEMEM, 11,
1139d39e55e0SRahul Sharma 			CLK_IGNORE_UNUSED, 0),
1140d39e55e0SRahul Sharma 
1141d39e55e0SRahul Sharma 	GATE(MIF_SCLK_LPDDR3PHY_WRAP_U0, "sclk_lpddr3phy_wrap_u0",
1142d39e55e0SRahul Sharma 			"dout_clkm_phy", EN_SCLK_MIF, 0,
1143d39e55e0SRahul Sharma 			CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1144d39e55e0SRahul Sharma 	GATE(MIF_SCLK_LPDDR3PHY_WRAP_U1, "sclk_lpddr3phy_wrap_u1",
1145d39e55e0SRahul Sharma 			"dout_clkm_phy", EN_SCLK_MIF, 1,
1146d39e55e0SRahul Sharma 			CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1147d39e55e0SRahul Sharma };
1148d39e55e0SRahul Sharma 
1149c10d80f8SKrzysztof Kozlowski static const struct samsung_pll_clock mif_pll_clks[] __initconst = {
1150d39e55e0SRahul Sharma 	PLL(pll_2550xx, MIF_FOUT_MEM_PLL, "fout_mem_pll", "fin_pll",
1151d39e55e0SRahul Sharma 		MEM_PLL_LOCK, MEM_PLL_CON0,
1152d39e55e0SRahul Sharma 		pll2550_24mhz_tbl),
1153d39e55e0SRahul Sharma 	PLL(pll_2550xx, MIF_FOUT_BUS_PLL, "fout_bus_pll", "fin_pll",
1154d39e55e0SRahul Sharma 		BUS_PLL_LOCK, BUS_PLL_CON0,
1155d39e55e0SRahul Sharma 		pll2550_24mhz_tbl),
1156d39e55e0SRahul Sharma 	PLL(pll_2550xx, MIF_FOUT_MEDIA_PLL, "fout_media_pll", "fin_pll",
1157d39e55e0SRahul Sharma 		MEDIA_PLL_LOCK, MEDIA_PLL_CON0,
1158d39e55e0SRahul Sharma 		pll2550_24mhz_tbl),
1159d39e55e0SRahul Sharma };
1160d39e55e0SRahul Sharma 
11617a23fa0cSChanwoo Choi static const struct samsung_cmu_info mif_cmu __initconst = {
11627a23fa0cSChanwoo Choi 	.pll_clks	= mif_pll_clks,
11637a23fa0cSChanwoo Choi 	.nr_pll_clks	= ARRAY_SIZE(mif_pll_clks),
11647a23fa0cSChanwoo Choi 	.mux_clks	= mif_mux_clks,
11657a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(mif_mux_clks),
11667a23fa0cSChanwoo Choi 	.div_clks	= mif_div_clks,
11677a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(mif_div_clks),
11687a23fa0cSChanwoo Choi 	.gate_clks	= mif_gate_clks,
11697a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(mif_gate_clks),
11707a23fa0cSChanwoo Choi 	.nr_clk_ids	= MIF_NR_CLK,
11717a23fa0cSChanwoo Choi 	.clk_regs	= mif_clk_regs,
11727a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(mif_clk_regs),
11737a23fa0cSChanwoo Choi };
11747a23fa0cSChanwoo Choi 
1175d39e55e0SRahul Sharma static void __init exynos5260_clk_mif_init(struct device_node *np)
1176d39e55e0SRahul Sharma {
11777a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &mif_cmu);
1178d39e55e0SRahul Sharma }
1179d39e55e0SRahul Sharma 
1180d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_mif, "samsung,exynos5260-clock-mif",
1181d39e55e0SRahul Sharma 		exynos5260_clk_mif_init);
1182d39e55e0SRahul Sharma 
1183d39e55e0SRahul Sharma 
1184d39e55e0SRahul Sharma /* CMU_PERI */
1185d39e55e0SRahul Sharma 
1186c10d80f8SKrzysztof Kozlowski static const unsigned long peri_clk_regs[] __initconst = {
1187d39e55e0SRahul Sharma 	MUX_SEL_PERI,
1188d39e55e0SRahul Sharma 	MUX_SEL_PERI1,
1189d39e55e0SRahul Sharma 	DIV_PERI,
1190d39e55e0SRahul Sharma 	EN_PCLK_PERI0,
1191d39e55e0SRahul Sharma 	EN_PCLK_PERI1,
1192d39e55e0SRahul Sharma 	EN_PCLK_PERI2,
1193d39e55e0SRahul Sharma 	EN_PCLK_PERI3,
1194d39e55e0SRahul Sharma 	EN_PCLK_PERI_SECURE_CHIPID,
1195d39e55e0SRahul Sharma 	EN_PCLK_PERI_SECURE_PROVKEY0,
1196d39e55e0SRahul Sharma 	EN_PCLK_PERI_SECURE_PROVKEY1,
1197d39e55e0SRahul Sharma 	EN_PCLK_PERI_SECURE_SECKEY,
1198d39e55e0SRahul Sharma 	EN_PCLK_PERI_SECURE_ANTIRBKCNT,
1199d39e55e0SRahul Sharma 	EN_PCLK_PERI_SECURE_TOP_RTC,
1200d39e55e0SRahul Sharma 	EN_PCLK_PERI_SECURE_TZPC,
1201d39e55e0SRahul Sharma 	EN_SCLK_PERI,
1202d39e55e0SRahul Sharma 	EN_SCLK_PERI_SECURE_TOP_RTC,
1203d39e55e0SRahul Sharma 	EN_IP_PERI0,
1204d39e55e0SRahul Sharma 	EN_IP_PERI1,
1205d39e55e0SRahul Sharma 	EN_IP_PERI2,
1206d39e55e0SRahul Sharma 	EN_IP_PERI_SECURE_CHIPID,
1207d39e55e0SRahul Sharma 	EN_IP_PERI_SECURE_PROVKEY0,
1208d39e55e0SRahul Sharma 	EN_IP_PERI_SECURE_PROVKEY1,
1209d39e55e0SRahul Sharma 	EN_IP_PERI_SECURE_SECKEY,
1210d39e55e0SRahul Sharma 	EN_IP_PERI_SECURE_ANTIRBKCNT,
1211d39e55e0SRahul Sharma 	EN_IP_PERI_SECURE_TOP_RTC,
1212d39e55e0SRahul Sharma 	EN_IP_PERI_SECURE_TZPC,
1213d39e55e0SRahul Sharma };
1214d39e55e0SRahul Sharma 
1215d39e55e0SRahul Sharma PNAME(mout_sclk_pcm_p) = {"ioclk_pcm_extclk", "fin_pll", "dout_aclk_peri_aud",
1216d39e55e0SRahul Sharma 			"phyclk_hdmi_phy_ref_cko"};
1217d39e55e0SRahul Sharma PNAME(mout_sclk_i2scod_p) = {"ioclk_i2s_cdclk", "fin_pll", "dout_aclk_peri_aud",
1218d39e55e0SRahul Sharma 			"phyclk_hdmi_phy_ref_cko"};
1219d39e55e0SRahul Sharma PNAME(mout_sclk_spdif_p) = {"ioclk_spdif_extclk", "fin_pll",
1220d39e55e0SRahul Sharma 			"dout_aclk_peri_aud", "phyclk_hdmi_phy_ref_cko"};
1221d39e55e0SRahul Sharma 
1222c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock peri_mux_clks[] __initconst = {
1223d39e55e0SRahul Sharma 	MUX(PERI_MOUT_SCLK_PCM, "mout_sclk_pcm", mout_sclk_pcm_p,
1224d39e55e0SRahul Sharma 			MUX_SEL_PERI1, 4, 2),
1225d39e55e0SRahul Sharma 	MUX(PERI_MOUT_SCLK_I2SCOD, "mout_sclk_i2scod", mout_sclk_i2scod_p,
1226d39e55e0SRahul Sharma 			MUX_SEL_PERI1, 12, 2),
1227d39e55e0SRahul Sharma 	MUX(PERI_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
1228d39e55e0SRahul Sharma 			MUX_SEL_PERI1, 20, 2),
1229d39e55e0SRahul Sharma };
1230d39e55e0SRahul Sharma 
1231c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock peri_div_clks[] __initconst = {
1232d39e55e0SRahul Sharma 	DIV(PERI_DOUT_PCM, "dout_pcm", "mout_sclk_pcm", DIV_PERI, 0, 8),
1233d39e55e0SRahul Sharma 	DIV(PERI_DOUT_I2S, "dout_i2s", "mout_sclk_i2scod", DIV_PERI, 8, 6),
1234d39e55e0SRahul Sharma };
1235d39e55e0SRahul Sharma 
1236c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock peri_gate_clks[] __initconst = {
1237d39e55e0SRahul Sharma 	GATE(PERI_SCLK_PCM1, "sclk_pcm1", "dout_pcm", EN_SCLK_PERI, 0,
1238d39e55e0SRahul Sharma 			CLK_SET_RATE_PARENT, 0),
1239d39e55e0SRahul Sharma 	GATE(PERI_SCLK_I2S, "sclk_i2s", "dout_i2s", EN_SCLK_PERI, 1,
1240d39e55e0SRahul Sharma 			CLK_SET_RATE_PARENT, 0),
1241d39e55e0SRahul Sharma 	GATE(PERI_SCLK_SPDIF, "sclk_spdif", "dout_sclk_peri_spi0_b",
1242d39e55e0SRahul Sharma 			EN_SCLK_PERI, 2, CLK_SET_RATE_PARENT, 0),
1243d39e55e0SRahul Sharma 	GATE(PERI_SCLK_SPI0, "sclk_spi0", "dout_sclk_peri_spi0_b",
1244d39e55e0SRahul Sharma 			EN_SCLK_PERI, 7, CLK_SET_RATE_PARENT, 0),
1245d39e55e0SRahul Sharma 	GATE(PERI_SCLK_SPI1, "sclk_spi1", "dout_sclk_peri_spi1_b",
1246d39e55e0SRahul Sharma 			EN_SCLK_PERI, 8, CLK_SET_RATE_PARENT, 0),
1247d39e55e0SRahul Sharma 	GATE(PERI_SCLK_SPI2, "sclk_spi2", "dout_sclk_peri_spi2_b",
1248d39e55e0SRahul Sharma 			EN_SCLK_PERI, 9, CLK_SET_RATE_PARENT, 0),
1249d39e55e0SRahul Sharma 	GATE(PERI_SCLK_UART0, "sclk_uart0", "dout_sclk_peri_uart0",
1250d39e55e0SRahul Sharma 			EN_SCLK_PERI, 10, CLK_SET_RATE_PARENT, 0),
1251d39e55e0SRahul Sharma 	GATE(PERI_SCLK_UART1, "sclk_uart1", "dout_sclk_peri_uart1",
1252d39e55e0SRahul Sharma 			EN_SCLK_PERI, 11, CLK_SET_RATE_PARENT, 0),
1253d39e55e0SRahul Sharma 	GATE(PERI_SCLK_UART2, "sclk_uart2", "dout_sclk_peri_uart2",
1254d39e55e0SRahul Sharma 			EN_SCLK_PERI, 12, CLK_SET_RATE_PARENT, 0),
1255d39e55e0SRahul Sharma 
1256d39e55e0SRahul Sharma 	GATE(PERI_CLK_ABB, "clk_abb", "dout_aclk_peri_66",
1257d39e55e0SRahul Sharma 		EN_IP_PERI0, 1, 0, 0),
1258d39e55e0SRahul Sharma 	GATE(PERI_CLK_EFUSE_WRITER, "clk_efuse_writer", "dout_aclk_peri_66",
1259d39e55e0SRahul Sharma 		EN_IP_PERI0, 5, 0, 0),
1260d39e55e0SRahul Sharma 	GATE(PERI_CLK_HDMICEC, "clk_hdmicec", "dout_aclk_peri_66",
1261d39e55e0SRahul Sharma 		EN_IP_PERI0, 6, 0, 0),
1262d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C10, "clk_i2c10", "dout_aclk_peri_66",
1263d39e55e0SRahul Sharma 		EN_IP_PERI0, 7, 0, 0),
1264d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C11, "clk_i2c11", "dout_aclk_peri_66",
1265d39e55e0SRahul Sharma 		EN_IP_PERI0, 8, 0, 0),
1266d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C8, "clk_i2c8", "dout_aclk_peri_66",
1267d39e55e0SRahul Sharma 		EN_IP_PERI0, 9, 0, 0),
1268d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C9, "clk_i2c9", "dout_aclk_peri_66",
1269d39e55e0SRahul Sharma 		EN_IP_PERI0, 10, 0, 0),
1270d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C4, "clk_i2c4", "dout_aclk_peri_66",
1271d39e55e0SRahul Sharma 		EN_IP_PERI0, 11, 0, 0),
1272d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C5, "clk_i2c5", "dout_aclk_peri_66",
1273d39e55e0SRahul Sharma 		EN_IP_PERI0, 12, 0, 0),
1274d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C6, "clk_i2c6", "dout_aclk_peri_66",
1275d39e55e0SRahul Sharma 		EN_IP_PERI0, 13, 0, 0),
1276d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2C7, "clk_i2c7", "dout_aclk_peri_66",
1277d39e55e0SRahul Sharma 		EN_IP_PERI0, 14, 0, 0),
1278d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2CHDMI, "clk_i2chdmi", "dout_aclk_peri_66",
1279d39e55e0SRahul Sharma 		EN_IP_PERI0, 15, 0, 0),
1280d39e55e0SRahul Sharma 	GATE(PERI_CLK_I2S, "clk_peri_i2s", "dout_aclk_peri_66",
1281d39e55e0SRahul Sharma 		EN_IP_PERI0, 16, 0, 0),
1282d39e55e0SRahul Sharma 	GATE(PERI_CLK_MCT, "clk_mct", "dout_aclk_peri_66",
1283d39e55e0SRahul Sharma 		EN_IP_PERI0, 17, 0, 0),
1284d39e55e0SRahul Sharma 	GATE(PERI_CLK_PCM, "clk_peri_pcm", "dout_aclk_peri_66",
1285d39e55e0SRahul Sharma 		EN_IP_PERI0, 18, 0, 0),
1286d39e55e0SRahul Sharma 	GATE(PERI_CLK_HSIC0, "clk_hsic0", "dout_aclk_peri_66",
1287d39e55e0SRahul Sharma 		EN_IP_PERI0, 20, 0, 0),
1288d39e55e0SRahul Sharma 	GATE(PERI_CLK_HSIC1, "clk_hsic1", "dout_aclk_peri_66",
1289d39e55e0SRahul Sharma 		EN_IP_PERI0, 21, 0, 0),
1290d39e55e0SRahul Sharma 	GATE(PERI_CLK_HSIC2, "clk_hsic2", "dout_aclk_peri_66",
1291d39e55e0SRahul Sharma 		EN_IP_PERI0, 22, 0, 0),
1292d39e55e0SRahul Sharma 	GATE(PERI_CLK_HSIC3, "clk_hsic3", "dout_aclk_peri_66",
1293d39e55e0SRahul Sharma 		EN_IP_PERI0, 23, 0, 0),
1294d39e55e0SRahul Sharma 	GATE(PERI_CLK_WDT_EGL, "clk_wdt_egl", "dout_aclk_peri_66",
1295d39e55e0SRahul Sharma 		EN_IP_PERI0, 24, 0, 0),
1296d39e55e0SRahul Sharma 	GATE(PERI_CLK_WDT_KFC, "clk_wdt_kfc", "dout_aclk_peri_66",
1297d39e55e0SRahul Sharma 		EN_IP_PERI0, 25, 0, 0),
1298d39e55e0SRahul Sharma 
1299d39e55e0SRahul Sharma 	GATE(PERI_CLK_UART4, "clk_uart4", "dout_aclk_peri_66",
1300d39e55e0SRahul Sharma 		EN_IP_PERI2, 0, 0, 0),
1301d39e55e0SRahul Sharma 	GATE(PERI_CLK_PWM, "clk_pwm", "dout_aclk_peri_66",
1302d39e55e0SRahul Sharma 		EN_IP_PERI2, 3, 0, 0),
1303d39e55e0SRahul Sharma 	GATE(PERI_CLK_SPDIF, "clk_spdif", "dout_aclk_peri_66",
1304d39e55e0SRahul Sharma 		EN_IP_PERI2, 6, 0, 0),
1305d39e55e0SRahul Sharma 	GATE(PERI_CLK_SPI0, "clk_spi0", "dout_aclk_peri_66",
1306d39e55e0SRahul Sharma 		EN_IP_PERI2, 7, 0, 0),
1307d39e55e0SRahul Sharma 	GATE(PERI_CLK_SPI1, "clk_spi1", "dout_aclk_peri_66",
1308d39e55e0SRahul Sharma 		EN_IP_PERI2, 8, 0, 0),
1309d39e55e0SRahul Sharma 	GATE(PERI_CLK_SPI2, "clk_spi2", "dout_aclk_peri_66",
1310d39e55e0SRahul Sharma 		EN_IP_PERI2, 9, 0, 0),
1311d39e55e0SRahul Sharma 	GATE(PERI_CLK_TMU0, "clk_tmu0", "dout_aclk_peri_66",
1312d39e55e0SRahul Sharma 		EN_IP_PERI2, 10, 0, 0),
1313d39e55e0SRahul Sharma 	GATE(PERI_CLK_TMU1, "clk_tmu1", "dout_aclk_peri_66",
1314d39e55e0SRahul Sharma 		EN_IP_PERI2, 11, 0, 0),
1315d39e55e0SRahul Sharma 	GATE(PERI_CLK_TMU2, "clk_tmu2", "dout_aclk_peri_66",
1316d39e55e0SRahul Sharma 		EN_IP_PERI2, 12, 0, 0),
1317d39e55e0SRahul Sharma 	GATE(PERI_CLK_TMU3, "clk_tmu3", "dout_aclk_peri_66",
1318d39e55e0SRahul Sharma 		EN_IP_PERI2, 13, 0, 0),
1319d39e55e0SRahul Sharma 	GATE(PERI_CLK_TMU4, "clk_tmu4", "dout_aclk_peri_66",
1320d39e55e0SRahul Sharma 		EN_IP_PERI2, 14, 0, 0),
1321d39e55e0SRahul Sharma 	GATE(PERI_CLK_ADC, "clk_adc", "dout_aclk_peri_66",
1322d39e55e0SRahul Sharma 		EN_IP_PERI2, 18, 0, 0),
1323d39e55e0SRahul Sharma 	GATE(PERI_CLK_UART0, "clk_uart0", "dout_aclk_peri_66",
1324d39e55e0SRahul Sharma 		EN_IP_PERI2, 19, 0, 0),
1325d39e55e0SRahul Sharma 	GATE(PERI_CLK_UART1, "clk_uart1", "dout_aclk_peri_66",
1326d39e55e0SRahul Sharma 		EN_IP_PERI2, 20, 0, 0),
1327d39e55e0SRahul Sharma 	GATE(PERI_CLK_UART2, "clk_uart2", "dout_aclk_peri_66",
1328d39e55e0SRahul Sharma 		EN_IP_PERI2, 21, 0, 0),
1329d39e55e0SRahul Sharma 
1330d39e55e0SRahul Sharma 	GATE(PERI_CLK_CHIPID, "clk_chipid", "dout_aclk_peri_66",
1331d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_CHIPID, 2, 0, 0),
1332d39e55e0SRahul Sharma 
1333d39e55e0SRahul Sharma 	GATE(PERI_CLK_PROVKEY0, "clk_provkey0", "dout_aclk_peri_66",
1334d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_PROVKEY0, 1, 0, 0),
1335d39e55e0SRahul Sharma 
1336d39e55e0SRahul Sharma 	GATE(PERI_CLK_PROVKEY1, "clk_provkey1", "dout_aclk_peri_66",
1337d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_PROVKEY1, 2, 0, 0),
1338d39e55e0SRahul Sharma 
1339d39e55e0SRahul Sharma 	GATE(PERI_CLK_SECKEY, "clk_seckey", "dout_aclk_peri_66",
1340d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_SECKEY, 5, 0, 0),
1341d39e55e0SRahul Sharma 
1342d39e55e0SRahul Sharma 	GATE(PERI_CLK_TOP_RTC, "clk_top_rtc", "dout_aclk_peri_66",
1343d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TOP_RTC, 5, 0, 0),
1344d39e55e0SRahul Sharma 
1345d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC0, "clk_tzpc0", "dout_aclk_peri_66",
1346d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 10, 0, 0),
1347d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC1, "clk_tzpc1", "dout_aclk_peri_66",
1348d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 11, 0, 0),
1349d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC2, "clk_tzpc2", "dout_aclk_peri_66",
1350d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 12, 0, 0),
1351d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC3, "clk_tzpc3", "dout_aclk_peri_66",
1352d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 13, 0, 0),
1353d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC4, "clk_tzpc4", "dout_aclk_peri_66",
1354d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 14, 0, 0),
1355d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC5, "clk_tzpc5", "dout_aclk_peri_66",
1356d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 15, 0, 0),
1357d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC6, "clk_tzpc6", "dout_aclk_peri_66",
1358d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 16, 0, 0),
1359d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC7, "clk_tzpc7", "dout_aclk_peri_66",
1360d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 17, 0, 0),
1361d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC8, "clk_tzpc8", "dout_aclk_peri_66",
1362d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 18, 0, 0),
1363d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC9, "clk_tzpc9", "dout_aclk_peri_66",
1364d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 19, 0, 0),
1365d39e55e0SRahul Sharma 	GATE(PERI_CLK_TZPC10, "clk_tzpc10", "dout_aclk_peri_66",
1366d39e55e0SRahul Sharma 		EN_IP_PERI_SECURE_TZPC, 20, 0, 0),
1367d39e55e0SRahul Sharma };
1368d39e55e0SRahul Sharma 
13697a23fa0cSChanwoo Choi static const struct samsung_cmu_info peri_cmu __initconst = {
13707a23fa0cSChanwoo Choi 	.mux_clks	= peri_mux_clks,
13717a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(peri_mux_clks),
13727a23fa0cSChanwoo Choi 	.div_clks	= peri_div_clks,
13737a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(peri_div_clks),
13747a23fa0cSChanwoo Choi 	.gate_clks	= peri_gate_clks,
13757a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(peri_gate_clks),
13767a23fa0cSChanwoo Choi 	.nr_clk_ids	= PERI_NR_CLK,
13777a23fa0cSChanwoo Choi 	.clk_regs	= peri_clk_regs,
13787a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(peri_clk_regs),
13797a23fa0cSChanwoo Choi };
13807a23fa0cSChanwoo Choi 
1381d39e55e0SRahul Sharma static void __init exynos5260_clk_peri_init(struct device_node *np)
1382d39e55e0SRahul Sharma {
13837a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &peri_cmu);
1384d39e55e0SRahul Sharma }
1385d39e55e0SRahul Sharma 
1386d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_peri, "samsung,exynos5260-clock-peri",
1387d39e55e0SRahul Sharma 		exynos5260_clk_peri_init);
1388d39e55e0SRahul Sharma 
1389d39e55e0SRahul Sharma 
1390d39e55e0SRahul Sharma /* CMU_TOP */
1391d39e55e0SRahul Sharma 
1392c10d80f8SKrzysztof Kozlowski static const unsigned long top_clk_regs[] __initconst = {
1393d39e55e0SRahul Sharma 	DISP_PLL_LOCK,
1394d39e55e0SRahul Sharma 	AUD_PLL_LOCK,
1395d39e55e0SRahul Sharma 	DISP_PLL_CON0,
1396d39e55e0SRahul Sharma 	DISP_PLL_CON1,
1397d39e55e0SRahul Sharma 	DISP_PLL_FDET,
1398d39e55e0SRahul Sharma 	AUD_PLL_CON0,
1399d39e55e0SRahul Sharma 	AUD_PLL_CON1,
1400d39e55e0SRahul Sharma 	AUD_PLL_CON2,
1401d39e55e0SRahul Sharma 	AUD_PLL_FDET,
1402d39e55e0SRahul Sharma 	MUX_SEL_TOP_PLL0,
1403d39e55e0SRahul Sharma 	MUX_SEL_TOP_MFC,
1404d39e55e0SRahul Sharma 	MUX_SEL_TOP_G2D,
1405d39e55e0SRahul Sharma 	MUX_SEL_TOP_GSCL,
1406d39e55e0SRahul Sharma 	MUX_SEL_TOP_ISP10,
1407d39e55e0SRahul Sharma 	MUX_SEL_TOP_ISP11,
1408d39e55e0SRahul Sharma 	MUX_SEL_TOP_DISP0,
1409d39e55e0SRahul Sharma 	MUX_SEL_TOP_DISP1,
1410d39e55e0SRahul Sharma 	MUX_SEL_TOP_BUS,
1411d39e55e0SRahul Sharma 	MUX_SEL_TOP_PERI0,
1412d39e55e0SRahul Sharma 	MUX_SEL_TOP_PERI1,
1413d39e55e0SRahul Sharma 	MUX_SEL_TOP_FSYS,
1414d39e55e0SRahul Sharma 	DIV_TOP_G2D_MFC,
1415d39e55e0SRahul Sharma 	DIV_TOP_GSCL_ISP0,
1416d39e55e0SRahul Sharma 	DIV_TOP_ISP10,
1417d39e55e0SRahul Sharma 	DIV_TOP_ISP11,
1418d39e55e0SRahul Sharma 	DIV_TOP_DISP,
1419d39e55e0SRahul Sharma 	DIV_TOP_BUS,
1420d39e55e0SRahul Sharma 	DIV_TOP_PERI0,
1421d39e55e0SRahul Sharma 	DIV_TOP_PERI1,
1422d39e55e0SRahul Sharma 	DIV_TOP_PERI2,
1423d39e55e0SRahul Sharma 	DIV_TOP_FSYS0,
1424d39e55e0SRahul Sharma 	DIV_TOP_FSYS1,
1425d39e55e0SRahul Sharma 	DIV_TOP_HPM,
1426d39e55e0SRahul Sharma 	DIV_TOP_PLL_FDET,
1427d39e55e0SRahul Sharma 	EN_ACLK_TOP,
1428d39e55e0SRahul Sharma 	EN_SCLK_TOP,
1429d39e55e0SRahul Sharma 	EN_IP_TOP,
1430d39e55e0SRahul Sharma };
1431d39e55e0SRahul Sharma 
1432d39e55e0SRahul Sharma /* fixed rate clocks generated inside the soc */
1433c10d80f8SKrzysztof Kozlowski static const struct samsung_fixed_rate_clock fixed_rate_clks[] __initconst = {
1434d39e55e0SRahul Sharma 	FRATE(PHYCLK_DPTX_PHY_CH3_TXD_CLK, "phyclk_dptx_phy_ch3_txd_clk", NULL,
1435728f288dSStephen Boyd 			0, 270000000),
1436d39e55e0SRahul Sharma 	FRATE(PHYCLK_DPTX_PHY_CH2_TXD_CLK, "phyclk_dptx_phy_ch2_txd_clk", NULL,
1437728f288dSStephen Boyd 			0, 270000000),
1438d39e55e0SRahul Sharma 	FRATE(PHYCLK_DPTX_PHY_CH1_TXD_CLK, "phyclk_dptx_phy_ch1_txd_clk", NULL,
1439728f288dSStephen Boyd 			0, 270000000),
1440d39e55e0SRahul Sharma 	FRATE(PHYCLK_DPTX_PHY_CH0_TXD_CLK, "phyclk_dptx_phy_ch0_txd_clk", NULL,
1441728f288dSStephen Boyd 			0, 270000000),
1442d39e55e0SRahul Sharma 	FRATE(phyclk_hdmi_phy_tmds_clko, "phyclk_hdmi_phy_tmds_clko", NULL,
1443728f288dSStephen Boyd 			0, 250000000),
1444d39e55e0SRahul Sharma 	FRATE(PHYCLK_HDMI_PHY_PIXEL_CLKO, "phyclk_hdmi_phy_pixel_clko", NULL,
1445728f288dSStephen Boyd 			0, 1660000000),
1446d39e55e0SRahul Sharma 	FRATE(PHYCLK_HDMI_LINK_O_TMDS_CLKHI, "phyclk_hdmi_link_o_tmds_clkhi",
1447728f288dSStephen Boyd 			NULL, 0, 125000000),
1448d39e55e0SRahul Sharma 	FRATE(PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS,
144922842d24SChander Kashyap 			"phyclk_mipi_dphy_4l_m_txbyte_clkhs" , NULL,
1450728f288dSStephen Boyd 			0, 187500000),
1451d39e55e0SRahul Sharma 	FRATE(PHYCLK_DPTX_PHY_O_REF_CLK_24M, "phyclk_dptx_phy_o_ref_clk_24m",
1452728f288dSStephen Boyd 			NULL, 0, 24000000),
1453d39e55e0SRahul Sharma 	FRATE(PHYCLK_DPTX_PHY_CLK_DIV2, "phyclk_dptx_phy_clk_div2", NULL,
1454728f288dSStephen Boyd 			0, 135000000),
1455d39e55e0SRahul Sharma 	FRATE(PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0,
1456728f288dSStephen Boyd 			"phyclk_mipi_dphy_4l_m_rxclkesc0", NULL, 0, 20000000),
1457d39e55e0SRahul Sharma 	FRATE(PHYCLK_USBHOST20_PHY_PHYCLOCK, "phyclk_usbhost20_phy_phyclock",
1458728f288dSStephen Boyd 			NULL, 0, 60000000),
1459d39e55e0SRahul Sharma 	FRATE(PHYCLK_USBHOST20_PHY_FREECLK, "phyclk_usbhost20_phy_freeclk",
1460728f288dSStephen Boyd 			NULL, 0, 60000000),
1461d39e55e0SRahul Sharma 	FRATE(PHYCLK_USBHOST20_PHY_CLK48MOHCI,
1462728f288dSStephen Boyd 			"phyclk_usbhost20_phy_clk48mohci", NULL, 0, 48000000),
1463d39e55e0SRahul Sharma 	FRATE(PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
1464728f288dSStephen Boyd 			"phyclk_usbdrd30_udrd30_pipe_pclk", NULL, 0, 125000000),
1465d39e55e0SRahul Sharma 	FRATE(PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
1466728f288dSStephen Boyd 			"phyclk_usbdrd30_udrd30_phyclock", NULL, 0, 60000000),
1467d39e55e0SRahul Sharma };
1468d39e55e0SRahul Sharma 
1469d39e55e0SRahul Sharma PNAME(mout_memtop_pll_user_p) = {"fin_pll", "dout_mem_pll"};
1470d39e55e0SRahul Sharma PNAME(mout_bustop_pll_user_p) = {"fin_pll", "dout_bus_pll"};
1471d39e55e0SRahul Sharma PNAME(mout_mediatop_pll_user_p) = {"fin_pll", "dout_media_pll"};
1472d39e55e0SRahul Sharma PNAME(mout_audtop_pll_user_p) = {"fin_pll", "mout_aud_pll"};
1473d39e55e0SRahul Sharma PNAME(mout_aud_pll_p) = {"fin_pll", "fout_aud_pll"};
1474d39e55e0SRahul Sharma PNAME(mout_disp_pll_p) = {"fin_pll", "fout_disp_pll"};
1475d39e55e0SRahul Sharma PNAME(mout_mfc_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1476d39e55e0SRahul Sharma PNAME(mout_aclk_mfc_333_p) = {"mout_mediatop_pll_user", "mout_mfc_bustop_333"};
1477d39e55e0SRahul Sharma PNAME(mout_g2d_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1478d39e55e0SRahul Sharma PNAME(mout_aclk_g2d_333_p) = {"mout_mediatop_pll_user", "mout_g2d_bustop_333"};
1479d39e55e0SRahul Sharma PNAME(mout_gscl_bustop_333_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1480d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_333_p) = {"mout_mediatop_pll_user",
1481d39e55e0SRahul Sharma 			"mout_gscl_bustop_333"};
1482d39e55e0SRahul Sharma PNAME(mout_m2m_mediatop_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
1483d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_400_p) = {"mout_bustop_pll_user",
1484d39e55e0SRahul Sharma 			"mout_m2m_mediatop_400"};
1485d39e55e0SRahul Sharma PNAME(mout_gscl_bustop_fimc_p) = {"mout_bustop_pll_user", "mout_disp_pll"};
1486d39e55e0SRahul Sharma PNAME(mout_aclk_gscl_fimc_p) = {"mout_mediatop_pll_user",
1487d39e55e0SRahul Sharma 			"mout_gscl_bustop_fimc"};
1488d39e55e0SRahul Sharma PNAME(mout_isp1_media_266_p) = {"mout_mediatop_pll_user",
1489d39e55e0SRahul Sharma 			"mout_memtop_pll_user"};
1490d39e55e0SRahul Sharma PNAME(mout_aclk_isp1_266_p) = {"mout_bustop_pll_user", "mout_isp1_media_266"};
1491d39e55e0SRahul Sharma PNAME(mout_isp1_media_400_p) = {"mout_mediatop_pll_user", "mout_disp_pll"};
1492d39e55e0SRahul Sharma PNAME(mout_aclk_isp1_400_p) = {"mout_bustop_pll_user", "mout_isp1_media_400"};
1493d39e55e0SRahul Sharma PNAME(mout_sclk_isp_spi_p) = {"fin_pll", "mout_bustop_pll_user"};
1494d39e55e0SRahul Sharma PNAME(mout_sclk_isp_uart_p) = {"fin_pll", "mout_bustop_pll_user"};
1495d39e55e0SRahul Sharma PNAME(mout_sclk_isp_sensor_p) = {"fin_pll", "mout_bustop_pll_user"};
1496d39e55e0SRahul Sharma PNAME(mout_disp_disp_333_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
1497d39e55e0SRahul Sharma PNAME(mout_aclk_disp_333_p) = {"mout_mediatop_pll_user", "mout_disp_disp_333"};
1498d39e55e0SRahul Sharma PNAME(mout_disp_disp_222_p) = {"mout_disp_pll", "mout_bustop_pll_user"};
1499d39e55e0SRahul Sharma PNAME(mout_aclk_disp_222_p) = {"mout_mediatop_pll_user", "mout_disp_disp_222"};
1500d39e55e0SRahul Sharma PNAME(mout_disp_media_pixel_p) = {"mout_mediatop_pll_user",
1501d39e55e0SRahul Sharma 			"mout_bustop_pll_user"};
1502d39e55e0SRahul Sharma PNAME(mout_sclk_disp_pixel_p) = {"mout_disp_pll", "mout_disp_media_pixel"};
1503d39e55e0SRahul Sharma PNAME(mout_bus_bustop_400_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
1504d39e55e0SRahul Sharma PNAME(mout_bus_bustop_100_p) = {"mout_bustop_pll_user", "mout_memtop_pll_user"};
1505d39e55e0SRahul Sharma PNAME(mout_sclk_peri_spi_clk_p) = {"fin_pll", "mout_bustop_pll_user"};
1506d39e55e0SRahul Sharma PNAME(mout_sclk_peri_uart_uclk_p) = {"fin_pll", "mout_bustop_pll_user"};
1507d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_usb_p) = {"fin_pll", "mout_bustop_pll_user"};
1508d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc_sdclkin_a_p) = {"fin_pll", "mout_bustop_pll_user"};
1509d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc0_sdclkin_b_p) = {"mout_sclk_fsys_mmc0_sdclkin_a",
1510d39e55e0SRahul Sharma 			"mout_mediatop_pll_user"};
1511d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc1_sdclkin_b_p) = {"mout_sclk_fsys_mmc1_sdclkin_a",
1512d39e55e0SRahul Sharma 			"mout_mediatop_pll_user"};
1513d39e55e0SRahul Sharma PNAME(mout_sclk_fsys_mmc2_sdclkin_b_p) = {"mout_sclk_fsys_mmc2_sdclkin_a",
1514d39e55e0SRahul Sharma 			"mout_mediatop_pll_user"};
1515d39e55e0SRahul Sharma 
1516c10d80f8SKrzysztof Kozlowski static const struct samsung_mux_clock top_mux_clks[] __initconst = {
1517d39e55e0SRahul Sharma 	MUX(TOP_MOUT_MEDIATOP_PLL_USER, "mout_mediatop_pll_user",
1518d39e55e0SRahul Sharma 			mout_mediatop_pll_user_p,
1519d39e55e0SRahul Sharma 			MUX_SEL_TOP_PLL0, 0, 1),
1520d39e55e0SRahul Sharma 	MUX(TOP_MOUT_MEMTOP_PLL_USER, "mout_memtop_pll_user",
1521d39e55e0SRahul Sharma 			mout_memtop_pll_user_p,
1522d39e55e0SRahul Sharma 			MUX_SEL_TOP_PLL0, 4, 1),
1523d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUSTOP_PLL_USER, "mout_bustop_pll_user",
1524d39e55e0SRahul Sharma 			mout_bustop_pll_user_p,
1525d39e55e0SRahul Sharma 			MUX_SEL_TOP_PLL0, 8, 1),
1526d39e55e0SRahul Sharma 	MUX(TOP_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p,
1527d39e55e0SRahul Sharma 			MUX_SEL_TOP_PLL0, 12, 1),
1528d39e55e0SRahul Sharma 	MUX(TOP_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p,
1529d39e55e0SRahul Sharma 			MUX_SEL_TOP_PLL0, 16, 1),
1530d39e55e0SRahul Sharma 	MUX(TOP_MOUT_AUDTOP_PLL_USER, "mout_audtop_pll_user",
1531d39e55e0SRahul Sharma 			mout_audtop_pll_user_p,
1532d39e55e0SRahul Sharma 			MUX_SEL_TOP_PLL0, 24, 1),
1533d39e55e0SRahul Sharma 
1534d39e55e0SRahul Sharma 	MUX(TOP_MOUT_DISP_DISP_333, "mout_disp_disp_333", mout_disp_disp_333_p,
1535d39e55e0SRahul Sharma 			MUX_SEL_TOP_DISP0, 0, 1),
1536d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_DISP_333, "mout_aclk_disp_333", mout_aclk_disp_333_p,
1537d39e55e0SRahul Sharma 			MUX_SEL_TOP_DISP0, 8, 1),
1538d39e55e0SRahul Sharma 	MUX(TOP_MOUT_DISP_DISP_222, "mout_disp_disp_222", mout_disp_disp_222_p,
1539d39e55e0SRahul Sharma 			MUX_SEL_TOP_DISP0, 12, 1),
1540d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_DISP_222, "mout_aclk_disp_222", mout_aclk_disp_222_p,
1541d39e55e0SRahul Sharma 			MUX_SEL_TOP_DISP0, 20, 1),
1542d39e55e0SRahul Sharma 
1543d39e55e0SRahul Sharma 	MUX(TOP_MOUT_FIMD1, "mout_sclk_disp_pixel", mout_sclk_disp_pixel_p,
1544d39e55e0SRahul Sharma 			MUX_SEL_TOP_DISP1, 0, 1),
1545d39e55e0SRahul Sharma 	MUX(TOP_MOUT_DISP_MEDIA_PIXEL, "mout_disp_media_pixel",
1546d39e55e0SRahul Sharma 			mout_disp_media_pixel_p,
1547d39e55e0SRahul Sharma 			MUX_SEL_TOP_DISP1, 8, 1),
1548d39e55e0SRahul Sharma 
1549d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_PERI_SPI2_CLK, "mout_sclk_peri_spi2_clk",
1550d39e55e0SRahul Sharma 			mout_sclk_peri_spi_clk_p,
1551d39e55e0SRahul Sharma 			MUX_SEL_TOP_PERI1, 0, 1),
1552d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_PERI_SPI1_CLK, "mout_sclk_peri_spi1_clk",
1553d39e55e0SRahul Sharma 			mout_sclk_peri_spi_clk_p,
1554d39e55e0SRahul Sharma 			MUX_SEL_TOP_PERI1, 4, 1),
1555d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_PERI_SPI0_CLK, "mout_sclk_peri_spi0_clk",
1556d39e55e0SRahul Sharma 			mout_sclk_peri_spi_clk_p,
1557d39e55e0SRahul Sharma 			MUX_SEL_TOP_PERI1, 8, 1),
1558d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_PERI_UART1_UCLK, "mout_sclk_peri_uart1_uclk",
1559d39e55e0SRahul Sharma 			mout_sclk_peri_uart_uclk_p,
1560d39e55e0SRahul Sharma 			MUX_SEL_TOP_PERI1, 12, 1),
1561d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_PERI_UART2_UCLK, "mout_sclk_peri_uart2_uclk",
1562d39e55e0SRahul Sharma 			mout_sclk_peri_uart_uclk_p,
1563d39e55e0SRahul Sharma 			MUX_SEL_TOP_PERI1, 16, 1),
1564d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_PERI_UART0_UCLK, "mout_sclk_peri_uart0_uclk",
1565d39e55e0SRahul Sharma 			mout_sclk_peri_uart_uclk_p,
1566d39e55e0SRahul Sharma 			MUX_SEL_TOP_PERI1, 20, 1),
1567d39e55e0SRahul Sharma 
1568d39e55e0SRahul Sharma 
1569d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS1_BUSTOP_400, "mout_bus1_bustop_400",
1570d39e55e0SRahul Sharma 			mout_bus_bustop_400_p,
1571d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 0, 1),
1572d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS1_BUSTOP_100, "mout_bus1_bustop_100",
1573d39e55e0SRahul Sharma 			mout_bus_bustop_100_p,
1574d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 4, 1),
1575d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS2_BUSTOP_100, "mout_bus2_bustop_100",
1576d39e55e0SRahul Sharma 			mout_bus_bustop_100_p,
1577d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 8, 1),
1578d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS2_BUSTOP_400, "mout_bus2_bustop_400",
1579d39e55e0SRahul Sharma 			mout_bus_bustop_400_p,
1580d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 12, 1),
1581d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS3_BUSTOP_400, "mout_bus3_bustop_400",
1582d39e55e0SRahul Sharma 			mout_bus_bustop_400_p,
1583d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 16, 1),
1584d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS3_BUSTOP_100, "mout_bus3_bustop_100",
1585d39e55e0SRahul Sharma 			mout_bus_bustop_100_p,
1586d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 20, 1),
1587d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS4_BUSTOP_400, "mout_bus4_bustop_400",
1588d39e55e0SRahul Sharma 			mout_bus_bustop_400_p,
1589d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 24, 1),
1590d39e55e0SRahul Sharma 	MUX(TOP_MOUT_BUS4_BUSTOP_100, "mout_bus4_bustop_100",
1591d39e55e0SRahul Sharma 			mout_bus_bustop_100_p,
1592d39e55e0SRahul Sharma 			MUX_SEL_TOP_BUS, 28, 1),
1593d39e55e0SRahul Sharma 
1594d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_FSYS_USB, "mout_sclk_fsys_usb",
1595d39e55e0SRahul Sharma 			mout_sclk_fsys_usb_p,
1596d39e55e0SRahul Sharma 			MUX_SEL_TOP_FSYS, 0, 1),
1597d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "mout_sclk_fsys_mmc2_sdclkin_a",
1598d39e55e0SRahul Sharma 			mout_sclk_fsys_mmc_sdclkin_a_p,
1599d39e55e0SRahul Sharma 			MUX_SEL_TOP_FSYS, 4, 1),
1600d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "mout_sclk_fsys_mmc2_sdclkin_b",
1601d39e55e0SRahul Sharma 			mout_sclk_fsys_mmc2_sdclkin_b_p,
1602d39e55e0SRahul Sharma 			MUX_SEL_TOP_FSYS, 8, 1),
1603d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "mout_sclk_fsys_mmc1_sdclkin_a",
1604d39e55e0SRahul Sharma 			mout_sclk_fsys_mmc_sdclkin_a_p,
1605d39e55e0SRahul Sharma 			MUX_SEL_TOP_FSYS, 12, 1),
1606d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "mout_sclk_fsys_mmc1_sdclkin_b",
1607d39e55e0SRahul Sharma 			mout_sclk_fsys_mmc1_sdclkin_b_p,
1608d39e55e0SRahul Sharma 			MUX_SEL_TOP_FSYS, 16, 1),
1609d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "mout_sclk_fsys_mmc0_sdclkin_a",
1610d39e55e0SRahul Sharma 			mout_sclk_fsys_mmc_sdclkin_a_p,
1611d39e55e0SRahul Sharma 			MUX_SEL_TOP_FSYS, 20, 1),
1612d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "mout_sclk_fsys_mmc0_sdclkin_b",
1613d39e55e0SRahul Sharma 			mout_sclk_fsys_mmc0_sdclkin_b_p,
1614d39e55e0SRahul Sharma 			MUX_SEL_TOP_FSYS, 24, 1),
1615d39e55e0SRahul Sharma 
1616d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ISP1_MEDIA_400, "mout_isp1_media_400",
1617d39e55e0SRahul Sharma 			mout_isp1_media_400_p,
1618d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP10, 4, 1),
1619d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_ISP1_400, "mout_aclk_isp1_400", mout_aclk_isp1_400_p,
1620d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP10, 8 , 1),
1621d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ISP1_MEDIA_266, "mout_isp1_media_266",
1622d39e55e0SRahul Sharma 			mout_isp1_media_266_p,
1623d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP10, 16, 1),
1624d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_ISP1_266, "mout_aclk_isp1_266", mout_aclk_isp1_266_p,
1625d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP10, 20, 1),
1626d39e55e0SRahul Sharma 
1627d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_ISP1_SPI0, "mout_sclk_isp1_spi0", mout_sclk_isp_spi_p,
1628d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP11, 4, 1),
1629d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_ISP1_SPI1, "mout_sclk_isp1_spi1", mout_sclk_isp_spi_p,
1630d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP11, 8, 1),
1631d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_ISP1_UART, "mout_sclk_isp1_uart",
1632d39e55e0SRahul Sharma 			mout_sclk_isp_uart_p,
1633d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP11, 12, 1),
1634d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_ISP1_SENSOR0, "mout_sclk_isp1_sensor0",
1635d39e55e0SRahul Sharma 			mout_sclk_isp_sensor_p,
1636d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP11, 16, 1),
1637d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_ISP1_SENSOR1, "mout_sclk_isp1_sensor1",
1638d39e55e0SRahul Sharma 			mout_sclk_isp_sensor_p,
1639d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP11, 20, 1),
1640d39e55e0SRahul Sharma 	MUX(TOP_MOUT_SCLK_ISP1_SENSOR2, "mout_sclk_isp1_sensor2",
1641d39e55e0SRahul Sharma 			mout_sclk_isp_sensor_p,
1642d39e55e0SRahul Sharma 			MUX_SEL_TOP_ISP11, 24, 1),
1643d39e55e0SRahul Sharma 
1644d39e55e0SRahul Sharma 	MUX(TOP_MOUT_MFC_BUSTOP_333, "mout_mfc_bustop_333",
1645d39e55e0SRahul Sharma 			mout_mfc_bustop_333_p,
1646d39e55e0SRahul Sharma 			MUX_SEL_TOP_MFC, 4, 1),
1647d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_MFC_333, "mout_aclk_mfc_333", mout_aclk_mfc_333_p,
1648d39e55e0SRahul Sharma 			MUX_SEL_TOP_MFC, 8, 1),
1649d39e55e0SRahul Sharma 
1650d39e55e0SRahul Sharma 	MUX(TOP_MOUT_G2D_BUSTOP_333, "mout_g2d_bustop_333",
1651d39e55e0SRahul Sharma 			mout_g2d_bustop_333_p,
1652d39e55e0SRahul Sharma 			MUX_SEL_TOP_G2D, 4, 1),
1653d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_G2D_333, "mout_aclk_g2d_333", mout_aclk_g2d_333_p,
1654d39e55e0SRahul Sharma 			MUX_SEL_TOP_G2D, 8, 1),
1655d39e55e0SRahul Sharma 
1656d39e55e0SRahul Sharma 	MUX(TOP_MOUT_M2M_MEDIATOP_400, "mout_m2m_mediatop_400",
1657d39e55e0SRahul Sharma 			mout_m2m_mediatop_400_p,
1658d39e55e0SRahul Sharma 			MUX_SEL_TOP_GSCL, 0, 1),
1659d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_GSCL_400, "mout_aclk_gscl_400",
1660d39e55e0SRahul Sharma 			mout_aclk_gscl_400_p,
1661d39e55e0SRahul Sharma 			MUX_SEL_TOP_GSCL, 4, 1),
1662d39e55e0SRahul Sharma 	MUX(TOP_MOUT_GSCL_BUSTOP_333, "mout_gscl_bustop_333",
1663d39e55e0SRahul Sharma 			mout_gscl_bustop_333_p,
1664d39e55e0SRahul Sharma 			MUX_SEL_TOP_GSCL, 8, 1),
1665d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
1666d39e55e0SRahul Sharma 			mout_aclk_gscl_333_p,
1667d39e55e0SRahul Sharma 			MUX_SEL_TOP_GSCL, 12, 1),
1668d39e55e0SRahul Sharma 	MUX(TOP_MOUT_GSCL_BUSTOP_FIMC, "mout_gscl_bustop_fimc",
1669d39e55e0SRahul Sharma 			mout_gscl_bustop_fimc_p,
1670d39e55e0SRahul Sharma 			MUX_SEL_TOP_GSCL, 16, 1),
1671d39e55e0SRahul Sharma 	MUX(TOP_MOUT_ACLK_GSCL_FIMC, "mout_aclk_gscl_fimc",
1672d39e55e0SRahul Sharma 			mout_aclk_gscl_fimc_p,
1673d39e55e0SRahul Sharma 			MUX_SEL_TOP_GSCL, 20, 1),
1674d39e55e0SRahul Sharma };
1675d39e55e0SRahul Sharma 
1676c10d80f8SKrzysztof Kozlowski static const struct samsung_div_clock top_div_clks[] __initconst = {
1677d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_G2D_333, "dout_aclk_g2d_333", "mout_aclk_g2d_333",
1678d39e55e0SRahul Sharma 			DIV_TOP_G2D_MFC, 0, 3),
1679d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_MFC_333, "dout_aclk_mfc_333", "mout_aclk_mfc_333",
1680d39e55e0SRahul Sharma 			DIV_TOP_G2D_MFC, 4, 3),
1681d39e55e0SRahul Sharma 
1682d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_GSCL_333, "dout_aclk_gscl_333", "mout_aclk_gscl_333",
1683d39e55e0SRahul Sharma 			DIV_TOP_GSCL_ISP0, 0, 3),
1684d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_GSCL_400, "dout_aclk_gscl_400", "mout_aclk_gscl_400",
1685d39e55e0SRahul Sharma 			DIV_TOP_GSCL_ISP0, 4, 3),
1686d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_GSCL_FIMC, "dout_aclk_gscl_fimc",
1687d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 8, 3),
1688d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_A, "dout_sclk_isp1_sensor0_a",
1689d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 16, 4),
1690d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_A, "dout_sclk_isp1_sensor1_a",
1691d39e55e0SRahul Sharma 			"mout_aclk_gscl_400", DIV_TOP_GSCL_ISP0, 20, 4),
1692d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_A, "dout_sclk_isp1_sensor2_a",
1693d39e55e0SRahul Sharma 			"mout_aclk_gscl_fimc", DIV_TOP_GSCL_ISP0, 24, 4),
1694d39e55e0SRahul Sharma 
1695d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_ISP1_266, "dout_aclk_isp1_266", "mout_aclk_isp1_266",
1696d39e55e0SRahul Sharma 			DIV_TOP_ISP10, 0, 3),
1697d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_ISP1_400, "dout_aclk_isp1_400", "mout_aclk_isp1_400",
1698d39e55e0SRahul Sharma 			DIV_TOP_ISP10, 4, 3),
1699d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SPI0_A, "dout_sclk_isp1_spi0_a",
1700d39e55e0SRahul Sharma 			"mout_sclk_isp1_spi0", DIV_TOP_ISP10, 12, 4),
1701d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SPI0_B, "dout_sclk_isp1_spi0_b",
1702d39e55e0SRahul Sharma 			"dout_sclk_isp1_spi0_a", DIV_TOP_ISP10, 16, 8),
1703d39e55e0SRahul Sharma 
1704d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SPI1_A, "dout_sclk_isp1_spi1_a",
1705d39e55e0SRahul Sharma 			"mout_sclk_isp1_spi1", DIV_TOP_ISP11, 0, 4),
1706d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SPI1_B, "dout_sclk_isp1_spi1_b",
1707d39e55e0SRahul Sharma 			"dout_sclk_isp1_spi1_a", DIV_TOP_ISP11, 4, 8),
1708d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_UART, "dout_sclk_isp1_uart",
1709d39e55e0SRahul Sharma 			"mout_sclk_isp1_uart", DIV_TOP_ISP11, 12, 4),
1710d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR0_B, "dout_sclk_isp1_sensor0_b",
1711d39e55e0SRahul Sharma 			"dout_sclk_isp1_sensor0_a", DIV_TOP_ISP11, 16, 4),
1712d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR1_B, "dout_sclk_isp1_sensor1_b",
1713d39e55e0SRahul Sharma 			"dout_sclk_isp1_sensor1_a", DIV_TOP_ISP11, 20, 4),
1714d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_ISP1_SENSOR2_B, "dout_sclk_isp1_sensor2_b",
1715d39e55e0SRahul Sharma 			"dout_sclk_isp1_sensor2_a", DIV_TOP_ISP11, 24, 4),
1716d39e55e0SRahul Sharma 
1717d39e55e0SRahul Sharma 	DIV(TOP_DOUTTOP__SCLK_HPM_TARGETCLK, "dout_sclk_hpm_targetclk",
1718d39e55e0SRahul Sharma 			"mout_bustop_pll_user", DIV_TOP_HPM, 0, 3),
1719d39e55e0SRahul Sharma 
1720d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_DISP_333, "dout_aclk_disp_333", "mout_aclk_disp_333",
1721d39e55e0SRahul Sharma 			DIV_TOP_DISP, 0, 3),
1722d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_DISP_222, "dout_aclk_disp_222", "mout_aclk_disp_222",
1723d39e55e0SRahul Sharma 			DIV_TOP_DISP, 4, 3),
1724d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_DISP_PIXEL, "dout_sclk_disp_pixel",
1725d39e55e0SRahul Sharma 			"mout_sclk_disp_pixel",	DIV_TOP_DISP, 8, 3),
1726d39e55e0SRahul Sharma 
1727d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS1_400, "dout_aclk_bus1_400",
1728d39e55e0SRahul Sharma 			"mout_bus1_bustop_400",	DIV_TOP_BUS, 0, 3),
1729d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS1_100, "dout_aclk_bus1_100",
1730d39e55e0SRahul Sharma 			"mout_bus1_bustop_100",	DIV_TOP_BUS, 4, 4),
1731d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS2_400, "dout_aclk_bus2_400",
1732d39e55e0SRahul Sharma 			"mout_bus2_bustop_400",	DIV_TOP_BUS, 8, 3),
1733d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS2_100, "dout_aclk_bus2_100",
1734d39e55e0SRahul Sharma 			"mout_bus2_bustop_100",	DIV_TOP_BUS, 12, 4),
1735d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS3_400, "dout_aclk_bus3_400",
1736d39e55e0SRahul Sharma 			"mout_bus3_bustop_400", DIV_TOP_BUS, 16, 3),
1737d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS3_100, "dout_aclk_bus3_100",
1738d39e55e0SRahul Sharma 			"mout_bus3_bustop_100",	DIV_TOP_BUS, 20, 4),
1739d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS4_400, "dout_aclk_bus4_400",
1740d39e55e0SRahul Sharma 			"mout_bus4_bustop_400",	DIV_TOP_BUS, 24, 3),
1741d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_BUS4_100, "dout_aclk_bus4_100",
1742d39e55e0SRahul Sharma 			"mout_bus4_bustop_100",	DIV_TOP_BUS, 28, 4),
1743d39e55e0SRahul Sharma 
1744d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_SPI0_A, "dout_sclk_peri_spi0_a",
1745d39e55e0SRahul Sharma 			"mout_sclk_peri_spi0_clk", DIV_TOP_PERI0, 4, 4),
1746d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_SPI0_B, "dout_sclk_peri_spi0_b",
1747d39e55e0SRahul Sharma 			"dout_sclk_peri_spi0_a", DIV_TOP_PERI0, 8, 8),
1748d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_SPI1_A, "dout_sclk_peri_spi1_a",
1749d39e55e0SRahul Sharma 			"mout_sclk_peri_spi1_clk", DIV_TOP_PERI0, 16, 4),
1750d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_SPI1_B, "dout_sclk_peri_spi1_b",
1751d39e55e0SRahul Sharma 			"dout_sclk_peri_spi1_a", DIV_TOP_PERI0, 20, 8),
1752d39e55e0SRahul Sharma 
1753d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_SPI2_A, "dout_sclk_peri_spi2_a",
1754d39e55e0SRahul Sharma 			"mout_sclk_peri_spi2_clk", DIV_TOP_PERI1, 0, 4),
1755d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_SPI2_B, "dout_sclk_peri_spi2_b",
1756d39e55e0SRahul Sharma 			"dout_sclk_peri_spi2_a", DIV_TOP_PERI1, 4, 8),
1757d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_UART1, "dout_sclk_peri_uart1",
1758d39e55e0SRahul Sharma 			"mout_sclk_peri_uart1_uclk", DIV_TOP_PERI1, 16, 4),
1759d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_UART2, "dout_sclk_peri_uart2",
1760d39e55e0SRahul Sharma 			"mout_sclk_peri_uart2_uclk", DIV_TOP_PERI1, 20, 4),
1761d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_PERI_UART0, "dout_sclk_peri_uart0",
1762d39e55e0SRahul Sharma 			"mout_sclk_peri_uart0_uclk", DIV_TOP_PERI1, 24, 4),
1763d39e55e0SRahul Sharma 
1764d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_PERI_66, "dout_aclk_peri_66", "mout_bustop_pll_user",
1765d39e55e0SRahul Sharma 			DIV_TOP_PERI2, 20, 4),
1766d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_PERI_AUD, "dout_aclk_peri_aud",
1767d39e55e0SRahul Sharma 			"mout_audtop_pll_user", DIV_TOP_PERI2, 24, 3),
1768d39e55e0SRahul Sharma 
1769d39e55e0SRahul Sharma 	DIV(TOP_DOUT_ACLK_FSYS_200, "dout_aclk_fsys_200",
1770d39e55e0SRahul Sharma 			"mout_bustop_pll_user", DIV_TOP_FSYS0, 0, 3),
1771d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK,
1772d39e55e0SRahul Sharma 			"dout_sclk_fsys_usbdrd30_suspend_clk",
1773d39e55e0SRahul Sharma 			"mout_sclk_fsys_usb", DIV_TOP_FSYS0, 4, 4),
1774d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A, "dout_sclk_fsys_mmc0_sdclkin_a",
1775d39e55e0SRahul Sharma 			"mout_sclk_fsys_mmc0_sdclkin_b",
1776d39e55e0SRahul Sharma 			DIV_TOP_FSYS0, 12, 4),
1777d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B, "dout_sclk_fsys_mmc0_sdclkin_b",
1778d39e55e0SRahul Sharma 			"dout_sclk_fsys_mmc0_sdclkin_a",
1779d39e55e0SRahul Sharma 			DIV_TOP_FSYS0, 16, 8),
1780d39e55e0SRahul Sharma 
1781d39e55e0SRahul Sharma 
1782d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A, "dout_sclk_fsys_mmc1_sdclkin_a",
1783d39e55e0SRahul Sharma 			"mout_sclk_fsys_mmc1_sdclkin_b",
1784d39e55e0SRahul Sharma 			DIV_TOP_FSYS1, 0, 4),
1785d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B, "dout_sclk_fsys_mmc1_sdclkin_b",
1786d39e55e0SRahul Sharma 			"dout_sclk_fsys_mmc1_sdclkin_a",
1787d39e55e0SRahul Sharma 			DIV_TOP_FSYS1, 4, 8),
1788d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A, "dout_sclk_fsys_mmc2_sdclkin_a",
1789d39e55e0SRahul Sharma 			"mout_sclk_fsys_mmc2_sdclkin_b",
1790d39e55e0SRahul Sharma 			DIV_TOP_FSYS1, 12, 4),
1791d39e55e0SRahul Sharma 	DIV(TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B, "dout_sclk_fsys_mmc2_sdclkin_b",
1792d39e55e0SRahul Sharma 			"dout_sclk_fsys_mmc2_sdclkin_a",
1793d39e55e0SRahul Sharma 			DIV_TOP_FSYS1, 16, 8),
1794d39e55e0SRahul Sharma 
1795d39e55e0SRahul Sharma };
1796d39e55e0SRahul Sharma 
1797c10d80f8SKrzysztof Kozlowski static const struct samsung_gate_clock top_gate_clks[] __initconst = {
1798d39e55e0SRahul Sharma 	GATE(TOP_SCLK_MMC0, "sclk_fsys_mmc0_sdclkin",
1799d39e55e0SRahul Sharma 			"dout_sclk_fsys_mmc0_sdclkin_b",
1800d39e55e0SRahul Sharma 			EN_SCLK_TOP, 7, CLK_SET_RATE_PARENT, 0),
1801d39e55e0SRahul Sharma 	GATE(TOP_SCLK_MMC1, "sclk_fsys_mmc1_sdclkin",
1802d39e55e0SRahul Sharma 			"dout_sclk_fsys_mmc1_sdclkin_b",
1803d39e55e0SRahul Sharma 			EN_SCLK_TOP, 8, CLK_SET_RATE_PARENT, 0),
1804d39e55e0SRahul Sharma 	GATE(TOP_SCLK_MMC2, "sclk_fsys_mmc2_sdclkin",
1805d39e55e0SRahul Sharma 			"dout_sclk_fsys_mmc2_sdclkin_b",
1806d39e55e0SRahul Sharma 			EN_SCLK_TOP, 9, CLK_SET_RATE_PARENT, 0),
1807d39e55e0SRahul Sharma 	GATE(TOP_SCLK_FIMD1, "sclk_disp_pixel", "dout_sclk_disp_pixel",
1808d39e55e0SRahul Sharma 			EN_ACLK_TOP, 10, CLK_IGNORE_UNUSED |
1809d39e55e0SRahul Sharma 			CLK_SET_RATE_PARENT, 0),
1810d39e55e0SRahul Sharma };
1811d39e55e0SRahul Sharma 
1812c10d80f8SKrzysztof Kozlowski static const struct samsung_pll_clock top_pll_clks[] __initconst = {
1813d39e55e0SRahul Sharma 	PLL(pll_2550xx, TOP_FOUT_DISP_PLL, "fout_disp_pll", "fin_pll",
1814d39e55e0SRahul Sharma 		DISP_PLL_LOCK, DISP_PLL_CON0,
1815d39e55e0SRahul Sharma 		pll2550_24mhz_tbl),
1816d39e55e0SRahul Sharma 	PLL(pll_2650xx, TOP_FOUT_AUD_PLL, "fout_aud_pll", "fin_pll",
1817d39e55e0SRahul Sharma 		AUD_PLL_LOCK, AUD_PLL_CON0,
1818d39e55e0SRahul Sharma 		pll2650_24mhz_tbl),
1819d39e55e0SRahul Sharma };
1820d39e55e0SRahul Sharma 
18217a23fa0cSChanwoo Choi static const struct samsung_cmu_info top_cmu __initconst = {
18227a23fa0cSChanwoo Choi 	.pll_clks	= top_pll_clks,
18237a23fa0cSChanwoo Choi 	.nr_pll_clks	= ARRAY_SIZE(top_pll_clks),
18247a23fa0cSChanwoo Choi 	.mux_clks	= top_mux_clks,
18257a23fa0cSChanwoo Choi 	.nr_mux_clks	= ARRAY_SIZE(top_mux_clks),
18267a23fa0cSChanwoo Choi 	.div_clks	= top_div_clks,
18277a23fa0cSChanwoo Choi 	.nr_div_clks	= ARRAY_SIZE(top_div_clks),
18287a23fa0cSChanwoo Choi 	.gate_clks	= top_gate_clks,
18297a23fa0cSChanwoo Choi 	.nr_gate_clks	= ARRAY_SIZE(top_gate_clks),
18307a23fa0cSChanwoo Choi 	.fixed_clks	= fixed_rate_clks,
18317a23fa0cSChanwoo Choi 	.nr_fixed_clks	= ARRAY_SIZE(fixed_rate_clks),
18327a23fa0cSChanwoo Choi 	.nr_clk_ids	= TOP_NR_CLK,
18337a23fa0cSChanwoo Choi 	.clk_regs	= top_clk_regs,
18347a23fa0cSChanwoo Choi 	.nr_clk_regs	= ARRAY_SIZE(top_clk_regs),
18357a23fa0cSChanwoo Choi };
18367a23fa0cSChanwoo Choi 
1837d39e55e0SRahul Sharma static void __init exynos5260_clk_top_init(struct device_node *np)
1838d39e55e0SRahul Sharma {
18397a23fa0cSChanwoo Choi 	samsung_cmu_register_one(np, &top_cmu);
1840d39e55e0SRahul Sharma }
1841d39e55e0SRahul Sharma 
1842d39e55e0SRahul Sharma CLK_OF_DECLARE(exynos5260_clk_top, "samsung,exynos5260-clock-top",
1843d39e55e0SRahul Sharma 		exynos5260_clk_top_init);
1844