1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 21241ef94SPadmavathi Venna /* 31241ef94SPadmavathi Venna * Copyright (c) 2013 Samsung Electronics Co., Ltd. 41241ef94SPadmavathi Venna * Author: Padmavathi Venna <padma.v@samsung.com> 51241ef94SPadmavathi Venna * 61241ef94SPadmavathi Venna * Common Clock Framework support for Audio Subsystem Clock Controller. 71241ef94SPadmavathi Venna */ 81241ef94SPadmavathi Venna 96f1ed07aSStephen Boyd #include <linux/slab.h> 101241ef94SPadmavathi Venna #include <linux/io.h> 116f1ed07aSStephen Boyd #include <linux/clk.h> 121241ef94SPadmavathi Venna #include <linux/clk-provider.h> 131241ef94SPadmavathi Venna #include <linux/of_address.h> 147c3ca061SSylwester Nawrocki #include <linux/of_device.h> 15b37a4224SAndrew Bresticker #include <linux/module.h> 16b37a4224SAndrew Bresticker #include <linux/platform_device.h> 17ae432a9bSMarek Szyprowski #include <linux/pm_runtime.h> 181241ef94SPadmavathi Venna 19602408e3STushar Behera #include <dt-bindings/clock/exynos-audss-clk.h> 201241ef94SPadmavathi Venna 211241ef94SPadmavathi Venna static DEFINE_SPINLOCK(lock); 221241ef94SPadmavathi Venna static void __iomem *reg_base; 235b2c3da1SMarek Szyprowski static struct clk_hw_onecell_data *clk_data; 24f1e9203eSKrzysztof Kozlowski /* 25f1e9203eSKrzysztof Kozlowski * On Exynos5420 this will be a clock which has to be enabled before any 26f1e9203eSKrzysztof Kozlowski * access to audss registers. Typically a child of EPLL. 27f1e9203eSKrzysztof Kozlowski * 28f1e9203eSKrzysztof Kozlowski * On other platforms this will be -ENODEV. 29f1e9203eSKrzysztof Kozlowski */ 30f1e9203eSKrzysztof Kozlowski static struct clk *epll; 311241ef94SPadmavathi Venna 321241ef94SPadmavathi Venna #define ASS_CLK_SRC 0x0 331241ef94SPadmavathi Venna #define ASS_CLK_DIV 0x4 341241ef94SPadmavathi Venna #define ASS_CLK_GATE 0x8 351241ef94SPadmavathi Venna 361241ef94SPadmavathi Venna static unsigned long reg_save[][2] = { 371241ef94SPadmavathi Venna { ASS_CLK_SRC, 0 }, 381241ef94SPadmavathi Venna { ASS_CLK_DIV, 0 }, 391241ef94SPadmavathi Venna { ASS_CLK_GATE, 0 }, 401241ef94SPadmavathi Venna }; 411241ef94SPadmavathi Venna 42ae432a9bSMarek Szyprowski static int __maybe_unused exynos_audss_clk_suspend(struct device *dev) 431241ef94SPadmavathi Venna { 441241ef94SPadmavathi Venna int i; 451241ef94SPadmavathi Venna 461241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 471241ef94SPadmavathi Venna reg_save[i][1] = readl(reg_base + reg_save[i][0]); 481241ef94SPadmavathi Venna 491241ef94SPadmavathi Venna return 0; 501241ef94SPadmavathi Venna } 511241ef94SPadmavathi Venna 52ae432a9bSMarek Szyprowski static int __maybe_unused exynos_audss_clk_resume(struct device *dev) 531241ef94SPadmavathi Venna { 541241ef94SPadmavathi Venna int i; 551241ef94SPadmavathi Venna 561241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 571241ef94SPadmavathi Venna writel(reg_save[i][1], reg_base + reg_save[i][0]); 581241ef94SPadmavathi Venna 59a5b16dfaSMarek Szyprowski return 0; 60a5b16dfaSMarek Szyprowski } 611241ef94SPadmavathi Venna 627c3ca061SSylwester Nawrocki struct exynos_audss_clk_drvdata { 637c3ca061SSylwester Nawrocki unsigned int has_adma_clk:1; 642ec865b7SSylwester Nawrocki unsigned int has_mst_clk:1; 657c3ca061SSylwester Nawrocki unsigned int enable_epll:1; 667c3ca061SSylwester Nawrocki unsigned int num_clks; 677c3ca061SSylwester Nawrocki }; 687c3ca061SSylwester Nawrocki 697c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos4210_drvdata = { 707c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 715bb4053bSKrzysztof Kozlowski .enable_epll = 1, 727c3ca061SSylwester Nawrocki }; 737c3ca061SSylwester Nawrocki 742ec865b7SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5410_drvdata = { 752ec865b7SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 762ec865b7SSylwester Nawrocki .has_mst_clk = 1, 772ec865b7SSylwester Nawrocki }; 782ec865b7SSylwester Nawrocki 797c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5420_drvdata = { 807c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS, 817c3ca061SSylwester Nawrocki .has_adma_clk = 1, 827c3ca061SSylwester Nawrocki .enable_epll = 1, 837c3ca061SSylwester Nawrocki }; 847c3ca061SSylwester Nawrocki 853538a2cfSAndrew Bresticker static const struct of_device_id exynos_audss_clk_of_match[] = { 867c3ca061SSylwester Nawrocki { 877c3ca061SSylwester Nawrocki .compatible = "samsung,exynos4210-audss-clock", 887c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 897c3ca061SSylwester Nawrocki }, { 907c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5250-audss-clock", 917c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 927c3ca061SSylwester Nawrocki }, { 932ec865b7SSylwester Nawrocki .compatible = "samsung,exynos5410-audss-clock", 942ec865b7SSylwester Nawrocki .data = &exynos5410_drvdata, 952ec865b7SSylwester Nawrocki }, { 967c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5420-audss-clock", 977c3ca061SSylwester Nawrocki .data = &exynos5420_drvdata, 987c3ca061SSylwester Nawrocki }, 993538a2cfSAndrew Bresticker { }, 1003538a2cfSAndrew Bresticker }; 10134b89b29SJavier Martinez Canillas MODULE_DEVICE_TABLE(of, exynos_audss_clk_of_match); 1023538a2cfSAndrew Bresticker 10327c76c43SKrzysztof Kozlowski static void exynos_audss_clk_teardown(void) 10427c76c43SKrzysztof Kozlowski { 10527c76c43SKrzysztof Kozlowski int i; 10627c76c43SKrzysztof Kozlowski 10727c76c43SKrzysztof Kozlowski for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) { 1085b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1095b2c3da1SMarek Szyprowski clk_hw_unregister_mux(clk_data->hws[i]); 11027c76c43SKrzysztof Kozlowski } 11127c76c43SKrzysztof Kozlowski 11227c76c43SKrzysztof Kozlowski for (; i < EXYNOS_SRP_CLK; i++) { 1135b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1145b2c3da1SMarek Szyprowski clk_hw_unregister_divider(clk_data->hws[i]); 11527c76c43SKrzysztof Kozlowski } 11627c76c43SKrzysztof Kozlowski 1175b2c3da1SMarek Szyprowski for (; i < clk_data->num; i++) { 1185b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1195b2c3da1SMarek Szyprowski clk_hw_unregister_gate(clk_data->hws[i]); 12027c76c43SKrzysztof Kozlowski } 12127c76c43SKrzysztof Kozlowski } 12227c76c43SKrzysztof Kozlowski 1231241ef94SPadmavathi Venna /* register exynos_audss clocks */ 124b37a4224SAndrew Bresticker static int exynos_audss_clk_probe(struct platform_device *pdev) 1251241ef94SPadmavathi Venna { 126547f3350SAndrew Bresticker const char *mout_audss_p[] = {"fin_pll", "fout_epll"}; 127547f3350SAndrew Bresticker const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"}; 128547f3350SAndrew Bresticker const char *sclk_pcm_p = "sclk_pcm0"; 129547f3350SAndrew Bresticker struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in; 1307c3ca061SSylwester Nawrocki const struct exynos_audss_clk_drvdata *variant; 1315b2c3da1SMarek Szyprowski struct clk_hw **clk_table; 1327c3ca061SSylwester Nawrocki struct resource *res; 133232d7e47SMarek Szyprowski struct device *dev = &pdev->dev; 1347c3ca061SSylwester Nawrocki int i, ret = 0; 1353538a2cfSAndrew Bresticker 1367c3ca061SSylwester Nawrocki variant = of_device_get_match_data(&pdev->dev); 1377c3ca061SSylwester Nawrocki if (!variant) 1383538a2cfSAndrew Bresticker return -EINVAL; 139b37a4224SAndrew Bresticker 140b37a4224SAndrew Bresticker res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 141232d7e47SMarek Szyprowski reg_base = devm_ioremap_resource(dev, res); 142073f698dSWei Yongjun if (IS_ERR(reg_base)) 143b37a4224SAndrew Bresticker return PTR_ERR(reg_base); 1447c3ca061SSylwester Nawrocki 145f1e9203eSKrzysztof Kozlowski epll = ERR_PTR(-ENODEV); 1461241ef94SPadmavathi Venna 147232d7e47SMarek Szyprowski clk_data = devm_kzalloc(dev, 1480ed2dd03SKees Cook struct_size(clk_data, hws, 1490ed2dd03SKees Cook EXYNOS_AUDSS_MAX_CLKS), 1501241ef94SPadmavathi Venna GFP_KERNEL); 1515b2c3da1SMarek Szyprowski if (!clk_data) 152b37a4224SAndrew Bresticker return -ENOMEM; 1531241ef94SPadmavathi Venna 1545b2c3da1SMarek Szyprowski clk_data->num = variant->num_clks; 1555b2c3da1SMarek Szyprowski clk_table = clk_data->hws; 1561241ef94SPadmavathi Venna 157232d7e47SMarek Szyprowski pll_ref = devm_clk_get(dev, "pll_ref"); 158232d7e47SMarek Szyprowski pll_in = devm_clk_get(dev, "pll_in"); 159547f3350SAndrew Bresticker if (!IS_ERR(pll_ref)) 160547f3350SAndrew Bresticker mout_audss_p[0] = __clk_get_name(pll_ref); 161f1e9203eSKrzysztof Kozlowski if (!IS_ERR(pll_in)) { 162547f3350SAndrew Bresticker mout_audss_p[1] = __clk_get_name(pll_in); 163f1e9203eSKrzysztof Kozlowski 1647c3ca061SSylwester Nawrocki if (variant->enable_epll) { 165f1e9203eSKrzysztof Kozlowski epll = pll_in; 166f1e9203eSKrzysztof Kozlowski 167f1e9203eSKrzysztof Kozlowski ret = clk_prepare_enable(epll); 168f1e9203eSKrzysztof Kozlowski if (ret) { 169232d7e47SMarek Szyprowski dev_err(dev, 170f1e9203eSKrzysztof Kozlowski "failed to prepare the epll clock\n"); 171f1e9203eSKrzysztof Kozlowski return ret; 172f1e9203eSKrzysztof Kozlowski } 173f1e9203eSKrzysztof Kozlowski } 174f1e9203eSKrzysztof Kozlowski } 175ae432a9bSMarek Szyprowski 176ae432a9bSMarek Szyprowski /* 177ae432a9bSMarek Szyprowski * Enable runtime PM here to allow the clock core using runtime PM 178ae432a9bSMarek Szyprowski * for the registered clocks. Additionally, we increase the runtime 179ae432a9bSMarek Szyprowski * PM usage count before registering the clocks, to prevent the 180ae432a9bSMarek Szyprowski * clock core from runtime suspending the device. 181ae432a9bSMarek Szyprowski */ 182ae432a9bSMarek Szyprowski pm_runtime_get_noresume(dev); 183ae432a9bSMarek Szyprowski pm_runtime_set_active(dev); 184ae432a9bSMarek Szyprowski pm_runtime_enable(dev); 185ae432a9bSMarek Szyprowski 186ae432a9bSMarek Szyprowski clk_table[EXYNOS_MOUT_AUDSS] = clk_hw_register_mux(dev, "mout_audss", 187819c1de3SJames Hogan mout_audss_p, ARRAY_SIZE(mout_audss_p), 1887df45a53SSylwester Nawrocki CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT, 1891241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 0, 1, 0, &lock); 1901241ef94SPadmavathi Venna 191232d7e47SMarek Szyprowski cdclk = devm_clk_get(dev, "cdclk"); 192232d7e47SMarek Szyprowski sclk_audio = devm_clk_get(dev, "sclk_audio"); 193547f3350SAndrew Bresticker if (!IS_ERR(cdclk)) 194547f3350SAndrew Bresticker mout_i2s_p[1] = __clk_get_name(cdclk); 195547f3350SAndrew Bresticker if (!IS_ERR(sclk_audio)) 196547f3350SAndrew Bresticker mout_i2s_p[2] = __clk_get_name(sclk_audio); 197ae432a9bSMarek Szyprowski clk_table[EXYNOS_MOUT_I2S] = clk_hw_register_mux(dev, "mout_i2s", 198819c1de3SJames Hogan mout_i2s_p, ARRAY_SIZE(mout_i2s_p), 199819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 2001241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 2, 2, 0, &lock); 2011241ef94SPadmavathi Venna 202ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_SRP] = clk_hw_register_divider(dev, "dout_srp", 2037df45a53SSylwester Nawrocki "mout_audss", CLK_SET_RATE_PARENT, 2047df45a53SSylwester Nawrocki reg_base + ASS_CLK_DIV, 0, 4, 0, &lock); 2051241ef94SPadmavathi Venna 206ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_AUD_BUS] = clk_hw_register_divider(dev, 2077df45a53SSylwester Nawrocki "dout_aud_bus", "dout_srp", CLK_SET_RATE_PARENT, 2081241ef94SPadmavathi Venna reg_base + ASS_CLK_DIV, 4, 4, 0, &lock); 2091241ef94SPadmavathi Venna 210ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_I2S] = clk_hw_register_divider(dev, "dout_i2s", 2111241ef94SPadmavathi Venna "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0, 2121241ef94SPadmavathi Venna &lock); 2131241ef94SPadmavathi Venna 214ae432a9bSMarek Szyprowski clk_table[EXYNOS_SRP_CLK] = clk_hw_register_gate(dev, "srp_clk", 2151241ef94SPadmavathi Venna "dout_srp", CLK_SET_RATE_PARENT, 2161241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 0, 0, &lock); 2171241ef94SPadmavathi Venna 218ae432a9bSMarek Szyprowski clk_table[EXYNOS_I2S_BUS] = clk_hw_register_gate(dev, "i2s_bus", 2191241ef94SPadmavathi Venna "dout_aud_bus", CLK_SET_RATE_PARENT, 2201241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 2, 0, &lock); 2211241ef94SPadmavathi Venna 222ae432a9bSMarek Szyprowski clk_table[EXYNOS_SCLK_I2S] = clk_hw_register_gate(dev, "sclk_i2s", 2231241ef94SPadmavathi Venna "dout_i2s", CLK_SET_RATE_PARENT, 2241241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 3, 0, &lock); 2251241ef94SPadmavathi Venna 226ae432a9bSMarek Szyprowski clk_table[EXYNOS_PCM_BUS] = clk_hw_register_gate(dev, "pcm_bus", 2271241ef94SPadmavathi Venna "sclk_pcm", CLK_SET_RATE_PARENT, 2281241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 4, 0, &lock); 2291241ef94SPadmavathi Venna 230232d7e47SMarek Szyprowski sclk_pcm_in = devm_clk_get(dev, "sclk_pcm_in"); 231547f3350SAndrew Bresticker if (!IS_ERR(sclk_pcm_in)) 232547f3350SAndrew Bresticker sclk_pcm_p = __clk_get_name(sclk_pcm_in); 233ae432a9bSMarek Szyprowski clk_table[EXYNOS_SCLK_PCM] = clk_hw_register_gate(dev, "sclk_pcm", 234547f3350SAndrew Bresticker sclk_pcm_p, CLK_SET_RATE_PARENT, 2351241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 5, 0, &lock); 2361241ef94SPadmavathi Venna 2377c3ca061SSylwester Nawrocki if (variant->has_adma_clk) { 238ae432a9bSMarek Szyprowski clk_table[EXYNOS_ADMA] = clk_hw_register_gate(dev, "adma", 2393538a2cfSAndrew Bresticker "dout_srp", CLK_SET_RATE_PARENT, 2403538a2cfSAndrew Bresticker reg_base + ASS_CLK_GATE, 9, 0, &lock); 2413538a2cfSAndrew Bresticker } 2423538a2cfSAndrew Bresticker 2435b2c3da1SMarek Szyprowski for (i = 0; i < clk_data->num; i++) { 244b37a4224SAndrew Bresticker if (IS_ERR(clk_table[i])) { 245232d7e47SMarek Szyprowski dev_err(dev, "failed to register clock %d\n", i); 246b37a4224SAndrew Bresticker ret = PTR_ERR(clk_table[i]); 247b37a4224SAndrew Bresticker goto unregister; 248b37a4224SAndrew Bresticker } 249b37a4224SAndrew Bresticker } 250b37a4224SAndrew Bresticker 251232d7e47SMarek Szyprowski ret = of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get, 2525b2c3da1SMarek Szyprowski clk_data); 253b37a4224SAndrew Bresticker if (ret) { 254232d7e47SMarek Szyprowski dev_err(dev, "failed to add clock provider\n"); 255b37a4224SAndrew Bresticker goto unregister; 256b37a4224SAndrew Bresticker } 257b37a4224SAndrew Bresticker 258ae432a9bSMarek Szyprowski pm_runtime_put_sync(dev); 259ae432a9bSMarek Szyprowski 260b37a4224SAndrew Bresticker return 0; 261b37a4224SAndrew Bresticker 262b37a4224SAndrew Bresticker unregister: 26327c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 264ae432a9bSMarek Szyprowski pm_runtime_put_sync(dev); 265ae432a9bSMarek Szyprowski pm_runtime_disable(dev); 266b37a4224SAndrew Bresticker 267f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 268f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 269f1e9203eSKrzysztof Kozlowski 270b37a4224SAndrew Bresticker return ret; 271b37a4224SAndrew Bresticker } 272b37a4224SAndrew Bresticker 273b37a4224SAndrew Bresticker static int exynos_audss_clk_remove(struct platform_device *pdev) 274b37a4224SAndrew Bresticker { 275b37a4224SAndrew Bresticker of_clk_del_provider(pdev->dev.of_node); 276b37a4224SAndrew Bresticker 27727c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 278ae432a9bSMarek Szyprowski pm_runtime_disable(&pdev->dev); 279b37a4224SAndrew Bresticker 280f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 281f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 282f1e9203eSKrzysztof Kozlowski 283b37a4224SAndrew Bresticker return 0; 284b37a4224SAndrew Bresticker } 285b37a4224SAndrew Bresticker 286a5b16dfaSMarek Szyprowski static const struct dev_pm_ops exynos_audss_clk_pm_ops = { 287ae432a9bSMarek Szyprowski SET_RUNTIME_PM_OPS(exynos_audss_clk_suspend, exynos_audss_clk_resume, 288ae432a9bSMarek Szyprowski NULL) 289ae432a9bSMarek Szyprowski SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 290ae432a9bSMarek Szyprowski pm_runtime_force_resume) 291a5b16dfaSMarek Szyprowski }; 292a5b16dfaSMarek Szyprowski 293b37a4224SAndrew Bresticker static struct platform_driver exynos_audss_clk_driver = { 294b37a4224SAndrew Bresticker .driver = { 295b37a4224SAndrew Bresticker .name = "exynos-audss-clk", 296b37a4224SAndrew Bresticker .of_match_table = exynos_audss_clk_of_match, 297a5b16dfaSMarek Szyprowski .pm = &exynos_audss_clk_pm_ops, 298b37a4224SAndrew Bresticker }, 299b37a4224SAndrew Bresticker .probe = exynos_audss_clk_probe, 300b37a4224SAndrew Bresticker .remove = exynos_audss_clk_remove, 301b37a4224SAndrew Bresticker }; 302b37a4224SAndrew Bresticker 3034d252fd5SSylwester Nawrocki module_platform_driver(exynos_audss_clk_driver); 304b37a4224SAndrew Bresticker 305b37a4224SAndrew Bresticker MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>"); 306b37a4224SAndrew Bresticker MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller"); 307b37a4224SAndrew Bresticker MODULE_LICENSE("GPL v2"); 308b37a4224SAndrew Bresticker MODULE_ALIAS("platform:exynos-audss-clk"); 309