1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 21241ef94SPadmavathi Venna /* 31241ef94SPadmavathi Venna * Copyright (c) 2013 Samsung Electronics Co., Ltd. 41241ef94SPadmavathi Venna * Author: Padmavathi Venna <padma.v@samsung.com> 51241ef94SPadmavathi Venna * 61241ef94SPadmavathi Venna * Common Clock Framework support for Audio Subsystem Clock Controller. 71241ef94SPadmavathi Venna */ 81241ef94SPadmavathi Venna 96f1ed07aSStephen Boyd #include <linux/slab.h> 101241ef94SPadmavathi Venna #include <linux/io.h> 116f1ed07aSStephen Boyd #include <linux/clk.h> 121241ef94SPadmavathi Venna #include <linux/clk-provider.h> 131241ef94SPadmavathi Venna #include <linux/of_address.h> 147c3ca061SSylwester Nawrocki #include <linux/of_device.h> 15b37a4224SAndrew Bresticker #include <linux/module.h> 16b37a4224SAndrew Bresticker #include <linux/platform_device.h> 17ae432a9bSMarek Szyprowski #include <linux/pm_runtime.h> 181241ef94SPadmavathi Venna 19602408e3STushar Behera #include <dt-bindings/clock/exynos-audss-clk.h> 201241ef94SPadmavathi Venna 211241ef94SPadmavathi Venna static DEFINE_SPINLOCK(lock); 221241ef94SPadmavathi Venna static void __iomem *reg_base; 235b2c3da1SMarek Szyprowski static struct clk_hw_onecell_data *clk_data; 24f1e9203eSKrzysztof Kozlowski /* 25f1e9203eSKrzysztof Kozlowski * On Exynos5420 this will be a clock which has to be enabled before any 26f1e9203eSKrzysztof Kozlowski * access to audss registers. Typically a child of EPLL. 27f1e9203eSKrzysztof Kozlowski * 28f1e9203eSKrzysztof Kozlowski * On other platforms this will be -ENODEV. 29f1e9203eSKrzysztof Kozlowski */ 30f1e9203eSKrzysztof Kozlowski static struct clk *epll; 311241ef94SPadmavathi Venna 321241ef94SPadmavathi Venna #define ASS_CLK_SRC 0x0 331241ef94SPadmavathi Venna #define ASS_CLK_DIV 0x4 341241ef94SPadmavathi Venna #define ASS_CLK_GATE 0x8 351241ef94SPadmavathi Venna 361241ef94SPadmavathi Venna static unsigned long reg_save[][2] = { 371241ef94SPadmavathi Venna { ASS_CLK_SRC, 0 }, 381241ef94SPadmavathi Venna { ASS_CLK_DIV, 0 }, 391241ef94SPadmavathi Venna { ASS_CLK_GATE, 0 }, 401241ef94SPadmavathi Venna }; 411241ef94SPadmavathi Venna 42ae432a9bSMarek Szyprowski static int __maybe_unused exynos_audss_clk_suspend(struct device *dev) 431241ef94SPadmavathi Venna { 441241ef94SPadmavathi Venna int i; 451241ef94SPadmavathi Venna 461241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 471241ef94SPadmavathi Venna reg_save[i][1] = readl(reg_base + reg_save[i][0]); 481241ef94SPadmavathi Venna 491241ef94SPadmavathi Venna return 0; 501241ef94SPadmavathi Venna } 511241ef94SPadmavathi Venna 52ae432a9bSMarek Szyprowski static int __maybe_unused exynos_audss_clk_resume(struct device *dev) 531241ef94SPadmavathi Venna { 541241ef94SPadmavathi Venna int i; 551241ef94SPadmavathi Venna 561241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 571241ef94SPadmavathi Venna writel(reg_save[i][1], reg_base + reg_save[i][0]); 581241ef94SPadmavathi Venna 59a5b16dfaSMarek Szyprowski return 0; 60a5b16dfaSMarek Szyprowski } 611241ef94SPadmavathi Venna 627c3ca061SSylwester Nawrocki struct exynos_audss_clk_drvdata { 637c3ca061SSylwester Nawrocki unsigned int has_adma_clk:1; 642ec865b7SSylwester Nawrocki unsigned int has_mst_clk:1; 657c3ca061SSylwester Nawrocki unsigned int enable_epll:1; 667c3ca061SSylwester Nawrocki unsigned int num_clks; 677c3ca061SSylwester Nawrocki }; 687c3ca061SSylwester Nawrocki 697c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos4210_drvdata = { 707c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 715bb4053bSKrzysztof Kozlowski .enable_epll = 1, 727c3ca061SSylwester Nawrocki }; 737c3ca061SSylwester Nawrocki 742ec865b7SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5410_drvdata = { 752ec865b7SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 762ec865b7SSylwester Nawrocki .has_mst_clk = 1, 772ec865b7SSylwester Nawrocki }; 782ec865b7SSylwester Nawrocki 797c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5420_drvdata = { 807c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS, 817c3ca061SSylwester Nawrocki .has_adma_clk = 1, 827c3ca061SSylwester Nawrocki .enable_epll = 1, 837c3ca061SSylwester Nawrocki }; 847c3ca061SSylwester Nawrocki 853538a2cfSAndrew Bresticker static const struct of_device_id exynos_audss_clk_of_match[] = { 867c3ca061SSylwester Nawrocki { 877c3ca061SSylwester Nawrocki .compatible = "samsung,exynos4210-audss-clock", 887c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 897c3ca061SSylwester Nawrocki }, { 907c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5250-audss-clock", 917c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 927c3ca061SSylwester Nawrocki }, { 932ec865b7SSylwester Nawrocki .compatible = "samsung,exynos5410-audss-clock", 942ec865b7SSylwester Nawrocki .data = &exynos5410_drvdata, 952ec865b7SSylwester Nawrocki }, { 967c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5420-audss-clock", 977c3ca061SSylwester Nawrocki .data = &exynos5420_drvdata, 987c3ca061SSylwester Nawrocki }, 993538a2cfSAndrew Bresticker { }, 1003538a2cfSAndrew Bresticker }; 10134b89b29SJavier Martinez Canillas MODULE_DEVICE_TABLE(of, exynos_audss_clk_of_match); 1023538a2cfSAndrew Bresticker 10327c76c43SKrzysztof Kozlowski static void exynos_audss_clk_teardown(void) 10427c76c43SKrzysztof Kozlowski { 10527c76c43SKrzysztof Kozlowski int i; 10627c76c43SKrzysztof Kozlowski 10727c76c43SKrzysztof Kozlowski for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) { 1085b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1095b2c3da1SMarek Szyprowski clk_hw_unregister_mux(clk_data->hws[i]); 11027c76c43SKrzysztof Kozlowski } 11127c76c43SKrzysztof Kozlowski 11227c76c43SKrzysztof Kozlowski for (; i < EXYNOS_SRP_CLK; i++) { 1135b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1145b2c3da1SMarek Szyprowski clk_hw_unregister_divider(clk_data->hws[i]); 11527c76c43SKrzysztof Kozlowski } 11627c76c43SKrzysztof Kozlowski 1175b2c3da1SMarek Szyprowski for (; i < clk_data->num; i++) { 1185b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1195b2c3da1SMarek Szyprowski clk_hw_unregister_gate(clk_data->hws[i]); 12027c76c43SKrzysztof Kozlowski } 12127c76c43SKrzysztof Kozlowski } 12227c76c43SKrzysztof Kozlowski 1231241ef94SPadmavathi Venna /* register exynos_audss clocks */ 124b37a4224SAndrew Bresticker static int exynos_audss_clk_probe(struct platform_device *pdev) 1251241ef94SPadmavathi Venna { 126547f3350SAndrew Bresticker const char *mout_audss_p[] = {"fin_pll", "fout_epll"}; 127547f3350SAndrew Bresticker const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"}; 128547f3350SAndrew Bresticker const char *sclk_pcm_p = "sclk_pcm0"; 129547f3350SAndrew Bresticker struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in; 1307c3ca061SSylwester Nawrocki const struct exynos_audss_clk_drvdata *variant; 1315b2c3da1SMarek Szyprowski struct clk_hw **clk_table; 132232d7e47SMarek Szyprowski struct device *dev = &pdev->dev; 1337c3ca061SSylwester Nawrocki int i, ret = 0; 1343538a2cfSAndrew Bresticker 1357c3ca061SSylwester Nawrocki variant = of_device_get_match_data(&pdev->dev); 1367c3ca061SSylwester Nawrocki if (!variant) 1373538a2cfSAndrew Bresticker return -EINVAL; 138b37a4224SAndrew Bresticker 139*c5c1a0acSCai Huoqing reg_base = devm_platform_ioremap_resource(pdev, 0); 140073f698dSWei Yongjun if (IS_ERR(reg_base)) 141b37a4224SAndrew Bresticker return PTR_ERR(reg_base); 1427c3ca061SSylwester Nawrocki 143f1e9203eSKrzysztof Kozlowski epll = ERR_PTR(-ENODEV); 1441241ef94SPadmavathi Venna 145232d7e47SMarek Szyprowski clk_data = devm_kzalloc(dev, 1460ed2dd03SKees Cook struct_size(clk_data, hws, 1470ed2dd03SKees Cook EXYNOS_AUDSS_MAX_CLKS), 1481241ef94SPadmavathi Venna GFP_KERNEL); 1495b2c3da1SMarek Szyprowski if (!clk_data) 150b37a4224SAndrew Bresticker return -ENOMEM; 1511241ef94SPadmavathi Venna 1525b2c3da1SMarek Szyprowski clk_data->num = variant->num_clks; 1535b2c3da1SMarek Szyprowski clk_table = clk_data->hws; 1541241ef94SPadmavathi Venna 155232d7e47SMarek Szyprowski pll_ref = devm_clk_get(dev, "pll_ref"); 156232d7e47SMarek Szyprowski pll_in = devm_clk_get(dev, "pll_in"); 157547f3350SAndrew Bresticker if (!IS_ERR(pll_ref)) 158547f3350SAndrew Bresticker mout_audss_p[0] = __clk_get_name(pll_ref); 159f1e9203eSKrzysztof Kozlowski if (!IS_ERR(pll_in)) { 160547f3350SAndrew Bresticker mout_audss_p[1] = __clk_get_name(pll_in); 161f1e9203eSKrzysztof Kozlowski 1627c3ca061SSylwester Nawrocki if (variant->enable_epll) { 163f1e9203eSKrzysztof Kozlowski epll = pll_in; 164f1e9203eSKrzysztof Kozlowski 165f1e9203eSKrzysztof Kozlowski ret = clk_prepare_enable(epll); 166f1e9203eSKrzysztof Kozlowski if (ret) { 167232d7e47SMarek Szyprowski dev_err(dev, 168f1e9203eSKrzysztof Kozlowski "failed to prepare the epll clock\n"); 169f1e9203eSKrzysztof Kozlowski return ret; 170f1e9203eSKrzysztof Kozlowski } 171f1e9203eSKrzysztof Kozlowski } 172f1e9203eSKrzysztof Kozlowski } 173ae432a9bSMarek Szyprowski 174ae432a9bSMarek Szyprowski /* 175ae432a9bSMarek Szyprowski * Enable runtime PM here to allow the clock core using runtime PM 176ae432a9bSMarek Szyprowski * for the registered clocks. Additionally, we increase the runtime 177ae432a9bSMarek Szyprowski * PM usage count before registering the clocks, to prevent the 178ae432a9bSMarek Szyprowski * clock core from runtime suspending the device. 179ae432a9bSMarek Szyprowski */ 180ae432a9bSMarek Szyprowski pm_runtime_get_noresume(dev); 181ae432a9bSMarek Szyprowski pm_runtime_set_active(dev); 182ae432a9bSMarek Szyprowski pm_runtime_enable(dev); 183ae432a9bSMarek Szyprowski 184ae432a9bSMarek Szyprowski clk_table[EXYNOS_MOUT_AUDSS] = clk_hw_register_mux(dev, "mout_audss", 185819c1de3SJames Hogan mout_audss_p, ARRAY_SIZE(mout_audss_p), 1867df45a53SSylwester Nawrocki CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT, 1871241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 0, 1, 0, &lock); 1881241ef94SPadmavathi Venna 189232d7e47SMarek Szyprowski cdclk = devm_clk_get(dev, "cdclk"); 190232d7e47SMarek Szyprowski sclk_audio = devm_clk_get(dev, "sclk_audio"); 191547f3350SAndrew Bresticker if (!IS_ERR(cdclk)) 192547f3350SAndrew Bresticker mout_i2s_p[1] = __clk_get_name(cdclk); 193547f3350SAndrew Bresticker if (!IS_ERR(sclk_audio)) 194547f3350SAndrew Bresticker mout_i2s_p[2] = __clk_get_name(sclk_audio); 195ae432a9bSMarek Szyprowski clk_table[EXYNOS_MOUT_I2S] = clk_hw_register_mux(dev, "mout_i2s", 196819c1de3SJames Hogan mout_i2s_p, ARRAY_SIZE(mout_i2s_p), 197819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 1981241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 2, 2, 0, &lock); 1991241ef94SPadmavathi Venna 200ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_SRP] = clk_hw_register_divider(dev, "dout_srp", 2017df45a53SSylwester Nawrocki "mout_audss", CLK_SET_RATE_PARENT, 2027df45a53SSylwester Nawrocki reg_base + ASS_CLK_DIV, 0, 4, 0, &lock); 2031241ef94SPadmavathi Venna 204ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_AUD_BUS] = clk_hw_register_divider(dev, 2057df45a53SSylwester Nawrocki "dout_aud_bus", "dout_srp", CLK_SET_RATE_PARENT, 2061241ef94SPadmavathi Venna reg_base + ASS_CLK_DIV, 4, 4, 0, &lock); 2071241ef94SPadmavathi Venna 208ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_I2S] = clk_hw_register_divider(dev, "dout_i2s", 2091241ef94SPadmavathi Venna "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0, 2101241ef94SPadmavathi Venna &lock); 2111241ef94SPadmavathi Venna 212ae432a9bSMarek Szyprowski clk_table[EXYNOS_SRP_CLK] = clk_hw_register_gate(dev, "srp_clk", 2131241ef94SPadmavathi Venna "dout_srp", CLK_SET_RATE_PARENT, 2141241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 0, 0, &lock); 2151241ef94SPadmavathi Venna 216ae432a9bSMarek Szyprowski clk_table[EXYNOS_I2S_BUS] = clk_hw_register_gate(dev, "i2s_bus", 2171241ef94SPadmavathi Venna "dout_aud_bus", CLK_SET_RATE_PARENT, 2181241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 2, 0, &lock); 2191241ef94SPadmavathi Venna 220ae432a9bSMarek Szyprowski clk_table[EXYNOS_SCLK_I2S] = clk_hw_register_gate(dev, "sclk_i2s", 2211241ef94SPadmavathi Venna "dout_i2s", CLK_SET_RATE_PARENT, 2221241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 3, 0, &lock); 2231241ef94SPadmavathi Venna 224ae432a9bSMarek Szyprowski clk_table[EXYNOS_PCM_BUS] = clk_hw_register_gate(dev, "pcm_bus", 2251241ef94SPadmavathi Venna "sclk_pcm", CLK_SET_RATE_PARENT, 2261241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 4, 0, &lock); 2271241ef94SPadmavathi Venna 228232d7e47SMarek Szyprowski sclk_pcm_in = devm_clk_get(dev, "sclk_pcm_in"); 229547f3350SAndrew Bresticker if (!IS_ERR(sclk_pcm_in)) 230547f3350SAndrew Bresticker sclk_pcm_p = __clk_get_name(sclk_pcm_in); 231ae432a9bSMarek Szyprowski clk_table[EXYNOS_SCLK_PCM] = clk_hw_register_gate(dev, "sclk_pcm", 232547f3350SAndrew Bresticker sclk_pcm_p, CLK_SET_RATE_PARENT, 2331241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 5, 0, &lock); 2341241ef94SPadmavathi Venna 2357c3ca061SSylwester Nawrocki if (variant->has_adma_clk) { 236ae432a9bSMarek Szyprowski clk_table[EXYNOS_ADMA] = clk_hw_register_gate(dev, "adma", 2373538a2cfSAndrew Bresticker "dout_srp", CLK_SET_RATE_PARENT, 2383538a2cfSAndrew Bresticker reg_base + ASS_CLK_GATE, 9, 0, &lock); 2393538a2cfSAndrew Bresticker } 2403538a2cfSAndrew Bresticker 2415b2c3da1SMarek Szyprowski for (i = 0; i < clk_data->num; i++) { 242b37a4224SAndrew Bresticker if (IS_ERR(clk_table[i])) { 243232d7e47SMarek Szyprowski dev_err(dev, "failed to register clock %d\n", i); 244b37a4224SAndrew Bresticker ret = PTR_ERR(clk_table[i]); 245b37a4224SAndrew Bresticker goto unregister; 246b37a4224SAndrew Bresticker } 247b37a4224SAndrew Bresticker } 248b37a4224SAndrew Bresticker 249232d7e47SMarek Szyprowski ret = of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get, 2505b2c3da1SMarek Szyprowski clk_data); 251b37a4224SAndrew Bresticker if (ret) { 252232d7e47SMarek Szyprowski dev_err(dev, "failed to add clock provider\n"); 253b37a4224SAndrew Bresticker goto unregister; 254b37a4224SAndrew Bresticker } 255b37a4224SAndrew Bresticker 256ae432a9bSMarek Szyprowski pm_runtime_put_sync(dev); 257ae432a9bSMarek Szyprowski 258b37a4224SAndrew Bresticker return 0; 259b37a4224SAndrew Bresticker 260b37a4224SAndrew Bresticker unregister: 26127c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 262ae432a9bSMarek Szyprowski pm_runtime_put_sync(dev); 263ae432a9bSMarek Szyprowski pm_runtime_disable(dev); 264b37a4224SAndrew Bresticker 265f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 266f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 267f1e9203eSKrzysztof Kozlowski 268b37a4224SAndrew Bresticker return ret; 269b37a4224SAndrew Bresticker } 270b37a4224SAndrew Bresticker 271b37a4224SAndrew Bresticker static int exynos_audss_clk_remove(struct platform_device *pdev) 272b37a4224SAndrew Bresticker { 273b37a4224SAndrew Bresticker of_clk_del_provider(pdev->dev.of_node); 274b37a4224SAndrew Bresticker 27527c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 276ae432a9bSMarek Szyprowski pm_runtime_disable(&pdev->dev); 277b37a4224SAndrew Bresticker 278f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 279f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 280f1e9203eSKrzysztof Kozlowski 281b37a4224SAndrew Bresticker return 0; 282b37a4224SAndrew Bresticker } 283b37a4224SAndrew Bresticker 284a5b16dfaSMarek Szyprowski static const struct dev_pm_ops exynos_audss_clk_pm_ops = { 285ae432a9bSMarek Szyprowski SET_RUNTIME_PM_OPS(exynos_audss_clk_suspend, exynos_audss_clk_resume, 286ae432a9bSMarek Szyprowski NULL) 287ae432a9bSMarek Szyprowski SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 288ae432a9bSMarek Szyprowski pm_runtime_force_resume) 289a5b16dfaSMarek Szyprowski }; 290a5b16dfaSMarek Szyprowski 291b37a4224SAndrew Bresticker static struct platform_driver exynos_audss_clk_driver = { 292b37a4224SAndrew Bresticker .driver = { 293b37a4224SAndrew Bresticker .name = "exynos-audss-clk", 294b37a4224SAndrew Bresticker .of_match_table = exynos_audss_clk_of_match, 295a5b16dfaSMarek Szyprowski .pm = &exynos_audss_clk_pm_ops, 296b37a4224SAndrew Bresticker }, 297b37a4224SAndrew Bresticker .probe = exynos_audss_clk_probe, 298b37a4224SAndrew Bresticker .remove = exynos_audss_clk_remove, 299b37a4224SAndrew Bresticker }; 300b37a4224SAndrew Bresticker 3014d252fd5SSylwester Nawrocki module_platform_driver(exynos_audss_clk_driver); 302b37a4224SAndrew Bresticker 303b37a4224SAndrew Bresticker MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>"); 304b37a4224SAndrew Bresticker MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller"); 305b37a4224SAndrew Bresticker MODULE_LICENSE("GPL v2"); 306b37a4224SAndrew Bresticker MODULE_ALIAS("platform:exynos-audss-clk"); 307