11241ef94SPadmavathi Venna /* 21241ef94SPadmavathi Venna * Copyright (c) 2013 Samsung Electronics Co., Ltd. 31241ef94SPadmavathi Venna * Author: Padmavathi Venna <padma.v@samsung.com> 41241ef94SPadmavathi Venna * 51241ef94SPadmavathi Venna * This program is free software; you can redistribute it and/or modify 61241ef94SPadmavathi Venna * it under the terms of the GNU General Public License version 2 as 71241ef94SPadmavathi Venna * published by the Free Software Foundation. 81241ef94SPadmavathi Venna * 91241ef94SPadmavathi Venna * Common Clock Framework support for Audio Subsystem Clock Controller. 101241ef94SPadmavathi Venna */ 111241ef94SPadmavathi Venna 126f1ed07aSStephen Boyd #include <linux/slab.h> 131241ef94SPadmavathi Venna #include <linux/io.h> 146f1ed07aSStephen Boyd #include <linux/clk.h> 151241ef94SPadmavathi Venna #include <linux/clk-provider.h> 161241ef94SPadmavathi Venna #include <linux/of_address.h> 177c3ca061SSylwester Nawrocki #include <linux/of_device.h> 181241ef94SPadmavathi Venna #include <linux/syscore_ops.h> 19b37a4224SAndrew Bresticker #include <linux/module.h> 20b37a4224SAndrew Bresticker #include <linux/platform_device.h> 21*ae432a9bSMarek Szyprowski #include <linux/pm_runtime.h> 221241ef94SPadmavathi Venna 23602408e3STushar Behera #include <dt-bindings/clock/exynos-audss-clk.h> 241241ef94SPadmavathi Venna 251241ef94SPadmavathi Venna static DEFINE_SPINLOCK(lock); 261241ef94SPadmavathi Venna static void __iomem *reg_base; 275b2c3da1SMarek Szyprowski static struct clk_hw_onecell_data *clk_data; 28f1e9203eSKrzysztof Kozlowski /* 29f1e9203eSKrzysztof Kozlowski * On Exynos5420 this will be a clock which has to be enabled before any 30f1e9203eSKrzysztof Kozlowski * access to audss registers. Typically a child of EPLL. 31f1e9203eSKrzysztof Kozlowski * 32f1e9203eSKrzysztof Kozlowski * On other platforms this will be -ENODEV. 33f1e9203eSKrzysztof Kozlowski */ 34f1e9203eSKrzysztof Kozlowski static struct clk *epll; 351241ef94SPadmavathi Venna 361241ef94SPadmavathi Venna #define ASS_CLK_SRC 0x0 371241ef94SPadmavathi Venna #define ASS_CLK_DIV 0x4 381241ef94SPadmavathi Venna #define ASS_CLK_GATE 0x8 391241ef94SPadmavathi Venna 401241ef94SPadmavathi Venna static unsigned long reg_save[][2] = { 411241ef94SPadmavathi Venna { ASS_CLK_SRC, 0 }, 421241ef94SPadmavathi Venna { ASS_CLK_DIV, 0 }, 431241ef94SPadmavathi Venna { ASS_CLK_GATE, 0 }, 441241ef94SPadmavathi Venna }; 451241ef94SPadmavathi Venna 46*ae432a9bSMarek Szyprowski static int __maybe_unused exynos_audss_clk_suspend(struct device *dev) 471241ef94SPadmavathi Venna { 481241ef94SPadmavathi Venna int i; 491241ef94SPadmavathi Venna 501241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 511241ef94SPadmavathi Venna reg_save[i][1] = readl(reg_base + reg_save[i][0]); 521241ef94SPadmavathi Venna 531241ef94SPadmavathi Venna return 0; 541241ef94SPadmavathi Venna } 551241ef94SPadmavathi Venna 56*ae432a9bSMarek Szyprowski static int __maybe_unused exynos_audss_clk_resume(struct device *dev) 571241ef94SPadmavathi Venna { 581241ef94SPadmavathi Venna int i; 591241ef94SPadmavathi Venna 601241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 611241ef94SPadmavathi Venna writel(reg_save[i][1], reg_base + reg_save[i][0]); 621241ef94SPadmavathi Venna 63a5b16dfaSMarek Szyprowski return 0; 64a5b16dfaSMarek Szyprowski } 651241ef94SPadmavathi Venna 667c3ca061SSylwester Nawrocki struct exynos_audss_clk_drvdata { 677c3ca061SSylwester Nawrocki unsigned int has_adma_clk:1; 682ec865b7SSylwester Nawrocki unsigned int has_mst_clk:1; 697c3ca061SSylwester Nawrocki unsigned int enable_epll:1; 707c3ca061SSylwester Nawrocki unsigned int num_clks; 717c3ca061SSylwester Nawrocki }; 727c3ca061SSylwester Nawrocki 737c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos4210_drvdata = { 747c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 755bb4053bSKrzysztof Kozlowski .enable_epll = 1, 767c3ca061SSylwester Nawrocki }; 777c3ca061SSylwester Nawrocki 782ec865b7SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5410_drvdata = { 792ec865b7SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 802ec865b7SSylwester Nawrocki .has_mst_clk = 1, 812ec865b7SSylwester Nawrocki }; 822ec865b7SSylwester Nawrocki 837c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5420_drvdata = { 847c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS, 857c3ca061SSylwester Nawrocki .has_adma_clk = 1, 867c3ca061SSylwester Nawrocki .enable_epll = 1, 877c3ca061SSylwester Nawrocki }; 887c3ca061SSylwester Nawrocki 893538a2cfSAndrew Bresticker static const struct of_device_id exynos_audss_clk_of_match[] = { 907c3ca061SSylwester Nawrocki { 917c3ca061SSylwester Nawrocki .compatible = "samsung,exynos4210-audss-clock", 927c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 937c3ca061SSylwester Nawrocki }, { 947c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5250-audss-clock", 957c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 967c3ca061SSylwester Nawrocki }, { 972ec865b7SSylwester Nawrocki .compatible = "samsung,exynos5410-audss-clock", 982ec865b7SSylwester Nawrocki .data = &exynos5410_drvdata, 992ec865b7SSylwester Nawrocki }, { 1007c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5420-audss-clock", 1017c3ca061SSylwester Nawrocki .data = &exynos5420_drvdata, 1027c3ca061SSylwester Nawrocki }, 1033538a2cfSAndrew Bresticker { }, 1043538a2cfSAndrew Bresticker }; 10534b89b29SJavier Martinez Canillas MODULE_DEVICE_TABLE(of, exynos_audss_clk_of_match); 1063538a2cfSAndrew Bresticker 10727c76c43SKrzysztof Kozlowski static void exynos_audss_clk_teardown(void) 10827c76c43SKrzysztof Kozlowski { 10927c76c43SKrzysztof Kozlowski int i; 11027c76c43SKrzysztof Kozlowski 11127c76c43SKrzysztof Kozlowski for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) { 1125b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1135b2c3da1SMarek Szyprowski clk_hw_unregister_mux(clk_data->hws[i]); 11427c76c43SKrzysztof Kozlowski } 11527c76c43SKrzysztof Kozlowski 11627c76c43SKrzysztof Kozlowski for (; i < EXYNOS_SRP_CLK; i++) { 1175b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1185b2c3da1SMarek Szyprowski clk_hw_unregister_divider(clk_data->hws[i]); 11927c76c43SKrzysztof Kozlowski } 12027c76c43SKrzysztof Kozlowski 1215b2c3da1SMarek Szyprowski for (; i < clk_data->num; i++) { 1225b2c3da1SMarek Szyprowski if (!IS_ERR(clk_data->hws[i])) 1235b2c3da1SMarek Szyprowski clk_hw_unregister_gate(clk_data->hws[i]); 12427c76c43SKrzysztof Kozlowski } 12527c76c43SKrzysztof Kozlowski } 12627c76c43SKrzysztof Kozlowski 1271241ef94SPadmavathi Venna /* register exynos_audss clocks */ 128b37a4224SAndrew Bresticker static int exynos_audss_clk_probe(struct platform_device *pdev) 1291241ef94SPadmavathi Venna { 130547f3350SAndrew Bresticker const char *mout_audss_p[] = {"fin_pll", "fout_epll"}; 131547f3350SAndrew Bresticker const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"}; 132547f3350SAndrew Bresticker const char *sclk_pcm_p = "sclk_pcm0"; 133547f3350SAndrew Bresticker struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in; 1347c3ca061SSylwester Nawrocki const struct exynos_audss_clk_drvdata *variant; 1355b2c3da1SMarek Szyprowski struct clk_hw **clk_table; 1367c3ca061SSylwester Nawrocki struct resource *res; 137232d7e47SMarek Szyprowski struct device *dev = &pdev->dev; 1387c3ca061SSylwester Nawrocki int i, ret = 0; 1393538a2cfSAndrew Bresticker 1407c3ca061SSylwester Nawrocki variant = of_device_get_match_data(&pdev->dev); 1417c3ca061SSylwester Nawrocki if (!variant) 1423538a2cfSAndrew Bresticker return -EINVAL; 143b37a4224SAndrew Bresticker 144b37a4224SAndrew Bresticker res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 145232d7e47SMarek Szyprowski reg_base = devm_ioremap_resource(dev, res); 146b37a4224SAndrew Bresticker if (IS_ERR(reg_base)) { 147232d7e47SMarek Szyprowski dev_err(dev, "failed to map audss registers\n"); 148b37a4224SAndrew Bresticker return PTR_ERR(reg_base); 1491241ef94SPadmavathi Venna } 1507c3ca061SSylwester Nawrocki 151f1e9203eSKrzysztof Kozlowski epll = ERR_PTR(-ENODEV); 1521241ef94SPadmavathi Venna 153232d7e47SMarek Szyprowski clk_data = devm_kzalloc(dev, 1545b2c3da1SMarek Szyprowski sizeof(*clk_data) + 1555b2c3da1SMarek Szyprowski sizeof(*clk_data->hws) * EXYNOS_AUDSS_MAX_CLKS, 1561241ef94SPadmavathi Venna GFP_KERNEL); 1575b2c3da1SMarek Szyprowski if (!clk_data) 158b37a4224SAndrew Bresticker return -ENOMEM; 1591241ef94SPadmavathi Venna 1605b2c3da1SMarek Szyprowski clk_data->num = variant->num_clks; 1615b2c3da1SMarek Szyprowski clk_table = clk_data->hws; 1621241ef94SPadmavathi Venna 163232d7e47SMarek Szyprowski pll_ref = devm_clk_get(dev, "pll_ref"); 164232d7e47SMarek Szyprowski pll_in = devm_clk_get(dev, "pll_in"); 165547f3350SAndrew Bresticker if (!IS_ERR(pll_ref)) 166547f3350SAndrew Bresticker mout_audss_p[0] = __clk_get_name(pll_ref); 167f1e9203eSKrzysztof Kozlowski if (!IS_ERR(pll_in)) { 168547f3350SAndrew Bresticker mout_audss_p[1] = __clk_get_name(pll_in); 169f1e9203eSKrzysztof Kozlowski 1707c3ca061SSylwester Nawrocki if (variant->enable_epll) { 171f1e9203eSKrzysztof Kozlowski epll = pll_in; 172f1e9203eSKrzysztof Kozlowski 173f1e9203eSKrzysztof Kozlowski ret = clk_prepare_enable(epll); 174f1e9203eSKrzysztof Kozlowski if (ret) { 175232d7e47SMarek Szyprowski dev_err(dev, 176f1e9203eSKrzysztof Kozlowski "failed to prepare the epll clock\n"); 177f1e9203eSKrzysztof Kozlowski return ret; 178f1e9203eSKrzysztof Kozlowski } 179f1e9203eSKrzysztof Kozlowski } 180f1e9203eSKrzysztof Kozlowski } 181*ae432a9bSMarek Szyprowski 182*ae432a9bSMarek Szyprowski /* 183*ae432a9bSMarek Szyprowski * Enable runtime PM here to allow the clock core using runtime PM 184*ae432a9bSMarek Szyprowski * for the registered clocks. Additionally, we increase the runtime 185*ae432a9bSMarek Szyprowski * PM usage count before registering the clocks, to prevent the 186*ae432a9bSMarek Szyprowski * clock core from runtime suspending the device. 187*ae432a9bSMarek Szyprowski */ 188*ae432a9bSMarek Szyprowski pm_runtime_get_noresume(dev); 189*ae432a9bSMarek Szyprowski pm_runtime_set_active(dev); 190*ae432a9bSMarek Szyprowski pm_runtime_enable(dev); 191*ae432a9bSMarek Szyprowski 192*ae432a9bSMarek Szyprowski clk_table[EXYNOS_MOUT_AUDSS] = clk_hw_register_mux(dev, "mout_audss", 193819c1de3SJames Hogan mout_audss_p, ARRAY_SIZE(mout_audss_p), 194819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 1951241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 0, 1, 0, &lock); 1961241ef94SPadmavathi Venna 197232d7e47SMarek Szyprowski cdclk = devm_clk_get(dev, "cdclk"); 198232d7e47SMarek Szyprowski sclk_audio = devm_clk_get(dev, "sclk_audio"); 199547f3350SAndrew Bresticker if (!IS_ERR(cdclk)) 200547f3350SAndrew Bresticker mout_i2s_p[1] = __clk_get_name(cdclk); 201547f3350SAndrew Bresticker if (!IS_ERR(sclk_audio)) 202547f3350SAndrew Bresticker mout_i2s_p[2] = __clk_get_name(sclk_audio); 203*ae432a9bSMarek Szyprowski clk_table[EXYNOS_MOUT_I2S] = clk_hw_register_mux(dev, "mout_i2s", 204819c1de3SJames Hogan mout_i2s_p, ARRAY_SIZE(mout_i2s_p), 205819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 2061241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 2, 2, 0, &lock); 2071241ef94SPadmavathi Venna 208*ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_SRP] = clk_hw_register_divider(dev, "dout_srp", 2091241ef94SPadmavathi Venna "mout_audss", 0, reg_base + ASS_CLK_DIV, 0, 4, 2101241ef94SPadmavathi Venna 0, &lock); 2111241ef94SPadmavathi Venna 212*ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_AUD_BUS] = clk_hw_register_divider(dev, 2131241ef94SPadmavathi Venna "dout_aud_bus", "dout_srp", 0, 2141241ef94SPadmavathi Venna reg_base + ASS_CLK_DIV, 4, 4, 0, &lock); 2151241ef94SPadmavathi Venna 216*ae432a9bSMarek Szyprowski clk_table[EXYNOS_DOUT_I2S] = clk_hw_register_divider(dev, "dout_i2s", 2171241ef94SPadmavathi Venna "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0, 2181241ef94SPadmavathi Venna &lock); 2191241ef94SPadmavathi Venna 220*ae432a9bSMarek Szyprowski clk_table[EXYNOS_SRP_CLK] = clk_hw_register_gate(dev, "srp_clk", 2211241ef94SPadmavathi Venna "dout_srp", CLK_SET_RATE_PARENT, 2221241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 0, 0, &lock); 2231241ef94SPadmavathi Venna 224*ae432a9bSMarek Szyprowski clk_table[EXYNOS_I2S_BUS] = clk_hw_register_gate(dev, "i2s_bus", 2251241ef94SPadmavathi Venna "dout_aud_bus", CLK_SET_RATE_PARENT, 2261241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 2, 0, &lock); 2271241ef94SPadmavathi Venna 228*ae432a9bSMarek Szyprowski clk_table[EXYNOS_SCLK_I2S] = clk_hw_register_gate(dev, "sclk_i2s", 2291241ef94SPadmavathi Venna "dout_i2s", CLK_SET_RATE_PARENT, 2301241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 3, 0, &lock); 2311241ef94SPadmavathi Venna 232*ae432a9bSMarek Szyprowski clk_table[EXYNOS_PCM_BUS] = clk_hw_register_gate(dev, "pcm_bus", 2331241ef94SPadmavathi Venna "sclk_pcm", CLK_SET_RATE_PARENT, 2341241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 4, 0, &lock); 2351241ef94SPadmavathi Venna 236232d7e47SMarek Szyprowski sclk_pcm_in = devm_clk_get(dev, "sclk_pcm_in"); 237547f3350SAndrew Bresticker if (!IS_ERR(sclk_pcm_in)) 238547f3350SAndrew Bresticker sclk_pcm_p = __clk_get_name(sclk_pcm_in); 239*ae432a9bSMarek Szyprowski clk_table[EXYNOS_SCLK_PCM] = clk_hw_register_gate(dev, "sclk_pcm", 240547f3350SAndrew Bresticker sclk_pcm_p, CLK_SET_RATE_PARENT, 2411241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 5, 0, &lock); 2421241ef94SPadmavathi Venna 2437c3ca061SSylwester Nawrocki if (variant->has_adma_clk) { 244*ae432a9bSMarek Szyprowski clk_table[EXYNOS_ADMA] = clk_hw_register_gate(dev, "adma", 2453538a2cfSAndrew Bresticker "dout_srp", CLK_SET_RATE_PARENT, 2463538a2cfSAndrew Bresticker reg_base + ASS_CLK_GATE, 9, 0, &lock); 2473538a2cfSAndrew Bresticker } 2483538a2cfSAndrew Bresticker 2495b2c3da1SMarek Szyprowski for (i = 0; i < clk_data->num; i++) { 250b37a4224SAndrew Bresticker if (IS_ERR(clk_table[i])) { 251232d7e47SMarek Szyprowski dev_err(dev, "failed to register clock %d\n", i); 252b37a4224SAndrew Bresticker ret = PTR_ERR(clk_table[i]); 253b37a4224SAndrew Bresticker goto unregister; 254b37a4224SAndrew Bresticker } 255b37a4224SAndrew Bresticker } 256b37a4224SAndrew Bresticker 257232d7e47SMarek Szyprowski ret = of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get, 2585b2c3da1SMarek Szyprowski clk_data); 259b37a4224SAndrew Bresticker if (ret) { 260232d7e47SMarek Szyprowski dev_err(dev, "failed to add clock provider\n"); 261b37a4224SAndrew Bresticker goto unregister; 262b37a4224SAndrew Bresticker } 263b37a4224SAndrew Bresticker 264*ae432a9bSMarek Szyprowski pm_runtime_put_sync(dev); 265*ae432a9bSMarek Szyprowski 266b37a4224SAndrew Bresticker return 0; 267b37a4224SAndrew Bresticker 268b37a4224SAndrew Bresticker unregister: 26927c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 270*ae432a9bSMarek Szyprowski pm_runtime_put_sync(dev); 271*ae432a9bSMarek Szyprowski pm_runtime_disable(dev); 272b37a4224SAndrew Bresticker 273f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 274f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 275f1e9203eSKrzysztof Kozlowski 276b37a4224SAndrew Bresticker return ret; 277b37a4224SAndrew Bresticker } 278b37a4224SAndrew Bresticker 279b37a4224SAndrew Bresticker static int exynos_audss_clk_remove(struct platform_device *pdev) 280b37a4224SAndrew Bresticker { 281b37a4224SAndrew Bresticker of_clk_del_provider(pdev->dev.of_node); 282b37a4224SAndrew Bresticker 28327c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 284*ae432a9bSMarek Szyprowski pm_runtime_disable(&pdev->dev); 285b37a4224SAndrew Bresticker 286f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 287f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 288f1e9203eSKrzysztof Kozlowski 289b37a4224SAndrew Bresticker return 0; 290b37a4224SAndrew Bresticker } 291b37a4224SAndrew Bresticker 292a5b16dfaSMarek Szyprowski static const struct dev_pm_ops exynos_audss_clk_pm_ops = { 293*ae432a9bSMarek Szyprowski SET_RUNTIME_PM_OPS(exynos_audss_clk_suspend, exynos_audss_clk_resume, 294*ae432a9bSMarek Szyprowski NULL) 295*ae432a9bSMarek Szyprowski SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 296*ae432a9bSMarek Szyprowski pm_runtime_force_resume) 297a5b16dfaSMarek Szyprowski }; 298a5b16dfaSMarek Szyprowski 299b37a4224SAndrew Bresticker static struct platform_driver exynos_audss_clk_driver = { 300b37a4224SAndrew Bresticker .driver = { 301b37a4224SAndrew Bresticker .name = "exynos-audss-clk", 302b37a4224SAndrew Bresticker .of_match_table = exynos_audss_clk_of_match, 303a5b16dfaSMarek Szyprowski .pm = &exynos_audss_clk_pm_ops, 304b37a4224SAndrew Bresticker }, 305b37a4224SAndrew Bresticker .probe = exynos_audss_clk_probe, 306b37a4224SAndrew Bresticker .remove = exynos_audss_clk_remove, 307b37a4224SAndrew Bresticker }; 308b37a4224SAndrew Bresticker 3094d252fd5SSylwester Nawrocki module_platform_driver(exynos_audss_clk_driver); 310b37a4224SAndrew Bresticker 311b37a4224SAndrew Bresticker MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>"); 312b37a4224SAndrew Bresticker MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller"); 313b37a4224SAndrew Bresticker MODULE_LICENSE("GPL v2"); 314b37a4224SAndrew Bresticker MODULE_ALIAS("platform:exynos-audss-clk"); 315