11241ef94SPadmavathi Venna /* 21241ef94SPadmavathi Venna * Copyright (c) 2013 Samsung Electronics Co., Ltd. 31241ef94SPadmavathi Venna * Author: Padmavathi Venna <padma.v@samsung.com> 41241ef94SPadmavathi Venna * 51241ef94SPadmavathi Venna * This program is free software; you can redistribute it and/or modify 61241ef94SPadmavathi Venna * it under the terms of the GNU General Public License version 2 as 71241ef94SPadmavathi Venna * published by the Free Software Foundation. 81241ef94SPadmavathi Venna * 91241ef94SPadmavathi Venna * Common Clock Framework support for Audio Subsystem Clock Controller. 101241ef94SPadmavathi Venna */ 111241ef94SPadmavathi Venna 126f1ed07aSStephen Boyd #include <linux/slab.h> 131241ef94SPadmavathi Venna #include <linux/io.h> 146f1ed07aSStephen Boyd #include <linux/clk.h> 151241ef94SPadmavathi Venna #include <linux/clk-provider.h> 161241ef94SPadmavathi Venna #include <linux/of_address.h> 177c3ca061SSylwester Nawrocki #include <linux/of_device.h> 181241ef94SPadmavathi Venna #include <linux/syscore_ops.h> 19b37a4224SAndrew Bresticker #include <linux/module.h> 20b37a4224SAndrew Bresticker #include <linux/platform_device.h> 211241ef94SPadmavathi Venna 22602408e3STushar Behera #include <dt-bindings/clock/exynos-audss-clk.h> 231241ef94SPadmavathi Venna 241241ef94SPadmavathi Venna static DEFINE_SPINLOCK(lock); 251241ef94SPadmavathi Venna static struct clk **clk_table; 261241ef94SPadmavathi Venna static void __iomem *reg_base; 271241ef94SPadmavathi Venna static struct clk_onecell_data clk_data; 28f1e9203eSKrzysztof Kozlowski /* 29f1e9203eSKrzysztof Kozlowski * On Exynos5420 this will be a clock which has to be enabled before any 30f1e9203eSKrzysztof Kozlowski * access to audss registers. Typically a child of EPLL. 31f1e9203eSKrzysztof Kozlowski * 32f1e9203eSKrzysztof Kozlowski * On other platforms this will be -ENODEV. 33f1e9203eSKrzysztof Kozlowski */ 34f1e9203eSKrzysztof Kozlowski static struct clk *epll; 351241ef94SPadmavathi Venna 361241ef94SPadmavathi Venna #define ASS_CLK_SRC 0x0 371241ef94SPadmavathi Venna #define ASS_CLK_DIV 0x4 381241ef94SPadmavathi Venna #define ASS_CLK_GATE 0x8 391241ef94SPadmavathi Venna 403fd68c99SKrzysztof Kozlowski #ifdef CONFIG_PM_SLEEP 411241ef94SPadmavathi Venna static unsigned long reg_save[][2] = { 421241ef94SPadmavathi Venna { ASS_CLK_SRC, 0 }, 431241ef94SPadmavathi Venna { ASS_CLK_DIV, 0 }, 441241ef94SPadmavathi Venna { ASS_CLK_GATE, 0 }, 451241ef94SPadmavathi Venna }; 461241ef94SPadmavathi Venna 47*a5b16dfaSMarek Szyprowski static int exynos_audss_clk_suspend(struct device *dev) 481241ef94SPadmavathi Venna { 491241ef94SPadmavathi Venna int i; 501241ef94SPadmavathi Venna 511241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 521241ef94SPadmavathi Venna reg_save[i][1] = readl(reg_base + reg_save[i][0]); 531241ef94SPadmavathi Venna 541241ef94SPadmavathi Venna return 0; 551241ef94SPadmavathi Venna } 561241ef94SPadmavathi Venna 57*a5b16dfaSMarek Szyprowski static int exynos_audss_clk_resume(struct device *dev) 581241ef94SPadmavathi Venna { 591241ef94SPadmavathi Venna int i; 601241ef94SPadmavathi Venna 611241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 621241ef94SPadmavathi Venna writel(reg_save[i][1], reg_base + reg_save[i][0]); 631241ef94SPadmavathi Venna 64*a5b16dfaSMarek Szyprowski return 0; 65*a5b16dfaSMarek Szyprowski } 661241ef94SPadmavathi Venna #endif /* CONFIG_PM_SLEEP */ 671241ef94SPadmavathi Venna 687c3ca061SSylwester Nawrocki struct exynos_audss_clk_drvdata { 697c3ca061SSylwester Nawrocki unsigned int has_adma_clk:1; 702ec865b7SSylwester Nawrocki unsigned int has_mst_clk:1; 717c3ca061SSylwester Nawrocki unsigned int enable_epll:1; 727c3ca061SSylwester Nawrocki unsigned int num_clks; 737c3ca061SSylwester Nawrocki }; 747c3ca061SSylwester Nawrocki 757c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos4210_drvdata = { 767c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 777c3ca061SSylwester Nawrocki }; 787c3ca061SSylwester Nawrocki 792ec865b7SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5410_drvdata = { 802ec865b7SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS - 1, 812ec865b7SSylwester Nawrocki .has_mst_clk = 1, 822ec865b7SSylwester Nawrocki }; 832ec865b7SSylwester Nawrocki 847c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5420_drvdata = { 857c3ca061SSylwester Nawrocki .num_clks = EXYNOS_AUDSS_MAX_CLKS, 867c3ca061SSylwester Nawrocki .has_adma_clk = 1, 877c3ca061SSylwester Nawrocki .enable_epll = 1, 887c3ca061SSylwester Nawrocki }; 897c3ca061SSylwester Nawrocki 903538a2cfSAndrew Bresticker static const struct of_device_id exynos_audss_clk_of_match[] = { 917c3ca061SSylwester Nawrocki { 927c3ca061SSylwester Nawrocki .compatible = "samsung,exynos4210-audss-clock", 937c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 947c3ca061SSylwester Nawrocki }, { 957c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5250-audss-clock", 967c3ca061SSylwester Nawrocki .data = &exynos4210_drvdata, 977c3ca061SSylwester Nawrocki }, { 982ec865b7SSylwester Nawrocki .compatible = "samsung,exynos5410-audss-clock", 992ec865b7SSylwester Nawrocki .data = &exynos5410_drvdata, 1002ec865b7SSylwester Nawrocki }, { 1017c3ca061SSylwester Nawrocki .compatible = "samsung,exynos5420-audss-clock", 1027c3ca061SSylwester Nawrocki .data = &exynos5420_drvdata, 1037c3ca061SSylwester Nawrocki }, 1043538a2cfSAndrew Bresticker { }, 1053538a2cfSAndrew Bresticker }; 10634b89b29SJavier Martinez Canillas MODULE_DEVICE_TABLE(of, exynos_audss_clk_of_match); 1073538a2cfSAndrew Bresticker 10827c76c43SKrzysztof Kozlowski static void exynos_audss_clk_teardown(void) 10927c76c43SKrzysztof Kozlowski { 11027c76c43SKrzysztof Kozlowski int i; 11127c76c43SKrzysztof Kozlowski 11227c76c43SKrzysztof Kozlowski for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) { 11327c76c43SKrzysztof Kozlowski if (!IS_ERR(clk_table[i])) 11427c76c43SKrzysztof Kozlowski clk_unregister_mux(clk_table[i]); 11527c76c43SKrzysztof Kozlowski } 11627c76c43SKrzysztof Kozlowski 11727c76c43SKrzysztof Kozlowski for (; i < EXYNOS_SRP_CLK; i++) { 11827c76c43SKrzysztof Kozlowski if (!IS_ERR(clk_table[i])) 11927c76c43SKrzysztof Kozlowski clk_unregister_divider(clk_table[i]); 12027c76c43SKrzysztof Kozlowski } 12127c76c43SKrzysztof Kozlowski 12227c76c43SKrzysztof Kozlowski for (; i < clk_data.clk_num; i++) { 12327c76c43SKrzysztof Kozlowski if (!IS_ERR(clk_table[i])) 12427c76c43SKrzysztof Kozlowski clk_unregister_gate(clk_table[i]); 12527c76c43SKrzysztof Kozlowski } 12627c76c43SKrzysztof Kozlowski } 12727c76c43SKrzysztof Kozlowski 1281241ef94SPadmavathi Venna /* register exynos_audss clocks */ 129b37a4224SAndrew Bresticker static int exynos_audss_clk_probe(struct platform_device *pdev) 1301241ef94SPadmavathi Venna { 131547f3350SAndrew Bresticker const char *mout_audss_p[] = {"fin_pll", "fout_epll"}; 132547f3350SAndrew Bresticker const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"}; 133547f3350SAndrew Bresticker const char *sclk_pcm_p = "sclk_pcm0"; 134547f3350SAndrew Bresticker struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in; 1357c3ca061SSylwester Nawrocki const struct exynos_audss_clk_drvdata *variant; 1367c3ca061SSylwester Nawrocki struct resource *res; 1377c3ca061SSylwester Nawrocki int i, ret = 0; 1383538a2cfSAndrew Bresticker 1397c3ca061SSylwester Nawrocki variant = of_device_get_match_data(&pdev->dev); 1407c3ca061SSylwester Nawrocki if (!variant) 1413538a2cfSAndrew Bresticker return -EINVAL; 142b37a4224SAndrew Bresticker 143b37a4224SAndrew Bresticker res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 144b37a4224SAndrew Bresticker reg_base = devm_ioremap_resource(&pdev->dev, res); 145b37a4224SAndrew Bresticker if (IS_ERR(reg_base)) { 146b37a4224SAndrew Bresticker dev_err(&pdev->dev, "failed to map audss registers\n"); 147b37a4224SAndrew Bresticker return PTR_ERR(reg_base); 1481241ef94SPadmavathi Venna } 1497c3ca061SSylwester Nawrocki 150f1e9203eSKrzysztof Kozlowski epll = ERR_PTR(-ENODEV); 1511241ef94SPadmavathi Venna 152b37a4224SAndrew Bresticker clk_table = devm_kzalloc(&pdev->dev, 153b37a4224SAndrew Bresticker sizeof(struct clk *) * EXYNOS_AUDSS_MAX_CLKS, 1541241ef94SPadmavathi Venna GFP_KERNEL); 155b37a4224SAndrew Bresticker if (!clk_table) 156b37a4224SAndrew Bresticker return -ENOMEM; 1571241ef94SPadmavathi Venna 1581241ef94SPadmavathi Venna clk_data.clks = clk_table; 1597c3ca061SSylwester Nawrocki clk_data.clk_num = variant->num_clks; 1601241ef94SPadmavathi Venna 161547f3350SAndrew Bresticker pll_ref = devm_clk_get(&pdev->dev, "pll_ref"); 162547f3350SAndrew Bresticker pll_in = devm_clk_get(&pdev->dev, "pll_in"); 163547f3350SAndrew Bresticker if (!IS_ERR(pll_ref)) 164547f3350SAndrew Bresticker mout_audss_p[0] = __clk_get_name(pll_ref); 165f1e9203eSKrzysztof Kozlowski if (!IS_ERR(pll_in)) { 166547f3350SAndrew Bresticker mout_audss_p[1] = __clk_get_name(pll_in); 167f1e9203eSKrzysztof Kozlowski 1687c3ca061SSylwester Nawrocki if (variant->enable_epll) { 169f1e9203eSKrzysztof Kozlowski epll = pll_in; 170f1e9203eSKrzysztof Kozlowski 171f1e9203eSKrzysztof Kozlowski ret = clk_prepare_enable(epll); 172f1e9203eSKrzysztof Kozlowski if (ret) { 173f1e9203eSKrzysztof Kozlowski dev_err(&pdev->dev, 174f1e9203eSKrzysztof Kozlowski "failed to prepare the epll clock\n"); 175f1e9203eSKrzysztof Kozlowski return ret; 176f1e9203eSKrzysztof Kozlowski } 177f1e9203eSKrzysztof Kozlowski } 178f1e9203eSKrzysztof Kozlowski } 1791241ef94SPadmavathi Venna clk_table[EXYNOS_MOUT_AUDSS] = clk_register_mux(NULL, "mout_audss", 180819c1de3SJames Hogan mout_audss_p, ARRAY_SIZE(mout_audss_p), 181819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 1821241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 0, 1, 0, &lock); 1831241ef94SPadmavathi Venna 184547f3350SAndrew Bresticker cdclk = devm_clk_get(&pdev->dev, "cdclk"); 185547f3350SAndrew Bresticker sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio"); 186547f3350SAndrew Bresticker if (!IS_ERR(cdclk)) 187547f3350SAndrew Bresticker mout_i2s_p[1] = __clk_get_name(cdclk); 188547f3350SAndrew Bresticker if (!IS_ERR(sclk_audio)) 189547f3350SAndrew Bresticker mout_i2s_p[2] = __clk_get_name(sclk_audio); 1901241ef94SPadmavathi Venna clk_table[EXYNOS_MOUT_I2S] = clk_register_mux(NULL, "mout_i2s", 191819c1de3SJames Hogan mout_i2s_p, ARRAY_SIZE(mout_i2s_p), 192819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 1931241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 2, 2, 0, &lock); 1941241ef94SPadmavathi Venna 1951241ef94SPadmavathi Venna clk_table[EXYNOS_DOUT_SRP] = clk_register_divider(NULL, "dout_srp", 1961241ef94SPadmavathi Venna "mout_audss", 0, reg_base + ASS_CLK_DIV, 0, 4, 1971241ef94SPadmavathi Venna 0, &lock); 1981241ef94SPadmavathi Venna 1991241ef94SPadmavathi Venna clk_table[EXYNOS_DOUT_AUD_BUS] = clk_register_divider(NULL, 2001241ef94SPadmavathi Venna "dout_aud_bus", "dout_srp", 0, 2011241ef94SPadmavathi Venna reg_base + ASS_CLK_DIV, 4, 4, 0, &lock); 2021241ef94SPadmavathi Venna 2031241ef94SPadmavathi Venna clk_table[EXYNOS_DOUT_I2S] = clk_register_divider(NULL, "dout_i2s", 2041241ef94SPadmavathi Venna "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0, 2051241ef94SPadmavathi Venna &lock); 2061241ef94SPadmavathi Venna 2071241ef94SPadmavathi Venna clk_table[EXYNOS_SRP_CLK] = clk_register_gate(NULL, "srp_clk", 2081241ef94SPadmavathi Venna "dout_srp", CLK_SET_RATE_PARENT, 2091241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 0, 0, &lock); 2101241ef94SPadmavathi Venna 2111241ef94SPadmavathi Venna clk_table[EXYNOS_I2S_BUS] = clk_register_gate(NULL, "i2s_bus", 2121241ef94SPadmavathi Venna "dout_aud_bus", CLK_SET_RATE_PARENT, 2131241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 2, 0, &lock); 2141241ef94SPadmavathi Venna 2151241ef94SPadmavathi Venna clk_table[EXYNOS_SCLK_I2S] = clk_register_gate(NULL, "sclk_i2s", 2161241ef94SPadmavathi Venna "dout_i2s", CLK_SET_RATE_PARENT, 2171241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 3, 0, &lock); 2181241ef94SPadmavathi Venna 2191241ef94SPadmavathi Venna clk_table[EXYNOS_PCM_BUS] = clk_register_gate(NULL, "pcm_bus", 2201241ef94SPadmavathi Venna "sclk_pcm", CLK_SET_RATE_PARENT, 2211241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 4, 0, &lock); 2221241ef94SPadmavathi Venna 223547f3350SAndrew Bresticker sclk_pcm_in = devm_clk_get(&pdev->dev, "sclk_pcm_in"); 224547f3350SAndrew Bresticker if (!IS_ERR(sclk_pcm_in)) 225547f3350SAndrew Bresticker sclk_pcm_p = __clk_get_name(sclk_pcm_in); 2261241ef94SPadmavathi Venna clk_table[EXYNOS_SCLK_PCM] = clk_register_gate(NULL, "sclk_pcm", 227547f3350SAndrew Bresticker sclk_pcm_p, CLK_SET_RATE_PARENT, 2281241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 5, 0, &lock); 2291241ef94SPadmavathi Venna 2307c3ca061SSylwester Nawrocki if (variant->has_adma_clk) { 2313538a2cfSAndrew Bresticker clk_table[EXYNOS_ADMA] = clk_register_gate(NULL, "adma", 2323538a2cfSAndrew Bresticker "dout_srp", CLK_SET_RATE_PARENT, 2333538a2cfSAndrew Bresticker reg_base + ASS_CLK_GATE, 9, 0, &lock); 2343538a2cfSAndrew Bresticker } 2353538a2cfSAndrew Bresticker 236b37a4224SAndrew Bresticker for (i = 0; i < clk_data.clk_num; i++) { 237b37a4224SAndrew Bresticker if (IS_ERR(clk_table[i])) { 238b37a4224SAndrew Bresticker dev_err(&pdev->dev, "failed to register clock %d\n", i); 239b37a4224SAndrew Bresticker ret = PTR_ERR(clk_table[i]); 240b37a4224SAndrew Bresticker goto unregister; 241b37a4224SAndrew Bresticker } 242b37a4224SAndrew Bresticker } 243b37a4224SAndrew Bresticker 244b37a4224SAndrew Bresticker ret = of_clk_add_provider(pdev->dev.of_node, of_clk_src_onecell_get, 245b37a4224SAndrew Bresticker &clk_data); 246b37a4224SAndrew Bresticker if (ret) { 247b37a4224SAndrew Bresticker dev_err(&pdev->dev, "failed to add clock provider\n"); 248b37a4224SAndrew Bresticker goto unregister; 249b37a4224SAndrew Bresticker } 250b37a4224SAndrew Bresticker 251b37a4224SAndrew Bresticker return 0; 252b37a4224SAndrew Bresticker 253b37a4224SAndrew Bresticker unregister: 25427c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 255b37a4224SAndrew Bresticker 256f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 257f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 258f1e9203eSKrzysztof Kozlowski 259b37a4224SAndrew Bresticker return ret; 260b37a4224SAndrew Bresticker } 261b37a4224SAndrew Bresticker 262b37a4224SAndrew Bresticker static int exynos_audss_clk_remove(struct platform_device *pdev) 263b37a4224SAndrew Bresticker { 264b37a4224SAndrew Bresticker of_clk_del_provider(pdev->dev.of_node); 265b37a4224SAndrew Bresticker 26627c76c43SKrzysztof Kozlowski exynos_audss_clk_teardown(); 267b37a4224SAndrew Bresticker 268f1e9203eSKrzysztof Kozlowski if (!IS_ERR(epll)) 269f1e9203eSKrzysztof Kozlowski clk_disable_unprepare(epll); 270f1e9203eSKrzysztof Kozlowski 271b37a4224SAndrew Bresticker return 0; 272b37a4224SAndrew Bresticker } 273b37a4224SAndrew Bresticker 274*a5b16dfaSMarek Szyprowski static const struct dev_pm_ops exynos_audss_clk_pm_ops = { 275*a5b16dfaSMarek Szyprowski SET_LATE_SYSTEM_SLEEP_PM_OPS(exynos_audss_clk_suspend, 276*a5b16dfaSMarek Szyprowski exynos_audss_clk_resume) 277*a5b16dfaSMarek Szyprowski }; 278*a5b16dfaSMarek Szyprowski 279b37a4224SAndrew Bresticker static struct platform_driver exynos_audss_clk_driver = { 280b37a4224SAndrew Bresticker .driver = { 281b37a4224SAndrew Bresticker .name = "exynos-audss-clk", 282b37a4224SAndrew Bresticker .of_match_table = exynos_audss_clk_of_match, 283*a5b16dfaSMarek Szyprowski .pm = &exynos_audss_clk_pm_ops, 284b37a4224SAndrew Bresticker }, 285b37a4224SAndrew Bresticker .probe = exynos_audss_clk_probe, 286b37a4224SAndrew Bresticker .remove = exynos_audss_clk_remove, 287b37a4224SAndrew Bresticker }; 288b37a4224SAndrew Bresticker 2894d252fd5SSylwester Nawrocki module_platform_driver(exynos_audss_clk_driver); 290b37a4224SAndrew Bresticker 291b37a4224SAndrew Bresticker MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>"); 292b37a4224SAndrew Bresticker MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller"); 293b37a4224SAndrew Bresticker MODULE_LICENSE("GPL v2"); 294b37a4224SAndrew Bresticker MODULE_ALIAS("platform:exynos-audss-clk"); 295