xref: /openbmc/linux/drivers/clk/samsung/clk-exynos-audss.c (revision 7c3ca061d4cfb25537d90a9ad936667b909133a0)
11241ef94SPadmavathi Venna /*
21241ef94SPadmavathi Venna  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
31241ef94SPadmavathi Venna  * Author: Padmavathi Venna <padma.v@samsung.com>
41241ef94SPadmavathi Venna  *
51241ef94SPadmavathi Venna  * This program is free software; you can redistribute it and/or modify
61241ef94SPadmavathi Venna  * it under the terms of the GNU General Public License version 2 as
71241ef94SPadmavathi Venna  * published by the Free Software Foundation.
81241ef94SPadmavathi Venna  *
91241ef94SPadmavathi Venna  * Common Clock Framework support for Audio Subsystem Clock Controller.
101241ef94SPadmavathi Venna */
111241ef94SPadmavathi Venna 
126f1ed07aSStephen Boyd #include <linux/slab.h>
131241ef94SPadmavathi Venna #include <linux/io.h>
146f1ed07aSStephen Boyd #include <linux/clk.h>
151241ef94SPadmavathi Venna #include <linux/clk-provider.h>
161241ef94SPadmavathi Venna #include <linux/of_address.h>
17*7c3ca061SSylwester Nawrocki #include <linux/of_device.h>
181241ef94SPadmavathi Venna #include <linux/syscore_ops.h>
19b37a4224SAndrew Bresticker #include <linux/module.h>
20b37a4224SAndrew Bresticker #include <linux/platform_device.h>
211241ef94SPadmavathi Venna 
22602408e3STushar Behera #include <dt-bindings/clock/exynos-audss-clk.h>
231241ef94SPadmavathi Venna 
241241ef94SPadmavathi Venna static DEFINE_SPINLOCK(lock);
251241ef94SPadmavathi Venna static struct clk **clk_table;
261241ef94SPadmavathi Venna static void __iomem *reg_base;
271241ef94SPadmavathi Venna static struct clk_onecell_data clk_data;
28f1e9203eSKrzysztof Kozlowski /*
29f1e9203eSKrzysztof Kozlowski  * On Exynos5420 this will be a clock which has to be enabled before any
30f1e9203eSKrzysztof Kozlowski  * access to audss registers. Typically a child of EPLL.
31f1e9203eSKrzysztof Kozlowski  *
32f1e9203eSKrzysztof Kozlowski  * On other platforms this will be -ENODEV.
33f1e9203eSKrzysztof Kozlowski  */
34f1e9203eSKrzysztof Kozlowski static struct clk *epll;
351241ef94SPadmavathi Venna 
361241ef94SPadmavathi Venna #define ASS_CLK_SRC 0x0
371241ef94SPadmavathi Venna #define ASS_CLK_DIV 0x4
381241ef94SPadmavathi Venna #define ASS_CLK_GATE 0x8
391241ef94SPadmavathi Venna 
403fd68c99SKrzysztof Kozlowski #ifdef CONFIG_PM_SLEEP
411241ef94SPadmavathi Venna static unsigned long reg_save[][2] = {
421241ef94SPadmavathi Venna 	{ASS_CLK_SRC,  0},
431241ef94SPadmavathi Venna 	{ASS_CLK_DIV,  0},
441241ef94SPadmavathi Venna 	{ASS_CLK_GATE, 0},
451241ef94SPadmavathi Venna };
461241ef94SPadmavathi Venna 
471241ef94SPadmavathi Venna static int exynos_audss_clk_suspend(void)
481241ef94SPadmavathi Venna {
491241ef94SPadmavathi Venna 	int i;
501241ef94SPadmavathi Venna 
511241ef94SPadmavathi Venna 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
521241ef94SPadmavathi Venna 		reg_save[i][1] = readl(reg_base + reg_save[i][0]);
531241ef94SPadmavathi Venna 
541241ef94SPadmavathi Venna 	return 0;
551241ef94SPadmavathi Venna }
561241ef94SPadmavathi Venna 
571241ef94SPadmavathi Venna static void exynos_audss_clk_resume(void)
581241ef94SPadmavathi Venna {
591241ef94SPadmavathi Venna 	int i;
601241ef94SPadmavathi Venna 
611241ef94SPadmavathi Venna 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
621241ef94SPadmavathi Venna 		writel(reg_save[i][1], reg_base + reg_save[i][0]);
631241ef94SPadmavathi Venna }
641241ef94SPadmavathi Venna 
651241ef94SPadmavathi Venna static struct syscore_ops exynos_audss_clk_syscore_ops = {
661241ef94SPadmavathi Venna 	.suspend	= exynos_audss_clk_suspend,
671241ef94SPadmavathi Venna 	.resume		= exynos_audss_clk_resume,
681241ef94SPadmavathi Venna };
691241ef94SPadmavathi Venna #endif /* CONFIG_PM_SLEEP */
701241ef94SPadmavathi Venna 
71*7c3ca061SSylwester Nawrocki struct exynos_audss_clk_drvdata {
72*7c3ca061SSylwester Nawrocki 	unsigned int has_adma_clk:1;
73*7c3ca061SSylwester Nawrocki 	unsigned int enable_epll:1;
74*7c3ca061SSylwester Nawrocki 	unsigned int num_clks;
75*7c3ca061SSylwester Nawrocki };
76*7c3ca061SSylwester Nawrocki 
77*7c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos4210_drvdata = {
78*7c3ca061SSylwester Nawrocki 	.num_clks	= EXYNOS_AUDSS_MAX_CLKS - 1,
79*7c3ca061SSylwester Nawrocki };
80*7c3ca061SSylwester Nawrocki 
81*7c3ca061SSylwester Nawrocki static const struct exynos_audss_clk_drvdata exynos5420_drvdata = {
82*7c3ca061SSylwester Nawrocki 	.num_clks	= EXYNOS_AUDSS_MAX_CLKS,
83*7c3ca061SSylwester Nawrocki 	.has_adma_clk	= 1,
84*7c3ca061SSylwester Nawrocki 	.enable_epll	= 1,
85*7c3ca061SSylwester Nawrocki };
86*7c3ca061SSylwester Nawrocki 
873538a2cfSAndrew Bresticker static const struct of_device_id exynos_audss_clk_of_match[] = {
88*7c3ca061SSylwester Nawrocki 	{
89*7c3ca061SSylwester Nawrocki 		.compatible	= "samsung,exynos4210-audss-clock",
90*7c3ca061SSylwester Nawrocki 		.data		= &exynos4210_drvdata,
91*7c3ca061SSylwester Nawrocki 	}, {
92*7c3ca061SSylwester Nawrocki 		.compatible	= "samsung,exynos5250-audss-clock",
93*7c3ca061SSylwester Nawrocki 		.data		= &exynos4210_drvdata,
94*7c3ca061SSylwester Nawrocki 	}, {
95*7c3ca061SSylwester Nawrocki 		.compatible	= "samsung,exynos5420-audss-clock",
96*7c3ca061SSylwester Nawrocki 		.data		= &exynos5420_drvdata,
97*7c3ca061SSylwester Nawrocki 	},
983538a2cfSAndrew Bresticker 	{ },
993538a2cfSAndrew Bresticker };
1003538a2cfSAndrew Bresticker 
10127c76c43SKrzysztof Kozlowski static void exynos_audss_clk_teardown(void)
10227c76c43SKrzysztof Kozlowski {
10327c76c43SKrzysztof Kozlowski 	int i;
10427c76c43SKrzysztof Kozlowski 
10527c76c43SKrzysztof Kozlowski 	for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) {
10627c76c43SKrzysztof Kozlowski 		if (!IS_ERR(clk_table[i]))
10727c76c43SKrzysztof Kozlowski 			clk_unregister_mux(clk_table[i]);
10827c76c43SKrzysztof Kozlowski 	}
10927c76c43SKrzysztof Kozlowski 
11027c76c43SKrzysztof Kozlowski 	for (; i < EXYNOS_SRP_CLK; i++) {
11127c76c43SKrzysztof Kozlowski 		if (!IS_ERR(clk_table[i]))
11227c76c43SKrzysztof Kozlowski 			clk_unregister_divider(clk_table[i]);
11327c76c43SKrzysztof Kozlowski 	}
11427c76c43SKrzysztof Kozlowski 
11527c76c43SKrzysztof Kozlowski 	for (; i < clk_data.clk_num; i++) {
11627c76c43SKrzysztof Kozlowski 		if (!IS_ERR(clk_table[i]))
11727c76c43SKrzysztof Kozlowski 			clk_unregister_gate(clk_table[i]);
11827c76c43SKrzysztof Kozlowski 	}
11927c76c43SKrzysztof Kozlowski }
12027c76c43SKrzysztof Kozlowski 
1211241ef94SPadmavathi Venna /* register exynos_audss clocks */
122b37a4224SAndrew Bresticker static int exynos_audss_clk_probe(struct platform_device *pdev)
1231241ef94SPadmavathi Venna {
124547f3350SAndrew Bresticker 	const char *mout_audss_p[] = {"fin_pll", "fout_epll"};
125547f3350SAndrew Bresticker 	const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"};
126547f3350SAndrew Bresticker 	const char *sclk_pcm_p = "sclk_pcm0";
127547f3350SAndrew Bresticker 	struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in;
128*7c3ca061SSylwester Nawrocki 	const struct exynos_audss_clk_drvdata *variant;
129*7c3ca061SSylwester Nawrocki 	struct resource *res;
130*7c3ca061SSylwester Nawrocki 	int i, ret = 0;
1313538a2cfSAndrew Bresticker 
132*7c3ca061SSylwester Nawrocki 	variant = of_device_get_match_data(&pdev->dev);
133*7c3ca061SSylwester Nawrocki 	if (!variant)
1343538a2cfSAndrew Bresticker 		return -EINVAL;
135b37a4224SAndrew Bresticker 
136b37a4224SAndrew Bresticker 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
137b37a4224SAndrew Bresticker 	reg_base = devm_ioremap_resource(&pdev->dev, res);
138b37a4224SAndrew Bresticker 	if (IS_ERR(reg_base)) {
139b37a4224SAndrew Bresticker 		dev_err(&pdev->dev, "failed to map audss registers\n");
140b37a4224SAndrew Bresticker 		return PTR_ERR(reg_base);
1411241ef94SPadmavathi Venna 	}
142*7c3ca061SSylwester Nawrocki 
143f1e9203eSKrzysztof Kozlowski 	epll = ERR_PTR(-ENODEV);
1441241ef94SPadmavathi Venna 
145b37a4224SAndrew Bresticker 	clk_table = devm_kzalloc(&pdev->dev,
146b37a4224SAndrew Bresticker 				sizeof(struct clk *) * EXYNOS_AUDSS_MAX_CLKS,
1471241ef94SPadmavathi Venna 				GFP_KERNEL);
148b37a4224SAndrew Bresticker 	if (!clk_table)
149b37a4224SAndrew Bresticker 		return -ENOMEM;
1501241ef94SPadmavathi Venna 
1511241ef94SPadmavathi Venna 	clk_data.clks = clk_table;
152*7c3ca061SSylwester Nawrocki 	clk_data.clk_num = variant->num_clks;
1531241ef94SPadmavathi Venna 
154547f3350SAndrew Bresticker 	pll_ref = devm_clk_get(&pdev->dev, "pll_ref");
155547f3350SAndrew Bresticker 	pll_in = devm_clk_get(&pdev->dev, "pll_in");
156547f3350SAndrew Bresticker 	if (!IS_ERR(pll_ref))
157547f3350SAndrew Bresticker 		mout_audss_p[0] = __clk_get_name(pll_ref);
158f1e9203eSKrzysztof Kozlowski 	if (!IS_ERR(pll_in)) {
159547f3350SAndrew Bresticker 		mout_audss_p[1] = __clk_get_name(pll_in);
160f1e9203eSKrzysztof Kozlowski 
161*7c3ca061SSylwester Nawrocki 		if (variant->enable_epll) {
162f1e9203eSKrzysztof Kozlowski 			epll = pll_in;
163f1e9203eSKrzysztof Kozlowski 
164f1e9203eSKrzysztof Kozlowski 			ret = clk_prepare_enable(epll);
165f1e9203eSKrzysztof Kozlowski 			if (ret) {
166f1e9203eSKrzysztof Kozlowski 				dev_err(&pdev->dev,
167f1e9203eSKrzysztof Kozlowski 						"failed to prepare the epll clock\n");
168f1e9203eSKrzysztof Kozlowski 				return ret;
169f1e9203eSKrzysztof Kozlowski 			}
170f1e9203eSKrzysztof Kozlowski 		}
171f1e9203eSKrzysztof Kozlowski 	}
1721241ef94SPadmavathi Venna 	clk_table[EXYNOS_MOUT_AUDSS] = clk_register_mux(NULL, "mout_audss",
173819c1de3SJames Hogan 				mout_audss_p, ARRAY_SIZE(mout_audss_p),
174819c1de3SJames Hogan 				CLK_SET_RATE_NO_REPARENT,
1751241ef94SPadmavathi Venna 				reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
1761241ef94SPadmavathi Venna 
177547f3350SAndrew Bresticker 	cdclk = devm_clk_get(&pdev->dev, "cdclk");
178547f3350SAndrew Bresticker 	sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio");
179547f3350SAndrew Bresticker 	if (!IS_ERR(cdclk))
180547f3350SAndrew Bresticker 		mout_i2s_p[1] = __clk_get_name(cdclk);
181547f3350SAndrew Bresticker 	if (!IS_ERR(sclk_audio))
182547f3350SAndrew Bresticker 		mout_i2s_p[2] = __clk_get_name(sclk_audio);
1831241ef94SPadmavathi Venna 	clk_table[EXYNOS_MOUT_I2S] = clk_register_mux(NULL, "mout_i2s",
184819c1de3SJames Hogan 				mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
185819c1de3SJames Hogan 				CLK_SET_RATE_NO_REPARENT,
1861241ef94SPadmavathi Venna 				reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
1871241ef94SPadmavathi Venna 
1881241ef94SPadmavathi Venna 	clk_table[EXYNOS_DOUT_SRP] = clk_register_divider(NULL, "dout_srp",
1891241ef94SPadmavathi Venna 				"mout_audss", 0, reg_base + ASS_CLK_DIV, 0, 4,
1901241ef94SPadmavathi Venna 				0, &lock);
1911241ef94SPadmavathi Venna 
1921241ef94SPadmavathi Venna 	clk_table[EXYNOS_DOUT_AUD_BUS] = clk_register_divider(NULL,
1931241ef94SPadmavathi Venna 				"dout_aud_bus", "dout_srp", 0,
1941241ef94SPadmavathi Venna 				reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
1951241ef94SPadmavathi Venna 
1961241ef94SPadmavathi Venna 	clk_table[EXYNOS_DOUT_I2S] = clk_register_divider(NULL, "dout_i2s",
1971241ef94SPadmavathi Venna 				"mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0,
1981241ef94SPadmavathi Venna 				&lock);
1991241ef94SPadmavathi Venna 
2001241ef94SPadmavathi Venna 	clk_table[EXYNOS_SRP_CLK] = clk_register_gate(NULL, "srp_clk",
2011241ef94SPadmavathi Venna 				"dout_srp", CLK_SET_RATE_PARENT,
2021241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 0, 0, &lock);
2031241ef94SPadmavathi Venna 
2041241ef94SPadmavathi Venna 	clk_table[EXYNOS_I2S_BUS] = clk_register_gate(NULL, "i2s_bus",
2051241ef94SPadmavathi Venna 				"dout_aud_bus", CLK_SET_RATE_PARENT,
2061241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 2, 0, &lock);
2071241ef94SPadmavathi Venna 
2081241ef94SPadmavathi Venna 	clk_table[EXYNOS_SCLK_I2S] = clk_register_gate(NULL, "sclk_i2s",
2091241ef94SPadmavathi Venna 				"dout_i2s", CLK_SET_RATE_PARENT,
2101241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 3, 0, &lock);
2111241ef94SPadmavathi Venna 
2121241ef94SPadmavathi Venna 	clk_table[EXYNOS_PCM_BUS] = clk_register_gate(NULL, "pcm_bus",
2131241ef94SPadmavathi Venna 				 "sclk_pcm", CLK_SET_RATE_PARENT,
2141241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 4, 0, &lock);
2151241ef94SPadmavathi Venna 
216547f3350SAndrew Bresticker 	sclk_pcm_in = devm_clk_get(&pdev->dev, "sclk_pcm_in");
217547f3350SAndrew Bresticker 	if (!IS_ERR(sclk_pcm_in))
218547f3350SAndrew Bresticker 		sclk_pcm_p = __clk_get_name(sclk_pcm_in);
2191241ef94SPadmavathi Venna 	clk_table[EXYNOS_SCLK_PCM] = clk_register_gate(NULL, "sclk_pcm",
220547f3350SAndrew Bresticker 				sclk_pcm_p, CLK_SET_RATE_PARENT,
2211241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 5, 0, &lock);
2221241ef94SPadmavathi Venna 
223*7c3ca061SSylwester Nawrocki 	if (variant->has_adma_clk) {
2243538a2cfSAndrew Bresticker 		clk_table[EXYNOS_ADMA] = clk_register_gate(NULL, "adma",
2253538a2cfSAndrew Bresticker 				"dout_srp", CLK_SET_RATE_PARENT,
2263538a2cfSAndrew Bresticker 				reg_base + ASS_CLK_GATE, 9, 0, &lock);
2273538a2cfSAndrew Bresticker 	}
2283538a2cfSAndrew Bresticker 
229b37a4224SAndrew Bresticker 	for (i = 0; i < clk_data.clk_num; i++) {
230b37a4224SAndrew Bresticker 		if (IS_ERR(clk_table[i])) {
231b37a4224SAndrew Bresticker 			dev_err(&pdev->dev, "failed to register clock %d\n", i);
232b37a4224SAndrew Bresticker 			ret = PTR_ERR(clk_table[i]);
233b37a4224SAndrew Bresticker 			goto unregister;
234b37a4224SAndrew Bresticker 		}
235b37a4224SAndrew Bresticker 	}
236b37a4224SAndrew Bresticker 
237b37a4224SAndrew Bresticker 	ret = of_clk_add_provider(pdev->dev.of_node, of_clk_src_onecell_get,
238b37a4224SAndrew Bresticker 					&clk_data);
239b37a4224SAndrew Bresticker 	if (ret) {
240b37a4224SAndrew Bresticker 		dev_err(&pdev->dev, "failed to add clock provider\n");
241b37a4224SAndrew Bresticker 		goto unregister;
242b37a4224SAndrew Bresticker 	}
243b37a4224SAndrew Bresticker 
2441241ef94SPadmavathi Venna #ifdef CONFIG_PM_SLEEP
2451241ef94SPadmavathi Venna 	register_syscore_ops(&exynos_audss_clk_syscore_ops);
2461241ef94SPadmavathi Venna #endif
2471241ef94SPadmavathi Venna 
248b37a4224SAndrew Bresticker 	dev_info(&pdev->dev, "setup completed\n");
249b37a4224SAndrew Bresticker 
250b37a4224SAndrew Bresticker 	return 0;
251b37a4224SAndrew Bresticker 
252b37a4224SAndrew Bresticker unregister:
25327c76c43SKrzysztof Kozlowski 	exynos_audss_clk_teardown();
254b37a4224SAndrew Bresticker 
255f1e9203eSKrzysztof Kozlowski 	if (!IS_ERR(epll))
256f1e9203eSKrzysztof Kozlowski 		clk_disable_unprepare(epll);
257f1e9203eSKrzysztof Kozlowski 
258b37a4224SAndrew Bresticker 	return ret;
259b37a4224SAndrew Bresticker }
260b37a4224SAndrew Bresticker 
261b37a4224SAndrew Bresticker static int exynos_audss_clk_remove(struct platform_device *pdev)
262b37a4224SAndrew Bresticker {
263c31844ffSKrzysztof Kozlowski #ifdef CONFIG_PM_SLEEP
264c31844ffSKrzysztof Kozlowski 	unregister_syscore_ops(&exynos_audss_clk_syscore_ops);
265c31844ffSKrzysztof Kozlowski #endif
266c31844ffSKrzysztof Kozlowski 
267b37a4224SAndrew Bresticker 	of_clk_del_provider(pdev->dev.of_node);
268b37a4224SAndrew Bresticker 
26927c76c43SKrzysztof Kozlowski 	exynos_audss_clk_teardown();
270b37a4224SAndrew Bresticker 
271f1e9203eSKrzysztof Kozlowski 	if (!IS_ERR(epll))
272f1e9203eSKrzysztof Kozlowski 		clk_disable_unprepare(epll);
273f1e9203eSKrzysztof Kozlowski 
274b37a4224SAndrew Bresticker 	return 0;
275b37a4224SAndrew Bresticker }
276b37a4224SAndrew Bresticker 
277b37a4224SAndrew Bresticker static struct platform_driver exynos_audss_clk_driver = {
278b37a4224SAndrew Bresticker 	.driver	= {
279b37a4224SAndrew Bresticker 		.name = "exynos-audss-clk",
280b37a4224SAndrew Bresticker 		.of_match_table = exynos_audss_clk_of_match,
281b37a4224SAndrew Bresticker 	},
282b37a4224SAndrew Bresticker 	.probe = exynos_audss_clk_probe,
283b37a4224SAndrew Bresticker 	.remove = exynos_audss_clk_remove,
284b37a4224SAndrew Bresticker };
285b37a4224SAndrew Bresticker 
2864d252fd5SSylwester Nawrocki module_platform_driver(exynos_audss_clk_driver);
287b37a4224SAndrew Bresticker 
288b37a4224SAndrew Bresticker MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>");
289b37a4224SAndrew Bresticker MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller");
290b37a4224SAndrew Bresticker MODULE_LICENSE("GPL v2");
291b37a4224SAndrew Bresticker MODULE_ALIAS("platform:exynos-audss-clk");
292