xref: /openbmc/linux/drivers/clk/samsung/clk-exynos-audss.c (revision 6f1ed07a14a1ace5facba1e2b3995a2ef3b610cc)
11241ef94SPadmavathi Venna /*
21241ef94SPadmavathi Venna  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
31241ef94SPadmavathi Venna  * Author: Padmavathi Venna <padma.v@samsung.com>
41241ef94SPadmavathi Venna  *
51241ef94SPadmavathi Venna  * This program is free software; you can redistribute it and/or modify
61241ef94SPadmavathi Venna  * it under the terms of the GNU General Public License version 2 as
71241ef94SPadmavathi Venna  * published by the Free Software Foundation.
81241ef94SPadmavathi Venna  *
91241ef94SPadmavathi Venna  * Common Clock Framework support for Audio Subsystem Clock Controller.
101241ef94SPadmavathi Venna */
111241ef94SPadmavathi Venna 
12*6f1ed07aSStephen Boyd #include <linux/slab.h>
131241ef94SPadmavathi Venna #include <linux/io.h>
14*6f1ed07aSStephen Boyd #include <linux/clk.h>
151241ef94SPadmavathi Venna #include <linux/clk-provider.h>
161241ef94SPadmavathi Venna #include <linux/of_address.h>
171241ef94SPadmavathi Venna #include <linux/syscore_ops.h>
18b37a4224SAndrew Bresticker #include <linux/module.h>
19b37a4224SAndrew Bresticker #include <linux/platform_device.h>
201241ef94SPadmavathi Venna 
21602408e3STushar Behera #include <dt-bindings/clock/exynos-audss-clk.h>
221241ef94SPadmavathi Venna 
233538a2cfSAndrew Bresticker enum exynos_audss_clk_type {
243538a2cfSAndrew Bresticker 	TYPE_EXYNOS4210,
253538a2cfSAndrew Bresticker 	TYPE_EXYNOS5250,
263538a2cfSAndrew Bresticker 	TYPE_EXYNOS5420,
273538a2cfSAndrew Bresticker };
283538a2cfSAndrew Bresticker 
291241ef94SPadmavathi Venna static DEFINE_SPINLOCK(lock);
301241ef94SPadmavathi Venna static struct clk **clk_table;
311241ef94SPadmavathi Venna static void __iomem *reg_base;
321241ef94SPadmavathi Venna static struct clk_onecell_data clk_data;
33f1e9203eSKrzysztof Kozlowski /*
34f1e9203eSKrzysztof Kozlowski  * On Exynos5420 this will be a clock which has to be enabled before any
35f1e9203eSKrzysztof Kozlowski  * access to audss registers. Typically a child of EPLL.
36f1e9203eSKrzysztof Kozlowski  *
37f1e9203eSKrzysztof Kozlowski  * On other platforms this will be -ENODEV.
38f1e9203eSKrzysztof Kozlowski  */
39f1e9203eSKrzysztof Kozlowski static struct clk *epll;
401241ef94SPadmavathi Venna 
411241ef94SPadmavathi Venna #define ASS_CLK_SRC 0x0
421241ef94SPadmavathi Venna #define ASS_CLK_DIV 0x4
431241ef94SPadmavathi Venna #define ASS_CLK_GATE 0x8
441241ef94SPadmavathi Venna 
453fd68c99SKrzysztof Kozlowski #ifdef CONFIG_PM_SLEEP
461241ef94SPadmavathi Venna static unsigned long reg_save[][2] = {
471241ef94SPadmavathi Venna 	{ASS_CLK_SRC,  0},
481241ef94SPadmavathi Venna 	{ASS_CLK_DIV,  0},
491241ef94SPadmavathi Venna 	{ASS_CLK_GATE, 0},
501241ef94SPadmavathi Venna };
511241ef94SPadmavathi Venna 
521241ef94SPadmavathi Venna static int exynos_audss_clk_suspend(void)
531241ef94SPadmavathi Venna {
541241ef94SPadmavathi Venna 	int i;
551241ef94SPadmavathi Venna 
561241ef94SPadmavathi Venna 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
571241ef94SPadmavathi Venna 		reg_save[i][1] = readl(reg_base + reg_save[i][0]);
581241ef94SPadmavathi Venna 
591241ef94SPadmavathi Venna 	return 0;
601241ef94SPadmavathi Venna }
611241ef94SPadmavathi Venna 
621241ef94SPadmavathi Venna static void exynos_audss_clk_resume(void)
631241ef94SPadmavathi Venna {
641241ef94SPadmavathi Venna 	int i;
651241ef94SPadmavathi Venna 
661241ef94SPadmavathi Venna 	for (i = 0; i < ARRAY_SIZE(reg_save); i++)
671241ef94SPadmavathi Venna 		writel(reg_save[i][1], reg_base + reg_save[i][0]);
681241ef94SPadmavathi Venna }
691241ef94SPadmavathi Venna 
701241ef94SPadmavathi Venna static struct syscore_ops exynos_audss_clk_syscore_ops = {
711241ef94SPadmavathi Venna 	.suspend	= exynos_audss_clk_suspend,
721241ef94SPadmavathi Venna 	.resume		= exynos_audss_clk_resume,
731241ef94SPadmavathi Venna };
741241ef94SPadmavathi Venna #endif /* CONFIG_PM_SLEEP */
751241ef94SPadmavathi Venna 
763538a2cfSAndrew Bresticker static const struct of_device_id exynos_audss_clk_of_match[] = {
773538a2cfSAndrew Bresticker 	{ .compatible = "samsung,exynos4210-audss-clock",
783538a2cfSAndrew Bresticker 	  .data = (void *)TYPE_EXYNOS4210, },
793538a2cfSAndrew Bresticker 	{ .compatible = "samsung,exynos5250-audss-clock",
803538a2cfSAndrew Bresticker 	  .data = (void *)TYPE_EXYNOS5250, },
813538a2cfSAndrew Bresticker 	{ .compatible = "samsung,exynos5420-audss-clock",
823538a2cfSAndrew Bresticker 	  .data = (void *)TYPE_EXYNOS5420, },
833538a2cfSAndrew Bresticker 	{},
843538a2cfSAndrew Bresticker };
853538a2cfSAndrew Bresticker 
8627c76c43SKrzysztof Kozlowski static void exynos_audss_clk_teardown(void)
8727c76c43SKrzysztof Kozlowski {
8827c76c43SKrzysztof Kozlowski 	int i;
8927c76c43SKrzysztof Kozlowski 
9027c76c43SKrzysztof Kozlowski 	for (i = EXYNOS_MOUT_AUDSS; i < EXYNOS_DOUT_SRP; i++) {
9127c76c43SKrzysztof Kozlowski 		if (!IS_ERR(clk_table[i]))
9227c76c43SKrzysztof Kozlowski 			clk_unregister_mux(clk_table[i]);
9327c76c43SKrzysztof Kozlowski 	}
9427c76c43SKrzysztof Kozlowski 
9527c76c43SKrzysztof Kozlowski 	for (; i < EXYNOS_SRP_CLK; i++) {
9627c76c43SKrzysztof Kozlowski 		if (!IS_ERR(clk_table[i]))
9727c76c43SKrzysztof Kozlowski 			clk_unregister_divider(clk_table[i]);
9827c76c43SKrzysztof Kozlowski 	}
9927c76c43SKrzysztof Kozlowski 
10027c76c43SKrzysztof Kozlowski 	for (; i < clk_data.clk_num; i++) {
10127c76c43SKrzysztof Kozlowski 		if (!IS_ERR(clk_table[i]))
10227c76c43SKrzysztof Kozlowski 			clk_unregister_gate(clk_table[i]);
10327c76c43SKrzysztof Kozlowski 	}
10427c76c43SKrzysztof Kozlowski }
10527c76c43SKrzysztof Kozlowski 
1061241ef94SPadmavathi Venna /* register exynos_audss clocks */
107b37a4224SAndrew Bresticker static int exynos_audss_clk_probe(struct platform_device *pdev)
1081241ef94SPadmavathi Venna {
109b37a4224SAndrew Bresticker 	int i, ret = 0;
110b37a4224SAndrew Bresticker 	struct resource *res;
111547f3350SAndrew Bresticker 	const char *mout_audss_p[] = {"fin_pll", "fout_epll"};
112547f3350SAndrew Bresticker 	const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"};
113547f3350SAndrew Bresticker 	const char *sclk_pcm_p = "sclk_pcm0";
114547f3350SAndrew Bresticker 	struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in;
1153538a2cfSAndrew Bresticker 	const struct of_device_id *match;
1163538a2cfSAndrew Bresticker 	enum exynos_audss_clk_type variant;
1173538a2cfSAndrew Bresticker 
1183538a2cfSAndrew Bresticker 	match = of_match_node(exynos_audss_clk_of_match, pdev->dev.of_node);
1193538a2cfSAndrew Bresticker 	if (!match)
1203538a2cfSAndrew Bresticker 		return -EINVAL;
1213538a2cfSAndrew Bresticker 	variant = (enum exynos_audss_clk_type)match->data;
122b37a4224SAndrew Bresticker 
123b37a4224SAndrew Bresticker 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
124b37a4224SAndrew Bresticker 	reg_base = devm_ioremap_resource(&pdev->dev, res);
125b37a4224SAndrew Bresticker 	if (IS_ERR(reg_base)) {
126b37a4224SAndrew Bresticker 		dev_err(&pdev->dev, "failed to map audss registers\n");
127b37a4224SAndrew Bresticker 		return PTR_ERR(reg_base);
1281241ef94SPadmavathi Venna 	}
129f1e9203eSKrzysztof Kozlowski 	/* EPLL don't have to be enabled for boards other than Exynos5420 */
130f1e9203eSKrzysztof Kozlowski 	epll = ERR_PTR(-ENODEV);
1311241ef94SPadmavathi Venna 
132b37a4224SAndrew Bresticker 	clk_table = devm_kzalloc(&pdev->dev,
133b37a4224SAndrew Bresticker 				sizeof(struct clk *) * EXYNOS_AUDSS_MAX_CLKS,
1341241ef94SPadmavathi Venna 				GFP_KERNEL);
135b37a4224SAndrew Bresticker 	if (!clk_table)
136b37a4224SAndrew Bresticker 		return -ENOMEM;
1371241ef94SPadmavathi Venna 
1381241ef94SPadmavathi Venna 	clk_data.clks = clk_table;
1393538a2cfSAndrew Bresticker 	if (variant == TYPE_EXYNOS5420)
1401241ef94SPadmavathi Venna 		clk_data.clk_num = EXYNOS_AUDSS_MAX_CLKS;
1413538a2cfSAndrew Bresticker 	else
1423538a2cfSAndrew Bresticker 		clk_data.clk_num = EXYNOS_AUDSS_MAX_CLKS - 1;
1431241ef94SPadmavathi Venna 
144547f3350SAndrew Bresticker 	pll_ref = devm_clk_get(&pdev->dev, "pll_ref");
145547f3350SAndrew Bresticker 	pll_in = devm_clk_get(&pdev->dev, "pll_in");
146547f3350SAndrew Bresticker 	if (!IS_ERR(pll_ref))
147547f3350SAndrew Bresticker 		mout_audss_p[0] = __clk_get_name(pll_ref);
148f1e9203eSKrzysztof Kozlowski 	if (!IS_ERR(pll_in)) {
149547f3350SAndrew Bresticker 		mout_audss_p[1] = __clk_get_name(pll_in);
150f1e9203eSKrzysztof Kozlowski 
151f1e9203eSKrzysztof Kozlowski 		if (variant == TYPE_EXYNOS5420) {
152f1e9203eSKrzysztof Kozlowski 			epll = pll_in;
153f1e9203eSKrzysztof Kozlowski 
154f1e9203eSKrzysztof Kozlowski 			ret = clk_prepare_enable(epll);
155f1e9203eSKrzysztof Kozlowski 			if (ret) {
156f1e9203eSKrzysztof Kozlowski 				dev_err(&pdev->dev,
157f1e9203eSKrzysztof Kozlowski 						"failed to prepare the epll clock\n");
158f1e9203eSKrzysztof Kozlowski 				return ret;
159f1e9203eSKrzysztof Kozlowski 			}
160f1e9203eSKrzysztof Kozlowski 		}
161f1e9203eSKrzysztof Kozlowski 	}
1621241ef94SPadmavathi Venna 	clk_table[EXYNOS_MOUT_AUDSS] = clk_register_mux(NULL, "mout_audss",
163819c1de3SJames Hogan 				mout_audss_p, ARRAY_SIZE(mout_audss_p),
164819c1de3SJames Hogan 				CLK_SET_RATE_NO_REPARENT,
1651241ef94SPadmavathi Venna 				reg_base + ASS_CLK_SRC, 0, 1, 0, &lock);
1661241ef94SPadmavathi Venna 
167547f3350SAndrew Bresticker 	cdclk = devm_clk_get(&pdev->dev, "cdclk");
168547f3350SAndrew Bresticker 	sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio");
169547f3350SAndrew Bresticker 	if (!IS_ERR(cdclk))
170547f3350SAndrew Bresticker 		mout_i2s_p[1] = __clk_get_name(cdclk);
171547f3350SAndrew Bresticker 	if (!IS_ERR(sclk_audio))
172547f3350SAndrew Bresticker 		mout_i2s_p[2] = __clk_get_name(sclk_audio);
1731241ef94SPadmavathi Venna 	clk_table[EXYNOS_MOUT_I2S] = clk_register_mux(NULL, "mout_i2s",
174819c1de3SJames Hogan 				mout_i2s_p, ARRAY_SIZE(mout_i2s_p),
175819c1de3SJames Hogan 				CLK_SET_RATE_NO_REPARENT,
1761241ef94SPadmavathi Venna 				reg_base + ASS_CLK_SRC, 2, 2, 0, &lock);
1771241ef94SPadmavathi Venna 
1781241ef94SPadmavathi Venna 	clk_table[EXYNOS_DOUT_SRP] = clk_register_divider(NULL, "dout_srp",
1791241ef94SPadmavathi Venna 				"mout_audss", 0, reg_base + ASS_CLK_DIV, 0, 4,
1801241ef94SPadmavathi Venna 				0, &lock);
1811241ef94SPadmavathi Venna 
1821241ef94SPadmavathi Venna 	clk_table[EXYNOS_DOUT_AUD_BUS] = clk_register_divider(NULL,
1831241ef94SPadmavathi Venna 				"dout_aud_bus", "dout_srp", 0,
1841241ef94SPadmavathi Venna 				reg_base + ASS_CLK_DIV, 4, 4, 0, &lock);
1851241ef94SPadmavathi Venna 
1861241ef94SPadmavathi Venna 	clk_table[EXYNOS_DOUT_I2S] = clk_register_divider(NULL, "dout_i2s",
1871241ef94SPadmavathi Venna 				"mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0,
1881241ef94SPadmavathi Venna 				&lock);
1891241ef94SPadmavathi Venna 
1901241ef94SPadmavathi Venna 	clk_table[EXYNOS_SRP_CLK] = clk_register_gate(NULL, "srp_clk",
1911241ef94SPadmavathi Venna 				"dout_srp", CLK_SET_RATE_PARENT,
1921241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 0, 0, &lock);
1931241ef94SPadmavathi Venna 
1941241ef94SPadmavathi Venna 	clk_table[EXYNOS_I2S_BUS] = clk_register_gate(NULL, "i2s_bus",
1951241ef94SPadmavathi Venna 				"dout_aud_bus", CLK_SET_RATE_PARENT,
1961241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 2, 0, &lock);
1971241ef94SPadmavathi Venna 
1981241ef94SPadmavathi Venna 	clk_table[EXYNOS_SCLK_I2S] = clk_register_gate(NULL, "sclk_i2s",
1991241ef94SPadmavathi Venna 				"dout_i2s", CLK_SET_RATE_PARENT,
2001241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 3, 0, &lock);
2011241ef94SPadmavathi Venna 
2021241ef94SPadmavathi Venna 	clk_table[EXYNOS_PCM_BUS] = clk_register_gate(NULL, "pcm_bus",
2031241ef94SPadmavathi Venna 				 "sclk_pcm", CLK_SET_RATE_PARENT,
2041241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 4, 0, &lock);
2051241ef94SPadmavathi Venna 
206547f3350SAndrew Bresticker 	sclk_pcm_in = devm_clk_get(&pdev->dev, "sclk_pcm_in");
207547f3350SAndrew Bresticker 	if (!IS_ERR(sclk_pcm_in))
208547f3350SAndrew Bresticker 		sclk_pcm_p = __clk_get_name(sclk_pcm_in);
2091241ef94SPadmavathi Venna 	clk_table[EXYNOS_SCLK_PCM] = clk_register_gate(NULL, "sclk_pcm",
210547f3350SAndrew Bresticker 				sclk_pcm_p, CLK_SET_RATE_PARENT,
2111241ef94SPadmavathi Venna 				reg_base + ASS_CLK_GATE, 5, 0, &lock);
2121241ef94SPadmavathi Venna 
2133538a2cfSAndrew Bresticker 	if (variant == TYPE_EXYNOS5420) {
2143538a2cfSAndrew Bresticker 		clk_table[EXYNOS_ADMA] = clk_register_gate(NULL, "adma",
2153538a2cfSAndrew Bresticker 				"dout_srp", CLK_SET_RATE_PARENT,
2163538a2cfSAndrew Bresticker 				reg_base + ASS_CLK_GATE, 9, 0, &lock);
2173538a2cfSAndrew Bresticker 	}
2183538a2cfSAndrew Bresticker 
219b37a4224SAndrew Bresticker 	for (i = 0; i < clk_data.clk_num; i++) {
220b37a4224SAndrew Bresticker 		if (IS_ERR(clk_table[i])) {
221b37a4224SAndrew Bresticker 			dev_err(&pdev->dev, "failed to register clock %d\n", i);
222b37a4224SAndrew Bresticker 			ret = PTR_ERR(clk_table[i]);
223b37a4224SAndrew Bresticker 			goto unregister;
224b37a4224SAndrew Bresticker 		}
225b37a4224SAndrew Bresticker 	}
226b37a4224SAndrew Bresticker 
227b37a4224SAndrew Bresticker 	ret = of_clk_add_provider(pdev->dev.of_node, of_clk_src_onecell_get,
228b37a4224SAndrew Bresticker 					&clk_data);
229b37a4224SAndrew Bresticker 	if (ret) {
230b37a4224SAndrew Bresticker 		dev_err(&pdev->dev, "failed to add clock provider\n");
231b37a4224SAndrew Bresticker 		goto unregister;
232b37a4224SAndrew Bresticker 	}
233b37a4224SAndrew Bresticker 
2341241ef94SPadmavathi Venna #ifdef CONFIG_PM_SLEEP
2351241ef94SPadmavathi Venna 	register_syscore_ops(&exynos_audss_clk_syscore_ops);
2361241ef94SPadmavathi Venna #endif
2371241ef94SPadmavathi Venna 
238b37a4224SAndrew Bresticker 	dev_info(&pdev->dev, "setup completed\n");
239b37a4224SAndrew Bresticker 
240b37a4224SAndrew Bresticker 	return 0;
241b37a4224SAndrew Bresticker 
242b37a4224SAndrew Bresticker unregister:
24327c76c43SKrzysztof Kozlowski 	exynos_audss_clk_teardown();
244b37a4224SAndrew Bresticker 
245f1e9203eSKrzysztof Kozlowski 	if (!IS_ERR(epll))
246f1e9203eSKrzysztof Kozlowski 		clk_disable_unprepare(epll);
247f1e9203eSKrzysztof Kozlowski 
248b37a4224SAndrew Bresticker 	return ret;
249b37a4224SAndrew Bresticker }
250b37a4224SAndrew Bresticker 
251b37a4224SAndrew Bresticker static int exynos_audss_clk_remove(struct platform_device *pdev)
252b37a4224SAndrew Bresticker {
253c31844ffSKrzysztof Kozlowski #ifdef CONFIG_PM_SLEEP
254c31844ffSKrzysztof Kozlowski 	unregister_syscore_ops(&exynos_audss_clk_syscore_ops);
255c31844ffSKrzysztof Kozlowski #endif
256c31844ffSKrzysztof Kozlowski 
257b37a4224SAndrew Bresticker 	of_clk_del_provider(pdev->dev.of_node);
258b37a4224SAndrew Bresticker 
25927c76c43SKrzysztof Kozlowski 	exynos_audss_clk_teardown();
260b37a4224SAndrew Bresticker 
261f1e9203eSKrzysztof Kozlowski 	if (!IS_ERR(epll))
262f1e9203eSKrzysztof Kozlowski 		clk_disable_unprepare(epll);
263f1e9203eSKrzysztof Kozlowski 
264b37a4224SAndrew Bresticker 	return 0;
265b37a4224SAndrew Bresticker }
266b37a4224SAndrew Bresticker 
267b37a4224SAndrew Bresticker static struct platform_driver exynos_audss_clk_driver = {
268b37a4224SAndrew Bresticker 	.driver	= {
269b37a4224SAndrew Bresticker 		.name = "exynos-audss-clk",
270b37a4224SAndrew Bresticker 		.of_match_table = exynos_audss_clk_of_match,
271b37a4224SAndrew Bresticker 	},
272b37a4224SAndrew Bresticker 	.probe = exynos_audss_clk_probe,
273b37a4224SAndrew Bresticker 	.remove = exynos_audss_clk_remove,
274b37a4224SAndrew Bresticker };
275b37a4224SAndrew Bresticker 
276b37a4224SAndrew Bresticker static int __init exynos_audss_clk_init(void)
277b37a4224SAndrew Bresticker {
278b37a4224SAndrew Bresticker 	return platform_driver_register(&exynos_audss_clk_driver);
279b37a4224SAndrew Bresticker }
280b37a4224SAndrew Bresticker core_initcall(exynos_audss_clk_init);
281b37a4224SAndrew Bresticker 
282b37a4224SAndrew Bresticker static void __exit exynos_audss_clk_exit(void)
283b37a4224SAndrew Bresticker {
284b37a4224SAndrew Bresticker 	platform_driver_unregister(&exynos_audss_clk_driver);
285b37a4224SAndrew Bresticker }
286b37a4224SAndrew Bresticker module_exit(exynos_audss_clk_exit);
287b37a4224SAndrew Bresticker 
288b37a4224SAndrew Bresticker MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>");
289b37a4224SAndrew Bresticker MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller");
290b37a4224SAndrew Bresticker MODULE_LICENSE("GPL v2");
291b37a4224SAndrew Bresticker MODULE_ALIAS("platform:exynos-audss-clk");
292