11241ef94SPadmavathi Venna /* 21241ef94SPadmavathi Venna * Copyright (c) 2013 Samsung Electronics Co., Ltd. 31241ef94SPadmavathi Venna * Author: Padmavathi Venna <padma.v@samsung.com> 41241ef94SPadmavathi Venna * 51241ef94SPadmavathi Venna * This program is free software; you can redistribute it and/or modify 61241ef94SPadmavathi Venna * it under the terms of the GNU General Public License version 2 as 71241ef94SPadmavathi Venna * published by the Free Software Foundation. 81241ef94SPadmavathi Venna * 91241ef94SPadmavathi Venna * Common Clock Framework support for Audio Subsystem Clock Controller. 101241ef94SPadmavathi Venna */ 111241ef94SPadmavathi Venna 121241ef94SPadmavathi Venna #include <linux/clkdev.h> 131241ef94SPadmavathi Venna #include <linux/io.h> 141241ef94SPadmavathi Venna #include <linux/clk-provider.h> 151241ef94SPadmavathi Venna #include <linux/of_address.h> 161241ef94SPadmavathi Venna #include <linux/syscore_ops.h> 17b37a4224SAndrew Bresticker #include <linux/module.h> 18b37a4224SAndrew Bresticker #include <linux/platform_device.h> 191241ef94SPadmavathi Venna 201241ef94SPadmavathi Venna #include <dt-bindings/clk/exynos-audss-clk.h> 211241ef94SPadmavathi Venna 22*3538a2cfSAndrew Bresticker enum exynos_audss_clk_type { 23*3538a2cfSAndrew Bresticker TYPE_EXYNOS4210, 24*3538a2cfSAndrew Bresticker TYPE_EXYNOS5250, 25*3538a2cfSAndrew Bresticker TYPE_EXYNOS5420, 26*3538a2cfSAndrew Bresticker }; 27*3538a2cfSAndrew Bresticker 281241ef94SPadmavathi Venna static DEFINE_SPINLOCK(lock); 291241ef94SPadmavathi Venna static struct clk **clk_table; 301241ef94SPadmavathi Venna static void __iomem *reg_base; 311241ef94SPadmavathi Venna static struct clk_onecell_data clk_data; 321241ef94SPadmavathi Venna 331241ef94SPadmavathi Venna #define ASS_CLK_SRC 0x0 341241ef94SPadmavathi Venna #define ASS_CLK_DIV 0x4 351241ef94SPadmavathi Venna #define ASS_CLK_GATE 0x8 361241ef94SPadmavathi Venna 373fd68c99SKrzysztof Kozlowski #ifdef CONFIG_PM_SLEEP 381241ef94SPadmavathi Venna static unsigned long reg_save[][2] = { 391241ef94SPadmavathi Venna {ASS_CLK_SRC, 0}, 401241ef94SPadmavathi Venna {ASS_CLK_DIV, 0}, 411241ef94SPadmavathi Venna {ASS_CLK_GATE, 0}, 421241ef94SPadmavathi Venna }; 431241ef94SPadmavathi Venna 441241ef94SPadmavathi Venna static int exynos_audss_clk_suspend(void) 451241ef94SPadmavathi Venna { 461241ef94SPadmavathi Venna int i; 471241ef94SPadmavathi Venna 481241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 491241ef94SPadmavathi Venna reg_save[i][1] = readl(reg_base + reg_save[i][0]); 501241ef94SPadmavathi Venna 511241ef94SPadmavathi Venna return 0; 521241ef94SPadmavathi Venna } 531241ef94SPadmavathi Venna 541241ef94SPadmavathi Venna static void exynos_audss_clk_resume(void) 551241ef94SPadmavathi Venna { 561241ef94SPadmavathi Venna int i; 571241ef94SPadmavathi Venna 581241ef94SPadmavathi Venna for (i = 0; i < ARRAY_SIZE(reg_save); i++) 591241ef94SPadmavathi Venna writel(reg_save[i][1], reg_base + reg_save[i][0]); 601241ef94SPadmavathi Venna } 611241ef94SPadmavathi Venna 621241ef94SPadmavathi Venna static struct syscore_ops exynos_audss_clk_syscore_ops = { 631241ef94SPadmavathi Venna .suspend = exynos_audss_clk_suspend, 641241ef94SPadmavathi Venna .resume = exynos_audss_clk_resume, 651241ef94SPadmavathi Venna }; 661241ef94SPadmavathi Venna #endif /* CONFIG_PM_SLEEP */ 671241ef94SPadmavathi Venna 68*3538a2cfSAndrew Bresticker static const struct of_device_id exynos_audss_clk_of_match[] = { 69*3538a2cfSAndrew Bresticker { .compatible = "samsung,exynos4210-audss-clock", 70*3538a2cfSAndrew Bresticker .data = (void *)TYPE_EXYNOS4210, }, 71*3538a2cfSAndrew Bresticker { .compatible = "samsung,exynos5250-audss-clock", 72*3538a2cfSAndrew Bresticker .data = (void *)TYPE_EXYNOS5250, }, 73*3538a2cfSAndrew Bresticker { .compatible = "samsung,exynos5420-audss-clock", 74*3538a2cfSAndrew Bresticker .data = (void *)TYPE_EXYNOS5420, }, 75*3538a2cfSAndrew Bresticker {}, 76*3538a2cfSAndrew Bresticker }; 77*3538a2cfSAndrew Bresticker 781241ef94SPadmavathi Venna /* register exynos_audss clocks */ 79b37a4224SAndrew Bresticker static int exynos_audss_clk_probe(struct platform_device *pdev) 801241ef94SPadmavathi Venna { 81b37a4224SAndrew Bresticker int i, ret = 0; 82b37a4224SAndrew Bresticker struct resource *res; 83547f3350SAndrew Bresticker const char *mout_audss_p[] = {"fin_pll", "fout_epll"}; 84547f3350SAndrew Bresticker const char *mout_i2s_p[] = {"mout_audss", "cdclk0", "sclk_audio0"}; 85547f3350SAndrew Bresticker const char *sclk_pcm_p = "sclk_pcm0"; 86547f3350SAndrew Bresticker struct clk *pll_ref, *pll_in, *cdclk, *sclk_audio, *sclk_pcm_in; 87*3538a2cfSAndrew Bresticker const struct of_device_id *match; 88*3538a2cfSAndrew Bresticker enum exynos_audss_clk_type variant; 89*3538a2cfSAndrew Bresticker 90*3538a2cfSAndrew Bresticker match = of_match_node(exynos_audss_clk_of_match, pdev->dev.of_node); 91*3538a2cfSAndrew Bresticker if (!match) 92*3538a2cfSAndrew Bresticker return -EINVAL; 93*3538a2cfSAndrew Bresticker variant = (enum exynos_audss_clk_type)match->data; 94b37a4224SAndrew Bresticker 95b37a4224SAndrew Bresticker res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 96b37a4224SAndrew Bresticker reg_base = devm_ioremap_resource(&pdev->dev, res); 97b37a4224SAndrew Bresticker if (IS_ERR(reg_base)) { 98b37a4224SAndrew Bresticker dev_err(&pdev->dev, "failed to map audss registers\n"); 99b37a4224SAndrew Bresticker return PTR_ERR(reg_base); 1001241ef94SPadmavathi Venna } 1011241ef94SPadmavathi Venna 102b37a4224SAndrew Bresticker clk_table = devm_kzalloc(&pdev->dev, 103b37a4224SAndrew Bresticker sizeof(struct clk *) * EXYNOS_AUDSS_MAX_CLKS, 1041241ef94SPadmavathi Venna GFP_KERNEL); 105b37a4224SAndrew Bresticker if (!clk_table) 106b37a4224SAndrew Bresticker return -ENOMEM; 1071241ef94SPadmavathi Venna 1081241ef94SPadmavathi Venna clk_data.clks = clk_table; 109*3538a2cfSAndrew Bresticker if (variant == TYPE_EXYNOS5420) 1101241ef94SPadmavathi Venna clk_data.clk_num = EXYNOS_AUDSS_MAX_CLKS; 111*3538a2cfSAndrew Bresticker else 112*3538a2cfSAndrew Bresticker clk_data.clk_num = EXYNOS_AUDSS_MAX_CLKS - 1; 1131241ef94SPadmavathi Venna 114547f3350SAndrew Bresticker pll_ref = devm_clk_get(&pdev->dev, "pll_ref"); 115547f3350SAndrew Bresticker pll_in = devm_clk_get(&pdev->dev, "pll_in"); 116547f3350SAndrew Bresticker if (!IS_ERR(pll_ref)) 117547f3350SAndrew Bresticker mout_audss_p[0] = __clk_get_name(pll_ref); 118547f3350SAndrew Bresticker if (!IS_ERR(pll_in)) 119547f3350SAndrew Bresticker mout_audss_p[1] = __clk_get_name(pll_in); 1201241ef94SPadmavathi Venna clk_table[EXYNOS_MOUT_AUDSS] = clk_register_mux(NULL, "mout_audss", 121819c1de3SJames Hogan mout_audss_p, ARRAY_SIZE(mout_audss_p), 122819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 1231241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 0, 1, 0, &lock); 1241241ef94SPadmavathi Venna 125547f3350SAndrew Bresticker cdclk = devm_clk_get(&pdev->dev, "cdclk"); 126547f3350SAndrew Bresticker sclk_audio = devm_clk_get(&pdev->dev, "sclk_audio"); 127547f3350SAndrew Bresticker if (!IS_ERR(cdclk)) 128547f3350SAndrew Bresticker mout_i2s_p[1] = __clk_get_name(cdclk); 129547f3350SAndrew Bresticker if (!IS_ERR(sclk_audio)) 130547f3350SAndrew Bresticker mout_i2s_p[2] = __clk_get_name(sclk_audio); 1311241ef94SPadmavathi Venna clk_table[EXYNOS_MOUT_I2S] = clk_register_mux(NULL, "mout_i2s", 132819c1de3SJames Hogan mout_i2s_p, ARRAY_SIZE(mout_i2s_p), 133819c1de3SJames Hogan CLK_SET_RATE_NO_REPARENT, 1341241ef94SPadmavathi Venna reg_base + ASS_CLK_SRC, 2, 2, 0, &lock); 1351241ef94SPadmavathi Venna 1361241ef94SPadmavathi Venna clk_table[EXYNOS_DOUT_SRP] = clk_register_divider(NULL, "dout_srp", 1371241ef94SPadmavathi Venna "mout_audss", 0, reg_base + ASS_CLK_DIV, 0, 4, 1381241ef94SPadmavathi Venna 0, &lock); 1391241ef94SPadmavathi Venna 1401241ef94SPadmavathi Venna clk_table[EXYNOS_DOUT_AUD_BUS] = clk_register_divider(NULL, 1411241ef94SPadmavathi Venna "dout_aud_bus", "dout_srp", 0, 1421241ef94SPadmavathi Venna reg_base + ASS_CLK_DIV, 4, 4, 0, &lock); 1431241ef94SPadmavathi Venna 1441241ef94SPadmavathi Venna clk_table[EXYNOS_DOUT_I2S] = clk_register_divider(NULL, "dout_i2s", 1451241ef94SPadmavathi Venna "mout_i2s", 0, reg_base + ASS_CLK_DIV, 8, 4, 0, 1461241ef94SPadmavathi Venna &lock); 1471241ef94SPadmavathi Venna 1481241ef94SPadmavathi Venna clk_table[EXYNOS_SRP_CLK] = clk_register_gate(NULL, "srp_clk", 1491241ef94SPadmavathi Venna "dout_srp", CLK_SET_RATE_PARENT, 1501241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 0, 0, &lock); 1511241ef94SPadmavathi Venna 1521241ef94SPadmavathi Venna clk_table[EXYNOS_I2S_BUS] = clk_register_gate(NULL, "i2s_bus", 1531241ef94SPadmavathi Venna "dout_aud_bus", CLK_SET_RATE_PARENT, 1541241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 2, 0, &lock); 1551241ef94SPadmavathi Venna 1561241ef94SPadmavathi Venna clk_table[EXYNOS_SCLK_I2S] = clk_register_gate(NULL, "sclk_i2s", 1571241ef94SPadmavathi Venna "dout_i2s", CLK_SET_RATE_PARENT, 1581241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 3, 0, &lock); 1591241ef94SPadmavathi Venna 1601241ef94SPadmavathi Venna clk_table[EXYNOS_PCM_BUS] = clk_register_gate(NULL, "pcm_bus", 1611241ef94SPadmavathi Venna "sclk_pcm", CLK_SET_RATE_PARENT, 1621241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 4, 0, &lock); 1631241ef94SPadmavathi Venna 164547f3350SAndrew Bresticker sclk_pcm_in = devm_clk_get(&pdev->dev, "sclk_pcm_in"); 165547f3350SAndrew Bresticker if (!IS_ERR(sclk_pcm_in)) 166547f3350SAndrew Bresticker sclk_pcm_p = __clk_get_name(sclk_pcm_in); 1671241ef94SPadmavathi Venna clk_table[EXYNOS_SCLK_PCM] = clk_register_gate(NULL, "sclk_pcm", 168547f3350SAndrew Bresticker sclk_pcm_p, CLK_SET_RATE_PARENT, 1691241ef94SPadmavathi Venna reg_base + ASS_CLK_GATE, 5, 0, &lock); 1701241ef94SPadmavathi Venna 171*3538a2cfSAndrew Bresticker if (variant == TYPE_EXYNOS5420) { 172*3538a2cfSAndrew Bresticker clk_table[EXYNOS_ADMA] = clk_register_gate(NULL, "adma", 173*3538a2cfSAndrew Bresticker "dout_srp", CLK_SET_RATE_PARENT, 174*3538a2cfSAndrew Bresticker reg_base + ASS_CLK_GATE, 9, 0, &lock); 175*3538a2cfSAndrew Bresticker } 176*3538a2cfSAndrew Bresticker 177b37a4224SAndrew Bresticker for (i = 0; i < clk_data.clk_num; i++) { 178b37a4224SAndrew Bresticker if (IS_ERR(clk_table[i])) { 179b37a4224SAndrew Bresticker dev_err(&pdev->dev, "failed to register clock %d\n", i); 180b37a4224SAndrew Bresticker ret = PTR_ERR(clk_table[i]); 181b37a4224SAndrew Bresticker goto unregister; 182b37a4224SAndrew Bresticker } 183b37a4224SAndrew Bresticker } 184b37a4224SAndrew Bresticker 185b37a4224SAndrew Bresticker ret = of_clk_add_provider(pdev->dev.of_node, of_clk_src_onecell_get, 186b37a4224SAndrew Bresticker &clk_data); 187b37a4224SAndrew Bresticker if (ret) { 188b37a4224SAndrew Bresticker dev_err(&pdev->dev, "failed to add clock provider\n"); 189b37a4224SAndrew Bresticker goto unregister; 190b37a4224SAndrew Bresticker } 191b37a4224SAndrew Bresticker 1921241ef94SPadmavathi Venna #ifdef CONFIG_PM_SLEEP 1931241ef94SPadmavathi Venna register_syscore_ops(&exynos_audss_clk_syscore_ops); 1941241ef94SPadmavathi Venna #endif 1951241ef94SPadmavathi Venna 196b37a4224SAndrew Bresticker dev_info(&pdev->dev, "setup completed\n"); 197b37a4224SAndrew Bresticker 198b37a4224SAndrew Bresticker return 0; 199b37a4224SAndrew Bresticker 200b37a4224SAndrew Bresticker unregister: 201b37a4224SAndrew Bresticker for (i = 0; i < clk_data.clk_num; i++) { 202b37a4224SAndrew Bresticker if (!IS_ERR(clk_table[i])) 203b37a4224SAndrew Bresticker clk_unregister(clk_table[i]); 2041241ef94SPadmavathi Venna } 205b37a4224SAndrew Bresticker 206b37a4224SAndrew Bresticker return ret; 207b37a4224SAndrew Bresticker } 208b37a4224SAndrew Bresticker 209b37a4224SAndrew Bresticker static int exynos_audss_clk_remove(struct platform_device *pdev) 210b37a4224SAndrew Bresticker { 211b37a4224SAndrew Bresticker int i; 212b37a4224SAndrew Bresticker 213b37a4224SAndrew Bresticker of_clk_del_provider(pdev->dev.of_node); 214b37a4224SAndrew Bresticker 215b37a4224SAndrew Bresticker for (i = 0; i < clk_data.clk_num; i++) { 216b37a4224SAndrew Bresticker if (!IS_ERR(clk_table[i])) 217b37a4224SAndrew Bresticker clk_unregister(clk_table[i]); 218b37a4224SAndrew Bresticker } 219b37a4224SAndrew Bresticker 220b37a4224SAndrew Bresticker return 0; 221b37a4224SAndrew Bresticker } 222b37a4224SAndrew Bresticker 223b37a4224SAndrew Bresticker static struct platform_driver exynos_audss_clk_driver = { 224b37a4224SAndrew Bresticker .driver = { 225b37a4224SAndrew Bresticker .name = "exynos-audss-clk", 226b37a4224SAndrew Bresticker .owner = THIS_MODULE, 227b37a4224SAndrew Bresticker .of_match_table = exynos_audss_clk_of_match, 228b37a4224SAndrew Bresticker }, 229b37a4224SAndrew Bresticker .probe = exynos_audss_clk_probe, 230b37a4224SAndrew Bresticker .remove = exynos_audss_clk_remove, 231b37a4224SAndrew Bresticker }; 232b37a4224SAndrew Bresticker 233b37a4224SAndrew Bresticker static int __init exynos_audss_clk_init(void) 234b37a4224SAndrew Bresticker { 235b37a4224SAndrew Bresticker return platform_driver_register(&exynos_audss_clk_driver); 236b37a4224SAndrew Bresticker } 237b37a4224SAndrew Bresticker core_initcall(exynos_audss_clk_init); 238b37a4224SAndrew Bresticker 239b37a4224SAndrew Bresticker static void __exit exynos_audss_clk_exit(void) 240b37a4224SAndrew Bresticker { 241b37a4224SAndrew Bresticker platform_driver_unregister(&exynos_audss_clk_driver); 242b37a4224SAndrew Bresticker } 243b37a4224SAndrew Bresticker module_exit(exynos_audss_clk_exit); 244b37a4224SAndrew Bresticker 245b37a4224SAndrew Bresticker MODULE_AUTHOR("Padmavathi Venna <padma.v@samsung.com>"); 246b37a4224SAndrew Bresticker MODULE_DESCRIPTION("Exynos Audio Subsystem Clock Controller"); 247b37a4224SAndrew Bresticker MODULE_LICENSE("GPL v2"); 248b37a4224SAndrew Bresticker MODULE_ALIAS("platform:exynos-audss-clk"); 249