xref: /openbmc/linux/drivers/clk/rockchip/clk.c (revision 30d8b7d43c840f5907c0e688d41093f176ba8ac1)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2a245fecbSHeiko Stübner /*
3a245fecbSHeiko Stübner  * Copyright (c) 2014 MundoReader S.L.
4a245fecbSHeiko Stübner  * Author: Heiko Stuebner <heiko@sntech.de>
5a245fecbSHeiko Stübner  *
6ef1d9feeSXing Zheng  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
7ef1d9feeSXing Zheng  * Author: Xing Zheng <zhengxing@rock-chips.com>
8ef1d9feeSXing Zheng  *
9a245fecbSHeiko Stübner  * based on
10a245fecbSHeiko Stübner  *
11a245fecbSHeiko Stübner  * samsung/clk.c
12a245fecbSHeiko Stübner  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
13a245fecbSHeiko Stübner  * Copyright (c) 2013 Linaro Ltd.
14a245fecbSHeiko Stübner  * Author: Thomas Abraham <thomas.ab@samsung.com>
15a245fecbSHeiko Stübner  */
16a245fecbSHeiko Stübner 
17a245fecbSHeiko Stübner #include <linux/slab.h>
18a245fecbSHeiko Stübner #include <linux/clk.h>
19a245fecbSHeiko Stübner #include <linux/clk-provider.h>
2062e59c4eSStephen Boyd #include <linux/io.h>
2190c59025SHeiko Stübner #include <linux/mfd/syscon.h>
2290c59025SHeiko Stübner #include <linux/regmap.h>
236f1294b5SHeiko Stübner #include <linux/reboot.h>
245d890c2dSElaine Zhang #include <linux/rational.h>
254e7cf74fSAndy Shevchenko 
264e7cf74fSAndy Shevchenko #include "../clk-fractional-divider.h"
27a245fecbSHeiko Stübner #include "clk.h"
28a245fecbSHeiko Stübner 
2941517371SLee Jones /*
30a245fecbSHeiko Stübner  * Register a clock branch.
31a245fecbSHeiko Stübner  * Most clock branches have a form like
32a245fecbSHeiko Stübner  *
33a245fecbSHeiko Stübner  * src1 --|--\
34a245fecbSHeiko Stübner  *        |M |--[GATE]-[DIV]-
35a245fecbSHeiko Stübner  * src2 --|--/
36a245fecbSHeiko Stübner  *
37a245fecbSHeiko Stübner  * sometimes without one of those components.
38a245fecbSHeiko Stübner  */
391a4b1819SHeiko Stübner static struct clk *rockchip_clk_register_branch(const char *name,
4003ae1747SHeiko Stuebner 		const char *const *parent_names, u8 num_parents,
4103ae1747SHeiko Stuebner 		void __iomem *base,
42a245fecbSHeiko Stübner 		int muxdiv_offset, u8 mux_shift, u8 mux_width, u8 mux_flags,
43*30d8b7d4SElaine Zhang 		u32 *mux_table,
441f55660fSFinley Xiao 		int div_offset, u8 div_shift, u8 div_width, u8 div_flags,
45a245fecbSHeiko Stübner 		struct clk_div_table *div_table, int gate_offset,
46a245fecbSHeiko Stübner 		u8 gate_shift, u8 gate_flags, unsigned long flags,
47a245fecbSHeiko Stübner 		spinlock_t *lock)
48a245fecbSHeiko Stübner {
4963207c37SElaine Zhang 	struct clk_hw *hw;
50a245fecbSHeiko Stübner 	struct clk_mux *mux = NULL;
51a245fecbSHeiko Stübner 	struct clk_gate *gate = NULL;
52a245fecbSHeiko Stübner 	struct clk_divider *div = NULL;
53a245fecbSHeiko Stübner 	const struct clk_ops *mux_ops = NULL, *div_ops = NULL,
54a245fecbSHeiko Stübner 			     *gate_ops = NULL;
55fd3cbbfbSShawn Lin 	int ret;
56a245fecbSHeiko Stübner 
57a245fecbSHeiko Stübner 	if (num_parents > 1) {
58a245fecbSHeiko Stübner 		mux = kzalloc(sizeof(*mux), GFP_KERNEL);
59a245fecbSHeiko Stübner 		if (!mux)
60a245fecbSHeiko Stübner 			return ERR_PTR(-ENOMEM);
61a245fecbSHeiko Stübner 
62a245fecbSHeiko Stübner 		mux->reg = base + muxdiv_offset;
63a245fecbSHeiko Stübner 		mux->shift = mux_shift;
64a245fecbSHeiko Stübner 		mux->mask = BIT(mux_width) - 1;
65a245fecbSHeiko Stübner 		mux->flags = mux_flags;
66*30d8b7d4SElaine Zhang 		mux->table = mux_table;
67a245fecbSHeiko Stübner 		mux->lock = lock;
68a245fecbSHeiko Stübner 		mux_ops = (mux_flags & CLK_MUX_READ_ONLY) ? &clk_mux_ro_ops
69a245fecbSHeiko Stübner 							: &clk_mux_ops;
70a245fecbSHeiko Stübner 	}
71a245fecbSHeiko Stübner 
72a245fecbSHeiko Stübner 	if (gate_offset >= 0) {
73a245fecbSHeiko Stübner 		gate = kzalloc(sizeof(*gate), GFP_KERNEL);
74fd3cbbfbSShawn Lin 		if (!gate) {
75fd3cbbfbSShawn Lin 			ret = -ENOMEM;
762467b674SShawn Lin 			goto err_gate;
77fd3cbbfbSShawn Lin 		}
78a245fecbSHeiko Stübner 
79a245fecbSHeiko Stübner 		gate->flags = gate_flags;
80a245fecbSHeiko Stübner 		gate->reg = base + gate_offset;
81a245fecbSHeiko Stübner 		gate->bit_idx = gate_shift;
82a245fecbSHeiko Stübner 		gate->lock = lock;
83a245fecbSHeiko Stübner 		gate_ops = &clk_gate_ops;
84a245fecbSHeiko Stübner 	}
85a245fecbSHeiko Stübner 
86a245fecbSHeiko Stübner 	if (div_width > 0) {
87a245fecbSHeiko Stübner 		div = kzalloc(sizeof(*div), GFP_KERNEL);
88fd3cbbfbSShawn Lin 		if (!div) {
89fd3cbbfbSShawn Lin 			ret = -ENOMEM;
902467b674SShawn Lin 			goto err_div;
91fd3cbbfbSShawn Lin 		}
92a245fecbSHeiko Stübner 
93a245fecbSHeiko Stübner 		div->flags = div_flags;
941f55660fSFinley Xiao 		if (div_offset)
951f55660fSFinley Xiao 			div->reg = base + div_offset;
961f55660fSFinley Xiao 		else
97a245fecbSHeiko Stübner 			div->reg = base + muxdiv_offset;
98a245fecbSHeiko Stübner 		div->shift = div_shift;
99a245fecbSHeiko Stübner 		div->width = div_width;
100a245fecbSHeiko Stübner 		div->lock = lock;
101a245fecbSHeiko Stübner 		div->table = div_table;
10250359819SHeiko Stuebner 		div_ops = (div_flags & CLK_DIVIDER_READ_ONLY)
10350359819SHeiko Stuebner 						? &clk_divider_ro_ops
10450359819SHeiko Stuebner 						: &clk_divider_ops;
105a245fecbSHeiko Stübner 	}
106a245fecbSHeiko Stübner 
10763207c37SElaine Zhang 	hw = clk_hw_register_composite(NULL, name, parent_names, num_parents,
108a245fecbSHeiko Stübner 				       mux ? &mux->hw : NULL, mux_ops,
109a245fecbSHeiko Stübner 				       div ? &div->hw : NULL, div_ops,
110a245fecbSHeiko Stübner 				       gate ? &gate->hw : NULL, gate_ops,
111a245fecbSHeiko Stübner 				       flags);
11263207c37SElaine Zhang 	if (IS_ERR(hw)) {
11363207c37SElaine Zhang 		kfree(div);
11463207c37SElaine Zhang 		kfree(gate);
11563207c37SElaine Zhang 		return ERR_CAST(hw);
116fd3cbbfbSShawn Lin 	}
117fd3cbbfbSShawn Lin 
11863207c37SElaine Zhang 	return hw->clk;
1192467b674SShawn Lin err_div:
1202467b674SShawn Lin 	kfree(gate);
1212467b674SShawn Lin err_gate:
1222467b674SShawn Lin 	kfree(mux);
123fd3cbbfbSShawn Lin 	return ERR_PTR(ret);
124a245fecbSHeiko Stübner }
125a245fecbSHeiko Stübner 
1268ca1ca8fSHeiko Stuebner struct rockchip_clk_frac {
1278ca1ca8fSHeiko Stuebner 	struct notifier_block			clk_nb;
1288ca1ca8fSHeiko Stuebner 	struct clk_fractional_divider		div;
1298ca1ca8fSHeiko Stuebner 	struct clk_gate				gate;
1308ca1ca8fSHeiko Stuebner 
1318ca1ca8fSHeiko Stuebner 	struct clk_mux				mux;
1328ca1ca8fSHeiko Stuebner 	const struct clk_ops			*mux_ops;
1338ca1ca8fSHeiko Stuebner 	int					mux_frac_idx;
1348ca1ca8fSHeiko Stuebner 
1358ca1ca8fSHeiko Stuebner 	bool					rate_change_remuxed;
1368ca1ca8fSHeiko Stuebner 	int					rate_change_idx;
1378ca1ca8fSHeiko Stuebner };
1388ca1ca8fSHeiko Stuebner 
1398ca1ca8fSHeiko Stuebner #define to_rockchip_clk_frac_nb(nb) \
1408ca1ca8fSHeiko Stuebner 			container_of(nb, struct rockchip_clk_frac, clk_nb)
1418ca1ca8fSHeiko Stuebner 
1428ca1ca8fSHeiko Stuebner static int rockchip_clk_frac_notifier_cb(struct notifier_block *nb,
1438ca1ca8fSHeiko Stuebner 					 unsigned long event, void *data)
1448ca1ca8fSHeiko Stuebner {
1458ca1ca8fSHeiko Stuebner 	struct clk_notifier_data *ndata = data;
1468ca1ca8fSHeiko Stuebner 	struct rockchip_clk_frac *frac = to_rockchip_clk_frac_nb(nb);
1478ca1ca8fSHeiko Stuebner 	struct clk_mux *frac_mux = &frac->mux;
1488ca1ca8fSHeiko Stuebner 	int ret = 0;
1498ca1ca8fSHeiko Stuebner 
1508ca1ca8fSHeiko Stuebner 	pr_debug("%s: event %lu, old_rate %lu, new_rate: %lu\n",
1518ca1ca8fSHeiko Stuebner 		 __func__, event, ndata->old_rate, ndata->new_rate);
1528ca1ca8fSHeiko Stuebner 	if (event == PRE_RATE_CHANGE) {
15303ae1747SHeiko Stuebner 		frac->rate_change_idx =
15403ae1747SHeiko Stuebner 				frac->mux_ops->get_parent(&frac_mux->hw);
1558ca1ca8fSHeiko Stuebner 		if (frac->rate_change_idx != frac->mux_frac_idx) {
15603ae1747SHeiko Stuebner 			frac->mux_ops->set_parent(&frac_mux->hw,
15703ae1747SHeiko Stuebner 						  frac->mux_frac_idx);
1588ca1ca8fSHeiko Stuebner 			frac->rate_change_remuxed = 1;
1598ca1ca8fSHeiko Stuebner 		}
1608ca1ca8fSHeiko Stuebner 	} else if (event == POST_RATE_CHANGE) {
1618ca1ca8fSHeiko Stuebner 		/*
1628ca1ca8fSHeiko Stuebner 		 * The POST_RATE_CHANGE notifier runs directly after the
1638ca1ca8fSHeiko Stuebner 		 * divider clock is set in clk_change_rate, so we'll have
1648ca1ca8fSHeiko Stuebner 		 * remuxed back to the original parent before clk_change_rate
1658ca1ca8fSHeiko Stuebner 		 * reaches the mux itself.
1668ca1ca8fSHeiko Stuebner 		 */
1678ca1ca8fSHeiko Stuebner 		if (frac->rate_change_remuxed) {
16803ae1747SHeiko Stuebner 			frac->mux_ops->set_parent(&frac_mux->hw,
16903ae1747SHeiko Stuebner 						  frac->rate_change_idx);
1708ca1ca8fSHeiko Stuebner 			frac->rate_change_remuxed = 0;
1718ca1ca8fSHeiko Stuebner 		}
1728ca1ca8fSHeiko Stuebner 	}
1738ca1ca8fSHeiko Stuebner 
1748ca1ca8fSHeiko Stuebner 	return notifier_from_errno(ret);
1758ca1ca8fSHeiko Stuebner }
1768ca1ca8fSHeiko Stuebner 
17741517371SLee Jones /*
1785d890c2dSElaine Zhang  * fractional divider must set that denominator is 20 times larger than
1795d890c2dSElaine Zhang  * numerator to generate precise clock frequency.
1805d890c2dSElaine Zhang  */
1811dfcfa72SStephen Boyd static void rockchip_fractional_approximation(struct clk_hw *hw,
1825d890c2dSElaine Zhang 		unsigned long rate, unsigned long *parent_rate,
1835d890c2dSElaine Zhang 		unsigned long *m, unsigned long *n)
1845d890c2dSElaine Zhang {
18510b74af3SQuentin Schulz 	struct clk_fractional_divider *fd = to_clk_fd(hw);
1865d890c2dSElaine Zhang 	unsigned long p_rate, p_parent_rate;
1875d890c2dSElaine Zhang 	struct clk_hw *p_parent;
1885d890c2dSElaine Zhang 
1895d890c2dSElaine Zhang 	p_rate = clk_hw_get_rate(clk_hw_get_parent(hw));
1905d890c2dSElaine Zhang 	if ((rate * 20 > p_rate) && (p_rate % rate != 0)) {
1915d890c2dSElaine Zhang 		p_parent = clk_hw_get_parent(clk_hw_get_parent(hw));
1925d890c2dSElaine Zhang 		p_parent_rate = clk_hw_get_rate(p_parent);
1935d890c2dSElaine Zhang 		*parent_rate = p_parent_rate;
1945d890c2dSElaine Zhang 	}
1955d890c2dSElaine Zhang 
19610b74af3SQuentin Schulz 	fd->flags |= CLK_FRAC_DIVIDER_POWER_OF_TWO_PS;
19710b74af3SQuentin Schulz 
1984e7cf74fSAndy Shevchenko 	clk_fractional_divider_general_approximation(hw, rate, parent_rate, m, n);
1995d890c2dSElaine Zhang }
2005d890c2dSElaine Zhang 
201ef1d9feeSXing Zheng static struct clk *rockchip_clk_register_frac_branch(
202ef1d9feeSXing Zheng 		struct rockchip_clk_provider *ctx, const char *name,
2034a1caed3SUwe Kleine-König 		const char *const *parent_names, u8 num_parents,
2044a1caed3SUwe Kleine-König 		void __iomem *base, int muxdiv_offset, u8 div_flags,
205b2155a71SHeiko Stübner 		int gate_offset, u8 gate_shift, u8 gate_flags,
2068ca1ca8fSHeiko Stuebner 		unsigned long flags, struct rockchip_clk_branch *child,
2078ca1ca8fSHeiko Stuebner 		spinlock_t *lock)
208b2155a71SHeiko Stübner {
20963207c37SElaine Zhang 	struct clk_hw *hw;
2108ca1ca8fSHeiko Stuebner 	struct rockchip_clk_frac *frac;
211b2155a71SHeiko Stübner 	struct clk_gate *gate = NULL;
212b2155a71SHeiko Stübner 	struct clk_fractional_divider *div = NULL;
213b2155a71SHeiko Stübner 	const struct clk_ops *div_ops = NULL, *gate_ops = NULL;
214b2155a71SHeiko Stübner 
2158ca1ca8fSHeiko Stuebner 	if (muxdiv_offset < 0)
2168ca1ca8fSHeiko Stuebner 		return ERR_PTR(-EINVAL);
2178ca1ca8fSHeiko Stuebner 
2188ca1ca8fSHeiko Stuebner 	if (child && child->branch_type != branch_mux) {
2198ca1ca8fSHeiko Stuebner 		pr_err("%s: fractional child clock for %s can only be a mux\n",
2208ca1ca8fSHeiko Stuebner 		       __func__, name);
2218ca1ca8fSHeiko Stuebner 		return ERR_PTR(-EINVAL);
2228ca1ca8fSHeiko Stuebner 	}
2238ca1ca8fSHeiko Stuebner 
2248ca1ca8fSHeiko Stuebner 	frac = kzalloc(sizeof(*frac), GFP_KERNEL);
2258ca1ca8fSHeiko Stuebner 	if (!frac)
226b2155a71SHeiko Stübner 		return ERR_PTR(-ENOMEM);
227b2155a71SHeiko Stübner 
2288ca1ca8fSHeiko Stuebner 	if (gate_offset >= 0) {
2298ca1ca8fSHeiko Stuebner 		gate = &frac->gate;
230b2155a71SHeiko Stübner 		gate->flags = gate_flags;
231b2155a71SHeiko Stübner 		gate->reg = base + gate_offset;
232b2155a71SHeiko Stübner 		gate->bit_idx = gate_shift;
233b2155a71SHeiko Stübner 		gate->lock = lock;
234b2155a71SHeiko Stübner 		gate_ops = &clk_gate_ops;
235b2155a71SHeiko Stübner 	}
236b2155a71SHeiko Stübner 
2378ca1ca8fSHeiko Stuebner 	div = &frac->div;
238b2155a71SHeiko Stübner 	div->flags = div_flags;
239b2155a71SHeiko Stübner 	div->reg = base + muxdiv_offset;
240b2155a71SHeiko Stübner 	div->mshift = 16;
2415d49a6e1SAndy Shevchenko 	div->mwidth = 16;
2425d49a6e1SAndy Shevchenko 	div->mmask = GENMASK(div->mwidth - 1, 0) << div->mshift;
243b2155a71SHeiko Stübner 	div->nshift = 0;
2445d49a6e1SAndy Shevchenko 	div->nwidth = 16;
2455d49a6e1SAndy Shevchenko 	div->nmask = GENMASK(div->nwidth - 1, 0) << div->nshift;
246b2155a71SHeiko Stübner 	div->lock = lock;
2475d890c2dSElaine Zhang 	div->approximation = rockchip_fractional_approximation;
248b2155a71SHeiko Stübner 	div_ops = &clk_fractional_divider_ops;
249b2155a71SHeiko Stübner 
25063207c37SElaine Zhang 	hw = clk_hw_register_composite(NULL, name, parent_names, num_parents,
251b2155a71SHeiko Stübner 				       NULL, NULL,
252b2155a71SHeiko Stübner 				       &div->hw, div_ops,
253b2155a71SHeiko Stübner 				       gate ? &gate->hw : NULL, gate_ops,
2548ca1ca8fSHeiko Stuebner 				       flags | CLK_SET_RATE_UNGATE);
25563207c37SElaine Zhang 	if (IS_ERR(hw)) {
2568ca1ca8fSHeiko Stuebner 		kfree(frac);
25763207c37SElaine Zhang 		return ERR_CAST(hw);
2588ca1ca8fSHeiko Stuebner 	}
2598ca1ca8fSHeiko Stuebner 
2608ca1ca8fSHeiko Stuebner 	if (child) {
2618ca1ca8fSHeiko Stuebner 		struct clk_mux *frac_mux = &frac->mux;
2628ca1ca8fSHeiko Stuebner 		struct clk_init_data init;
2638ca1ca8fSHeiko Stuebner 		struct clk *mux_clk;
264a425702fSYisheng Xie 		int ret;
2658ca1ca8fSHeiko Stuebner 
266a425702fSYisheng Xie 		frac->mux_frac_idx = match_string(child->parent_names,
267a425702fSYisheng Xie 						  child->num_parents, name);
2688ca1ca8fSHeiko Stuebner 		frac->mux_ops = &clk_mux_ops;
2698ca1ca8fSHeiko Stuebner 		frac->clk_nb.notifier_call = rockchip_clk_frac_notifier_cb;
2708ca1ca8fSHeiko Stuebner 
2718ca1ca8fSHeiko Stuebner 		frac_mux->reg = base + child->muxdiv_offset;
2728ca1ca8fSHeiko Stuebner 		frac_mux->shift = child->mux_shift;
2738ca1ca8fSHeiko Stuebner 		frac_mux->mask = BIT(child->mux_width) - 1;
2748ca1ca8fSHeiko Stuebner 		frac_mux->flags = child->mux_flags;
275*30d8b7d4SElaine Zhang 		if (child->mux_table)
276*30d8b7d4SElaine Zhang 			frac_mux->table = child->mux_table;
2778ca1ca8fSHeiko Stuebner 		frac_mux->lock = lock;
2788ca1ca8fSHeiko Stuebner 		frac_mux->hw.init = &init;
2798ca1ca8fSHeiko Stuebner 
2808ca1ca8fSHeiko Stuebner 		init.name = child->name;
2818ca1ca8fSHeiko Stuebner 		init.flags = child->flags | CLK_SET_RATE_PARENT;
2828ca1ca8fSHeiko Stuebner 		init.ops = frac->mux_ops;
2838ca1ca8fSHeiko Stuebner 		init.parent_names = child->parent_names;
2848ca1ca8fSHeiko Stuebner 		init.num_parents = child->num_parents;
2858ca1ca8fSHeiko Stuebner 
2868ca1ca8fSHeiko Stuebner 		mux_clk = clk_register(NULL, &frac_mux->hw);
287fd3cbbfbSShawn Lin 		if (IS_ERR(mux_clk)) {
288fd3cbbfbSShawn Lin 			kfree(frac);
28963207c37SElaine Zhang 			return mux_clk;
290fd3cbbfbSShawn Lin 		}
2918ca1ca8fSHeiko Stuebner 
292ef1d9feeSXing Zheng 		rockchip_clk_add_lookup(ctx, mux_clk, child->id);
2938ca1ca8fSHeiko Stuebner 
2948ca1ca8fSHeiko Stuebner 		/* notifier on the fraction divider to catch rate changes */
2958ca1ca8fSHeiko Stuebner 		if (frac->mux_frac_idx >= 0) {
296a425702fSYisheng Xie 			pr_debug("%s: found fractional parent in mux at pos %d\n",
297a425702fSYisheng Xie 				 __func__, frac->mux_frac_idx);
29863207c37SElaine Zhang 			ret = clk_notifier_register(hw->clk, &frac->clk_nb);
2998ca1ca8fSHeiko Stuebner 			if (ret)
3008ca1ca8fSHeiko Stuebner 				pr_err("%s: failed to register clock notifier for %s\n",
3018ca1ca8fSHeiko Stuebner 						__func__, name);
3028ca1ca8fSHeiko Stuebner 		} else {
3038ca1ca8fSHeiko Stuebner 			pr_warn("%s: could not find %s as parent of %s, rate changes may not work\n",
3048ca1ca8fSHeiko Stuebner 				__func__, name, child->name);
3058ca1ca8fSHeiko Stuebner 		}
3068ca1ca8fSHeiko Stuebner 	}
307b2155a71SHeiko Stübner 
30863207c37SElaine Zhang 	return hw->clk;
309b2155a71SHeiko Stübner }
310b2155a71SHeiko Stübner 
31129a30c26SHeiko Stuebner static struct clk *rockchip_clk_register_factor_branch(const char *name,
31229a30c26SHeiko Stuebner 		const char *const *parent_names, u8 num_parents,
31329a30c26SHeiko Stuebner 		void __iomem *base, unsigned int mult, unsigned int div,
31429a30c26SHeiko Stuebner 		int gate_offset, u8 gate_shift, u8 gate_flags,
31529a30c26SHeiko Stuebner 		unsigned long flags, spinlock_t *lock)
31629a30c26SHeiko Stuebner {
31763207c37SElaine Zhang 	struct clk_hw *hw;
31829a30c26SHeiko Stuebner 	struct clk_gate *gate = NULL;
31929a30c26SHeiko Stuebner 	struct clk_fixed_factor *fix = NULL;
32029a30c26SHeiko Stuebner 
32129a30c26SHeiko Stuebner 	/* without gate, register a simple factor clock */
32229a30c26SHeiko Stuebner 	if (gate_offset == 0) {
32329a30c26SHeiko Stuebner 		return clk_register_fixed_factor(NULL, name,
32429a30c26SHeiko Stuebner 				parent_names[0], flags, mult,
32529a30c26SHeiko Stuebner 				div);
32629a30c26SHeiko Stuebner 	}
32729a30c26SHeiko Stuebner 
32829a30c26SHeiko Stuebner 	gate = kzalloc(sizeof(*gate), GFP_KERNEL);
32929a30c26SHeiko Stuebner 	if (!gate)
33029a30c26SHeiko Stuebner 		return ERR_PTR(-ENOMEM);
33129a30c26SHeiko Stuebner 
33229a30c26SHeiko Stuebner 	gate->flags = gate_flags;
33329a30c26SHeiko Stuebner 	gate->reg = base + gate_offset;
33429a30c26SHeiko Stuebner 	gate->bit_idx = gate_shift;
33529a30c26SHeiko Stuebner 	gate->lock = lock;
33629a30c26SHeiko Stuebner 
33729a30c26SHeiko Stuebner 	fix = kzalloc(sizeof(*fix), GFP_KERNEL);
33829a30c26SHeiko Stuebner 	if (!fix) {
33929a30c26SHeiko Stuebner 		kfree(gate);
34029a30c26SHeiko Stuebner 		return ERR_PTR(-ENOMEM);
34129a30c26SHeiko Stuebner 	}
34229a30c26SHeiko Stuebner 
34329a30c26SHeiko Stuebner 	fix->mult = mult;
34429a30c26SHeiko Stuebner 	fix->div = div;
34529a30c26SHeiko Stuebner 
34663207c37SElaine Zhang 	hw = clk_hw_register_composite(NULL, name, parent_names, num_parents,
34729a30c26SHeiko Stuebner 				       NULL, NULL,
34829a30c26SHeiko Stuebner 				       &fix->hw, &clk_fixed_factor_ops,
34929a30c26SHeiko Stuebner 				       &gate->hw, &clk_gate_ops, flags);
35063207c37SElaine Zhang 	if (IS_ERR(hw)) {
35129a30c26SHeiko Stuebner 		kfree(fix);
35229a30c26SHeiko Stuebner 		kfree(gate);
35363207c37SElaine Zhang 		return ERR_CAST(hw);
35429a30c26SHeiko Stuebner 	}
35529a30c26SHeiko Stuebner 
35663207c37SElaine Zhang 	return hw->clk;
35729a30c26SHeiko Stuebner }
35829a30c26SHeiko Stuebner 
359ea650c26SElaine Zhang struct rockchip_clk_provider *rockchip_clk_init(struct device_node *np,
360ea650c26SElaine Zhang 						void __iomem *base,
361ea650c26SElaine Zhang 						unsigned long nr_clks)
362a245fecbSHeiko Stübner {
363ef1d9feeSXing Zheng 	struct rockchip_clk_provider *ctx;
364ef1d9feeSXing Zheng 	struct clk **clk_table;
365ef1d9feeSXing Zheng 	int i;
366ef1d9feeSXing Zheng 
367ef1d9feeSXing Zheng 	ctx = kzalloc(sizeof(struct rockchip_clk_provider), GFP_KERNEL);
36803ae1747SHeiko Stuebner 	if (!ctx)
369ef1d9feeSXing Zheng 		return ERR_PTR(-ENOMEM);
370a245fecbSHeiko Stübner 
371a245fecbSHeiko Stübner 	clk_table = kcalloc(nr_clks, sizeof(struct clk *), GFP_KERNEL);
37203ae1747SHeiko Stuebner 	if (!clk_table)
373ef1d9feeSXing Zheng 		goto err_free;
374a245fecbSHeiko Stübner 
375ef1d9feeSXing Zheng 	for (i = 0; i < nr_clks; ++i)
376ef1d9feeSXing Zheng 		clk_table[i] = ERR_PTR(-ENOENT);
377ef1d9feeSXing Zheng 
378ef1d9feeSXing Zheng 	ctx->reg_base = base;
379ef1d9feeSXing Zheng 	ctx->clk_data.clks = clk_table;
380ef1d9feeSXing Zheng 	ctx->clk_data.clk_num = nr_clks;
381ef1d9feeSXing Zheng 	ctx->cru_node = np;
382ef1d9feeSXing Zheng 	spin_lock_init(&ctx->lock);
383ef1d9feeSXing Zheng 
3846f339dc2SHeiko Stuebner 	ctx->grf = syscon_regmap_lookup_by_phandle(ctx->cru_node,
3856f339dc2SHeiko Stuebner 						   "rockchip,grf");
3866f339dc2SHeiko Stuebner 
387ef1d9feeSXing Zheng 	return ctx;
388ef1d9feeSXing Zheng 
389ef1d9feeSXing Zheng err_free:
390ef1d9feeSXing Zheng 	kfree(ctx);
391ef1d9feeSXing Zheng 	return ERR_PTR(-ENOMEM);
392ef1d9feeSXing Zheng }
393ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_clk_init);
394ef1d9feeSXing Zheng 
395ea650c26SElaine Zhang void rockchip_clk_of_add_provider(struct device_node *np,
396ef1d9feeSXing Zheng 				  struct rockchip_clk_provider *ctx)
39790c59025SHeiko Stübner {
398ef1d9feeSXing Zheng 	if (of_clk_add_provider(np, of_clk_src_onecell_get,
399ef1d9feeSXing Zheng 				&ctx->clk_data))
400ef1d9feeSXing Zheng 		pr_err("%s: could not register clk provider\n", __func__);
401ef1d9feeSXing Zheng }
402ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_clk_of_add_provider);
40390c59025SHeiko Stübner 
404ef1d9feeSXing Zheng void rockchip_clk_add_lookup(struct rockchip_clk_provider *ctx,
405ef1d9feeSXing Zheng 			     struct clk *clk, unsigned int id)
406ef1d9feeSXing Zheng {
407ef1d9feeSXing Zheng 	if (ctx->clk_data.clks && id)
408ef1d9feeSXing Zheng 		ctx->clk_data.clks[id] = clk;
409ef1d9feeSXing Zheng }
410ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_clk_add_lookup);
411ef1d9feeSXing Zheng 
412ea650c26SElaine Zhang void rockchip_clk_register_plls(struct rockchip_clk_provider *ctx,
413ef1d9feeSXing Zheng 				struct rockchip_pll_clock *list,
41490c59025SHeiko Stübner 				unsigned int nr_pll, int grf_lock_offset)
41590c59025SHeiko Stübner {
41690c59025SHeiko Stübner 	struct clk *clk;
41790c59025SHeiko Stübner 	int idx;
41890c59025SHeiko Stübner 
41990c59025SHeiko Stübner 	for (idx = 0; idx < nr_pll; idx++, list++) {
420ef1d9feeSXing Zheng 		clk = rockchip_clk_register_pll(ctx, list->type, list->name,
42190c59025SHeiko Stübner 				list->parent_names, list->num_parents,
422ef1d9feeSXing Zheng 				list->con_offset, grf_lock_offset,
42390c59025SHeiko Stübner 				list->lock_shift, list->mode_offset,
4244f8a7c54SHeiko Stuebner 				list->mode_shift, list->rate_table,
425e6cebc72SHeiko Stübner 				list->flags, list->pll_flags);
42690c59025SHeiko Stübner 		if (IS_ERR(clk)) {
42790c59025SHeiko Stübner 			pr_err("%s: failed to register clock %s\n", __func__,
42890c59025SHeiko Stübner 				list->name);
42990c59025SHeiko Stübner 			continue;
43090c59025SHeiko Stübner 		}
43190c59025SHeiko Stübner 
432ef1d9feeSXing Zheng 		rockchip_clk_add_lookup(ctx, clk, list->id);
43390c59025SHeiko Stübner 	}
43490c59025SHeiko Stübner }
435ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_clk_register_plls);
43690c59025SHeiko Stübner 
437ea650c26SElaine Zhang void rockchip_clk_register_branches(struct rockchip_clk_provider *ctx,
438a245fecbSHeiko Stübner 				    struct rockchip_clk_branch *list,
439a245fecbSHeiko Stübner 				    unsigned int nr_clk)
440a245fecbSHeiko Stübner {
441a245fecbSHeiko Stübner 	struct clk *clk = NULL;
442a245fecbSHeiko Stübner 	unsigned int idx;
443a245fecbSHeiko Stübner 	unsigned long flags;
444a245fecbSHeiko Stübner 
445a245fecbSHeiko Stübner 	for (idx = 0; idx < nr_clk; idx++, list++) {
446a245fecbSHeiko Stübner 		flags = list->flags;
447a245fecbSHeiko Stübner 
448a245fecbSHeiko Stübner 		/* catch simple muxes */
449a245fecbSHeiko Stübner 		switch (list->branch_type) {
450a245fecbSHeiko Stübner 		case branch_mux:
451*30d8b7d4SElaine Zhang 			if (list->mux_table)
452*30d8b7d4SElaine Zhang 				clk = clk_register_mux_table(NULL, list->name,
453*30d8b7d4SElaine Zhang 					list->parent_names, list->num_parents,
454*30d8b7d4SElaine Zhang 					flags,
455*30d8b7d4SElaine Zhang 					ctx->reg_base + list->muxdiv_offset,
456*30d8b7d4SElaine Zhang 					list->mux_shift, list->mux_width,
457*30d8b7d4SElaine Zhang 					list->mux_flags, list->mux_table,
458*30d8b7d4SElaine Zhang 					&ctx->lock);
459*30d8b7d4SElaine Zhang 			else
460a245fecbSHeiko Stübner 				clk = clk_register_mux(NULL, list->name,
461a245fecbSHeiko Stübner 					list->parent_names, list->num_parents,
462*30d8b7d4SElaine Zhang 					flags,
463*30d8b7d4SElaine Zhang 					ctx->reg_base + list->muxdiv_offset,
464a245fecbSHeiko Stübner 					list->mux_shift, list->mux_width,
465ef1d9feeSXing Zheng 					list->mux_flags, &ctx->lock);
466a245fecbSHeiko Stübner 			break;
467cb1d9f6dSHeiko Stuebner 		case branch_muxgrf:
468cb1d9f6dSHeiko Stuebner 			clk = rockchip_clk_register_muxgrf(list->name,
469cb1d9f6dSHeiko Stuebner 				list->parent_names, list->num_parents,
470cb1d9f6dSHeiko Stuebner 				flags, ctx->grf, list->muxdiv_offset,
471cb1d9f6dSHeiko Stuebner 				list->mux_shift, list->mux_width,
472cb1d9f6dSHeiko Stuebner 				list->mux_flags);
473cb1d9f6dSHeiko Stuebner 			break;
474a245fecbSHeiko Stübner 		case branch_divider:
475a245fecbSHeiko Stübner 			if (list->div_table)
476a245fecbSHeiko Stübner 				clk = clk_register_divider_table(NULL,
477a245fecbSHeiko Stübner 					list->name, list->parent_names[0],
47803ae1747SHeiko Stuebner 					flags,
47903ae1747SHeiko Stuebner 					ctx->reg_base + list->muxdiv_offset,
480a245fecbSHeiko Stübner 					list->div_shift, list->div_width,
481a245fecbSHeiko Stübner 					list->div_flags, list->div_table,
482ef1d9feeSXing Zheng 					&ctx->lock);
483a245fecbSHeiko Stübner 			else
484a245fecbSHeiko Stübner 				clk = clk_register_divider(NULL, list->name,
485a245fecbSHeiko Stübner 					list->parent_names[0], flags,
486ef1d9feeSXing Zheng 					ctx->reg_base + list->muxdiv_offset,
487a245fecbSHeiko Stübner 					list->div_shift, list->div_width,
488ef1d9feeSXing Zheng 					list->div_flags, &ctx->lock);
489a245fecbSHeiko Stübner 			break;
490a245fecbSHeiko Stübner 		case branch_fraction_divider:
491ef1d9feeSXing Zheng 			clk = rockchip_clk_register_frac_branch(ctx, list->name,
492b2155a71SHeiko Stübner 				list->parent_names, list->num_parents,
49303ae1747SHeiko Stuebner 				ctx->reg_base, list->muxdiv_offset,
49403ae1747SHeiko Stuebner 				list->div_flags,
495b2155a71SHeiko Stübner 				list->gate_offset, list->gate_shift,
4968ca1ca8fSHeiko Stuebner 				list->gate_flags, flags, list->child,
497ef1d9feeSXing Zheng 				&ctx->lock);
498a245fecbSHeiko Stübner 			break;
499956060a5SElaine Zhang 		case branch_half_divider:
500956060a5SElaine Zhang 			clk = rockchip_clk_register_halfdiv(list->name,
501956060a5SElaine Zhang 				list->parent_names, list->num_parents,
502956060a5SElaine Zhang 				ctx->reg_base, list->muxdiv_offset,
503956060a5SElaine Zhang 				list->mux_shift, list->mux_width,
504956060a5SElaine Zhang 				list->mux_flags, list->div_shift,
505956060a5SElaine Zhang 				list->div_width, list->div_flags,
506956060a5SElaine Zhang 				list->gate_offset, list->gate_shift,
507956060a5SElaine Zhang 				list->gate_flags, flags, &ctx->lock);
508956060a5SElaine Zhang 			break;
509a245fecbSHeiko Stübner 		case branch_gate:
510a245fecbSHeiko Stübner 			flags |= CLK_SET_RATE_PARENT;
511a245fecbSHeiko Stübner 
512a245fecbSHeiko Stübner 			clk = clk_register_gate(NULL, list->name,
513a245fecbSHeiko Stübner 				list->parent_names[0], flags,
514ef1d9feeSXing Zheng 				ctx->reg_base + list->gate_offset,
515ef1d9feeSXing Zheng 				list->gate_shift, list->gate_flags, &ctx->lock);
516a245fecbSHeiko Stübner 			break;
517a245fecbSHeiko Stübner 		case branch_composite:
518a245fecbSHeiko Stübner 			clk = rockchip_clk_register_branch(list->name,
519a245fecbSHeiko Stübner 				list->parent_names, list->num_parents,
52003ae1747SHeiko Stuebner 				ctx->reg_base, list->muxdiv_offset,
52103ae1747SHeiko Stuebner 				list->mux_shift,
522a245fecbSHeiko Stübner 				list->mux_width, list->mux_flags,
523*30d8b7d4SElaine Zhang 				list->mux_table, list->div_offset,
524*30d8b7d4SElaine Zhang 				list->div_shift, list->div_width,
525a245fecbSHeiko Stübner 				list->div_flags, list->div_table,
526a245fecbSHeiko Stübner 				list->gate_offset, list->gate_shift,
527ef1d9feeSXing Zheng 				list->gate_flags, flags, &ctx->lock);
528a245fecbSHeiko Stübner 			break;
52989bf26cbSAlexandru M Stan 		case branch_mmc:
53089bf26cbSAlexandru M Stan 			clk = rockchip_clk_register_mmc(
53189bf26cbSAlexandru M Stan 				list->name,
53289bf26cbSAlexandru M Stan 				list->parent_names, list->num_parents,
533ef1d9feeSXing Zheng 				ctx->reg_base + list->muxdiv_offset,
53489bf26cbSAlexandru M Stan 				list->div_shift
53589bf26cbSAlexandru M Stan 			);
53689bf26cbSAlexandru M Stan 			break;
5378a76f443SHeiko Stuebner 		case branch_inverter:
5388a76f443SHeiko Stuebner 			clk = rockchip_clk_register_inverter(
5398a76f443SHeiko Stuebner 				list->name, list->parent_names,
5408a76f443SHeiko Stuebner 				list->num_parents,
541ef1d9feeSXing Zheng 				ctx->reg_base + list->muxdiv_offset,
542ef1d9feeSXing Zheng 				list->div_shift, list->div_flags, &ctx->lock);
5438a76f443SHeiko Stuebner 			break;
54429a30c26SHeiko Stuebner 		case branch_factor:
54529a30c26SHeiko Stuebner 			clk = rockchip_clk_register_factor_branch(
54629a30c26SHeiko Stuebner 				list->name, list->parent_names,
547ef1d9feeSXing Zheng 				list->num_parents, ctx->reg_base,
54829a30c26SHeiko Stuebner 				list->div_shift, list->div_width,
54929a30c26SHeiko Stuebner 				list->gate_offset, list->gate_shift,
550ef1d9feeSXing Zheng 				list->gate_flags, flags, &ctx->lock);
55129a30c26SHeiko Stuebner 			break;
552a4f182bfSLin Huang 		case branch_ddrclk:
553a4f182bfSLin Huang 			clk = rockchip_clk_register_ddrclk(
554a4f182bfSLin Huang 				list->name, list->flags,
555a4f182bfSLin Huang 				list->parent_names, list->num_parents,
556a4f182bfSLin Huang 				list->muxdiv_offset, list->mux_shift,
557a4f182bfSLin Huang 				list->mux_width, list->div_shift,
558a4f182bfSLin Huang 				list->div_width, list->div_flags,
559a4f182bfSLin Huang 				ctx->reg_base, &ctx->lock);
560a4f182bfSLin Huang 			break;
561a245fecbSHeiko Stübner 		}
562a245fecbSHeiko Stübner 
563a245fecbSHeiko Stübner 		/* none of the cases above matched */
564a245fecbSHeiko Stübner 		if (!clk) {
565a245fecbSHeiko Stübner 			pr_err("%s: unknown clock type %d\n",
566a245fecbSHeiko Stübner 			       __func__, list->branch_type);
567a245fecbSHeiko Stübner 			continue;
568a245fecbSHeiko Stübner 		}
569a245fecbSHeiko Stübner 
570a245fecbSHeiko Stübner 		if (IS_ERR(clk)) {
571a245fecbSHeiko Stübner 			pr_err("%s: failed to register clock %s: %ld\n",
572a245fecbSHeiko Stübner 			       __func__, list->name, PTR_ERR(clk));
573a245fecbSHeiko Stübner 			continue;
574a245fecbSHeiko Stübner 		}
575a245fecbSHeiko Stübner 
576ef1d9feeSXing Zheng 		rockchip_clk_add_lookup(ctx, clk, list->id);
577a245fecbSHeiko Stübner 	}
578a245fecbSHeiko Stübner }
579ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_clk_register_branches);
580fe94f974SHeiko Stübner 
581ea650c26SElaine Zhang void rockchip_clk_register_armclk(struct rockchip_clk_provider *ctx,
582ef1d9feeSXing Zheng 				  unsigned int lookup_id,
5834a1caed3SUwe Kleine-König 				  const char *name, const char *const *parent_names,
584f6fba5f6SHeiko Stuebner 				  u8 num_parents,
585f6fba5f6SHeiko Stuebner 				  const struct rockchip_cpuclk_reg_data *reg_data,
586f6fba5f6SHeiko Stuebner 				  const struct rockchip_cpuclk_rate_table *rates,
587f6fba5f6SHeiko Stuebner 				  int nrates)
588f6fba5f6SHeiko Stuebner {
589f6fba5f6SHeiko Stuebner 	struct clk *clk;
590f6fba5f6SHeiko Stuebner 
591f6fba5f6SHeiko Stuebner 	clk = rockchip_clk_register_cpuclk(name, parent_names, num_parents,
59203ae1747SHeiko Stuebner 					   reg_data, rates, nrates,
59303ae1747SHeiko Stuebner 					   ctx->reg_base, &ctx->lock);
594f6fba5f6SHeiko Stuebner 	if (IS_ERR(clk)) {
595f6fba5f6SHeiko Stuebner 		pr_err("%s: failed to register clock %s: %ld\n",
596f6fba5f6SHeiko Stuebner 		       __func__, name, PTR_ERR(clk));
597f6fba5f6SHeiko Stuebner 		return;
598f6fba5f6SHeiko Stuebner 	}
599f6fba5f6SHeiko Stuebner 
600ef1d9feeSXing Zheng 	rockchip_clk_add_lookup(ctx, clk, lookup_id);
601f6fba5f6SHeiko Stuebner }
602ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_clk_register_armclk);
603f6fba5f6SHeiko Stuebner 
604ea650c26SElaine Zhang void rockchip_clk_protect_critical(const char *const clocks[],
605692d8328SUwe Kleine-König 				   int nclocks)
606fe94f974SHeiko Stübner {
607fe94f974SHeiko Stübner 	int i;
608fe94f974SHeiko Stübner 
609fe94f974SHeiko Stübner 	/* Protect the clocks that needs to stay on */
610fe94f974SHeiko Stübner 	for (i = 0; i < nclocks; i++) {
611fe94f974SHeiko Stübner 		struct clk *clk = __clk_lookup(clocks[i]);
612fe94f974SHeiko Stübner 
613fe94f974SHeiko Stübner 		clk_prepare_enable(clk);
614fe94f974SHeiko Stübner 	}
615fe94f974SHeiko Stübner }
616ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_clk_protect_critical);
6176f1294b5SHeiko Stübner 
618ef1d9feeSXing Zheng static void __iomem *rst_base;
6196f1294b5SHeiko Stübner static unsigned int reg_restart;
620dfff24bdSHeiko Stuebner static void (*cb_restart)(void);
6216f1294b5SHeiko Stübner static int rockchip_restart_notify(struct notifier_block *this,
6226f1294b5SHeiko Stübner 				   unsigned long mode, void *cmd)
6236f1294b5SHeiko Stübner {
624dfff24bdSHeiko Stuebner 	if (cb_restart)
625dfff24bdSHeiko Stuebner 		cb_restart();
626dfff24bdSHeiko Stuebner 
627ef1d9feeSXing Zheng 	writel(0xfdb9, rst_base + reg_restart);
6286f1294b5SHeiko Stübner 	return NOTIFY_DONE;
6296f1294b5SHeiko Stübner }
6306f1294b5SHeiko Stübner 
6316f1294b5SHeiko Stübner static struct notifier_block rockchip_restart_handler = {
6326f1294b5SHeiko Stübner 	.notifier_call = rockchip_restart_notify,
6336f1294b5SHeiko Stübner 	.priority = 128,
6346f1294b5SHeiko Stübner };
6356f1294b5SHeiko Stübner 
636ea650c26SElaine Zhang void
63703ae1747SHeiko Stuebner rockchip_register_restart_notifier(struct rockchip_clk_provider *ctx,
63803ae1747SHeiko Stuebner 				   unsigned int reg,
63903ae1747SHeiko Stuebner 				   void (*cb)(void))
6406f1294b5SHeiko Stübner {
6416f1294b5SHeiko Stübner 	int ret;
6426f1294b5SHeiko Stübner 
643ef1d9feeSXing Zheng 	rst_base = ctx->reg_base;
6446f1294b5SHeiko Stübner 	reg_restart = reg;
645dfff24bdSHeiko Stuebner 	cb_restart = cb;
6466f1294b5SHeiko Stübner 	ret = register_restart_handler(&rockchip_restart_handler);
6476f1294b5SHeiko Stübner 	if (ret)
6486f1294b5SHeiko Stübner 		pr_err("%s: cannot register restart handler, %d\n",
6496f1294b5SHeiko Stübner 		       __func__, ret);
6506f1294b5SHeiko Stübner }
651ea650c26SElaine Zhang EXPORT_SYMBOL_GPL(rockchip_register_restart_notifier);
652