xref: /openbmc/linux/drivers/clk/renesas/r8a77980-cpg-mssr.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1ce15783cSSergei Shtylyov // SPDX-License-Identifier: GPL-2.0
2ce15783cSSergei Shtylyov /*
3ce15783cSSergei Shtylyov  * r8a77980 Clock Pulse Generator / Module Standby and Software Reset
4ce15783cSSergei Shtylyov  *
5ce15783cSSergei Shtylyov  * Copyright (C) 2018 Renesas Electronics Corp.
6ce15783cSSergei Shtylyov  * Copyright (C) 2018 Cogent Embedded, Inc.
7ce15783cSSergei Shtylyov  *
8ce15783cSSergei Shtylyov  * Based on r8a7795-cpg-mssr.c
9ce15783cSSergei Shtylyov  *
10ce15783cSSergei Shtylyov  * Copyright (C) 2015 Glider bvba
11ce15783cSSergei Shtylyov  */
12ce15783cSSergei Shtylyov 
13ce15783cSSergei Shtylyov #include <linux/device.h>
14ce15783cSSergei Shtylyov #include <linux/init.h>
15ce15783cSSergei Shtylyov #include <linux/kernel.h>
16ce15783cSSergei Shtylyov #include <linux/soc/renesas/rcar-rst.h>
17ce15783cSSergei Shtylyov #include <linux/sys_soc.h>
18ce15783cSSergei Shtylyov 
19ce15783cSSergei Shtylyov #include <dt-bindings/clock/r8a77980-cpg-mssr.h>
20ce15783cSSergei Shtylyov 
21ce15783cSSergei Shtylyov #include "renesas-cpg-mssr.h"
22ce15783cSSergei Shtylyov #include "rcar-gen3-cpg.h"
23ce15783cSSergei Shtylyov 
24ce15783cSSergei Shtylyov enum clk_ids {
25ce15783cSSergei Shtylyov 	/* Core Clock Outputs exported to DT */
26ce15783cSSergei Shtylyov 	LAST_DT_CORE_CLK = R8A77980_CLK_OSC,
27ce15783cSSergei Shtylyov 
28ce15783cSSergei Shtylyov 	/* External Input Clocks */
29ce15783cSSergei Shtylyov 	CLK_EXTAL,
30ce15783cSSergei Shtylyov 	CLK_EXTALR,
31ce15783cSSergei Shtylyov 
32ce15783cSSergei Shtylyov 	/* Internal Core Clocks */
33ce15783cSSergei Shtylyov 	CLK_MAIN,
34ce15783cSSergei Shtylyov 	CLK_PLL1,
35ce15783cSSergei Shtylyov 	CLK_PLL2,
36ce15783cSSergei Shtylyov 	CLK_PLL3,
37ce15783cSSergei Shtylyov 	CLK_PLL1_DIV2,
38ce15783cSSergei Shtylyov 	CLK_PLL1_DIV4,
39ce15783cSSergei Shtylyov 	CLK_S0,
40ce15783cSSergei Shtylyov 	CLK_S1,
41ce15783cSSergei Shtylyov 	CLK_S2,
42ce15783cSSergei Shtylyov 	CLK_S3,
43ce15783cSSergei Shtylyov 	CLK_SDSRC,
4494e3935bSSergei Shtylyov 	CLK_RPCSRC,
45f3824debSGeert Uytterhoeven 	CLK_OCO,
46ce15783cSSergei Shtylyov 
47ce15783cSSergei Shtylyov 	/* Module Clocks */
48ce15783cSSergei Shtylyov 	MOD_CLK_BASE
49ce15783cSSergei Shtylyov };
50ce15783cSSergei Shtylyov 
51ce15783cSSergei Shtylyov static const struct cpg_core_clk r8a77980_core_clks[] __initconst = {
52ce15783cSSergei Shtylyov 	/* External Clock Inputs */
53ce15783cSSergei Shtylyov 	DEF_INPUT("extal",  CLK_EXTAL),
54ce15783cSSergei Shtylyov 	DEF_INPUT("extalr", CLK_EXTALR),
55ce15783cSSergei Shtylyov 
56ce15783cSSergei Shtylyov 	/* Internal Core Clocks */
57ce15783cSSergei Shtylyov 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
58ce15783cSSergei Shtylyov 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
59ce15783cSSergei Shtylyov 	DEF_BASE(".pll2",       CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
60ce15783cSSergei Shtylyov 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
61ce15783cSSergei Shtylyov 
62ce15783cSSergei Shtylyov 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,	   CLK_PLL1,       2, 1),
63ce15783cSSergei Shtylyov 	DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,	   CLK_PLL1_DIV2,  2, 1),
64ce15783cSSergei Shtylyov 	DEF_FIXED(".s0",	CLK_S0,		   CLK_PLL1_DIV2,  2, 1),
65ce15783cSSergei Shtylyov 	DEF_FIXED(".s1",	CLK_S1,		   CLK_PLL1_DIV2,  3, 1),
66ce15783cSSergei Shtylyov 	DEF_FIXED(".s2",	CLK_S2,		   CLK_PLL1_DIV2,  4, 1),
67ce15783cSSergei Shtylyov 	DEF_FIXED(".s3",	CLK_S3,		   CLK_PLL1_DIV2,  6, 1),
68ce15783cSSergei Shtylyov 	DEF_FIXED(".sdsrc",	CLK_SDSRC,	   CLK_PLL1_DIV2,  2, 1),
69ce15783cSSergei Shtylyov 
70880c3fa3SGeert Uytterhoeven 	DEF_BASE(".rpcsrc",	CLK_RPCSRC, CLK_TYPE_GEN3_RPCSRC, CLK_PLL1),
71880c3fa3SGeert Uytterhoeven 
72880c3fa3SGeert Uytterhoeven 	DEF_RATE(".oco",	CLK_OCO,           32768),
7394e3935bSSergei Shtylyov 
74ce15783cSSergei Shtylyov 	/* Core Clock Outputs */
7585af88b8SGeert Uytterhoeven 	DEF_FIXED("z2",		R8A77980_CLK_Z2,    CLK_PLL2,       4, 1),
76ce15783cSSergei Shtylyov 	DEF_FIXED("ztr",	R8A77980_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
77ce15783cSSergei Shtylyov 	DEF_FIXED("ztrd2",	R8A77980_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
78ce15783cSSergei Shtylyov 	DEF_FIXED("zt",		R8A77980_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
79ce15783cSSergei Shtylyov 	DEF_FIXED("zx",		R8A77980_CLK_ZX,    CLK_PLL1_DIV2,  2, 1),
80ce15783cSSergei Shtylyov 	DEF_FIXED("s0d1",	R8A77980_CLK_S0D1,  CLK_S0,         1, 1),
81ce15783cSSergei Shtylyov 	DEF_FIXED("s0d2",	R8A77980_CLK_S0D2,  CLK_S0,         2, 1),
82ce15783cSSergei Shtylyov 	DEF_FIXED("s0d3",	R8A77980_CLK_S0D3,  CLK_S0,         3, 1),
83ce15783cSSergei Shtylyov 	DEF_FIXED("s0d4",	R8A77980_CLK_S0D4,  CLK_S0,         4, 1),
84ce15783cSSergei Shtylyov 	DEF_FIXED("s0d6",	R8A77980_CLK_S0D6,  CLK_S0,         6, 1),
85ce15783cSSergei Shtylyov 	DEF_FIXED("s0d12",	R8A77980_CLK_S0D12, CLK_S0,        12, 1),
86ce15783cSSergei Shtylyov 	DEF_FIXED("s0d24",	R8A77980_CLK_S0D24, CLK_S0,        24, 1),
87ce15783cSSergei Shtylyov 	DEF_FIXED("s1d1",	R8A77980_CLK_S1D1,  CLK_S1,         1, 1),
88ce15783cSSergei Shtylyov 	DEF_FIXED("s1d2",	R8A77980_CLK_S1D2,  CLK_S1,         2, 1),
89ce15783cSSergei Shtylyov 	DEF_FIXED("s1d4",	R8A77980_CLK_S1D4,  CLK_S1,         4, 1),
90ce15783cSSergei Shtylyov 	DEF_FIXED("s2d1",	R8A77980_CLK_S2D1,  CLK_S2,         1, 1),
91ce15783cSSergei Shtylyov 	DEF_FIXED("s2d2",	R8A77980_CLK_S2D2,  CLK_S2,         2, 1),
92ce15783cSSergei Shtylyov 	DEF_FIXED("s2d4",	R8A77980_CLK_S2D4,  CLK_S2,         4, 1),
93ce15783cSSergei Shtylyov 	DEF_FIXED("s3d1",	R8A77980_CLK_S3D1,  CLK_S3,         1, 1),
94ce15783cSSergei Shtylyov 	DEF_FIXED("s3d2",	R8A77980_CLK_S3D2,  CLK_S3,         2, 1),
95ce15783cSSergei Shtylyov 	DEF_FIXED("s3d4",	R8A77980_CLK_S3D4,  CLK_S3,         4, 1),
96ce15783cSSergei Shtylyov 
971abd0448SWolfram Sang 	DEF_GEN3_SDH("sd0h",	R8A77980_CLK_SD0H,  CLK_SDSRC,	       0x0074),
981abd0448SWolfram Sang 	DEF_GEN3_SD("sd0",	R8A77980_CLK_SD0,   R8A77980_CLK_SD0H, 0x0074),
99ce15783cSSergei Shtylyov 
100880c3fa3SGeert Uytterhoeven 	DEF_BASE("rpc",		R8A77980_CLK_RPC,   CLK_TYPE_GEN3_RPC,   CLK_RPCSRC),
101880c3fa3SGeert Uytterhoeven 	DEF_BASE("rpcd2",	R8A77980_CLK_RPCD2, CLK_TYPE_GEN3_RPCD2, R8A77980_CLK_RPC),
102880c3fa3SGeert Uytterhoeven 
103ce15783cSSergei Shtylyov 	DEF_FIXED("cl",		R8A77980_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
104ce15783cSSergei Shtylyov 	DEF_FIXED("cp",		R8A77980_CLK_CP,    CLK_EXTAL,	    2, 1),
105ce15783cSSergei Shtylyov 	DEF_FIXED("cpex",	R8A77980_CLK_CPEX,  CLK_EXTAL,	    2, 1),
106ce15783cSSergei Shtylyov 
107ce15783cSSergei Shtylyov 	DEF_DIV6P1("canfd",	R8A77980_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
108ce15783cSSergei Shtylyov 	DEF_DIV6P1("csi0",	R8A77980_CLK_CSI0,  CLK_PLL1_DIV4, 0x00c),
109ce15783cSSergei Shtylyov 	DEF_DIV6P1("mso",	R8A77980_CLK_MSO,   CLK_PLL1_DIV4, 0x014),
1103a251270SGeert Uytterhoeven 
1113a251270SGeert Uytterhoeven 	DEF_GEN3_OSC("osc",	R8A77980_CLK_OSC,   CLK_EXTAL,     8),
112f3824debSGeert Uytterhoeven 	DEF_GEN3_MDSEL("r",	R8A77980_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
113ce15783cSSergei Shtylyov };
114ce15783cSSergei Shtylyov 
115ce15783cSSergei Shtylyov static const struct mssr_mod_clk r8a77980_mod_clks[] __initconst = {
116ce15783cSSergei Shtylyov 	DEF_MOD("tmu4",			 121,	R8A77980_CLK_S0D6),
117ce15783cSSergei Shtylyov 	DEF_MOD("tmu3",			 122,	R8A77980_CLK_S0D6),
118ce15783cSSergei Shtylyov 	DEF_MOD("tmu2",			 123,	R8A77980_CLK_S0D6),
119ce15783cSSergei Shtylyov 	DEF_MOD("tmu1",			 124,	R8A77980_CLK_S0D6),
120ce15783cSSergei Shtylyov 	DEF_MOD("tmu0",			 125,	R8A77980_CLK_CP),
121ce15783cSSergei Shtylyov 	DEF_MOD("scif4",		 203,	R8A77980_CLK_S3D4),
122ce15783cSSergei Shtylyov 	DEF_MOD("scif3",		 204,	R8A77980_CLK_S3D4),
123ce15783cSSergei Shtylyov 	DEF_MOD("scif1",		 206,	R8A77980_CLK_S3D4),
124ce15783cSSergei Shtylyov 	DEF_MOD("scif0",		 207,	R8A77980_CLK_S3D4),
125ce15783cSSergei Shtylyov 	DEF_MOD("msiof3",		 208,	R8A77980_CLK_MSO),
126ce15783cSSergei Shtylyov 	DEF_MOD("msiof2",		 209,	R8A77980_CLK_MSO),
127ce15783cSSergei Shtylyov 	DEF_MOD("msiof1",		 210,	R8A77980_CLK_MSO),
128ce15783cSSergei Shtylyov 	DEF_MOD("msiof0",		 211,	R8A77980_CLK_MSO),
129ce15783cSSergei Shtylyov 	DEF_MOD("sys-dmac2",		 217,	R8A77980_CLK_S0D3),
130ce15783cSSergei Shtylyov 	DEF_MOD("sys-dmac1",		 218,	R8A77980_CLK_S0D3),
1310a87bf6cSSergei Shtylyov 	DEF_MOD("cmt3",			 300,	R8A77980_CLK_R),
1320a87bf6cSSergei Shtylyov 	DEF_MOD("cmt2",			 301,	R8A77980_CLK_R),
1330a87bf6cSSergei Shtylyov 	DEF_MOD("cmt1",			 302,	R8A77980_CLK_R),
1340a87bf6cSSergei Shtylyov 	DEF_MOD("cmt0",			 303,	R8A77980_CLK_R),
135ce15783cSSergei Shtylyov 	DEF_MOD("tpu0",			 304,	R8A77980_CLK_S3D4),
136ce15783cSSergei Shtylyov 	DEF_MOD("sdif",			 314,	R8A77980_CLK_SD0),
137246e2324SGeert Uytterhoeven 	DEF_MOD("pciec0",		 319,	R8A77980_CLK_S2D2),
138f3824debSGeert Uytterhoeven 	DEF_MOD("rwdt",			 402,	R8A77980_CLK_R),
139ce15783cSSergei Shtylyov 	DEF_MOD("intc-ex",		 407,	R8A77980_CLK_CP),
140ce15783cSSergei Shtylyov 	DEF_MOD("intc-ap",		 408,	R8A77980_CLK_S0D3),
141ce15783cSSergei Shtylyov 	DEF_MOD("hscif3",		 517,	R8A77980_CLK_S3D1),
142ce15783cSSergei Shtylyov 	DEF_MOD("hscif2",		 518,	R8A77980_CLK_S3D1),
143ce15783cSSergei Shtylyov 	DEF_MOD("hscif1",		 519,	R8A77980_CLK_S3D1),
144ce15783cSSergei Shtylyov 	DEF_MOD("hscif0",		 520,	R8A77980_CLK_S3D1),
145ce15783cSSergei Shtylyov 	DEF_MOD("imp4",			 521,	R8A77980_CLK_S1D1),
146ce15783cSSergei Shtylyov 	DEF_MOD("thermal",		 522,	R8A77980_CLK_CP),
147ce15783cSSergei Shtylyov 	DEF_MOD("pwm",			 523,	R8A77980_CLK_S0D12),
148ce15783cSSergei Shtylyov 	DEF_MOD("impdma1",		 526,	R8A77980_CLK_S1D1),
149ce15783cSSergei Shtylyov 	DEF_MOD("impdma0",		 527,	R8A77980_CLK_S1D1),
150ce15783cSSergei Shtylyov 	DEF_MOD("imp-ocv4",		 528,	R8A77980_CLK_S1D1),
151ce15783cSSergei Shtylyov 	DEF_MOD("imp-ocv3",		 529,	R8A77980_CLK_S1D1),
152ce15783cSSergei Shtylyov 	DEF_MOD("imp-ocv2",		 531,	R8A77980_CLK_S1D1),
153ce15783cSSergei Shtylyov 	DEF_MOD("fcpvd0",		 603,	R8A77980_CLK_S3D1),
1543c876432SNiklas Söderlund 	DEF_MOD("vin15",		 604,	R8A77980_CLK_S2D1),
1553c876432SNiklas Söderlund 	DEF_MOD("vin14",		 605,	R8A77980_CLK_S2D1),
1563c876432SNiklas Söderlund 	DEF_MOD("vin13",		 608,	R8A77980_CLK_S2D1),
1573c876432SNiklas Söderlund 	DEF_MOD("vin12",		 612,	R8A77980_CLK_S2D1),
1583c876432SNiklas Söderlund 	DEF_MOD("vin11",		 618,	R8A77980_CLK_S2D1),
159ce15783cSSergei Shtylyov 	DEF_MOD("vspd0",		 623,	R8A77980_CLK_S3D1),
1603c876432SNiklas Söderlund 	DEF_MOD("vin10",		 625,	R8A77980_CLK_S2D1),
1613c876432SNiklas Söderlund 	DEF_MOD("vin9",			 627,	R8A77980_CLK_S2D1),
1623c876432SNiklas Söderlund 	DEF_MOD("vin8",			 628,	R8A77980_CLK_S2D1),
163ce15783cSSergei Shtylyov 	DEF_MOD("csi41",		 715,	R8A77980_CLK_CSI0),
164ce15783cSSergei Shtylyov 	DEF_MOD("csi40",		 716,	R8A77980_CLK_CSI0),
165ce15783cSSergei Shtylyov 	DEF_MOD("du0",			 724,	R8A77980_CLK_S2D1),
166ce15783cSSergei Shtylyov 	DEF_MOD("lvds",			 727,	R8A77980_CLK_S2D1),
1673c876432SNiklas Söderlund 	DEF_MOD("vin7",			 804,	R8A77980_CLK_S2D1),
1683c876432SNiklas Söderlund 	DEF_MOD("vin6",			 805,	R8A77980_CLK_S2D1),
1693c876432SNiklas Söderlund 	DEF_MOD("vin5",			 806,	R8A77980_CLK_S2D1),
1703c876432SNiklas Söderlund 	DEF_MOD("vin4",			 807,	R8A77980_CLK_S2D1),
1713c876432SNiklas Söderlund 	DEF_MOD("vin3",			 808,	R8A77980_CLK_S2D1),
1723c876432SNiklas Söderlund 	DEF_MOD("vin2",			 809,	R8A77980_CLK_S2D1),
1733c876432SNiklas Söderlund 	DEF_MOD("vin1",			 810,	R8A77980_CLK_S2D1),
1743c876432SNiklas Söderlund 	DEF_MOD("vin0",			 811,	R8A77980_CLK_S2D1),
175ce15783cSSergei Shtylyov 	DEF_MOD("etheravb",		 812,	R8A77980_CLK_S3D2),
176ce15783cSSergei Shtylyov 	DEF_MOD("gether",		 813,	R8A77980_CLK_S3D2),
177ce15783cSSergei Shtylyov 	DEF_MOD("imp3",			 824,	R8A77980_CLK_S1D1),
178ce15783cSSergei Shtylyov 	DEF_MOD("imp2",			 825,	R8A77980_CLK_S1D1),
179ce15783cSSergei Shtylyov 	DEF_MOD("imp1",			 826,	R8A77980_CLK_S1D1),
180ce15783cSSergei Shtylyov 	DEF_MOD("imp0",			 827,	R8A77980_CLK_S1D1),
181ce15783cSSergei Shtylyov 	DEF_MOD("imp-ocv1",		 828,	R8A77980_CLK_S1D1),
182ce15783cSSergei Shtylyov 	DEF_MOD("imp-ocv0",		 829,	R8A77980_CLK_S1D1),
183ce15783cSSergei Shtylyov 	DEF_MOD("impram",		 830,	R8A77980_CLK_S1D1),
184ce15783cSSergei Shtylyov 	DEF_MOD("impcnn",		 831,	R8A77980_CLK_S1D1),
185ce15783cSSergei Shtylyov 	DEF_MOD("gpio5",		 907,	R8A77980_CLK_CP),
186ce15783cSSergei Shtylyov 	DEF_MOD("gpio4",		 908,	R8A77980_CLK_CP),
187ce15783cSSergei Shtylyov 	DEF_MOD("gpio3",		 909,	R8A77980_CLK_CP),
188ce15783cSSergei Shtylyov 	DEF_MOD("gpio2",		 910,	R8A77980_CLK_CP),
189ce15783cSSergei Shtylyov 	DEF_MOD("gpio1",		 911,	R8A77980_CLK_CP),
190ce15783cSSergei Shtylyov 	DEF_MOD("gpio0",		 912,	R8A77980_CLK_CP),
191ce15783cSSergei Shtylyov 	DEF_MOD("can-fd",		 914,	R8A77980_CLK_S3D2),
19221ab095cSSergei Shtylyov 	DEF_MOD("rpc-if",		 917,	R8A77980_CLK_RPCD2),
193*5e96c2e0SNikita Yushchenko 	DEF_MOD("i2c5",			 919,	R8A77980_CLK_S0D6),
194ce15783cSSergei Shtylyov 	DEF_MOD("i2c4",			 927,	R8A77980_CLK_S0D6),
195ce15783cSSergei Shtylyov 	DEF_MOD("i2c3",			 928,	R8A77980_CLK_S0D6),
196ce15783cSSergei Shtylyov 	DEF_MOD("i2c2",			 929,	R8A77980_CLK_S3D2),
197ce15783cSSergei Shtylyov 	DEF_MOD("i2c1",			 930,	R8A77980_CLK_S3D2),
198ce15783cSSergei Shtylyov 	DEF_MOD("i2c0",			 931,	R8A77980_CLK_S3D2),
199ce15783cSSergei Shtylyov };
200ce15783cSSergei Shtylyov 
201ce15783cSSergei Shtylyov static const unsigned int r8a77980_crit_mod_clks[] __initconst = {
202f23f1101SUlrich Hecht 	MOD_CLK_ID(402),	/* RWDT */
203ce15783cSSergei Shtylyov 	MOD_CLK_ID(408),	/* INTC-AP (GIC) */
204ce15783cSSergei Shtylyov };
205ce15783cSSergei Shtylyov 
206ce15783cSSergei Shtylyov /*
207ce15783cSSergei Shtylyov  * CPG Clock Data
208ce15783cSSergei Shtylyov  */
209ce15783cSSergei Shtylyov 
210ce15783cSSergei Shtylyov /*
2113a251270SGeert Uytterhoeven  *   MD		EXTAL		PLL2	PLL1	PLL3	OSC
212ce15783cSSergei Shtylyov  * 14 13	(MHz)
2133a251270SGeert Uytterhoeven  * --------------------------------------------------------
2143a251270SGeert Uytterhoeven  * 0  0		16.66 x 1	x240	x192	x192	/16
2153a251270SGeert Uytterhoeven  * 0  1		20    x 1	x200	x160	x160	/19
2163a251270SGeert Uytterhoeven  * 1  0		27    x 1	x148	x118	x118	/26
2173a251270SGeert Uytterhoeven  * 1  1		33.33 / 2	x240	x192	x192	/32
218ce15783cSSergei Shtylyov  */
219ce15783cSSergei Shtylyov #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 13) | \
220ce15783cSSergei Shtylyov 					 (((md) & BIT(13)) >> 13))
221ce15783cSSergei Shtylyov 
222ce15783cSSergei Shtylyov static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[4] __initconst = {
2233a251270SGeert Uytterhoeven 	/* EXTAL div	PLL1 mult/div	PLL3 mult/div	OSC prediv */
2243a251270SGeert Uytterhoeven 	{ 1,		192,	1,	192,	1,	16,	},
2253a251270SGeert Uytterhoeven 	{ 1,		160,	1,	160,	1,	19,	},
2263a251270SGeert Uytterhoeven 	{ 1,		118,	1,	118,	1,	26,	},
2273a251270SGeert Uytterhoeven 	{ 2,		192,	1,	192,	1,	32,	},
228ce15783cSSergei Shtylyov };
229ce15783cSSergei Shtylyov 
r8a77980_cpg_mssr_init(struct device * dev)230ce15783cSSergei Shtylyov static int __init r8a77980_cpg_mssr_init(struct device *dev)
231ce15783cSSergei Shtylyov {
232ce15783cSSergei Shtylyov 	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
233ce15783cSSergei Shtylyov 	u32 cpg_mode;
234ce15783cSSergei Shtylyov 	int error;
235ce15783cSSergei Shtylyov 
236ce15783cSSergei Shtylyov 	error = rcar_rst_read_mode_pins(&cpg_mode);
237ce15783cSSergei Shtylyov 	if (error)
238ce15783cSSergei Shtylyov 		return error;
239ce15783cSSergei Shtylyov 
240ce15783cSSergei Shtylyov 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
241ce15783cSSergei Shtylyov 
242ce15783cSSergei Shtylyov 	return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
243ce15783cSSergei Shtylyov }
244ce15783cSSergei Shtylyov 
245ce15783cSSergei Shtylyov const struct cpg_mssr_info r8a77980_cpg_mssr_info __initconst = {
246ce15783cSSergei Shtylyov 	/* Core Clocks */
247ce15783cSSergei Shtylyov 	.core_clks = r8a77980_core_clks,
248ce15783cSSergei Shtylyov 	.num_core_clks = ARRAY_SIZE(r8a77980_core_clks),
249ce15783cSSergei Shtylyov 	.last_dt_core_clk = LAST_DT_CORE_CLK,
250ce15783cSSergei Shtylyov 	.num_total_core_clks = MOD_CLK_BASE,
251ce15783cSSergei Shtylyov 
252ce15783cSSergei Shtylyov 	/* Module Clocks */
253ce15783cSSergei Shtylyov 	.mod_clks = r8a77980_mod_clks,
254ce15783cSSergei Shtylyov 	.num_mod_clks = ARRAY_SIZE(r8a77980_mod_clks),
255ce15783cSSergei Shtylyov 	.num_hw_mod_clks = 12 * 32,
256ce15783cSSergei Shtylyov 
257ce15783cSSergei Shtylyov 	/* Critical Module Clocks */
258ce15783cSSergei Shtylyov 	.crit_mod_clks = r8a77980_crit_mod_clks,
259ce15783cSSergei Shtylyov 	.num_crit_mod_clks = ARRAY_SIZE(r8a77980_crit_mod_clks),
260ce15783cSSergei Shtylyov 
261ce15783cSSergei Shtylyov 	/* Callbacks */
262ce15783cSSergei Shtylyov 	.init = r8a77980_cpg_mssr_init,
263ce15783cSSergei Shtylyov 	.cpg_clk_register = rcar_gen3_cpg_clk_register,
264ce15783cSSergei Shtylyov };
265