1*fd3c2f38SGeert Uytterhoeven /* 2*fd3c2f38SGeert Uytterhoeven * r8a7792 Clock Pulse Generator / Module Standby and Software Reset 3*fd3c2f38SGeert Uytterhoeven * 4*fd3c2f38SGeert Uytterhoeven * Copyright (C) 2017 Glider bvba 5*fd3c2f38SGeert Uytterhoeven * 6*fd3c2f38SGeert Uytterhoeven * Based on clk-rcar-gen2.c 7*fd3c2f38SGeert Uytterhoeven * 8*fd3c2f38SGeert Uytterhoeven * Copyright (C) 2013 Ideas On Board SPRL 9*fd3c2f38SGeert Uytterhoeven * 10*fd3c2f38SGeert Uytterhoeven * This program is free software; you can redistribute it and/or modify 11*fd3c2f38SGeert Uytterhoeven * it under the terms of the GNU General Public License as published by 12*fd3c2f38SGeert Uytterhoeven * the Free Software Foundation; version 2 of the License. 13*fd3c2f38SGeert Uytterhoeven */ 14*fd3c2f38SGeert Uytterhoeven 15*fd3c2f38SGeert Uytterhoeven #include <linux/device.h> 16*fd3c2f38SGeert Uytterhoeven #include <linux/init.h> 17*fd3c2f38SGeert Uytterhoeven #include <linux/kernel.h> 18*fd3c2f38SGeert Uytterhoeven #include <linux/soc/renesas/rcar-rst.h> 19*fd3c2f38SGeert Uytterhoeven 20*fd3c2f38SGeert Uytterhoeven #include <dt-bindings/clock/r8a7792-cpg-mssr.h> 21*fd3c2f38SGeert Uytterhoeven 22*fd3c2f38SGeert Uytterhoeven #include "renesas-cpg-mssr.h" 23*fd3c2f38SGeert Uytterhoeven #include "rcar-gen2-cpg.h" 24*fd3c2f38SGeert Uytterhoeven 25*fd3c2f38SGeert Uytterhoeven enum clk_ids { 26*fd3c2f38SGeert Uytterhoeven /* Core Clock Outputs exported to DT */ 27*fd3c2f38SGeert Uytterhoeven LAST_DT_CORE_CLK = R8A7792_CLK_OSC, 28*fd3c2f38SGeert Uytterhoeven 29*fd3c2f38SGeert Uytterhoeven /* External Input Clocks */ 30*fd3c2f38SGeert Uytterhoeven CLK_EXTAL, 31*fd3c2f38SGeert Uytterhoeven 32*fd3c2f38SGeert Uytterhoeven /* Internal Core Clocks */ 33*fd3c2f38SGeert Uytterhoeven CLK_MAIN, 34*fd3c2f38SGeert Uytterhoeven CLK_PLL0, 35*fd3c2f38SGeert Uytterhoeven CLK_PLL1, 36*fd3c2f38SGeert Uytterhoeven CLK_PLL3, 37*fd3c2f38SGeert Uytterhoeven CLK_PLL1_DIV2, 38*fd3c2f38SGeert Uytterhoeven 39*fd3c2f38SGeert Uytterhoeven /* Module Clocks */ 40*fd3c2f38SGeert Uytterhoeven MOD_CLK_BASE 41*fd3c2f38SGeert Uytterhoeven }; 42*fd3c2f38SGeert Uytterhoeven 43*fd3c2f38SGeert Uytterhoeven static const struct cpg_core_clk r8a7792_core_clks[] __initconst = { 44*fd3c2f38SGeert Uytterhoeven /* External Clock Inputs */ 45*fd3c2f38SGeert Uytterhoeven DEF_INPUT("extal", CLK_EXTAL), 46*fd3c2f38SGeert Uytterhoeven 47*fd3c2f38SGeert Uytterhoeven /* Internal Core Clocks */ 48*fd3c2f38SGeert Uytterhoeven DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN2_MAIN, CLK_EXTAL), 49*fd3c2f38SGeert Uytterhoeven DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN2_PLL0, CLK_MAIN), 50*fd3c2f38SGeert Uytterhoeven DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN2_PLL1, CLK_MAIN), 51*fd3c2f38SGeert Uytterhoeven DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN), 52*fd3c2f38SGeert Uytterhoeven 53*fd3c2f38SGeert Uytterhoeven DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), 54*fd3c2f38SGeert Uytterhoeven 55*fd3c2f38SGeert Uytterhoeven /* Core Clock Outputs */ 56*fd3c2f38SGeert Uytterhoeven DEF_BASE("lb", R8A7792_CLK_LB, CLK_TYPE_GEN2_LB, CLK_PLL1), 57*fd3c2f38SGeert Uytterhoeven DEF_BASE("qspi", R8A7792_CLK_QSPI, CLK_TYPE_GEN2_QSPI, CLK_PLL1_DIV2), 58*fd3c2f38SGeert Uytterhoeven 59*fd3c2f38SGeert Uytterhoeven DEF_FIXED("z", R8A7792_CLK_Z, CLK_PLL0, 1, 1), 60*fd3c2f38SGeert Uytterhoeven DEF_FIXED("zg", R8A7792_CLK_ZG, CLK_PLL1, 5, 1), 61*fd3c2f38SGeert Uytterhoeven DEF_FIXED("zx", R8A7792_CLK_ZX, CLK_PLL1, 3, 1), 62*fd3c2f38SGeert Uytterhoeven DEF_FIXED("zs", R8A7792_CLK_ZS, CLK_PLL1, 6, 1), 63*fd3c2f38SGeert Uytterhoeven DEF_FIXED("hp", R8A7792_CLK_HP, CLK_PLL1, 12, 1), 64*fd3c2f38SGeert Uytterhoeven DEF_FIXED("i", R8A7792_CLK_I, CLK_PLL1, 3, 1), 65*fd3c2f38SGeert Uytterhoeven DEF_FIXED("b", R8A7792_CLK_B, CLK_PLL1, 12, 1), 66*fd3c2f38SGeert Uytterhoeven DEF_FIXED("p", R8A7792_CLK_P, CLK_PLL1, 24, 1), 67*fd3c2f38SGeert Uytterhoeven DEF_FIXED("cl", R8A7792_CLK_CL, CLK_PLL1, 48, 1), 68*fd3c2f38SGeert Uytterhoeven DEF_FIXED("m2", R8A7792_CLK_M2, CLK_PLL1, 8, 1), 69*fd3c2f38SGeert Uytterhoeven DEF_FIXED("imp", R8A7792_CLK_IMP, CLK_PLL1, 4, 1), 70*fd3c2f38SGeert Uytterhoeven DEF_FIXED("zb3", R8A7792_CLK_ZB3, CLK_PLL3, 4, 1), 71*fd3c2f38SGeert Uytterhoeven DEF_FIXED("zb3d2", R8A7792_CLK_ZB3D2, CLK_PLL3, 8, 1), 72*fd3c2f38SGeert Uytterhoeven DEF_FIXED("ddr", R8A7792_CLK_DDR, CLK_PLL3, 8, 1), 73*fd3c2f38SGeert Uytterhoeven DEF_FIXED("sd", R8A7792_CLK_SD, CLK_PLL1_DIV2, 8, 1), 74*fd3c2f38SGeert Uytterhoeven DEF_FIXED("mp", R8A7792_CLK_MP, CLK_PLL1_DIV2, 15, 1), 75*fd3c2f38SGeert Uytterhoeven DEF_FIXED("cp", R8A7792_CLK_CP, CLK_PLL1, 48, 1), 76*fd3c2f38SGeert Uytterhoeven DEF_FIXED("cpex", R8A7792_CLK_CPEX, CLK_EXTAL, 2, 1), 77*fd3c2f38SGeert Uytterhoeven DEF_FIXED("rcan", R8A7792_CLK_RCAN, CLK_PLL1_DIV2, 49, 1), 78*fd3c2f38SGeert Uytterhoeven DEF_FIXED("r", R8A7792_CLK_R, CLK_PLL1, 49152, 1), 79*fd3c2f38SGeert Uytterhoeven DEF_FIXED("osc", R8A7792_CLK_OSC, CLK_PLL1, 12288, 1), 80*fd3c2f38SGeert Uytterhoeven }; 81*fd3c2f38SGeert Uytterhoeven 82*fd3c2f38SGeert Uytterhoeven static const struct mssr_mod_clk r8a7792_mod_clks[] __initconst = { 83*fd3c2f38SGeert Uytterhoeven DEF_MOD("msiof0", 0, R8A7792_CLK_MP), 84*fd3c2f38SGeert Uytterhoeven DEF_MOD("jpu", 106, R8A7792_CLK_M2), 85*fd3c2f38SGeert Uytterhoeven DEF_MOD("tmu1", 111, R8A7792_CLK_P), 86*fd3c2f38SGeert Uytterhoeven DEF_MOD("3dg", 112, R8A7792_CLK_ZG), 87*fd3c2f38SGeert Uytterhoeven DEF_MOD("2d-dmac", 115, R8A7792_CLK_ZS), 88*fd3c2f38SGeert Uytterhoeven DEF_MOD("tmu3", 121, R8A7792_CLK_P), 89*fd3c2f38SGeert Uytterhoeven DEF_MOD("tmu2", 122, R8A7792_CLK_P), 90*fd3c2f38SGeert Uytterhoeven DEF_MOD("cmt0", 124, R8A7792_CLK_R), 91*fd3c2f38SGeert Uytterhoeven DEF_MOD("tmu0", 125, R8A7792_CLK_CP), 92*fd3c2f38SGeert Uytterhoeven DEF_MOD("vsp1du1", 127, R8A7792_CLK_ZS), 93*fd3c2f38SGeert Uytterhoeven DEF_MOD("vsp1du0", 128, R8A7792_CLK_ZS), 94*fd3c2f38SGeert Uytterhoeven DEF_MOD("vsp1-sy", 131, R8A7792_CLK_ZS), 95*fd3c2f38SGeert Uytterhoeven DEF_MOD("msiof1", 208, R8A7792_CLK_MP), 96*fd3c2f38SGeert Uytterhoeven DEF_MOD("sys-dmac1", 218, R8A7792_CLK_ZS), 97*fd3c2f38SGeert Uytterhoeven DEF_MOD("sys-dmac0", 219, R8A7792_CLK_ZS), 98*fd3c2f38SGeert Uytterhoeven DEF_MOD("tpu0", 304, R8A7792_CLK_CP), 99*fd3c2f38SGeert Uytterhoeven DEF_MOD("sdhi0", 314, R8A7792_CLK_SD), 100*fd3c2f38SGeert Uytterhoeven DEF_MOD("cmt1", 329, R8A7792_CLK_R), 101*fd3c2f38SGeert Uytterhoeven DEF_MOD("irqc", 407, R8A7792_CLK_CP), 102*fd3c2f38SGeert Uytterhoeven DEF_MOD("intc-sys", 408, R8A7792_CLK_ZS), 103*fd3c2f38SGeert Uytterhoeven DEF_MOD("audio-dmac0", 502, R8A7792_CLK_HP), 104*fd3c2f38SGeert Uytterhoeven DEF_MOD("thermal", 522, CLK_EXTAL), 105*fd3c2f38SGeert Uytterhoeven DEF_MOD("pwm", 523, R8A7792_CLK_P), 106*fd3c2f38SGeert Uytterhoeven DEF_MOD("hscif1", 716, R8A7792_CLK_ZS), 107*fd3c2f38SGeert Uytterhoeven DEF_MOD("hscif0", 717, R8A7792_CLK_ZS), 108*fd3c2f38SGeert Uytterhoeven DEF_MOD("scif3", 718, R8A7792_CLK_P), 109*fd3c2f38SGeert Uytterhoeven DEF_MOD("scif2", 719, R8A7792_CLK_P), 110*fd3c2f38SGeert Uytterhoeven DEF_MOD("scif1", 720, R8A7792_CLK_P), 111*fd3c2f38SGeert Uytterhoeven DEF_MOD("scif0", 721, R8A7792_CLK_P), 112*fd3c2f38SGeert Uytterhoeven DEF_MOD("du1", 723, R8A7792_CLK_ZX), 113*fd3c2f38SGeert Uytterhoeven DEF_MOD("du0", 724, R8A7792_CLK_ZX), 114*fd3c2f38SGeert Uytterhoeven DEF_MOD("vin5", 804, R8A7792_CLK_ZG), 115*fd3c2f38SGeert Uytterhoeven DEF_MOD("vin4", 805, R8A7792_CLK_ZG), 116*fd3c2f38SGeert Uytterhoeven DEF_MOD("vin3", 808, R8A7792_CLK_ZG), 117*fd3c2f38SGeert Uytterhoeven DEF_MOD("vin2", 809, R8A7792_CLK_ZG), 118*fd3c2f38SGeert Uytterhoeven DEF_MOD("vin1", 810, R8A7792_CLK_ZG), 119*fd3c2f38SGeert Uytterhoeven DEF_MOD("vin0", 811, R8A7792_CLK_ZG), 120*fd3c2f38SGeert Uytterhoeven DEF_MOD("etheravb", 812, R8A7792_CLK_HP), 121*fd3c2f38SGeert Uytterhoeven DEF_MOD("gyro-adc", 901, R8A7792_CLK_P), 122*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio7", 904, R8A7792_CLK_CP), 123*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio6", 905, R8A7792_CLK_CP), 124*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio5", 907, R8A7792_CLK_CP), 125*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio4", 908, R8A7792_CLK_CP), 126*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio3", 909, R8A7792_CLK_CP), 127*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio2", 910, R8A7792_CLK_CP), 128*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio1", 911, R8A7792_CLK_CP), 129*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio0", 912, R8A7792_CLK_CP), 130*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio11", 913, R8A7792_CLK_CP), 131*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio10", 914, R8A7792_CLK_CP), 132*fd3c2f38SGeert Uytterhoeven DEF_MOD("can1", 915, R8A7792_CLK_P), 133*fd3c2f38SGeert Uytterhoeven DEF_MOD("can0", 916, R8A7792_CLK_P), 134*fd3c2f38SGeert Uytterhoeven DEF_MOD("qspi_mod", 917, R8A7792_CLK_QSPI), 135*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio9", 919, R8A7792_CLK_CP), 136*fd3c2f38SGeert Uytterhoeven DEF_MOD("gpio8", 921, R8A7792_CLK_CP), 137*fd3c2f38SGeert Uytterhoeven DEF_MOD("i2c5", 925, R8A7792_CLK_HP), 138*fd3c2f38SGeert Uytterhoeven DEF_MOD("iicdvfs", 926, R8A7792_CLK_CP), 139*fd3c2f38SGeert Uytterhoeven DEF_MOD("i2c4", 927, R8A7792_CLK_HP), 140*fd3c2f38SGeert Uytterhoeven DEF_MOD("i2c3", 928, R8A7792_CLK_HP), 141*fd3c2f38SGeert Uytterhoeven DEF_MOD("i2c2", 929, R8A7792_CLK_HP), 142*fd3c2f38SGeert Uytterhoeven DEF_MOD("i2c1", 930, R8A7792_CLK_HP), 143*fd3c2f38SGeert Uytterhoeven DEF_MOD("i2c0", 931, R8A7792_CLK_HP), 144*fd3c2f38SGeert Uytterhoeven DEF_MOD("ssi-all", 1005, R8A7792_CLK_P), 145*fd3c2f38SGeert Uytterhoeven DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)), 146*fd3c2f38SGeert Uytterhoeven DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)), 147*fd3c2f38SGeert Uytterhoeven }; 148*fd3c2f38SGeert Uytterhoeven 149*fd3c2f38SGeert Uytterhoeven static const unsigned int r8a7792_crit_mod_clks[] __initconst = { 150*fd3c2f38SGeert Uytterhoeven MOD_CLK_ID(408), /* INTC-SYS (GIC) */ 151*fd3c2f38SGeert Uytterhoeven }; 152*fd3c2f38SGeert Uytterhoeven 153*fd3c2f38SGeert Uytterhoeven /* 154*fd3c2f38SGeert Uytterhoeven * CPG Clock Data 155*fd3c2f38SGeert Uytterhoeven */ 156*fd3c2f38SGeert Uytterhoeven 157*fd3c2f38SGeert Uytterhoeven /* 158*fd3c2f38SGeert Uytterhoeven * MD EXTAL PLL0 PLL1 PLL3 159*fd3c2f38SGeert Uytterhoeven * 14 13 19 (MHz) *1 *2 160*fd3c2f38SGeert Uytterhoeven *--------------------------------------------------- 161*fd3c2f38SGeert Uytterhoeven * 0 0 0 15 x200/3 x208/2 x106 162*fd3c2f38SGeert Uytterhoeven * 0 0 1 15 x200/3 x208/2 x88 163*fd3c2f38SGeert Uytterhoeven * 0 1 0 20 x150/3 x156/2 x80 164*fd3c2f38SGeert Uytterhoeven * 0 1 1 20 x150/3 x156/2 x66 165*fd3c2f38SGeert Uytterhoeven * 1 0 0 26 / 2 x230/3 x240/2 x122 166*fd3c2f38SGeert Uytterhoeven * 1 0 1 26 / 2 x230/3 x240/2 x102 167*fd3c2f38SGeert Uytterhoeven * 1 1 0 30 / 2 x200/3 x208/2 x106 168*fd3c2f38SGeert Uytterhoeven * 1 1 1 30 / 2 x200/3 x208/2 x88 169*fd3c2f38SGeert Uytterhoeven * 170*fd3c2f38SGeert Uytterhoeven * *1 : Table 7.5b indicates VCO output (PLL0 = VCO/3) 171*fd3c2f38SGeert Uytterhoeven * *2 : Table 7.5b indicates VCO output (PLL1 = VCO/2) 172*fd3c2f38SGeert Uytterhoeven */ 173*fd3c2f38SGeert Uytterhoeven #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 12) | \ 174*fd3c2f38SGeert Uytterhoeven (((md) & BIT(13)) >> 12) | \ 175*fd3c2f38SGeert Uytterhoeven (((md) & BIT(19)) >> 19)) 176*fd3c2f38SGeert Uytterhoeven static const struct rcar_gen2_cpg_pll_config cpg_pll_configs[8] __initconst = { 177*fd3c2f38SGeert Uytterhoeven { 1, 208, 106, 200 }, 178*fd3c2f38SGeert Uytterhoeven { 1, 208, 88, 200 }, 179*fd3c2f38SGeert Uytterhoeven { 1, 156, 80, 150 }, 180*fd3c2f38SGeert Uytterhoeven { 1, 156, 66, 150 }, 181*fd3c2f38SGeert Uytterhoeven { 2, 240, 122, 230 }, 182*fd3c2f38SGeert Uytterhoeven { 2, 240, 102, 230 }, 183*fd3c2f38SGeert Uytterhoeven { 2, 208, 106, 200 }, 184*fd3c2f38SGeert Uytterhoeven { 2, 208, 88, 200 }, 185*fd3c2f38SGeert Uytterhoeven }; 186*fd3c2f38SGeert Uytterhoeven 187*fd3c2f38SGeert Uytterhoeven static int __init r8a7792_cpg_mssr_init(struct device *dev) 188*fd3c2f38SGeert Uytterhoeven { 189*fd3c2f38SGeert Uytterhoeven const struct rcar_gen2_cpg_pll_config *cpg_pll_config; 190*fd3c2f38SGeert Uytterhoeven u32 cpg_mode; 191*fd3c2f38SGeert Uytterhoeven int error; 192*fd3c2f38SGeert Uytterhoeven 193*fd3c2f38SGeert Uytterhoeven error = rcar_rst_read_mode_pins(&cpg_mode); 194*fd3c2f38SGeert Uytterhoeven if (error) 195*fd3c2f38SGeert Uytterhoeven return error; 196*fd3c2f38SGeert Uytterhoeven 197*fd3c2f38SGeert Uytterhoeven cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)]; 198*fd3c2f38SGeert Uytterhoeven 199*fd3c2f38SGeert Uytterhoeven return rcar_gen2_cpg_init(cpg_pll_config, 3, cpg_mode); 200*fd3c2f38SGeert Uytterhoeven } 201*fd3c2f38SGeert Uytterhoeven 202*fd3c2f38SGeert Uytterhoeven const struct cpg_mssr_info r8a7792_cpg_mssr_info __initconst = { 203*fd3c2f38SGeert Uytterhoeven /* Core Clocks */ 204*fd3c2f38SGeert Uytterhoeven .core_clks = r8a7792_core_clks, 205*fd3c2f38SGeert Uytterhoeven .num_core_clks = ARRAY_SIZE(r8a7792_core_clks), 206*fd3c2f38SGeert Uytterhoeven .last_dt_core_clk = LAST_DT_CORE_CLK, 207*fd3c2f38SGeert Uytterhoeven .num_total_core_clks = MOD_CLK_BASE, 208*fd3c2f38SGeert Uytterhoeven 209*fd3c2f38SGeert Uytterhoeven /* Module Clocks */ 210*fd3c2f38SGeert Uytterhoeven .mod_clks = r8a7792_mod_clks, 211*fd3c2f38SGeert Uytterhoeven .num_mod_clks = ARRAY_SIZE(r8a7792_mod_clks), 212*fd3c2f38SGeert Uytterhoeven .num_hw_mod_clks = 12 * 32, 213*fd3c2f38SGeert Uytterhoeven 214*fd3c2f38SGeert Uytterhoeven /* Critical Module Clocks */ 215*fd3c2f38SGeert Uytterhoeven .crit_mod_clks = r8a7792_crit_mod_clks, 216*fd3c2f38SGeert Uytterhoeven .num_crit_mod_clks = ARRAY_SIZE(r8a7792_crit_mod_clks), 217*fd3c2f38SGeert Uytterhoeven 218*fd3c2f38SGeert Uytterhoeven /* Callbacks */ 219*fd3c2f38SGeert Uytterhoeven .init = r8a7792_cpg_mssr_init, 220*fd3c2f38SGeert Uytterhoeven .cpg_clk_register = rcar_gen2_cpg_clk_register, 221*fd3c2f38SGeert Uytterhoeven }; 222