xref: /openbmc/linux/drivers/clk/renesas/r8a7792-cpg-mssr.c (revision 20254c7cea447d2ffba17046e3e80da667d742d3)
1fd3c2f38SGeert Uytterhoeven /*
2fd3c2f38SGeert Uytterhoeven  * r8a7792 Clock Pulse Generator / Module Standby and Software Reset
3fd3c2f38SGeert Uytterhoeven  *
4fd3c2f38SGeert Uytterhoeven  * Copyright (C) 2017 Glider bvba
5fd3c2f38SGeert Uytterhoeven  *
6fd3c2f38SGeert Uytterhoeven  * Based on clk-rcar-gen2.c
7fd3c2f38SGeert Uytterhoeven  *
8fd3c2f38SGeert Uytterhoeven  * Copyright (C) 2013 Ideas On Board SPRL
9fd3c2f38SGeert Uytterhoeven  *
10fd3c2f38SGeert Uytterhoeven  * This program is free software; you can redistribute it and/or modify
11fd3c2f38SGeert Uytterhoeven  * it under the terms of the GNU General Public License as published by
12fd3c2f38SGeert Uytterhoeven  * the Free Software Foundation; version 2 of the License.
13fd3c2f38SGeert Uytterhoeven  */
14fd3c2f38SGeert Uytterhoeven 
15fd3c2f38SGeert Uytterhoeven #include <linux/device.h>
16fd3c2f38SGeert Uytterhoeven #include <linux/init.h>
17fd3c2f38SGeert Uytterhoeven #include <linux/kernel.h>
18fd3c2f38SGeert Uytterhoeven #include <linux/soc/renesas/rcar-rst.h>
19fd3c2f38SGeert Uytterhoeven 
20fd3c2f38SGeert Uytterhoeven #include <dt-bindings/clock/r8a7792-cpg-mssr.h>
21fd3c2f38SGeert Uytterhoeven 
22fd3c2f38SGeert Uytterhoeven #include "renesas-cpg-mssr.h"
23fd3c2f38SGeert Uytterhoeven #include "rcar-gen2-cpg.h"
24fd3c2f38SGeert Uytterhoeven 
25fd3c2f38SGeert Uytterhoeven enum clk_ids {
26fd3c2f38SGeert Uytterhoeven 	/* Core Clock Outputs exported to DT */
27fd3c2f38SGeert Uytterhoeven 	LAST_DT_CORE_CLK = R8A7792_CLK_OSC,
28fd3c2f38SGeert Uytterhoeven 
29fd3c2f38SGeert Uytterhoeven 	/* External Input Clocks */
30fd3c2f38SGeert Uytterhoeven 	CLK_EXTAL,
31fd3c2f38SGeert Uytterhoeven 
32fd3c2f38SGeert Uytterhoeven 	/* Internal Core Clocks */
33fd3c2f38SGeert Uytterhoeven 	CLK_MAIN,
34fd3c2f38SGeert Uytterhoeven 	CLK_PLL0,
35fd3c2f38SGeert Uytterhoeven 	CLK_PLL1,
36fd3c2f38SGeert Uytterhoeven 	CLK_PLL3,
37fd3c2f38SGeert Uytterhoeven 	CLK_PLL1_DIV2,
38fd3c2f38SGeert Uytterhoeven 
39fd3c2f38SGeert Uytterhoeven 	/* Module Clocks */
40fd3c2f38SGeert Uytterhoeven 	MOD_CLK_BASE
41fd3c2f38SGeert Uytterhoeven };
42fd3c2f38SGeert Uytterhoeven 
43fd3c2f38SGeert Uytterhoeven static const struct cpg_core_clk r8a7792_core_clks[] __initconst = {
44fd3c2f38SGeert Uytterhoeven 	/* External Clock Inputs */
45fd3c2f38SGeert Uytterhoeven 	DEF_INPUT("extal",     CLK_EXTAL),
46fd3c2f38SGeert Uytterhoeven 
47fd3c2f38SGeert Uytterhoeven 	/* Internal Core Clocks */
48fd3c2f38SGeert Uytterhoeven 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN2_MAIN, CLK_EXTAL),
49fd3c2f38SGeert Uytterhoeven 	DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN2_PLL0, CLK_MAIN),
50fd3c2f38SGeert Uytterhoeven 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN2_PLL1, CLK_MAIN),
51fd3c2f38SGeert Uytterhoeven 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
52fd3c2f38SGeert Uytterhoeven 
53fd3c2f38SGeert Uytterhoeven 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
54fd3c2f38SGeert Uytterhoeven 
55fd3c2f38SGeert Uytterhoeven 	/* Core Clock Outputs */
56fd3c2f38SGeert Uytterhoeven 	DEF_BASE("lb",   R8A7792_CLK_LB,   CLK_TYPE_GEN2_LB,   CLK_PLL1),
57fd3c2f38SGeert Uytterhoeven 	DEF_BASE("qspi", R8A7792_CLK_QSPI, CLK_TYPE_GEN2_QSPI, CLK_PLL1_DIV2),
58fd3c2f38SGeert Uytterhoeven 
59fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("z",      R8A7792_CLK_Z,     CLK_PLL0,          1, 1),
60fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("zg",     R8A7792_CLK_ZG,    CLK_PLL1,          5, 1),
61fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("zx",     R8A7792_CLK_ZX,    CLK_PLL1,          3, 1),
62fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("zs",     R8A7792_CLK_ZS,    CLK_PLL1,          6, 1),
63fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("hp",     R8A7792_CLK_HP,    CLK_PLL1,         12, 1),
64fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("i",      R8A7792_CLK_I,     CLK_PLL1,          3, 1),
65fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("b",      R8A7792_CLK_B,     CLK_PLL1,         12, 1),
66fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("p",      R8A7792_CLK_P,     CLK_PLL1,         24, 1),
67fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("cl",     R8A7792_CLK_CL,    CLK_PLL1,         48, 1),
68fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("m2",     R8A7792_CLK_M2,    CLK_PLL1,          8, 1),
69fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("imp",    R8A7792_CLK_IMP,   CLK_PLL1,          4, 1),
70fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("zb3",    R8A7792_CLK_ZB3,   CLK_PLL3,          4, 1),
71fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("zb3d2",  R8A7792_CLK_ZB3D2, CLK_PLL3,          8, 1),
72fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("ddr",    R8A7792_CLK_DDR,   CLK_PLL3,          8, 1),
73fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("sd",     R8A7792_CLK_SD,    CLK_PLL1_DIV2,     8, 1),
74fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("mp",     R8A7792_CLK_MP,    CLK_PLL1_DIV2,    15, 1),
75fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("cp",     R8A7792_CLK_CP,    CLK_PLL1,         48, 1),
76fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("cpex",   R8A7792_CLK_CPEX,  CLK_EXTAL,         2, 1),
77fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("rcan",   R8A7792_CLK_RCAN,  CLK_PLL1_DIV2,    49, 1),
78fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("r",      R8A7792_CLK_R,     CLK_PLL1,      49152, 1),
79fd3c2f38SGeert Uytterhoeven 	DEF_FIXED("osc",    R8A7792_CLK_OSC,   CLK_PLL1,      12288, 1),
80fd3c2f38SGeert Uytterhoeven };
81fd3c2f38SGeert Uytterhoeven 
82fd3c2f38SGeert Uytterhoeven static const struct mssr_mod_clk r8a7792_mod_clks[] __initconst = {
83fd3c2f38SGeert Uytterhoeven 	DEF_MOD("msiof0",		   0,	R8A7792_CLK_MP),
84fd3c2f38SGeert Uytterhoeven 	DEF_MOD("jpu",			 106,	R8A7792_CLK_M2),
85fd3c2f38SGeert Uytterhoeven 	DEF_MOD("tmu1",			 111,	R8A7792_CLK_P),
86fd3c2f38SGeert Uytterhoeven 	DEF_MOD("3dg",			 112,	R8A7792_CLK_ZG),
87fd3c2f38SGeert Uytterhoeven 	DEF_MOD("2d-dmac",		 115,	R8A7792_CLK_ZS),
88fd3c2f38SGeert Uytterhoeven 	DEF_MOD("tmu3",			 121,	R8A7792_CLK_P),
89fd3c2f38SGeert Uytterhoeven 	DEF_MOD("tmu2",			 122,	R8A7792_CLK_P),
90fd3c2f38SGeert Uytterhoeven 	DEF_MOD("cmt0",			 124,	R8A7792_CLK_R),
91fd3c2f38SGeert Uytterhoeven 	DEF_MOD("tmu0",			 125,	R8A7792_CLK_CP),
92fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vsp1du1",		 127,	R8A7792_CLK_ZS),
93fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vsp1du0",		 128,	R8A7792_CLK_ZS),
94fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vsp1-sy",		 131,	R8A7792_CLK_ZS),
95fd3c2f38SGeert Uytterhoeven 	DEF_MOD("msiof1",		 208,	R8A7792_CLK_MP),
96fd3c2f38SGeert Uytterhoeven 	DEF_MOD("sys-dmac1",		 218,	R8A7792_CLK_ZS),
97fd3c2f38SGeert Uytterhoeven 	DEF_MOD("sys-dmac0",		 219,	R8A7792_CLK_ZS),
98fd3c2f38SGeert Uytterhoeven 	DEF_MOD("tpu0",			 304,	R8A7792_CLK_CP),
99fd3c2f38SGeert Uytterhoeven 	DEF_MOD("sdhi0",		 314,	R8A7792_CLK_SD),
100fd3c2f38SGeert Uytterhoeven 	DEF_MOD("cmt1",			 329,	R8A7792_CLK_R),
101*20254c7cSGeert Uytterhoeven 	DEF_MOD("rwdt",			 402,	R8A7792_CLK_R),
102fd3c2f38SGeert Uytterhoeven 	DEF_MOD("irqc",			 407,	R8A7792_CLK_CP),
103fd3c2f38SGeert Uytterhoeven 	DEF_MOD("intc-sys",		 408,	R8A7792_CLK_ZS),
104fd3c2f38SGeert Uytterhoeven 	DEF_MOD("audio-dmac0",		 502,	R8A7792_CLK_HP),
105fd3c2f38SGeert Uytterhoeven 	DEF_MOD("thermal",		 522,	CLK_EXTAL),
106fd3c2f38SGeert Uytterhoeven 	DEF_MOD("pwm",			 523,	R8A7792_CLK_P),
107fd3c2f38SGeert Uytterhoeven 	DEF_MOD("hscif1",		 716,	R8A7792_CLK_ZS),
108fd3c2f38SGeert Uytterhoeven 	DEF_MOD("hscif0",		 717,	R8A7792_CLK_ZS),
109fd3c2f38SGeert Uytterhoeven 	DEF_MOD("scif3",		 718,	R8A7792_CLK_P),
110fd3c2f38SGeert Uytterhoeven 	DEF_MOD("scif2",		 719,	R8A7792_CLK_P),
111fd3c2f38SGeert Uytterhoeven 	DEF_MOD("scif1",		 720,	R8A7792_CLK_P),
112fd3c2f38SGeert Uytterhoeven 	DEF_MOD("scif0",		 721,	R8A7792_CLK_P),
113fd3c2f38SGeert Uytterhoeven 	DEF_MOD("du1",			 723,	R8A7792_CLK_ZX),
114fd3c2f38SGeert Uytterhoeven 	DEF_MOD("du0",			 724,	R8A7792_CLK_ZX),
115fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vin5",			 804,	R8A7792_CLK_ZG),
116fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vin4",			 805,	R8A7792_CLK_ZG),
117fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vin3",			 808,	R8A7792_CLK_ZG),
118fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vin2",			 809,	R8A7792_CLK_ZG),
119fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vin1",			 810,	R8A7792_CLK_ZG),
120fd3c2f38SGeert Uytterhoeven 	DEF_MOD("vin0",			 811,	R8A7792_CLK_ZG),
121fd3c2f38SGeert Uytterhoeven 	DEF_MOD("etheravb",		 812,	R8A7792_CLK_HP),
122f83fbfddSGeert Uytterhoeven 	DEF_MOD("imr-lx3",		 821,	R8A7792_CLK_ZG),
123f83fbfddSGeert Uytterhoeven 	DEF_MOD("imr-lsx3-1",		 822,	R8A7792_CLK_ZG),
124f83fbfddSGeert Uytterhoeven 	DEF_MOD("imr-lsx3-0",		 823,	R8A7792_CLK_ZG),
125f83fbfddSGeert Uytterhoeven 	DEF_MOD("imr-lsx3-5",		 825,	R8A7792_CLK_ZG),
126f83fbfddSGeert Uytterhoeven 	DEF_MOD("imr-lsx3-4",		 826,	R8A7792_CLK_ZG),
127f83fbfddSGeert Uytterhoeven 	DEF_MOD("imr-lsx3-3",		 827,	R8A7792_CLK_ZG),
128f83fbfddSGeert Uytterhoeven 	DEF_MOD("imr-lsx3-2",		 828,	R8A7792_CLK_ZG),
129fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gyro-adc",		 901,	R8A7792_CLK_P),
130fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio7",		 904,	R8A7792_CLK_CP),
131fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio6",		 905,	R8A7792_CLK_CP),
132fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio5",		 907,	R8A7792_CLK_CP),
133fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio4",		 908,	R8A7792_CLK_CP),
134fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio3",		 909,	R8A7792_CLK_CP),
135fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio2",		 910,	R8A7792_CLK_CP),
136fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio1",		 911,	R8A7792_CLK_CP),
137fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio0",		 912,	R8A7792_CLK_CP),
138fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio11",		 913,	R8A7792_CLK_CP),
139fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio10",		 914,	R8A7792_CLK_CP),
140fd3c2f38SGeert Uytterhoeven 	DEF_MOD("can1",			 915,	R8A7792_CLK_P),
141fd3c2f38SGeert Uytterhoeven 	DEF_MOD("can0",			 916,	R8A7792_CLK_P),
142fd3c2f38SGeert Uytterhoeven 	DEF_MOD("qspi_mod",		 917,	R8A7792_CLK_QSPI),
143fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio9",		 919,	R8A7792_CLK_CP),
144fd3c2f38SGeert Uytterhoeven 	DEF_MOD("gpio8",		 921,	R8A7792_CLK_CP),
145fd3c2f38SGeert Uytterhoeven 	DEF_MOD("i2c5",			 925,	R8A7792_CLK_HP),
146fd3c2f38SGeert Uytterhoeven 	DEF_MOD("iicdvfs",		 926,	R8A7792_CLK_CP),
147fd3c2f38SGeert Uytterhoeven 	DEF_MOD("i2c4",			 927,	R8A7792_CLK_HP),
148fd3c2f38SGeert Uytterhoeven 	DEF_MOD("i2c3",			 928,	R8A7792_CLK_HP),
149fd3c2f38SGeert Uytterhoeven 	DEF_MOD("i2c2",			 929,	R8A7792_CLK_HP),
150fd3c2f38SGeert Uytterhoeven 	DEF_MOD("i2c1",			 930,	R8A7792_CLK_HP),
151fd3c2f38SGeert Uytterhoeven 	DEF_MOD("i2c0",			 931,	R8A7792_CLK_HP),
152fd3c2f38SGeert Uytterhoeven 	DEF_MOD("ssi-all",		1005,	R8A7792_CLK_P),
153fd3c2f38SGeert Uytterhoeven 	DEF_MOD("ssi4",			1011,	MOD_CLK_ID(1005)),
154fd3c2f38SGeert Uytterhoeven 	DEF_MOD("ssi3",			1012,	MOD_CLK_ID(1005)),
155fd3c2f38SGeert Uytterhoeven };
156fd3c2f38SGeert Uytterhoeven 
157fd3c2f38SGeert Uytterhoeven static const unsigned int r8a7792_crit_mod_clks[] __initconst = {
158*20254c7cSGeert Uytterhoeven 	MOD_CLK_ID(402),	/* RWDT */
159fd3c2f38SGeert Uytterhoeven 	MOD_CLK_ID(408),	/* INTC-SYS (GIC) */
160fd3c2f38SGeert Uytterhoeven };
161fd3c2f38SGeert Uytterhoeven 
162fd3c2f38SGeert Uytterhoeven /*
163fd3c2f38SGeert Uytterhoeven  * CPG Clock Data
164fd3c2f38SGeert Uytterhoeven  */
165fd3c2f38SGeert Uytterhoeven 
166fd3c2f38SGeert Uytterhoeven /*
167fd3c2f38SGeert Uytterhoeven  *   MD		EXTAL		PLL0	PLL1	PLL3
168fd3c2f38SGeert Uytterhoeven  * 14 13 19	(MHz)		*1	*2
169fd3c2f38SGeert Uytterhoeven  *---------------------------------------------------
170fd3c2f38SGeert Uytterhoeven  * 0  0  0	15		x200/3	x208/2	x106
171fd3c2f38SGeert Uytterhoeven  * 0  0  1	15		x200/3	x208/2	x88
172fd3c2f38SGeert Uytterhoeven  * 0  1  0	20		x150/3	x156/2	x80
173fd3c2f38SGeert Uytterhoeven  * 0  1  1	20		x150/3	x156/2	x66
174fd3c2f38SGeert Uytterhoeven  * 1  0  0	26 / 2		x230/3	x240/2	x122
175fd3c2f38SGeert Uytterhoeven  * 1  0  1	26 / 2		x230/3	x240/2	x102
176fd3c2f38SGeert Uytterhoeven  * 1  1  0	30 / 2		x200/3	x208/2	x106
177fd3c2f38SGeert Uytterhoeven  * 1  1  1	30 / 2		x200/3	x208/2	x88
178fd3c2f38SGeert Uytterhoeven  *
179fd3c2f38SGeert Uytterhoeven  * *1 :	Table 7.5b indicates VCO output (PLL0 = VCO/3)
180fd3c2f38SGeert Uytterhoeven  * *2 :	Table 7.5b indicates VCO output (PLL1 = VCO/2)
181fd3c2f38SGeert Uytterhoeven  */
182fd3c2f38SGeert Uytterhoeven #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 12) | \
183fd3c2f38SGeert Uytterhoeven 					 (((md) & BIT(13)) >> 12) | \
184fd3c2f38SGeert Uytterhoeven 					 (((md) & BIT(19)) >> 19))
185fd3c2f38SGeert Uytterhoeven static const struct rcar_gen2_cpg_pll_config cpg_pll_configs[8] __initconst = {
186fd3c2f38SGeert Uytterhoeven 	{ 1, 208, 106, 200 },
187fd3c2f38SGeert Uytterhoeven 	{ 1, 208,  88, 200 },
188fd3c2f38SGeert Uytterhoeven 	{ 1, 156,  80, 150 },
189fd3c2f38SGeert Uytterhoeven 	{ 1, 156,  66, 150 },
190fd3c2f38SGeert Uytterhoeven 	{ 2, 240, 122, 230 },
191fd3c2f38SGeert Uytterhoeven 	{ 2, 240, 102, 230 },
192fd3c2f38SGeert Uytterhoeven 	{ 2, 208, 106, 200 },
193fd3c2f38SGeert Uytterhoeven 	{ 2, 208,  88, 200 },
194fd3c2f38SGeert Uytterhoeven };
195fd3c2f38SGeert Uytterhoeven 
196fd3c2f38SGeert Uytterhoeven static int __init r8a7792_cpg_mssr_init(struct device *dev)
197fd3c2f38SGeert Uytterhoeven {
198fd3c2f38SGeert Uytterhoeven 	const struct rcar_gen2_cpg_pll_config *cpg_pll_config;
199fd3c2f38SGeert Uytterhoeven 	u32 cpg_mode;
200fd3c2f38SGeert Uytterhoeven 	int error;
201fd3c2f38SGeert Uytterhoeven 
202fd3c2f38SGeert Uytterhoeven 	error = rcar_rst_read_mode_pins(&cpg_mode);
203fd3c2f38SGeert Uytterhoeven 	if (error)
204fd3c2f38SGeert Uytterhoeven 		return error;
205fd3c2f38SGeert Uytterhoeven 
206fd3c2f38SGeert Uytterhoeven 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
207fd3c2f38SGeert Uytterhoeven 
208fd3c2f38SGeert Uytterhoeven 	return rcar_gen2_cpg_init(cpg_pll_config, 3, cpg_mode);
209fd3c2f38SGeert Uytterhoeven }
210fd3c2f38SGeert Uytterhoeven 
211fd3c2f38SGeert Uytterhoeven const struct cpg_mssr_info r8a7792_cpg_mssr_info __initconst = {
212fd3c2f38SGeert Uytterhoeven 	/* Core Clocks */
213fd3c2f38SGeert Uytterhoeven 	.core_clks = r8a7792_core_clks,
214fd3c2f38SGeert Uytterhoeven 	.num_core_clks = ARRAY_SIZE(r8a7792_core_clks),
215fd3c2f38SGeert Uytterhoeven 	.last_dt_core_clk = LAST_DT_CORE_CLK,
216fd3c2f38SGeert Uytterhoeven 	.num_total_core_clks = MOD_CLK_BASE,
217fd3c2f38SGeert Uytterhoeven 
218fd3c2f38SGeert Uytterhoeven 	/* Module Clocks */
219fd3c2f38SGeert Uytterhoeven 	.mod_clks = r8a7792_mod_clks,
220fd3c2f38SGeert Uytterhoeven 	.num_mod_clks = ARRAY_SIZE(r8a7792_mod_clks),
221fd3c2f38SGeert Uytterhoeven 	.num_hw_mod_clks = 12 * 32,
222fd3c2f38SGeert Uytterhoeven 
223fd3c2f38SGeert Uytterhoeven 	/* Critical Module Clocks */
224fd3c2f38SGeert Uytterhoeven 	.crit_mod_clks = r8a7792_crit_mod_clks,
225fd3c2f38SGeert Uytterhoeven 	.num_crit_mod_clks = ARRAY_SIZE(r8a7792_crit_mod_clks),
226fd3c2f38SGeert Uytterhoeven 
227fd3c2f38SGeert Uytterhoeven 	/* Callbacks */
228fd3c2f38SGeert Uytterhoeven 	.init = r8a7792_cpg_mssr_init,
229fd3c2f38SGeert Uytterhoeven 	.cpg_clk_register = rcar_gen2_cpg_clk_register,
230fd3c2f38SGeert Uytterhoeven };
231