1c8a53fa1SMarian-Cristian Rotariu // SPDX-License-Identifier: GPL-2.0
2c8a53fa1SMarian-Cristian Rotariu /*
3c8a53fa1SMarian-Cristian Rotariu * r8a774e1 Clock Pulse Generator / Module Standby and Software Reset
4c8a53fa1SMarian-Cristian Rotariu *
5c8a53fa1SMarian-Cristian Rotariu * Copyright (C) 2020 Renesas Electronics Corp.
6c8a53fa1SMarian-Cristian Rotariu *
7c8a53fa1SMarian-Cristian Rotariu * Based on r8a7795-cpg-mssr.c
8c8a53fa1SMarian-Cristian Rotariu *
9c8a53fa1SMarian-Cristian Rotariu * Copyright (C) 2015 Glider bvba
10c8a53fa1SMarian-Cristian Rotariu */
11c8a53fa1SMarian-Cristian Rotariu
12c8a53fa1SMarian-Cristian Rotariu #include <linux/device.h>
13c8a53fa1SMarian-Cristian Rotariu #include <linux/init.h>
14c8a53fa1SMarian-Cristian Rotariu #include <linux/kernel.h>
15c8a53fa1SMarian-Cristian Rotariu #include <linux/soc/renesas/rcar-rst.h>
16c8a53fa1SMarian-Cristian Rotariu
17c8a53fa1SMarian-Cristian Rotariu #include <dt-bindings/clock/r8a774e1-cpg-mssr.h>
18c8a53fa1SMarian-Cristian Rotariu
19c8a53fa1SMarian-Cristian Rotariu #include "renesas-cpg-mssr.h"
20c8a53fa1SMarian-Cristian Rotariu #include "rcar-gen3-cpg.h"
21c8a53fa1SMarian-Cristian Rotariu
22c8a53fa1SMarian-Cristian Rotariu enum clk_ids {
23c8a53fa1SMarian-Cristian Rotariu /* Core Clock Outputs exported to DT */
24c8a53fa1SMarian-Cristian Rotariu LAST_DT_CORE_CLK = R8A774E1_CLK_CANFD,
25c8a53fa1SMarian-Cristian Rotariu
26c8a53fa1SMarian-Cristian Rotariu /* External Input Clocks */
27c8a53fa1SMarian-Cristian Rotariu CLK_EXTAL,
28c8a53fa1SMarian-Cristian Rotariu CLK_EXTALR,
29c8a53fa1SMarian-Cristian Rotariu
30c8a53fa1SMarian-Cristian Rotariu /* Internal Core Clocks */
31c8a53fa1SMarian-Cristian Rotariu CLK_MAIN,
32c8a53fa1SMarian-Cristian Rotariu CLK_PLL0,
33c8a53fa1SMarian-Cristian Rotariu CLK_PLL1,
34c8a53fa1SMarian-Cristian Rotariu CLK_PLL2,
35c8a53fa1SMarian-Cristian Rotariu CLK_PLL3,
36c8a53fa1SMarian-Cristian Rotariu CLK_PLL4,
37c8a53fa1SMarian-Cristian Rotariu CLK_PLL1_DIV2,
38c8a53fa1SMarian-Cristian Rotariu CLK_PLL1_DIV4,
39c8a53fa1SMarian-Cristian Rotariu CLK_S0,
40c8a53fa1SMarian-Cristian Rotariu CLK_S1,
41c8a53fa1SMarian-Cristian Rotariu CLK_S2,
42c8a53fa1SMarian-Cristian Rotariu CLK_S3,
43c8a53fa1SMarian-Cristian Rotariu CLK_SDSRC,
44c8a53fa1SMarian-Cristian Rotariu CLK_RPCSRC,
45c8a53fa1SMarian-Cristian Rotariu CLK_RINT,
46c8a53fa1SMarian-Cristian Rotariu
47c8a53fa1SMarian-Cristian Rotariu /* Module Clocks */
48c8a53fa1SMarian-Cristian Rotariu MOD_CLK_BASE
49c8a53fa1SMarian-Cristian Rotariu };
50c8a53fa1SMarian-Cristian Rotariu
51c8a53fa1SMarian-Cristian Rotariu static const struct cpg_core_clk r8a774e1_core_clks[] __initconst = {
52c8a53fa1SMarian-Cristian Rotariu /* External Clock Inputs */
53c8a53fa1SMarian-Cristian Rotariu DEF_INPUT("extal", CLK_EXTAL),
54c8a53fa1SMarian-Cristian Rotariu DEF_INPUT("extalr", CLK_EXTALR),
55c8a53fa1SMarian-Cristian Rotariu
56c8a53fa1SMarian-Cristian Rotariu /* Internal Core Clocks */
57c8a53fa1SMarian-Cristian Rotariu DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
58c8a53fa1SMarian-Cristian Rotariu DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
59c8a53fa1SMarian-Cristian Rotariu DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
60c8a53fa1SMarian-Cristian Rotariu DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
61c8a53fa1SMarian-Cristian Rotariu DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
62c8a53fa1SMarian-Cristian Rotariu DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
63c8a53fa1SMarian-Cristian Rotariu
64c8a53fa1SMarian-Cristian Rotariu DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
65c8a53fa1SMarian-Cristian Rotariu DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
66c8a53fa1SMarian-Cristian Rotariu DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1),
67c8a53fa1SMarian-Cristian Rotariu DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1),
68c8a53fa1SMarian-Cristian Rotariu DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1),
69c8a53fa1SMarian-Cristian Rotariu DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1),
70c8a53fa1SMarian-Cristian Rotariu DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1),
71c8a53fa1SMarian-Cristian Rotariu
72880c3fa3SGeert Uytterhoeven DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN3_RPCSRC, CLK_PLL1),
73c8a53fa1SMarian-Cristian Rotariu
74c8a53fa1SMarian-Cristian Rotariu DEF_GEN3_OSC(".r", CLK_RINT, CLK_EXTAL, 32),
75c8a53fa1SMarian-Cristian Rotariu
76c8a53fa1SMarian-Cristian Rotariu /* Core Clock Outputs */
77c8a53fa1SMarian-Cristian Rotariu DEF_GEN3_Z("z", R8A774E1_CLK_Z, CLK_TYPE_GEN3_Z, CLK_PLL0, 2, 8),
78c8a53fa1SMarian-Cristian Rotariu DEF_GEN3_Z("z2", R8A774E1_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0),
792f77da09SAdam Ford DEF_GEN3_Z("zg", R8A774E1_CLK_ZG, CLK_TYPE_GEN3_ZG, CLK_PLL4, 4, 24),
80c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("ztr", R8A774E1_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
81c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("ztrd2", R8A774E1_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
82c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("zt", R8A774E1_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
83c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("zx", R8A774E1_CLK_ZX, CLK_PLL1_DIV2, 2, 1),
84c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s0d1", R8A774E1_CLK_S0D1, CLK_S0, 1, 1),
85c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s0d2", R8A774E1_CLK_S0D2, CLK_S0, 2, 1),
86c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s0d3", R8A774E1_CLK_S0D3, CLK_S0, 3, 1),
87c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s0d4", R8A774E1_CLK_S0D4, CLK_S0, 4, 1),
88c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s0d6", R8A774E1_CLK_S0D6, CLK_S0, 6, 1),
89c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s0d8", R8A774E1_CLK_S0D8, CLK_S0, 8, 1),
90c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s0d12", R8A774E1_CLK_S0D12, CLK_S0, 12, 1),
91c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s1d2", R8A774E1_CLK_S1D2, CLK_S1, 2, 1),
92c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s1d4", R8A774E1_CLK_S1D4, CLK_S1, 4, 1),
93c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s2d1", R8A774E1_CLK_S2D1, CLK_S2, 1, 1),
94c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s2d2", R8A774E1_CLK_S2D2, CLK_S2, 2, 1),
95c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s2d4", R8A774E1_CLK_S2D4, CLK_S2, 4, 1),
96c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s3d1", R8A774E1_CLK_S3D1, CLK_S3, 1, 1),
97c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s3d2", R8A774E1_CLK_S3D2, CLK_S3, 2, 1),
98c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("s3d4", R8A774E1_CLK_S3D4, CLK_S3, 4, 1),
99c8a53fa1SMarian-Cristian Rotariu
1001abd0448SWolfram Sang DEF_GEN3_SDH("sd0h", R8A774E1_CLK_SD0H, CLK_SDSRC, 0x074),
1011abd0448SWolfram Sang DEF_GEN3_SDH("sd1h", R8A774E1_CLK_SD1H, CLK_SDSRC, 0x078),
1021abd0448SWolfram Sang DEF_GEN3_SDH("sd2h", R8A774E1_CLK_SD2H, CLK_SDSRC, 0x268),
1031abd0448SWolfram Sang DEF_GEN3_SDH("sd3h", R8A774E1_CLK_SD3H, CLK_SDSRC, 0x26c),
1041abd0448SWolfram Sang DEF_GEN3_SD("sd0", R8A774E1_CLK_SD0, R8A774E1_CLK_SD0H, 0x074),
1051abd0448SWolfram Sang DEF_GEN3_SD("sd1", R8A774E1_CLK_SD1, R8A774E1_CLK_SD1H, 0x078),
1061abd0448SWolfram Sang DEF_GEN3_SD("sd2", R8A774E1_CLK_SD2, R8A774E1_CLK_SD2H, 0x268),
1071abd0448SWolfram Sang DEF_GEN3_SD("sd3", R8A774E1_CLK_SD3, R8A774E1_CLK_SD3H, 0x26c),
108c8a53fa1SMarian-Cristian Rotariu
109880c3fa3SGeert Uytterhoeven DEF_BASE("rpc", R8A774E1_CLK_RPC, CLK_TYPE_GEN3_RPC, CLK_RPCSRC),
110880c3fa3SGeert Uytterhoeven DEF_BASE("rpcd2", R8A774E1_CLK_RPCD2, CLK_TYPE_GEN3_RPCD2, R8A774E1_CLK_RPC),
111880c3fa3SGeert Uytterhoeven
112c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("cl", R8A774E1_CLK_CL, CLK_PLL1_DIV2, 48, 1),
113c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("cr", R8A774E1_CLK_CR, CLK_PLL1_DIV4, 2, 1),
114c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("cp", R8A774E1_CLK_CP, CLK_EXTAL, 2, 1),
115c8a53fa1SMarian-Cristian Rotariu DEF_FIXED("cpex", R8A774E1_CLK_CPEX, CLK_EXTAL, 2, 1),
116c8a53fa1SMarian-Cristian Rotariu
117c8a53fa1SMarian-Cristian Rotariu DEF_DIV6P1("canfd", R8A774E1_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
118c8a53fa1SMarian-Cristian Rotariu DEF_DIV6P1("csi0", R8A774E1_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
119c8a53fa1SMarian-Cristian Rotariu DEF_DIV6P1("mso", R8A774E1_CLK_MSO, CLK_PLL1_DIV4, 0x014),
120c8a53fa1SMarian-Cristian Rotariu DEF_DIV6P1("hdmi", R8A774E1_CLK_HDMI, CLK_PLL1_DIV4, 0x250),
121c8a53fa1SMarian-Cristian Rotariu
122c8a53fa1SMarian-Cristian Rotariu DEF_GEN3_OSC("osc", R8A774E1_CLK_OSC, CLK_EXTAL, 8),
123c8a53fa1SMarian-Cristian Rotariu
124c8a53fa1SMarian-Cristian Rotariu DEF_BASE("r", R8A774E1_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT),
125c8a53fa1SMarian-Cristian Rotariu };
126c8a53fa1SMarian-Cristian Rotariu
127c8a53fa1SMarian-Cristian Rotariu static const struct mssr_mod_clk r8a774e1_mod_clks[] __initconst = {
1282f77da09SAdam Ford DEF_MOD("3dge", 112, R8A774E1_CLK_ZG),
129c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fdp1-1", 118, R8A774E1_CLK_S0D1),
130c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fdp1-0", 119, R8A774E1_CLK_S0D1),
131c8a53fa1SMarian-Cristian Rotariu DEF_MOD("tmu4", 121, R8A774E1_CLK_S0D6),
132c8a53fa1SMarian-Cristian Rotariu DEF_MOD("tmu3", 122, R8A774E1_CLK_S3D2),
133c8a53fa1SMarian-Cristian Rotariu DEF_MOD("tmu2", 123, R8A774E1_CLK_S3D2),
134c8a53fa1SMarian-Cristian Rotariu DEF_MOD("tmu1", 124, R8A774E1_CLK_S3D2),
135c8a53fa1SMarian-Cristian Rotariu DEF_MOD("tmu0", 125, R8A774E1_CLK_CP),
136c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vcplf", 130, R8A774E1_CLK_S2D1),
137c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vdpb", 131, R8A774E1_CLK_S2D1),
138c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scif5", 202, R8A774E1_CLK_S3D4),
139c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scif4", 203, R8A774E1_CLK_S3D4),
140c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scif3", 204, R8A774E1_CLK_S3D4),
141c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scif1", 206, R8A774E1_CLK_S3D4),
142c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scif0", 207, R8A774E1_CLK_S3D4),
143c8a53fa1SMarian-Cristian Rotariu DEF_MOD("msiof3", 208, R8A774E1_CLK_MSO),
144c8a53fa1SMarian-Cristian Rotariu DEF_MOD("msiof2", 209, R8A774E1_CLK_MSO),
145c8a53fa1SMarian-Cristian Rotariu DEF_MOD("msiof1", 210, R8A774E1_CLK_MSO),
146c8a53fa1SMarian-Cristian Rotariu DEF_MOD("msiof0", 211, R8A774E1_CLK_MSO),
147c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sys-dmac2", 217, R8A774E1_CLK_S3D1),
148c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sys-dmac1", 218, R8A774E1_CLK_S3D1),
149c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sys-dmac0", 219, R8A774E1_CLK_S0D3),
150c8a53fa1SMarian-Cristian Rotariu DEF_MOD("cmt3", 300, R8A774E1_CLK_R),
151c8a53fa1SMarian-Cristian Rotariu DEF_MOD("cmt2", 301, R8A774E1_CLK_R),
152c8a53fa1SMarian-Cristian Rotariu DEF_MOD("cmt1", 302, R8A774E1_CLK_R),
153c8a53fa1SMarian-Cristian Rotariu DEF_MOD("cmt0", 303, R8A774E1_CLK_R),
154c8a53fa1SMarian-Cristian Rotariu DEF_MOD("tpu0", 304, R8A774E1_CLK_S3D4),
155c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scif2", 310, R8A774E1_CLK_S3D4),
156c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sdif3", 311, R8A774E1_CLK_SD3),
157c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sdif2", 312, R8A774E1_CLK_SD2),
158c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sdif1", 313, R8A774E1_CLK_SD1),
159c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sdif0", 314, R8A774E1_CLK_SD0),
160c8a53fa1SMarian-Cristian Rotariu DEF_MOD("pcie1", 318, R8A774E1_CLK_S3D1),
161c8a53fa1SMarian-Cristian Rotariu DEF_MOD("pcie0", 319, R8A774E1_CLK_S3D1),
162c8a53fa1SMarian-Cristian Rotariu DEF_MOD("usb3-if0", 328, R8A774E1_CLK_S3D1),
163c8a53fa1SMarian-Cristian Rotariu DEF_MOD("usb-dmac0", 330, R8A774E1_CLK_S3D1),
164c8a53fa1SMarian-Cristian Rotariu DEF_MOD("usb-dmac1", 331, R8A774E1_CLK_S3D1),
165c8a53fa1SMarian-Cristian Rotariu DEF_MOD("rwdt", 402, R8A774E1_CLK_R),
166c8a53fa1SMarian-Cristian Rotariu DEF_MOD("intc-ex", 407, R8A774E1_CLK_CP),
167c8a53fa1SMarian-Cristian Rotariu DEF_MOD("intc-ap", 408, R8A774E1_CLK_S0D3),
168c8a53fa1SMarian-Cristian Rotariu DEF_MOD("audmac1", 501, R8A774E1_CLK_S1D2),
169c8a53fa1SMarian-Cristian Rotariu DEF_MOD("audmac0", 502, R8A774E1_CLK_S1D2),
170c8a53fa1SMarian-Cristian Rotariu DEF_MOD("hscif4", 516, R8A774E1_CLK_S3D1),
171c8a53fa1SMarian-Cristian Rotariu DEF_MOD("hscif3", 517, R8A774E1_CLK_S3D1),
172c8a53fa1SMarian-Cristian Rotariu DEF_MOD("hscif2", 518, R8A774E1_CLK_S3D1),
173c8a53fa1SMarian-Cristian Rotariu DEF_MOD("hscif1", 519, R8A774E1_CLK_S3D1),
174c8a53fa1SMarian-Cristian Rotariu DEF_MOD("hscif0", 520, R8A774E1_CLK_S3D1),
175c8a53fa1SMarian-Cristian Rotariu DEF_MOD("thermal", 522, R8A774E1_CLK_CP),
176c8a53fa1SMarian-Cristian Rotariu DEF_MOD("pwm", 523, R8A774E1_CLK_S0D12),
177c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpvd1", 602, R8A774E1_CLK_S0D2),
178c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpvd0", 603, R8A774E1_CLK_S0D2),
179c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpvb1", 606, R8A774E1_CLK_S0D1),
180c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpvb0", 607, R8A774E1_CLK_S0D1),
181c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpvi1", 610, R8A774E1_CLK_S0D1),
182c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpvi0", 611, R8A774E1_CLK_S0D1),
183c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpf1", 614, R8A774E1_CLK_S0D1),
184c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpf0", 615, R8A774E1_CLK_S0D1),
185c8a53fa1SMarian-Cristian Rotariu DEF_MOD("fcpcs", 619, R8A774E1_CLK_S0D1),
186c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vspd1", 622, R8A774E1_CLK_S0D2),
187c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vspd0", 623, R8A774E1_CLK_S0D2),
188c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vspbc", 624, R8A774E1_CLK_S0D1),
189c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vspbd", 626, R8A774E1_CLK_S0D1),
190c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vspi1", 630, R8A774E1_CLK_S0D1),
191c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vspi0", 631, R8A774E1_CLK_S0D1),
192c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ehci1", 702, R8A774E1_CLK_S3D2),
193c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ehci0", 703, R8A774E1_CLK_S3D2),
194c8a53fa1SMarian-Cristian Rotariu DEF_MOD("hsusb", 704, R8A774E1_CLK_S3D2),
195c8a53fa1SMarian-Cristian Rotariu DEF_MOD("csi20", 714, R8A774E1_CLK_CSI0),
196c8a53fa1SMarian-Cristian Rotariu DEF_MOD("csi40", 716, R8A774E1_CLK_CSI0),
197c8a53fa1SMarian-Cristian Rotariu DEF_MOD("du3", 721, R8A774E1_CLK_S2D1),
198c8a53fa1SMarian-Cristian Rotariu DEF_MOD("du1", 723, R8A774E1_CLK_S2D1),
199c8a53fa1SMarian-Cristian Rotariu DEF_MOD("du0", 724, R8A774E1_CLK_S2D1),
200c8a53fa1SMarian-Cristian Rotariu DEF_MOD("lvds", 727, R8A774E1_CLK_S0D4),
201c8a53fa1SMarian-Cristian Rotariu DEF_MOD("hdmi0", 729, R8A774E1_CLK_HDMI),
202c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin7", 804, R8A774E1_CLK_S0D2),
203c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin6", 805, R8A774E1_CLK_S0D2),
204c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin5", 806, R8A774E1_CLK_S0D2),
205c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin4", 807, R8A774E1_CLK_S0D2),
206c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin3", 808, R8A774E1_CLK_S0D2),
207c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin2", 809, R8A774E1_CLK_S0D2),
208c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin1", 810, R8A774E1_CLK_S0D2),
209c8a53fa1SMarian-Cristian Rotariu DEF_MOD("vin0", 811, R8A774E1_CLK_S0D2),
210c8a53fa1SMarian-Cristian Rotariu DEF_MOD("etheravb", 812, R8A774E1_CLK_S0D6),
211c8a53fa1SMarian-Cristian Rotariu DEF_MOD("sata0", 815, R8A774E1_CLK_S3D2),
212c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio7", 905, R8A774E1_CLK_S3D4),
213c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio6", 906, R8A774E1_CLK_S3D4),
214c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio5", 907, R8A774E1_CLK_S3D4),
215c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio4", 908, R8A774E1_CLK_S3D4),
216c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio3", 909, R8A774E1_CLK_S3D4),
217c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio2", 910, R8A774E1_CLK_S3D4),
218c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio1", 911, R8A774E1_CLK_S3D4),
219c8a53fa1SMarian-Cristian Rotariu DEF_MOD("gpio0", 912, R8A774E1_CLK_S3D4),
220c8a53fa1SMarian-Cristian Rotariu DEF_MOD("can-fd", 914, R8A774E1_CLK_S3D2),
221c8a53fa1SMarian-Cristian Rotariu DEF_MOD("can-if1", 915, R8A774E1_CLK_S3D4),
222c8a53fa1SMarian-Cristian Rotariu DEF_MOD("can-if0", 916, R8A774E1_CLK_S3D4),
223c8a53fa1SMarian-Cristian Rotariu DEF_MOD("rpc-if", 917, R8A774E1_CLK_RPCD2),
224c8a53fa1SMarian-Cristian Rotariu DEF_MOD("i2c6", 918, R8A774E1_CLK_S0D6),
225c8a53fa1SMarian-Cristian Rotariu DEF_MOD("i2c5", 919, R8A774E1_CLK_S0D6),
226*708cb698SKuninori Morimoto DEF_MOD("adg", 922, R8A774E1_CLK_S0D4),
227d23fcff1SGeert Uytterhoeven DEF_MOD("iic-pmic", 926, R8A774E1_CLK_CP),
228c8a53fa1SMarian-Cristian Rotariu DEF_MOD("i2c4", 927, R8A774E1_CLK_S0D6),
229c8a53fa1SMarian-Cristian Rotariu DEF_MOD("i2c3", 928, R8A774E1_CLK_S0D6),
230c8a53fa1SMarian-Cristian Rotariu DEF_MOD("i2c2", 929, R8A774E1_CLK_S3D2),
231c8a53fa1SMarian-Cristian Rotariu DEF_MOD("i2c1", 930, R8A774E1_CLK_S3D2),
232c8a53fa1SMarian-Cristian Rotariu DEF_MOD("i2c0", 931, R8A774E1_CLK_S3D2),
233c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi-all", 1005, R8A774E1_CLK_S3D4),
234c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)),
235c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)),
236c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)),
237c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)),
238c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)),
239c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
240c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
241c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)),
242c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)),
243c8a53fa1SMarian-Cristian Rotariu DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)),
244c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-all", 1017, R8A774E1_CLK_S3D4),
245c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
246c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
247c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
248c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
249c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)),
250c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)),
251c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)),
252c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
253c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
254c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)),
255c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)),
256c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)),
257c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)),
258c8a53fa1SMarian-Cristian Rotariu DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)),
259c8a53fa1SMarian-Cristian Rotariu };
260c8a53fa1SMarian-Cristian Rotariu
261c8a53fa1SMarian-Cristian Rotariu static const unsigned int r8a774e1_crit_mod_clks[] __initconst = {
262c8a53fa1SMarian-Cristian Rotariu MOD_CLK_ID(402), /* RWDT */
263c8a53fa1SMarian-Cristian Rotariu MOD_CLK_ID(408), /* INTC-AP (GIC) */
264c8a53fa1SMarian-Cristian Rotariu };
265c8a53fa1SMarian-Cristian Rotariu
266c8a53fa1SMarian-Cristian Rotariu /*
267c8a53fa1SMarian-Cristian Rotariu * CPG Clock Data
268c8a53fa1SMarian-Cristian Rotariu */
269c8a53fa1SMarian-Cristian Rotariu
270c8a53fa1SMarian-Cristian Rotariu /*
271c8a53fa1SMarian-Cristian Rotariu * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC
272c8a53fa1SMarian-Cristian Rotariu * 14 13 19 17 (MHz)
273c8a53fa1SMarian-Cristian Rotariu *-------------------------------------------------------------------------
274c8a53fa1SMarian-Cristian Rotariu * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 /16
275c8a53fa1SMarian-Cristian Rotariu * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 /16
276c8a53fa1SMarian-Cristian Rotariu * 0 0 1 0 Prohibited setting
277c8a53fa1SMarian-Cristian Rotariu * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 /16
278c8a53fa1SMarian-Cristian Rotariu * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 /19
279c8a53fa1SMarian-Cristian Rotariu * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 /19
280c8a53fa1SMarian-Cristian Rotariu * 0 1 1 0 Prohibited setting
281c8a53fa1SMarian-Cristian Rotariu * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 /19
282c8a53fa1SMarian-Cristian Rotariu * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 /24
283c8a53fa1SMarian-Cristian Rotariu * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 /24
284c8a53fa1SMarian-Cristian Rotariu * 1 0 1 0 Prohibited setting
285c8a53fa1SMarian-Cristian Rotariu * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 /24
286c8a53fa1SMarian-Cristian Rotariu * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 /32
287c8a53fa1SMarian-Cristian Rotariu * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 /32
288c8a53fa1SMarian-Cristian Rotariu * 1 1 1 0 Prohibited setting
289c8a53fa1SMarian-Cristian Rotariu * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 /32
290c8a53fa1SMarian-Cristian Rotariu */
291c8a53fa1SMarian-Cristian Rotariu #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \
292c8a53fa1SMarian-Cristian Rotariu (((md) & BIT(13)) >> 11) | \
293c8a53fa1SMarian-Cristian Rotariu (((md) & BIT(19)) >> 18) | \
294c8a53fa1SMarian-Cristian Rotariu (((md) & BIT(17)) >> 17))
295c8a53fa1SMarian-Cristian Rotariu
296c8a53fa1SMarian-Cristian Rotariu static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
297c8a53fa1SMarian-Cristian Rotariu /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
298c8a53fa1SMarian-Cristian Rotariu { 1, 192, 1, 192, 1, 16, },
299c8a53fa1SMarian-Cristian Rotariu { 1, 192, 1, 128, 1, 16, },
300c8a53fa1SMarian-Cristian Rotariu { 0, /* Prohibited setting */ },
301c8a53fa1SMarian-Cristian Rotariu { 1, 192, 1, 192, 1, 16, },
302c8a53fa1SMarian-Cristian Rotariu { 1, 160, 1, 160, 1, 19, },
303c8a53fa1SMarian-Cristian Rotariu { 1, 160, 1, 106, 1, 19, },
304c8a53fa1SMarian-Cristian Rotariu { 0, /* Prohibited setting */ },
305c8a53fa1SMarian-Cristian Rotariu { 1, 160, 1, 160, 1, 19, },
306c8a53fa1SMarian-Cristian Rotariu { 1, 128, 1, 128, 1, 24, },
307c8a53fa1SMarian-Cristian Rotariu { 1, 128, 1, 84, 1, 24, },
308c8a53fa1SMarian-Cristian Rotariu { 0, /* Prohibited setting */ },
309c8a53fa1SMarian-Cristian Rotariu { 1, 128, 1, 128, 1, 24, },
310c8a53fa1SMarian-Cristian Rotariu { 2, 192, 1, 192, 1, 32, },
311c8a53fa1SMarian-Cristian Rotariu { 2, 192, 1, 128, 1, 32, },
312c8a53fa1SMarian-Cristian Rotariu { 0, /* Prohibited setting */ },
313c8a53fa1SMarian-Cristian Rotariu { 2, 192, 1, 192, 1, 32, },
314c8a53fa1SMarian-Cristian Rotariu };
315c8a53fa1SMarian-Cristian Rotariu
r8a774e1_cpg_mssr_init(struct device * dev)316c8a53fa1SMarian-Cristian Rotariu static int __init r8a774e1_cpg_mssr_init(struct device *dev)
317c8a53fa1SMarian-Cristian Rotariu {
318c8a53fa1SMarian-Cristian Rotariu const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
319c8a53fa1SMarian-Cristian Rotariu u32 cpg_mode;
320c8a53fa1SMarian-Cristian Rotariu int error;
321c8a53fa1SMarian-Cristian Rotariu
322c8a53fa1SMarian-Cristian Rotariu error = rcar_rst_read_mode_pins(&cpg_mode);
323c8a53fa1SMarian-Cristian Rotariu if (error)
324c8a53fa1SMarian-Cristian Rotariu return error;
325c8a53fa1SMarian-Cristian Rotariu
326c8a53fa1SMarian-Cristian Rotariu cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
327c8a53fa1SMarian-Cristian Rotariu if (!cpg_pll_config->extal_div) {
328c8a53fa1SMarian-Cristian Rotariu dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
329c8a53fa1SMarian-Cristian Rotariu return -EINVAL;
330c8a53fa1SMarian-Cristian Rotariu }
331c8a53fa1SMarian-Cristian Rotariu
332c8a53fa1SMarian-Cristian Rotariu return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
333c8a53fa1SMarian-Cristian Rotariu }
334c8a53fa1SMarian-Cristian Rotariu
335c8a53fa1SMarian-Cristian Rotariu const struct cpg_mssr_info r8a774e1_cpg_mssr_info __initconst = {
336c8a53fa1SMarian-Cristian Rotariu /* Core Clocks */
337c8a53fa1SMarian-Cristian Rotariu .core_clks = r8a774e1_core_clks,
338c8a53fa1SMarian-Cristian Rotariu .num_core_clks = ARRAY_SIZE(r8a774e1_core_clks),
339c8a53fa1SMarian-Cristian Rotariu .last_dt_core_clk = LAST_DT_CORE_CLK,
340c8a53fa1SMarian-Cristian Rotariu .num_total_core_clks = MOD_CLK_BASE,
341c8a53fa1SMarian-Cristian Rotariu
342c8a53fa1SMarian-Cristian Rotariu /* Module Clocks */
343c8a53fa1SMarian-Cristian Rotariu .mod_clks = r8a774e1_mod_clks,
344c8a53fa1SMarian-Cristian Rotariu .num_mod_clks = ARRAY_SIZE(r8a774e1_mod_clks),
345c8a53fa1SMarian-Cristian Rotariu .num_hw_mod_clks = 12 * 32,
346c8a53fa1SMarian-Cristian Rotariu
347c8a53fa1SMarian-Cristian Rotariu /* Critical Module Clocks */
348c8a53fa1SMarian-Cristian Rotariu .crit_mod_clks = r8a774e1_crit_mod_clks,
349c8a53fa1SMarian-Cristian Rotariu .num_crit_mod_clks = ARRAY_SIZE(r8a774e1_crit_mod_clks),
350c8a53fa1SMarian-Cristian Rotariu
351c8a53fa1SMarian-Cristian Rotariu /* Callbacks */
352c8a53fa1SMarian-Cristian Rotariu .init = r8a774e1_cpg_mssr_init,
353c8a53fa1SMarian-Cristian Rotariu .cpg_clk_register = rcar_gen3_cpg_clk_register,
354c8a53fa1SMarian-Cristian Rotariu };
355