19e288cefSKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
2b3a33077SSimon Horman /*
3b3a33077SSimon Horman * r8a7779 Core CPG Clocks
4b3a33077SSimon Horman *
5b3a33077SSimon Horman * Copyright (C) 2013, 2014 Horms Solutions Ltd.
6b3a33077SSimon Horman *
7b3a33077SSimon Horman * Contact: Simon Horman <horms@verge.net.au>
8b3a33077SSimon Horman */
9b3a33077SSimon Horman
10b3a33077SSimon Horman #include <linux/clk-provider.h>
1109c32427SSimon Horman #include <linux/clk/renesas.h>
12b3a33077SSimon Horman #include <linux/init.h>
13b3a33077SSimon Horman #include <linux/kernel.h>
14b3a33077SSimon Horman #include <linux/of.h>
15b3a33077SSimon Horman #include <linux/of_address.h>
16b3a33077SSimon Horman #include <linux/slab.h>
17b3a33077SSimon Horman #include <linux/spinlock.h>
18931db8a0SGeert Uytterhoeven #include <linux/soc/renesas/rcar-rst.h>
19b3a33077SSimon Horman
20b3a33077SSimon Horman #include <dt-bindings/clock/r8a7779-clock.h>
21b3a33077SSimon Horman
22b3a33077SSimon Horman #define CPG_NUM_CLOCKS (R8A7779_CLK_OUT + 1)
23b3a33077SSimon Horman
24b3a33077SSimon Horman /* -----------------------------------------------------------------------------
25b3a33077SSimon Horman * CPG Clock Data
26b3a33077SSimon Horman */
27b3a33077SSimon Horman
28b3a33077SSimon Horman /*
29b3a33077SSimon Horman * MD1 = 1 MD1 = 0
30b3a33077SSimon Horman * (PLLA = 1500) (PLLA = 1600)
31b3a33077SSimon Horman * (MHz) (MHz)
32b3a33077SSimon Horman *------------------------------------------------+--------------------
33b3a33077SSimon Horman * clkz 1000 (2/3) 800 (1/2)
34b3a33077SSimon Horman * clkzs 250 (1/6) 200 (1/8)
35b3a33077SSimon Horman * clki 750 (1/2) 800 (1/2)
36b3a33077SSimon Horman * clks 250 (1/6) 200 (1/8)
37b3a33077SSimon Horman * clks1 125 (1/12) 100 (1/16)
38b3a33077SSimon Horman * clks3 187.5 (1/8) 200 (1/8)
39b3a33077SSimon Horman * clks4 93.7 (1/16) 100 (1/16)
40b3a33077SSimon Horman * clkp 62.5 (1/24) 50 (1/32)
41b3a33077SSimon Horman * clkg 62.5 (1/24) 66.6 (1/24)
42b3a33077SSimon Horman * clkb, CLKOUT
43b3a33077SSimon Horman * (MD2 = 0) 62.5 (1/24) 66.6 (1/24)
44b3a33077SSimon Horman * (MD2 = 1) 41.6 (1/36) 50 (1/32)
45b3a33077SSimon Horman */
46b3a33077SSimon Horman
47b3a33077SSimon Horman #define CPG_CLK_CONFIG_INDEX(md) (((md) & (BIT(2)|BIT(1))) >> 1)
48b3a33077SSimon Horman
49b3a33077SSimon Horman struct cpg_clk_config {
50b3a33077SSimon Horman unsigned int z_mult;
51b3a33077SSimon Horman unsigned int z_div;
52b3a33077SSimon Horman unsigned int zs_and_s_div;
53b3a33077SSimon Horman unsigned int s1_div;
54b3a33077SSimon Horman unsigned int p_div;
55b3a33077SSimon Horman unsigned int b_and_out_div;
56b3a33077SSimon Horman };
57b3a33077SSimon Horman
58b3a33077SSimon Horman static const struct cpg_clk_config cpg_clk_configs[4] __initconst = {
59b3a33077SSimon Horman { 1, 2, 8, 16, 32, 24 },
60b3a33077SSimon Horman { 2, 3, 6, 12, 24, 24 },
61b3a33077SSimon Horman { 1, 2, 8, 16, 32, 32 },
62b3a33077SSimon Horman { 2, 3, 6, 12, 24, 36 },
63b3a33077SSimon Horman };
64b3a33077SSimon Horman
65b3a33077SSimon Horman /*
66b3a33077SSimon Horman * MD PLLA Ratio
67b3a33077SSimon Horman * 12 11
68b3a33077SSimon Horman *------------------------
69b3a33077SSimon Horman * 0 0 x42
70b3a33077SSimon Horman * 0 1 x48
71b3a33077SSimon Horman * 1 0 x56
72b3a33077SSimon Horman * 1 1 x64
73b3a33077SSimon Horman */
74b3a33077SSimon Horman
75b3a33077SSimon Horman #define CPG_PLLA_MULT_INDEX(md) (((md) & (BIT(12)|BIT(11))) >> 11)
76b3a33077SSimon Horman
77b3a33077SSimon Horman static const unsigned int cpg_plla_mult[4] __initconst = { 42, 48, 56, 64 };
78b3a33077SSimon Horman
79b3a33077SSimon Horman /* -----------------------------------------------------------------------------
80b3a33077SSimon Horman * Initialization
81b3a33077SSimon Horman */
82b3a33077SSimon Horman
83b3a33077SSimon Horman static struct clk * __init
r8a7779_cpg_register_clock(struct device_node * np,const struct cpg_clk_config * config,unsigned int plla_mult,const char * name)84*44487798SGeert Uytterhoeven r8a7779_cpg_register_clock(struct device_node *np,
85b3a33077SSimon Horman const struct cpg_clk_config *config,
86b3a33077SSimon Horman unsigned int plla_mult, const char *name)
87b3a33077SSimon Horman {
88b3a33077SSimon Horman const char *parent_name = "plla";
89b3a33077SSimon Horman unsigned int mult = 1;
90b3a33077SSimon Horman unsigned int div = 1;
91b3a33077SSimon Horman
92b3a33077SSimon Horman if (!strcmp(name, "plla")) {
93b3a33077SSimon Horman parent_name = of_clk_get_parent_name(np, 0);
94b3a33077SSimon Horman mult = plla_mult;
95b3a33077SSimon Horman } else if (!strcmp(name, "z")) {
96b3a33077SSimon Horman div = config->z_div;
97b3a33077SSimon Horman mult = config->z_mult;
98b3a33077SSimon Horman } else if (!strcmp(name, "zs") || !strcmp(name, "s")) {
99b3a33077SSimon Horman div = config->zs_and_s_div;
100b3a33077SSimon Horman } else if (!strcmp(name, "s1")) {
101b3a33077SSimon Horman div = config->s1_div;
102b3a33077SSimon Horman } else if (!strcmp(name, "p")) {
103b3a33077SSimon Horman div = config->p_div;
104b3a33077SSimon Horman } else if (!strcmp(name, "b") || !strcmp(name, "out")) {
105b3a33077SSimon Horman div = config->b_and_out_div;
106b3a33077SSimon Horman } else {
107b3a33077SSimon Horman return ERR_PTR(-EINVAL);
108b3a33077SSimon Horman }
109b3a33077SSimon Horman
110b3a33077SSimon Horman return clk_register_fixed_factor(NULL, name, parent_name, 0, mult, div);
111b3a33077SSimon Horman }
112b3a33077SSimon Horman
r8a7779_cpg_clocks_init(struct device_node * np)113b3a33077SSimon Horman static void __init r8a7779_cpg_clocks_init(struct device_node *np)
114b3a33077SSimon Horman {
115b3a33077SSimon Horman const struct cpg_clk_config *config;
116*44487798SGeert Uytterhoeven struct clk_onecell_data *data;
117b3a33077SSimon Horman struct clk **clks;
118b3a33077SSimon Horman unsigned int i, plla_mult;
119b3a33077SSimon Horman int num_clks;
120931db8a0SGeert Uytterhoeven u32 mode;
121931db8a0SGeert Uytterhoeven
122931db8a0SGeert Uytterhoeven if (rcar_rst_read_mode_pins(&mode))
123931db8a0SGeert Uytterhoeven return;
124b3a33077SSimon Horman
125b3a33077SSimon Horman num_clks = of_property_count_strings(np, "clock-output-names");
126b3a33077SSimon Horman if (num_clks < 0) {
127b3a33077SSimon Horman pr_err("%s: failed to count clocks\n", __func__);
128b3a33077SSimon Horman return;
129b3a33077SSimon Horman }
130b3a33077SSimon Horman
131*44487798SGeert Uytterhoeven data = kzalloc(sizeof(*data), GFP_KERNEL);
1326396bb22SKees Cook clks = kcalloc(CPG_NUM_CLOCKS, sizeof(*clks), GFP_KERNEL);
133*44487798SGeert Uytterhoeven if (data == NULL || clks == NULL) {
134b3a33077SSimon Horman /* We're leaking memory on purpose, there's no point in cleaning
135b3a33077SSimon Horman * up as the system won't boot anyway.
136b3a33077SSimon Horman */
137b3a33077SSimon Horman return;
138b3a33077SSimon Horman }
139b3a33077SSimon Horman
140*44487798SGeert Uytterhoeven data->clks = clks;
141*44487798SGeert Uytterhoeven data->clk_num = num_clks;
142b3a33077SSimon Horman
143931db8a0SGeert Uytterhoeven config = &cpg_clk_configs[CPG_CLK_CONFIG_INDEX(mode)];
144931db8a0SGeert Uytterhoeven plla_mult = cpg_plla_mult[CPG_PLLA_MULT_INDEX(mode)];
145b3a33077SSimon Horman
146b3a33077SSimon Horman for (i = 0; i < num_clks; ++i) {
147b3a33077SSimon Horman const char *name;
148b3a33077SSimon Horman struct clk *clk;
149b3a33077SSimon Horman
150b3a33077SSimon Horman of_property_read_string_index(np, "clock-output-names", i,
151b3a33077SSimon Horman &name);
152b3a33077SSimon Horman
153*44487798SGeert Uytterhoeven clk = r8a7779_cpg_register_clock(np, config, plla_mult, name);
154b3a33077SSimon Horman if (IS_ERR(clk))
155e665f029SRob Herring pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
156e665f029SRob Herring __func__, np, name, PTR_ERR(clk));
157b3a33077SSimon Horman else
158*44487798SGeert Uytterhoeven data->clks[i] = clk;
159b3a33077SSimon Horman }
160b3a33077SSimon Horman
161*44487798SGeert Uytterhoeven of_clk_add_provider(np, of_clk_src_onecell_get, data);
162b3a33077SSimon Horman
163b3a33077SSimon Horman cpg_mstp_add_clk_domain(np);
164b3a33077SSimon Horman }
165b3a33077SSimon Horman CLK_OF_DECLARE(r8a7779_cpg_clks, "renesas,r8a7779-cpg-clocks",
166b3a33077SSimon Horman r8a7779_cpg_clocks_init);
167