xref: /openbmc/linux/drivers/clk/renesas/clk-r8a7778.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
19e288cefSKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
2b3a33077SSimon Horman /*
3b3a33077SSimon Horman  * r8a7778 Core CPG Clocks
4b3a33077SSimon Horman  *
5b3a33077SSimon Horman  * Copyright (C) 2014  Ulrich Hecht
6b3a33077SSimon Horman  */
7b3a33077SSimon Horman 
8b3a33077SSimon Horman #include <linux/clk-provider.h>
909c32427SSimon Horman #include <linux/clk/renesas.h>
10b3a33077SSimon Horman #include <linux/of_address.h>
11b3a33077SSimon Horman #include <linux/slab.h>
12578d601cSGeert Uytterhoeven #include <linux/soc/renesas/rcar-rst.h>
13b3a33077SSimon Horman 
14b3a33077SSimon Horman /* PLL multipliers per bits 11, 12, and 18 of MODEMR */
15b3a33077SSimon Horman static const struct {
16b3a33077SSimon Horman 	unsigned long plla_mult;
17b3a33077SSimon Horman 	unsigned long pllb_mult;
18b3a33077SSimon Horman } r8a7778_rates[] __initconst = {
19b3a33077SSimon Horman 	[0] = { 21, 21 },
20b3a33077SSimon Horman 	[1] = { 24, 24 },
21b3a33077SSimon Horman 	[2] = { 28, 28 },
22b3a33077SSimon Horman 	[3] = { 32, 32 },
23b3a33077SSimon Horman 	[5] = { 24, 21 },
24b3a33077SSimon Horman 	[6] = { 28, 21 },
25b3a33077SSimon Horman 	[7] = { 32, 24 },
26b3a33077SSimon Horman };
27b3a33077SSimon Horman 
28b3a33077SSimon Horman /* Clock dividers per bits 1 and 2 of MODEMR */
29b3a33077SSimon Horman static const struct {
30b3a33077SSimon Horman 	const char *name;
31b3a33077SSimon Horman 	unsigned int div[4];
32b3a33077SSimon Horman } r8a7778_divs[6] __initconst = {
33b3a33077SSimon Horman 	{ "b",   { 12, 12, 16, 18 } },
34b3a33077SSimon Horman 	{ "out", { 12, 12, 16, 18 } },
35b3a33077SSimon Horman 	{ "p",   { 16, 12, 16, 12 } },
36b3a33077SSimon Horman 	{ "s",   { 4,  3,  4,  3  } },
37b3a33077SSimon Horman 	{ "s1",  { 8,  6,  8,  6  } },
38b3a33077SSimon Horman };
39b3a33077SSimon Horman 
40b3a33077SSimon Horman static u32 cpg_mode_rates __initdata;
41b3a33077SSimon Horman static u32 cpg_mode_divs __initdata;
42b3a33077SSimon Horman 
43b3a33077SSimon Horman static struct clk * __init
r8a7778_cpg_register_clock(struct device_node * np,const char * name)44*1cfeec24SGeert Uytterhoeven r8a7778_cpg_register_clock(struct device_node *np, const char *name)
45b3a33077SSimon Horman {
46b3a33077SSimon Horman 	if (!strcmp(name, "plla")) {
47b3a33077SSimon Horman 		return clk_register_fixed_factor(NULL, "plla",
48b3a33077SSimon Horman 			of_clk_get_parent_name(np, 0), 0,
49b3a33077SSimon Horman 			r8a7778_rates[cpg_mode_rates].plla_mult, 1);
50b3a33077SSimon Horman 	} else if (!strcmp(name, "pllb")) {
51b3a33077SSimon Horman 		return clk_register_fixed_factor(NULL, "pllb",
52b3a33077SSimon Horman 			of_clk_get_parent_name(np, 0), 0,
53b3a33077SSimon Horman 			r8a7778_rates[cpg_mode_rates].pllb_mult, 1);
54b3a33077SSimon Horman 	} else {
55b3a33077SSimon Horman 		unsigned int i;
56b3a33077SSimon Horman 
57b3a33077SSimon Horman 		for (i = 0; i < ARRAY_SIZE(r8a7778_divs); i++) {
58b3a33077SSimon Horman 			if (!strcmp(name, r8a7778_divs[i].name)) {
59b3a33077SSimon Horman 				return clk_register_fixed_factor(NULL,
60b3a33077SSimon Horman 					r8a7778_divs[i].name,
61b3a33077SSimon Horman 					"plla", 0, 1,
62b3a33077SSimon Horman 					r8a7778_divs[i].div[cpg_mode_divs]);
63b3a33077SSimon Horman 			}
64b3a33077SSimon Horman 		}
65b3a33077SSimon Horman 	}
66b3a33077SSimon Horman 
67b3a33077SSimon Horman 	return ERR_PTR(-EINVAL);
68b3a33077SSimon Horman }
69b3a33077SSimon Horman 
70b3a33077SSimon Horman 
r8a7778_cpg_clocks_init(struct device_node * np)71b3a33077SSimon Horman static void __init r8a7778_cpg_clocks_init(struct device_node *np)
72b3a33077SSimon Horman {
73*1cfeec24SGeert Uytterhoeven 	struct clk_onecell_data *data;
74b3a33077SSimon Horman 	struct clk **clks;
75b3a33077SSimon Horman 	unsigned int i;
76b3a33077SSimon Horman 	int num_clks;
77578d601cSGeert Uytterhoeven 	u32 mode;
78578d601cSGeert Uytterhoeven 
79578d601cSGeert Uytterhoeven 	if (rcar_rst_read_mode_pins(&mode))
80578d601cSGeert Uytterhoeven 		return;
81578d601cSGeert Uytterhoeven 
82578d601cSGeert Uytterhoeven 	BUG_ON(!(mode & BIT(19)));
83578d601cSGeert Uytterhoeven 
84578d601cSGeert Uytterhoeven 	cpg_mode_rates = (!!(mode & BIT(18)) << 2) |
85578d601cSGeert Uytterhoeven 			 (!!(mode & BIT(12)) << 1) |
86578d601cSGeert Uytterhoeven 			 (!!(mode & BIT(11)));
87578d601cSGeert Uytterhoeven 	cpg_mode_divs = (!!(mode & BIT(2)) << 1) |
88578d601cSGeert Uytterhoeven 			(!!(mode & BIT(1)));
89b3a33077SSimon Horman 
90b3a33077SSimon Horman 	num_clks = of_property_count_strings(np, "clock-output-names");
91b3a33077SSimon Horman 	if (num_clks < 0) {
92b3a33077SSimon Horman 		pr_err("%s: failed to count clocks\n", __func__);
93b3a33077SSimon Horman 		return;
94b3a33077SSimon Horman 	}
95b3a33077SSimon Horman 
96*1cfeec24SGeert Uytterhoeven 	data = kzalloc(sizeof(*data), GFP_KERNEL);
97b3a33077SSimon Horman 	clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
98*1cfeec24SGeert Uytterhoeven 	if (data == NULL || clks == NULL) {
99b3a33077SSimon Horman 		/* We're leaking memory on purpose, there's no point in cleaning
100b3a33077SSimon Horman 		 * up as the system won't boot anyway.
101b3a33077SSimon Horman 		 */
102b3a33077SSimon Horman 		return;
103b3a33077SSimon Horman 	}
104b3a33077SSimon Horman 
105*1cfeec24SGeert Uytterhoeven 	data->clks = clks;
106*1cfeec24SGeert Uytterhoeven 	data->clk_num = num_clks;
107b3a33077SSimon Horman 
108b3a33077SSimon Horman 	for (i = 0; i < num_clks; ++i) {
109b3a33077SSimon Horman 		const char *name;
110b3a33077SSimon Horman 		struct clk *clk;
111b3a33077SSimon Horman 
112b3a33077SSimon Horman 		of_property_read_string_index(np, "clock-output-names", i,
113b3a33077SSimon Horman 					      &name);
114b3a33077SSimon Horman 
115*1cfeec24SGeert Uytterhoeven 		clk = r8a7778_cpg_register_clock(np, name);
116b3a33077SSimon Horman 		if (IS_ERR(clk))
117e665f029SRob Herring 			pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
118e665f029SRob Herring 			       __func__, np, name, PTR_ERR(clk));
119b3a33077SSimon Horman 		else
120*1cfeec24SGeert Uytterhoeven 			data->clks[i] = clk;
121b3a33077SSimon Horman 	}
122b3a33077SSimon Horman 
123*1cfeec24SGeert Uytterhoeven 	of_clk_add_provider(np, of_clk_src_onecell_get, data);
124b3a33077SSimon Horman 
125b3a33077SSimon Horman 	cpg_mstp_add_clk_domain(np);
126b3a33077SSimon Horman }
127b3a33077SSimon Horman 
128b3a33077SSimon Horman CLK_OF_DECLARE(r8a7778_cpg_clks, "renesas,r8a7778-cpg-clocks",
129b3a33077SSimon Horman 	       r8a7778_cpg_clocks_init);
130