xref: /openbmc/linux/drivers/clk/renesas/clk-r8a7740.c (revision e665f029a283aff4f36f0c5388f7c708be67470e)
1b3a33077SSimon Horman /*
2b3a33077SSimon Horman  * r8a7740 Core CPG Clocks
3b3a33077SSimon Horman  *
4b3a33077SSimon Horman  * Copyright (C) 2014  Ulrich Hecht
5b3a33077SSimon Horman  *
6b3a33077SSimon Horman  * This program is free software; you can redistribute it and/or modify
7b3a33077SSimon Horman  * it under the terms of the GNU General Public License as published by
8b3a33077SSimon Horman  * the Free Software Foundation; version 2 of the License.
9b3a33077SSimon Horman  */
10b3a33077SSimon Horman 
11b3a33077SSimon Horman #include <linux/clk-provider.h>
1209c32427SSimon Horman #include <linux/clk/renesas.h>
13b3a33077SSimon Horman #include <linux/init.h>
14b3a33077SSimon Horman #include <linux/kernel.h>
15b3a33077SSimon Horman #include <linux/slab.h>
16b3a33077SSimon Horman #include <linux/of.h>
17b3a33077SSimon Horman #include <linux/of_address.h>
18b3a33077SSimon Horman #include <linux/spinlock.h>
19b3a33077SSimon Horman 
20b3a33077SSimon Horman struct r8a7740_cpg {
21b3a33077SSimon Horman 	struct clk_onecell_data data;
22b3a33077SSimon Horman 	spinlock_t lock;
23b3a33077SSimon Horman 	void __iomem *reg;
24b3a33077SSimon Horman };
25b3a33077SSimon Horman 
26b3a33077SSimon Horman #define CPG_FRQCRA	0x00
27b3a33077SSimon Horman #define CPG_FRQCRB	0x04
28b3a33077SSimon Horman #define CPG_PLLC2CR	0x2c
29b3a33077SSimon Horman #define CPG_USBCKCR	0x8c
30b3a33077SSimon Horman #define CPG_FRQCRC	0xe0
31b3a33077SSimon Horman 
32b3a33077SSimon Horman #define CLK_ENABLE_ON_INIT BIT(0)
33b3a33077SSimon Horman 
34b3a33077SSimon Horman struct div4_clk {
35b3a33077SSimon Horman 	const char *name;
36b3a33077SSimon Horman 	unsigned int reg;
37b3a33077SSimon Horman 	unsigned int shift;
38b3a33077SSimon Horman 	int flags;
39b3a33077SSimon Horman };
40b3a33077SSimon Horman 
41b3a33077SSimon Horman static struct div4_clk div4_clks[] = {
42b3a33077SSimon Horman 	{ "i", CPG_FRQCRA, 20, CLK_ENABLE_ON_INIT },
43b3a33077SSimon Horman 	{ "zg", CPG_FRQCRA, 16, CLK_ENABLE_ON_INIT },
44b3a33077SSimon Horman 	{ "b", CPG_FRQCRA,  8, CLK_ENABLE_ON_INIT },
45b3a33077SSimon Horman 	{ "m1", CPG_FRQCRA,  4, CLK_ENABLE_ON_INIT },
46b3a33077SSimon Horman 	{ "hp", CPG_FRQCRB,  4, 0 },
47b3a33077SSimon Horman 	{ "hpp", CPG_FRQCRC, 20, 0 },
48b3a33077SSimon Horman 	{ "usbp", CPG_FRQCRC, 16, 0 },
49b3a33077SSimon Horman 	{ "s", CPG_FRQCRC, 12, 0 },
50b3a33077SSimon Horman 	{ "zb", CPG_FRQCRC,  8, 0 },
51b3a33077SSimon Horman 	{ "m3", CPG_FRQCRC,  4, 0 },
52b3a33077SSimon Horman 	{ "cp", CPG_FRQCRC,  0, 0 },
53b3a33077SSimon Horman 	{ NULL, 0, 0, 0 },
54b3a33077SSimon Horman };
55b3a33077SSimon Horman 
56b3a33077SSimon Horman static const struct clk_div_table div4_div_table[] = {
57b3a33077SSimon Horman 	{ 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, { 4, 8 }, { 5, 12 },
58b3a33077SSimon Horman 	{ 6, 16 }, { 7, 18 }, { 8, 24 }, { 9, 32 }, { 10, 36 }, { 11, 48 },
59b3a33077SSimon Horman 	{ 13, 72 }, { 14, 96 }, { 0, 0 }
60b3a33077SSimon Horman };
61b3a33077SSimon Horman 
62b3a33077SSimon Horman static u32 cpg_mode __initdata;
63b3a33077SSimon Horman 
64b3a33077SSimon Horman static struct clk * __init
65b3a33077SSimon Horman r8a7740_cpg_register_clock(struct device_node *np, struct r8a7740_cpg *cpg,
66b3a33077SSimon Horman 			     const char *name)
67b3a33077SSimon Horman {
68b3a33077SSimon Horman 	const struct clk_div_table *table = NULL;
69b3a33077SSimon Horman 	const char *parent_name;
70b3a33077SSimon Horman 	unsigned int shift, reg;
71b3a33077SSimon Horman 	unsigned int mult = 1;
72b3a33077SSimon Horman 	unsigned int div = 1;
73b3a33077SSimon Horman 
74b3a33077SSimon Horman 	if (!strcmp(name, "r")) {
75b3a33077SSimon Horman 		switch (cpg_mode & (BIT(2) | BIT(1))) {
76b3a33077SSimon Horman 		case BIT(1) | BIT(2):
77b3a33077SSimon Horman 			/* extal1 */
78b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 0);
79b3a33077SSimon Horman 			div = 2048;
80b3a33077SSimon Horman 			break;
81b3a33077SSimon Horman 		case BIT(2):
82b3a33077SSimon Horman 			/* extal1 */
83b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 0);
84b3a33077SSimon Horman 			div = 1024;
85b3a33077SSimon Horman 			break;
86b3a33077SSimon Horman 		default:
87b3a33077SSimon Horman 			/* extalr */
88b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 2);
89b3a33077SSimon Horman 			break;
90b3a33077SSimon Horman 		}
91b3a33077SSimon Horman 	} else if (!strcmp(name, "system")) {
92b3a33077SSimon Horman 		parent_name = of_clk_get_parent_name(np, 0);
93b3a33077SSimon Horman 		if (cpg_mode & BIT(1))
94b3a33077SSimon Horman 			div = 2;
95b3a33077SSimon Horman 	} else if (!strcmp(name, "pllc0")) {
96b3a33077SSimon Horman 		/* PLLC0/1 are configurable multiplier clocks. Register them as
97b3a33077SSimon Horman 		 * fixed factor clocks for now as there's no generic multiplier
98b3a33077SSimon Horman 		 * clock implementation and we currently have no need to change
99b3a33077SSimon Horman 		 * the multiplier value.
100b3a33077SSimon Horman 		 */
101f32b0696SGeert Uytterhoeven 		u32 value = readl(cpg->reg + CPG_FRQCRC);
102b3a33077SSimon Horman 		parent_name = "system";
103b3a33077SSimon Horman 		mult = ((value >> 24) & 0x7f) + 1;
104b3a33077SSimon Horman 	} else if (!strcmp(name, "pllc1")) {
105f32b0696SGeert Uytterhoeven 		u32 value = readl(cpg->reg + CPG_FRQCRA);
106b3a33077SSimon Horman 		parent_name = "system";
107b3a33077SSimon Horman 		mult = ((value >> 24) & 0x7f) + 1;
108b3a33077SSimon Horman 		div = 2;
109b3a33077SSimon Horman 	} else if (!strcmp(name, "pllc2")) {
110f32b0696SGeert Uytterhoeven 		u32 value = readl(cpg->reg + CPG_PLLC2CR);
111b3a33077SSimon Horman 		parent_name = "system";
112b3a33077SSimon Horman 		mult = ((value >> 24) & 0x3f) + 1;
113b3a33077SSimon Horman 	} else if (!strcmp(name, "usb24s")) {
114f32b0696SGeert Uytterhoeven 		u32 value = readl(cpg->reg + CPG_USBCKCR);
115b3a33077SSimon Horman 		if (value & BIT(7))
116b3a33077SSimon Horman 			/* extal2 */
117b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 1);
118b3a33077SSimon Horman 		else
119b3a33077SSimon Horman 			parent_name = "system";
120b3a33077SSimon Horman 		if (!(value & BIT(6)))
121b3a33077SSimon Horman 			div = 2;
122b3a33077SSimon Horman 	} else {
123b3a33077SSimon Horman 		struct div4_clk *c;
124b3a33077SSimon Horman 		for (c = div4_clks; c->name; c++) {
125b3a33077SSimon Horman 			if (!strcmp(name, c->name)) {
126b3a33077SSimon Horman 				parent_name = "pllc1";
127b3a33077SSimon Horman 				table = div4_div_table;
128b3a33077SSimon Horman 				reg = c->reg;
129b3a33077SSimon Horman 				shift = c->shift;
130b3a33077SSimon Horman 				break;
131b3a33077SSimon Horman 			}
132b3a33077SSimon Horman 		}
133b3a33077SSimon Horman 		if (!c->name)
134b3a33077SSimon Horman 			return ERR_PTR(-EINVAL);
135b3a33077SSimon Horman 	}
136b3a33077SSimon Horman 
137b3a33077SSimon Horman 	if (!table) {
138b3a33077SSimon Horman 		return clk_register_fixed_factor(NULL, name, parent_name, 0,
139b3a33077SSimon Horman 						 mult, div);
140b3a33077SSimon Horman 	} else {
141b3a33077SSimon Horman 		return clk_register_divider_table(NULL, name, parent_name, 0,
142b3a33077SSimon Horman 						  cpg->reg + reg, shift, 4, 0,
143b3a33077SSimon Horman 						  table, &cpg->lock);
144b3a33077SSimon Horman 	}
145b3a33077SSimon Horman }
146b3a33077SSimon Horman 
147b3a33077SSimon Horman static void __init r8a7740_cpg_clocks_init(struct device_node *np)
148b3a33077SSimon Horman {
149b3a33077SSimon Horman 	struct r8a7740_cpg *cpg;
150b3a33077SSimon Horman 	struct clk **clks;
151b3a33077SSimon Horman 	unsigned int i;
152b3a33077SSimon Horman 	int num_clks;
153b3a33077SSimon Horman 
154b3a33077SSimon Horman 	if (of_property_read_u32(np, "renesas,mode", &cpg_mode))
155b3a33077SSimon Horman 		pr_warn("%s: missing renesas,mode property\n", __func__);
156b3a33077SSimon Horman 
157b3a33077SSimon Horman 	num_clks = of_property_count_strings(np, "clock-output-names");
158b3a33077SSimon Horman 	if (num_clks < 0) {
159b3a33077SSimon Horman 		pr_err("%s: failed to count clocks\n", __func__);
160b3a33077SSimon Horman 		return;
161b3a33077SSimon Horman 	}
162b3a33077SSimon Horman 
163b3a33077SSimon Horman 	cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
1646396bb22SKees Cook 	clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
165b3a33077SSimon Horman 	if (cpg == NULL || clks == NULL) {
166b3a33077SSimon Horman 		/* We're leaking memory on purpose, there's no point in cleaning
167b3a33077SSimon Horman 		 * up as the system won't boot anyway.
168b3a33077SSimon Horman 		 */
169b3a33077SSimon Horman 		return;
170b3a33077SSimon Horman 	}
171b3a33077SSimon Horman 
172b3a33077SSimon Horman 	spin_lock_init(&cpg->lock);
173b3a33077SSimon Horman 
174b3a33077SSimon Horman 	cpg->data.clks = clks;
175b3a33077SSimon Horman 	cpg->data.clk_num = num_clks;
176b3a33077SSimon Horman 
177b3a33077SSimon Horman 	cpg->reg = of_iomap(np, 0);
178b3a33077SSimon Horman 	if (WARN_ON(cpg->reg == NULL))
179b3a33077SSimon Horman 		return;
180b3a33077SSimon Horman 
181b3a33077SSimon Horman 	for (i = 0; i < num_clks; ++i) {
182b3a33077SSimon Horman 		const char *name;
183b3a33077SSimon Horman 		struct clk *clk;
184b3a33077SSimon Horman 
185b3a33077SSimon Horman 		of_property_read_string_index(np, "clock-output-names", i,
186b3a33077SSimon Horman 					      &name);
187b3a33077SSimon Horman 
188b3a33077SSimon Horman 		clk = r8a7740_cpg_register_clock(np, cpg, name);
189b3a33077SSimon Horman 		if (IS_ERR(clk))
190*e665f029SRob Herring 			pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
191*e665f029SRob Herring 			       __func__, np, name, PTR_ERR(clk));
192b3a33077SSimon Horman 		else
193b3a33077SSimon Horman 			cpg->data.clks[i] = clk;
194b3a33077SSimon Horman 	}
195b3a33077SSimon Horman 
196b3a33077SSimon Horman 	of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
197b3a33077SSimon Horman }
198b3a33077SSimon Horman CLK_OF_DECLARE(r8a7740_cpg_clks, "renesas,r8a7740-cpg-clocks",
199b3a33077SSimon Horman 	       r8a7740_cpg_clocks_init);
200