xref: /openbmc/linux/drivers/clk/renesas/clk-r8a7740.c (revision b3a33077c0ddb9819398091c70e5999afa8a4526)
1*b3a33077SSimon Horman /*
2*b3a33077SSimon Horman  * r8a7740 Core CPG Clocks
3*b3a33077SSimon Horman  *
4*b3a33077SSimon Horman  * Copyright (C) 2014  Ulrich Hecht
5*b3a33077SSimon Horman  *
6*b3a33077SSimon Horman  * This program is free software; you can redistribute it and/or modify
7*b3a33077SSimon Horman  * it under the terms of the GNU General Public License as published by
8*b3a33077SSimon Horman  * the Free Software Foundation; version 2 of the License.
9*b3a33077SSimon Horman  */
10*b3a33077SSimon Horman 
11*b3a33077SSimon Horman #include <linux/clk-provider.h>
12*b3a33077SSimon Horman #include <linux/clk/shmobile.h>
13*b3a33077SSimon Horman #include <linux/init.h>
14*b3a33077SSimon Horman #include <linux/kernel.h>
15*b3a33077SSimon Horman #include <linux/slab.h>
16*b3a33077SSimon Horman #include <linux/of.h>
17*b3a33077SSimon Horman #include <linux/of_address.h>
18*b3a33077SSimon Horman #include <linux/spinlock.h>
19*b3a33077SSimon Horman 
20*b3a33077SSimon Horman struct r8a7740_cpg {
21*b3a33077SSimon Horman 	struct clk_onecell_data data;
22*b3a33077SSimon Horman 	spinlock_t lock;
23*b3a33077SSimon Horman 	void __iomem *reg;
24*b3a33077SSimon Horman };
25*b3a33077SSimon Horman 
26*b3a33077SSimon Horman #define CPG_FRQCRA	0x00
27*b3a33077SSimon Horman #define CPG_FRQCRB	0x04
28*b3a33077SSimon Horman #define CPG_PLLC2CR	0x2c
29*b3a33077SSimon Horman #define CPG_USBCKCR	0x8c
30*b3a33077SSimon Horman #define CPG_FRQCRC	0xe0
31*b3a33077SSimon Horman 
32*b3a33077SSimon Horman #define CLK_ENABLE_ON_INIT BIT(0)
33*b3a33077SSimon Horman 
34*b3a33077SSimon Horman struct div4_clk {
35*b3a33077SSimon Horman 	const char *name;
36*b3a33077SSimon Horman 	unsigned int reg;
37*b3a33077SSimon Horman 	unsigned int shift;
38*b3a33077SSimon Horman 	int flags;
39*b3a33077SSimon Horman };
40*b3a33077SSimon Horman 
41*b3a33077SSimon Horman static struct div4_clk div4_clks[] = {
42*b3a33077SSimon Horman 	{ "i", CPG_FRQCRA, 20, CLK_ENABLE_ON_INIT },
43*b3a33077SSimon Horman 	{ "zg", CPG_FRQCRA, 16, CLK_ENABLE_ON_INIT },
44*b3a33077SSimon Horman 	{ "b", CPG_FRQCRA,  8, CLK_ENABLE_ON_INIT },
45*b3a33077SSimon Horman 	{ "m1", CPG_FRQCRA,  4, CLK_ENABLE_ON_INIT },
46*b3a33077SSimon Horman 	{ "hp", CPG_FRQCRB,  4, 0 },
47*b3a33077SSimon Horman 	{ "hpp", CPG_FRQCRC, 20, 0 },
48*b3a33077SSimon Horman 	{ "usbp", CPG_FRQCRC, 16, 0 },
49*b3a33077SSimon Horman 	{ "s", CPG_FRQCRC, 12, 0 },
50*b3a33077SSimon Horman 	{ "zb", CPG_FRQCRC,  8, 0 },
51*b3a33077SSimon Horman 	{ "m3", CPG_FRQCRC,  4, 0 },
52*b3a33077SSimon Horman 	{ "cp", CPG_FRQCRC,  0, 0 },
53*b3a33077SSimon Horman 	{ NULL, 0, 0, 0 },
54*b3a33077SSimon Horman };
55*b3a33077SSimon Horman 
56*b3a33077SSimon Horman static const struct clk_div_table div4_div_table[] = {
57*b3a33077SSimon Horman 	{ 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, { 4, 8 }, { 5, 12 },
58*b3a33077SSimon Horman 	{ 6, 16 }, { 7, 18 }, { 8, 24 }, { 9, 32 }, { 10, 36 }, { 11, 48 },
59*b3a33077SSimon Horman 	{ 13, 72 }, { 14, 96 }, { 0, 0 }
60*b3a33077SSimon Horman };
61*b3a33077SSimon Horman 
62*b3a33077SSimon Horman static u32 cpg_mode __initdata;
63*b3a33077SSimon Horman 
64*b3a33077SSimon Horman static struct clk * __init
65*b3a33077SSimon Horman r8a7740_cpg_register_clock(struct device_node *np, struct r8a7740_cpg *cpg,
66*b3a33077SSimon Horman 			     const char *name)
67*b3a33077SSimon Horman {
68*b3a33077SSimon Horman 	const struct clk_div_table *table = NULL;
69*b3a33077SSimon Horman 	const char *parent_name;
70*b3a33077SSimon Horman 	unsigned int shift, reg;
71*b3a33077SSimon Horman 	unsigned int mult = 1;
72*b3a33077SSimon Horman 	unsigned int div = 1;
73*b3a33077SSimon Horman 
74*b3a33077SSimon Horman 	if (!strcmp(name, "r")) {
75*b3a33077SSimon Horman 		switch (cpg_mode & (BIT(2) | BIT(1))) {
76*b3a33077SSimon Horman 		case BIT(1) | BIT(2):
77*b3a33077SSimon Horman 			/* extal1 */
78*b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 0);
79*b3a33077SSimon Horman 			div = 2048;
80*b3a33077SSimon Horman 			break;
81*b3a33077SSimon Horman 		case BIT(2):
82*b3a33077SSimon Horman 			/* extal1 */
83*b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 0);
84*b3a33077SSimon Horman 			div = 1024;
85*b3a33077SSimon Horman 			break;
86*b3a33077SSimon Horman 		default:
87*b3a33077SSimon Horman 			/* extalr */
88*b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 2);
89*b3a33077SSimon Horman 			break;
90*b3a33077SSimon Horman 		}
91*b3a33077SSimon Horman 	} else if (!strcmp(name, "system")) {
92*b3a33077SSimon Horman 		parent_name = of_clk_get_parent_name(np, 0);
93*b3a33077SSimon Horman 		if (cpg_mode & BIT(1))
94*b3a33077SSimon Horman 			div = 2;
95*b3a33077SSimon Horman 	} else if (!strcmp(name, "pllc0")) {
96*b3a33077SSimon Horman 		/* PLLC0/1 are configurable multiplier clocks. Register them as
97*b3a33077SSimon Horman 		 * fixed factor clocks for now as there's no generic multiplier
98*b3a33077SSimon Horman 		 * clock implementation and we currently have no need to change
99*b3a33077SSimon Horman 		 * the multiplier value.
100*b3a33077SSimon Horman 		 */
101*b3a33077SSimon Horman 		u32 value = clk_readl(cpg->reg + CPG_FRQCRC);
102*b3a33077SSimon Horman 		parent_name = "system";
103*b3a33077SSimon Horman 		mult = ((value >> 24) & 0x7f) + 1;
104*b3a33077SSimon Horman 	} else if (!strcmp(name, "pllc1")) {
105*b3a33077SSimon Horman 		u32 value = clk_readl(cpg->reg + CPG_FRQCRA);
106*b3a33077SSimon Horman 		parent_name = "system";
107*b3a33077SSimon Horman 		mult = ((value >> 24) & 0x7f) + 1;
108*b3a33077SSimon Horman 		div = 2;
109*b3a33077SSimon Horman 	} else if (!strcmp(name, "pllc2")) {
110*b3a33077SSimon Horman 		u32 value = clk_readl(cpg->reg + CPG_PLLC2CR);
111*b3a33077SSimon Horman 		parent_name = "system";
112*b3a33077SSimon Horman 		mult = ((value >> 24) & 0x3f) + 1;
113*b3a33077SSimon Horman 	} else if (!strcmp(name, "usb24s")) {
114*b3a33077SSimon Horman 		u32 value = clk_readl(cpg->reg + CPG_USBCKCR);
115*b3a33077SSimon Horman 		if (value & BIT(7))
116*b3a33077SSimon Horman 			/* extal2 */
117*b3a33077SSimon Horman 			parent_name = of_clk_get_parent_name(np, 1);
118*b3a33077SSimon Horman 		else
119*b3a33077SSimon Horman 			parent_name = "system";
120*b3a33077SSimon Horman 		if (!(value & BIT(6)))
121*b3a33077SSimon Horman 			div = 2;
122*b3a33077SSimon Horman 	} else {
123*b3a33077SSimon Horman 		struct div4_clk *c;
124*b3a33077SSimon Horman 		for (c = div4_clks; c->name; c++) {
125*b3a33077SSimon Horman 			if (!strcmp(name, c->name)) {
126*b3a33077SSimon Horman 				parent_name = "pllc1";
127*b3a33077SSimon Horman 				table = div4_div_table;
128*b3a33077SSimon Horman 				reg = c->reg;
129*b3a33077SSimon Horman 				shift = c->shift;
130*b3a33077SSimon Horman 				break;
131*b3a33077SSimon Horman 			}
132*b3a33077SSimon Horman 		}
133*b3a33077SSimon Horman 		if (!c->name)
134*b3a33077SSimon Horman 			return ERR_PTR(-EINVAL);
135*b3a33077SSimon Horman 	}
136*b3a33077SSimon Horman 
137*b3a33077SSimon Horman 	if (!table) {
138*b3a33077SSimon Horman 		return clk_register_fixed_factor(NULL, name, parent_name, 0,
139*b3a33077SSimon Horman 						 mult, div);
140*b3a33077SSimon Horman 	} else {
141*b3a33077SSimon Horman 		return clk_register_divider_table(NULL, name, parent_name, 0,
142*b3a33077SSimon Horman 						  cpg->reg + reg, shift, 4, 0,
143*b3a33077SSimon Horman 						  table, &cpg->lock);
144*b3a33077SSimon Horman 	}
145*b3a33077SSimon Horman }
146*b3a33077SSimon Horman 
147*b3a33077SSimon Horman static void __init r8a7740_cpg_clocks_init(struct device_node *np)
148*b3a33077SSimon Horman {
149*b3a33077SSimon Horman 	struct r8a7740_cpg *cpg;
150*b3a33077SSimon Horman 	struct clk **clks;
151*b3a33077SSimon Horman 	unsigned int i;
152*b3a33077SSimon Horman 	int num_clks;
153*b3a33077SSimon Horman 
154*b3a33077SSimon Horman 	if (of_property_read_u32(np, "renesas,mode", &cpg_mode))
155*b3a33077SSimon Horman 		pr_warn("%s: missing renesas,mode property\n", __func__);
156*b3a33077SSimon Horman 
157*b3a33077SSimon Horman 	num_clks = of_property_count_strings(np, "clock-output-names");
158*b3a33077SSimon Horman 	if (num_clks < 0) {
159*b3a33077SSimon Horman 		pr_err("%s: failed to count clocks\n", __func__);
160*b3a33077SSimon Horman 		return;
161*b3a33077SSimon Horman 	}
162*b3a33077SSimon Horman 
163*b3a33077SSimon Horman 	cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
164*b3a33077SSimon Horman 	clks = kzalloc(num_clks * sizeof(*clks), GFP_KERNEL);
165*b3a33077SSimon Horman 	if (cpg == NULL || clks == NULL) {
166*b3a33077SSimon Horman 		/* We're leaking memory on purpose, there's no point in cleaning
167*b3a33077SSimon Horman 		 * up as the system won't boot anyway.
168*b3a33077SSimon Horman 		 */
169*b3a33077SSimon Horman 		return;
170*b3a33077SSimon Horman 	}
171*b3a33077SSimon Horman 
172*b3a33077SSimon Horman 	spin_lock_init(&cpg->lock);
173*b3a33077SSimon Horman 
174*b3a33077SSimon Horman 	cpg->data.clks = clks;
175*b3a33077SSimon Horman 	cpg->data.clk_num = num_clks;
176*b3a33077SSimon Horman 
177*b3a33077SSimon Horman 	cpg->reg = of_iomap(np, 0);
178*b3a33077SSimon Horman 	if (WARN_ON(cpg->reg == NULL))
179*b3a33077SSimon Horman 		return;
180*b3a33077SSimon Horman 
181*b3a33077SSimon Horman 	for (i = 0; i < num_clks; ++i) {
182*b3a33077SSimon Horman 		const char *name;
183*b3a33077SSimon Horman 		struct clk *clk;
184*b3a33077SSimon Horman 
185*b3a33077SSimon Horman 		of_property_read_string_index(np, "clock-output-names", i,
186*b3a33077SSimon Horman 					      &name);
187*b3a33077SSimon Horman 
188*b3a33077SSimon Horman 		clk = r8a7740_cpg_register_clock(np, cpg, name);
189*b3a33077SSimon Horman 		if (IS_ERR(clk))
190*b3a33077SSimon Horman 			pr_err("%s: failed to register %s %s clock (%ld)\n",
191*b3a33077SSimon Horman 			       __func__, np->name, name, PTR_ERR(clk));
192*b3a33077SSimon Horman 		else
193*b3a33077SSimon Horman 			cpg->data.clks[i] = clk;
194*b3a33077SSimon Horman 	}
195*b3a33077SSimon Horman 
196*b3a33077SSimon Horman 	of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
197*b3a33077SSimon Horman }
198*b3a33077SSimon Horman CLK_OF_DECLARE(r8a7740_cpg_clks, "renesas,r8a7740-cpg-clocks",
199*b3a33077SSimon Horman 	       r8a7740_cpg_clocks_init);
200