19e288cefSKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
2b3a33077SSimon Horman /*
3b3a33077SSimon Horman * r8a73a4 Core CPG Clocks
4b3a33077SSimon Horman *
5b3a33077SSimon Horman * Copyright (C) 2014 Ulrich Hecht
6b3a33077SSimon Horman */
7b3a33077SSimon Horman
8b3a33077SSimon Horman #include <linux/clk-provider.h>
909c32427SSimon Horman #include <linux/clk/renesas.h>
10b3a33077SSimon Horman #include <linux/init.h>
1162e59c4eSStephen Boyd #include <linux/io.h>
12b3a33077SSimon Horman #include <linux/kernel.h>
13b3a33077SSimon Horman #include <linux/slab.h>
14b3a33077SSimon Horman #include <linux/of.h>
15b3a33077SSimon Horman #include <linux/of_address.h>
16b3a33077SSimon Horman #include <linux/spinlock.h>
17b3a33077SSimon Horman
18b3a33077SSimon Horman struct r8a73a4_cpg {
19b3a33077SSimon Horman struct clk_onecell_data data;
20b3a33077SSimon Horman spinlock_t lock;
21b3a33077SSimon Horman };
22b3a33077SSimon Horman
23b3a33077SSimon Horman #define CPG_CKSCR 0xc0
24b3a33077SSimon Horman #define CPG_FRQCRA 0x00
25b3a33077SSimon Horman #define CPG_FRQCRB 0x04
26b3a33077SSimon Horman #define CPG_FRQCRC 0xe0
27b3a33077SSimon Horman #define CPG_PLL0CR 0xd8
28b3a33077SSimon Horman #define CPG_PLL1CR 0x28
29b3a33077SSimon Horman #define CPG_PLL2CR 0x2c
30b3a33077SSimon Horman #define CPG_PLL2HCR 0xe4
31b3a33077SSimon Horman #define CPG_PLL2SCR 0xf4
32b3a33077SSimon Horman
33b3a33077SSimon Horman #define CLK_ENABLE_ON_INIT BIT(0)
34b3a33077SSimon Horman
35b3a33077SSimon Horman struct div4_clk {
36b3a33077SSimon Horman const char *name;
37b3a33077SSimon Horman unsigned int reg;
38b3a33077SSimon Horman unsigned int shift;
39b3a33077SSimon Horman };
40b3a33077SSimon Horman
41b3a33077SSimon Horman static struct div4_clk div4_clks[] = {
42b3a33077SSimon Horman { "i", CPG_FRQCRA, 20 },
43b3a33077SSimon Horman { "m3", CPG_FRQCRA, 12 },
44b3a33077SSimon Horman { "b", CPG_FRQCRA, 8 },
45b3a33077SSimon Horman { "m1", CPG_FRQCRA, 4 },
46b3a33077SSimon Horman { "m2", CPG_FRQCRA, 0 },
47b3a33077SSimon Horman { "zx", CPG_FRQCRB, 12 },
48b3a33077SSimon Horman { "zs", CPG_FRQCRB, 8 },
49b3a33077SSimon Horman { "hp", CPG_FRQCRB, 4 },
50b3a33077SSimon Horman { NULL, 0, 0 },
51b3a33077SSimon Horman };
52b3a33077SSimon Horman
53b3a33077SSimon Horman static const struct clk_div_table div4_div_table[] = {
54b3a33077SSimon Horman { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, { 4, 8 }, { 5, 12 },
55b3a33077SSimon Horman { 6, 16 }, { 7, 18 }, { 8, 24 }, { 10, 36 }, { 11, 48 },
56b3a33077SSimon Horman { 12, 10 }, { 0, 0 }
57b3a33077SSimon Horman };
58b3a33077SSimon Horman
59b3a33077SSimon Horman static struct clk * __init
r8a73a4_cpg_register_clock(struct device_node * np,struct r8a73a4_cpg * cpg,void __iomem * base,const char * name)60b3a33077SSimon Horman r8a73a4_cpg_register_clock(struct device_node *np, struct r8a73a4_cpg *cpg,
61*65d012e4SGeert Uytterhoeven void __iomem *base, const char *name)
62b3a33077SSimon Horman {
63b3a33077SSimon Horman const struct clk_div_table *table = NULL;
64b3a33077SSimon Horman const char *parent_name;
65b3a33077SSimon Horman unsigned int shift, reg;
66b3a33077SSimon Horman unsigned int mult = 1;
67b3a33077SSimon Horman unsigned int div = 1;
68b3a33077SSimon Horman
69b3a33077SSimon Horman
70b3a33077SSimon Horman if (!strcmp(name, "main")) {
71*65d012e4SGeert Uytterhoeven u32 ckscr = readl(base + CPG_CKSCR);
72b3a33077SSimon Horman
73b3a33077SSimon Horman switch ((ckscr >> 28) & 3) {
74b3a33077SSimon Horman case 0: /* extal1 */
75b3a33077SSimon Horman parent_name = of_clk_get_parent_name(np, 0);
76b3a33077SSimon Horman break;
77b3a33077SSimon Horman case 1: /* extal1 / 2 */
78b3a33077SSimon Horman parent_name = of_clk_get_parent_name(np, 0);
79b3a33077SSimon Horman div = 2;
80b3a33077SSimon Horman break;
81b3a33077SSimon Horman case 2: /* extal2 */
82b3a33077SSimon Horman parent_name = of_clk_get_parent_name(np, 1);
83b3a33077SSimon Horman break;
84b3a33077SSimon Horman case 3: /* extal2 / 2 */
85b3a33077SSimon Horman parent_name = of_clk_get_parent_name(np, 1);
86b3a33077SSimon Horman div = 2;
87b3a33077SSimon Horman break;
88b3a33077SSimon Horman }
89b3a33077SSimon Horman } else if (!strcmp(name, "pll0")) {
90b3a33077SSimon Horman /* PLL0/1 are configurable multiplier clocks. Register them as
91b3a33077SSimon Horman * fixed factor clocks for now as there's no generic multiplier
92b3a33077SSimon Horman * clock implementation and we currently have no need to change
93b3a33077SSimon Horman * the multiplier value.
94b3a33077SSimon Horman */
95*65d012e4SGeert Uytterhoeven u32 value = readl(base + CPG_PLL0CR);
96b3a33077SSimon Horman
97b3a33077SSimon Horman parent_name = "main";
98b3a33077SSimon Horman mult = ((value >> 24) & 0x7f) + 1;
99b3a33077SSimon Horman if (value & BIT(20))
100b3a33077SSimon Horman div = 2;
101b3a33077SSimon Horman } else if (!strcmp(name, "pll1")) {
102*65d012e4SGeert Uytterhoeven u32 value = readl(base + CPG_PLL1CR);
103b3a33077SSimon Horman
104b3a33077SSimon Horman parent_name = "main";
105b3a33077SSimon Horman /* XXX: enable bit? */
106b3a33077SSimon Horman mult = ((value >> 24) & 0x7f) + 1;
107b3a33077SSimon Horman if (value & BIT(7))
108b3a33077SSimon Horman div = 2;
109b3a33077SSimon Horman } else if (!strncmp(name, "pll2", 4)) {
110b3a33077SSimon Horman u32 value, cr;
111b3a33077SSimon Horman
112b3a33077SSimon Horman switch (name[4]) {
113b3a33077SSimon Horman case 0:
114b3a33077SSimon Horman cr = CPG_PLL2CR;
115b3a33077SSimon Horman break;
116b3a33077SSimon Horman case 's':
117b3a33077SSimon Horman cr = CPG_PLL2SCR;
118b3a33077SSimon Horman break;
119b3a33077SSimon Horman case 'h':
120b3a33077SSimon Horman cr = CPG_PLL2HCR;
121b3a33077SSimon Horman break;
122b3a33077SSimon Horman default:
123b3a33077SSimon Horman return ERR_PTR(-EINVAL);
124b3a33077SSimon Horman }
125*65d012e4SGeert Uytterhoeven value = readl(base + cr);
126b3a33077SSimon Horman switch ((value >> 5) & 7) {
127b3a33077SSimon Horman case 0:
128b3a33077SSimon Horman parent_name = "main";
129b3a33077SSimon Horman div = 2;
130b3a33077SSimon Horman break;
131b3a33077SSimon Horman case 1:
132b3a33077SSimon Horman parent_name = "extal2";
133b3a33077SSimon Horman div = 2;
134b3a33077SSimon Horman break;
135b3a33077SSimon Horman case 3:
136b3a33077SSimon Horman parent_name = "extal2";
137b3a33077SSimon Horman div = 4;
138b3a33077SSimon Horman break;
139b3a33077SSimon Horman case 4:
140b3a33077SSimon Horman parent_name = "main";
141b3a33077SSimon Horman break;
142b3a33077SSimon Horman case 5:
143b3a33077SSimon Horman parent_name = "extal2";
144b3a33077SSimon Horman break;
145b3a33077SSimon Horman default:
146b3a33077SSimon Horman pr_warn("%s: unexpected parent of %s\n", __func__,
147b3a33077SSimon Horman name);
148b3a33077SSimon Horman return ERR_PTR(-EINVAL);
149b3a33077SSimon Horman }
150b3a33077SSimon Horman /* XXX: enable bit? */
151b3a33077SSimon Horman mult = ((value >> 24) & 0x7f) + 1;
152b3a33077SSimon Horman } else if (!strcmp(name, "z") || !strcmp(name, "z2")) {
153b3a33077SSimon Horman u32 shift = 8;
154b3a33077SSimon Horman
155b3a33077SSimon Horman parent_name = "pll0";
156b3a33077SSimon Horman if (name[1] == '2') {
157b3a33077SSimon Horman div = 2;
158b3a33077SSimon Horman shift = 0;
159b3a33077SSimon Horman }
160b3a33077SSimon Horman div *= 32;
161*65d012e4SGeert Uytterhoeven mult = 0x20 - ((readl(base + CPG_FRQCRC) >> shift) & 0x1f);
162b3a33077SSimon Horman } else {
163b3a33077SSimon Horman struct div4_clk *c;
164b3a33077SSimon Horman
165b3a33077SSimon Horman for (c = div4_clks; c->name; c++) {
166b3a33077SSimon Horman if (!strcmp(name, c->name))
167b3a33077SSimon Horman break;
168b3a33077SSimon Horman }
169b3a33077SSimon Horman if (!c->name)
170b3a33077SSimon Horman return ERR_PTR(-EINVAL);
171b3a33077SSimon Horman
172b3a33077SSimon Horman parent_name = "pll1";
173b3a33077SSimon Horman table = div4_div_table;
174b3a33077SSimon Horman reg = c->reg;
175b3a33077SSimon Horman shift = c->shift;
176b3a33077SSimon Horman }
177b3a33077SSimon Horman
178b3a33077SSimon Horman if (!table) {
179b3a33077SSimon Horman return clk_register_fixed_factor(NULL, name, parent_name, 0,
180b3a33077SSimon Horman mult, div);
181b3a33077SSimon Horman } else {
182b3a33077SSimon Horman return clk_register_divider_table(NULL, name, parent_name, 0,
183*65d012e4SGeert Uytterhoeven base + reg, shift, 4, 0,
184b3a33077SSimon Horman table, &cpg->lock);
185b3a33077SSimon Horman }
186b3a33077SSimon Horman }
187b3a33077SSimon Horman
r8a73a4_cpg_clocks_init(struct device_node * np)188b3a33077SSimon Horman static void __init r8a73a4_cpg_clocks_init(struct device_node *np)
189b3a33077SSimon Horman {
190b3a33077SSimon Horman struct r8a73a4_cpg *cpg;
191*65d012e4SGeert Uytterhoeven void __iomem *base;
192b3a33077SSimon Horman struct clk **clks;
193b3a33077SSimon Horman unsigned int i;
194b3a33077SSimon Horman int num_clks;
195b3a33077SSimon Horman
196b3a33077SSimon Horman num_clks = of_property_count_strings(np, "clock-output-names");
197b3a33077SSimon Horman if (num_clks < 0) {
198b3a33077SSimon Horman pr_err("%s: failed to count clocks\n", __func__);
199b3a33077SSimon Horman return;
200b3a33077SSimon Horman }
201b3a33077SSimon Horman
202b3a33077SSimon Horman cpg = kzalloc(sizeof(*cpg), GFP_KERNEL);
203b3a33077SSimon Horman clks = kcalloc(num_clks, sizeof(*clks), GFP_KERNEL);
204b3a33077SSimon Horman if (cpg == NULL || clks == NULL) {
205b3a33077SSimon Horman /* We're leaking memory on purpose, there's no point in cleaning
206b3a33077SSimon Horman * up as the system won't boot anyway.
207b3a33077SSimon Horman */
208b3a33077SSimon Horman return;
209b3a33077SSimon Horman }
210b3a33077SSimon Horman
211b3a33077SSimon Horman spin_lock_init(&cpg->lock);
212b3a33077SSimon Horman
213b3a33077SSimon Horman cpg->data.clks = clks;
214b3a33077SSimon Horman cpg->data.clk_num = num_clks;
215b3a33077SSimon Horman
216*65d012e4SGeert Uytterhoeven base = of_iomap(np, 0);
217*65d012e4SGeert Uytterhoeven if (WARN_ON(base == NULL))
218b3a33077SSimon Horman return;
219b3a33077SSimon Horman
220b3a33077SSimon Horman for (i = 0; i < num_clks; ++i) {
221b3a33077SSimon Horman const char *name;
222b3a33077SSimon Horman struct clk *clk;
223b3a33077SSimon Horman
224b3a33077SSimon Horman of_property_read_string_index(np, "clock-output-names", i,
225b3a33077SSimon Horman &name);
226b3a33077SSimon Horman
227*65d012e4SGeert Uytterhoeven clk = r8a73a4_cpg_register_clock(np, cpg, base, name);
228b3a33077SSimon Horman if (IS_ERR(clk))
229e665f029SRob Herring pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
230e665f029SRob Herring __func__, np, name, PTR_ERR(clk));
231b3a33077SSimon Horman else
232b3a33077SSimon Horman cpg->data.clks[i] = clk;
233b3a33077SSimon Horman }
234b3a33077SSimon Horman
235b3a33077SSimon Horman of_clk_add_provider(np, of_clk_src_onecell_get, &cpg->data);
236b3a33077SSimon Horman }
237b3a33077SSimon Horman CLK_OF_DECLARE(r8a73a4_cpg_clks, "renesas,r8a73a4-cpg-clocks",
238b3a33077SSimon Horman r8a73a4_cpg_clocks_init);
239