1745ff069STaniya Das // SPDX-License-Identifier: GPL-2.0-only
2745ff069STaniya Das /*
3745ff069STaniya Das * Copyright (c) 2019, The Linux Foundation. All rights reserved.
4745ff069STaniya Das */
5745ff069STaniya Das
6745ff069STaniya Das #include <linux/clk-provider.h>
7745ff069STaniya Das #include <linux/module.h>
8745ff069STaniya Das #include <linux/platform_device.h>
9745ff069STaniya Das #include <linux/regmap.h>
10745ff069STaniya Das
11745ff069STaniya Das #include <dt-bindings/clock/qcom,gpucc-sc7180.h>
12745ff069STaniya Das
13745ff069STaniya Das #include "clk-alpha-pll.h"
14745ff069STaniya Das #include "clk-branch.h"
15745ff069STaniya Das #include "clk-rcg.h"
16745ff069STaniya Das #include "clk-regmap.h"
17745ff069STaniya Das #include "common.h"
18745ff069STaniya Das #include "gdsc.h"
19745ff069STaniya Das
20745ff069STaniya Das #define CX_GMU_CBCR_SLEEP_MASK 0xF
21745ff069STaniya Das #define CX_GMU_CBCR_SLEEP_SHIFT 4
22745ff069STaniya Das #define CX_GMU_CBCR_WAKE_MASK 0xF
23745ff069STaniya Das #define CX_GMU_CBCR_WAKE_SHIFT 8
24745ff069STaniya Das
25745ff069STaniya Das enum {
26745ff069STaniya Das P_BI_TCXO,
27745ff069STaniya Das P_GPLL0_OUT_MAIN,
28745ff069STaniya Das P_GPLL0_OUT_MAIN_DIV,
29745ff069STaniya Das P_GPU_CC_PLL1_OUT_MAIN,
30745ff069STaniya Das };
31745ff069STaniya Das
32745ff069STaniya Das static const struct pll_vco fabia_vco[] = {
33745ff069STaniya Das { 249600000, 2000000000, 0 },
34745ff069STaniya Das };
35745ff069STaniya Das
36745ff069STaniya Das static struct clk_alpha_pll gpu_cc_pll1 = {
37745ff069STaniya Das .offset = 0x100,
38745ff069STaniya Das .vco_table = fabia_vco,
39745ff069STaniya Das .num_vco = ARRAY_SIZE(fabia_vco),
40745ff069STaniya Das .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
41745ff069STaniya Das .clkr = {
42745ff069STaniya Das .hw.init = &(struct clk_init_data){
43745ff069STaniya Das .name = "gpu_cc_pll1",
44745ff069STaniya Das .parent_data = &(const struct clk_parent_data){
45745ff069STaniya Das .fw_name = "bi_tcxo",
46745ff069STaniya Das },
47745ff069STaniya Das .num_parents = 1,
48745ff069STaniya Das .ops = &clk_alpha_pll_fabia_ops,
49745ff069STaniya Das },
50745ff069STaniya Das },
51745ff069STaniya Das };
52745ff069STaniya Das
53745ff069STaniya Das static const struct parent_map gpu_cc_parent_map_0[] = {
54745ff069STaniya Das { P_BI_TCXO, 0 },
55745ff069STaniya Das { P_GPU_CC_PLL1_OUT_MAIN, 3 },
56745ff069STaniya Das { P_GPLL0_OUT_MAIN, 5 },
57745ff069STaniya Das { P_GPLL0_OUT_MAIN_DIV, 6 },
58745ff069STaniya Das };
59745ff069STaniya Das
60745ff069STaniya Das static const struct clk_parent_data gpu_cc_parent_data_0[] = {
61745ff069STaniya Das { .fw_name = "bi_tcxo" },
62745ff069STaniya Das { .hw = &gpu_cc_pll1.clkr.hw },
63745ff069STaniya Das { .fw_name = "gcc_gpu_gpll0_clk_src" },
64745ff069STaniya Das { .fw_name = "gcc_gpu_gpll0_div_clk_src" },
65745ff069STaniya Das };
66745ff069STaniya Das
67745ff069STaniya Das static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
68745ff069STaniya Das F(19200000, P_BI_TCXO, 1, 0, 0),
69745ff069STaniya Das F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
70745ff069STaniya Das { }
71745ff069STaniya Das };
72745ff069STaniya Das
73745ff069STaniya Das static struct clk_rcg2 gpu_cc_gmu_clk_src = {
74745ff069STaniya Das .cmd_rcgr = 0x1120,
75745ff069STaniya Das .mnd_width = 0,
76745ff069STaniya Das .hid_width = 5,
77745ff069STaniya Das .parent_map = gpu_cc_parent_map_0,
78745ff069STaniya Das .freq_tbl = ftbl_gpu_cc_gmu_clk_src,
79745ff069STaniya Das .clkr.hw.init = &(struct clk_init_data){
80745ff069STaniya Das .name = "gpu_cc_gmu_clk_src",
81745ff069STaniya Das .parent_data = gpu_cc_parent_data_0,
8272de7a19SDouglas Anderson .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
83745ff069STaniya Das .flags = CLK_SET_RATE_PARENT,
84745ff069STaniya Das .ops = &clk_rcg2_shared_ops,
85745ff069STaniya Das },
86745ff069STaniya Das };
87745ff069STaniya Das
88745ff069STaniya Das static struct clk_branch gpu_cc_crc_ahb_clk = {
89745ff069STaniya Das .halt_reg = 0x107c,
90745ff069STaniya Das .halt_check = BRANCH_HALT_DELAY,
91745ff069STaniya Das .clkr = {
92745ff069STaniya Das .enable_reg = 0x107c,
93745ff069STaniya Das .enable_mask = BIT(0),
94745ff069STaniya Das .hw.init = &(struct clk_init_data){
95745ff069STaniya Das .name = "gpu_cc_crc_ahb_clk",
96745ff069STaniya Das .ops = &clk_branch2_ops,
97745ff069STaniya Das },
98745ff069STaniya Das },
99745ff069STaniya Das };
100745ff069STaniya Das
101745ff069STaniya Das static struct clk_branch gpu_cc_cx_gmu_clk = {
102745ff069STaniya Das .halt_reg = 0x1098,
103745ff069STaniya Das .halt_check = BRANCH_HALT,
104745ff069STaniya Das .clkr = {
105745ff069STaniya Das .enable_reg = 0x1098,
106745ff069STaniya Das .enable_mask = BIT(0),
107745ff069STaniya Das .hw.init = &(struct clk_init_data){
108745ff069STaniya Das .name = "gpu_cc_cx_gmu_clk",
10977e1e697SDmitry Baryshkov .parent_hws = (const struct clk_hw*[]) {
11077e1e697SDmitry Baryshkov &gpu_cc_gmu_clk_src.clkr.hw,
111745ff069STaniya Das },
112745ff069STaniya Das .num_parents = 1,
113745ff069STaniya Das .flags = CLK_SET_RATE_PARENT,
114745ff069STaniya Das .ops = &clk_branch2_ops,
115745ff069STaniya Das },
116745ff069STaniya Das },
117745ff069STaniya Das };
118745ff069STaniya Das
119745ff069STaniya Das static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
120745ff069STaniya Das .halt_reg = 0x108c,
121745ff069STaniya Das .halt_check = BRANCH_HALT_DELAY,
122745ff069STaniya Das .clkr = {
123745ff069STaniya Das .enable_reg = 0x108c,
124745ff069STaniya Das .enable_mask = BIT(0),
125745ff069STaniya Das .hw.init = &(struct clk_init_data){
126745ff069STaniya Das .name = "gpu_cc_cx_snoc_dvm_clk",
127745ff069STaniya Das .ops = &clk_branch2_ops,
128745ff069STaniya Das },
129745ff069STaniya Das },
130745ff069STaniya Das };
131745ff069STaniya Das
132745ff069STaniya Das static struct clk_branch gpu_cc_cxo_aon_clk = {
133745ff069STaniya Das .halt_reg = 0x1004,
134745ff069STaniya Das .halt_check = BRANCH_HALT_DELAY,
135745ff069STaniya Das .clkr = {
136745ff069STaniya Das .enable_reg = 0x1004,
137745ff069STaniya Das .enable_mask = BIT(0),
138745ff069STaniya Das .hw.init = &(struct clk_init_data){
139745ff069STaniya Das .name = "gpu_cc_cxo_aon_clk",
140745ff069STaniya Das .ops = &clk_branch2_ops,
141745ff069STaniya Das },
142745ff069STaniya Das },
143745ff069STaniya Das };
144745ff069STaniya Das
145745ff069STaniya Das static struct clk_branch gpu_cc_cxo_clk = {
146745ff069STaniya Das .halt_reg = 0x109c,
147745ff069STaniya Das .halt_check = BRANCH_HALT,
148745ff069STaniya Das .clkr = {
149745ff069STaniya Das .enable_reg = 0x109c,
150745ff069STaniya Das .enable_mask = BIT(0),
151745ff069STaniya Das .hw.init = &(struct clk_init_data){
152745ff069STaniya Das .name = "gpu_cc_cxo_clk",
153745ff069STaniya Das .ops = &clk_branch2_ops,
154745ff069STaniya Das },
155745ff069STaniya Das },
156745ff069STaniya Das };
157745ff069STaniya Das
158745ff069STaniya Das static struct gdsc cx_gdsc = {
159745ff069STaniya Das .gdscr = 0x106c,
160745ff069STaniya Das .gds_hw_ctrl = 0x1540,
161*658c82caSDmitry Baryshkov .clk_dis_wait_val = 8,
162745ff069STaniya Das .pd = {
163745ff069STaniya Das .name = "cx_gdsc",
164745ff069STaniya Das },
165745ff069STaniya Das .pwrsts = PWRSTS_OFF_ON,
166745ff069STaniya Das .flags = VOTABLE,
167745ff069STaniya Das };
168745ff069STaniya Das
1691a615112STaniya Das static struct gdsc gx_gdsc = {
1701a615112STaniya Das .gdscr = 0x100c,
1711a615112STaniya Das .clamp_io_ctrl = 0x1508,
1721a615112STaniya Das .pd = {
1731a615112STaniya Das .name = "gx_gdsc",
1740638226dSJonathan Marek .power_on = gdsc_gx_do_nothing_enable,
1751a615112STaniya Das },
1761a615112STaniya Das .pwrsts = PWRSTS_OFF_ON,
1771a615112STaniya Das .flags = CLAMP_IO,
1781a615112STaniya Das };
1791a615112STaniya Das
180745ff069STaniya Das static struct gdsc *gpu_cc_sc7180_gdscs[] = {
181745ff069STaniya Das [CX_GDSC] = &cx_gdsc,
1821a615112STaniya Das [GX_GDSC] = &gx_gdsc,
183745ff069STaniya Das };
184745ff069STaniya Das
185745ff069STaniya Das static struct clk_regmap *gpu_cc_sc7180_clocks[] = {
186745ff069STaniya Das [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
187745ff069STaniya Das [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
188745ff069STaniya Das [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
189745ff069STaniya Das [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
190745ff069STaniya Das [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
191745ff069STaniya Das [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
192745ff069STaniya Das [GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
193745ff069STaniya Das };
194745ff069STaniya Das
195745ff069STaniya Das static const struct regmap_config gpu_cc_sc7180_regmap_config = {
196745ff069STaniya Das .reg_bits = 32,
197745ff069STaniya Das .reg_stride = 4,
198745ff069STaniya Das .val_bits = 32,
199745ff069STaniya Das .max_register = 0x8008,
200745ff069STaniya Das .fast_io = true,
201745ff069STaniya Das };
202745ff069STaniya Das
203745ff069STaniya Das static const struct qcom_cc_desc gpu_cc_sc7180_desc = {
204745ff069STaniya Das .config = &gpu_cc_sc7180_regmap_config,
205745ff069STaniya Das .clks = gpu_cc_sc7180_clocks,
206745ff069STaniya Das .num_clks = ARRAY_SIZE(gpu_cc_sc7180_clocks),
207745ff069STaniya Das .gdscs = gpu_cc_sc7180_gdscs,
208745ff069STaniya Das .num_gdscs = ARRAY_SIZE(gpu_cc_sc7180_gdscs),
209745ff069STaniya Das };
210745ff069STaniya Das
211745ff069STaniya Das static const struct of_device_id gpu_cc_sc7180_match_table[] = {
212745ff069STaniya Das { .compatible = "qcom,sc7180-gpucc" },
213745ff069STaniya Das { }
214745ff069STaniya Das };
215745ff069STaniya Das MODULE_DEVICE_TABLE(of, gpu_cc_sc7180_match_table);
216745ff069STaniya Das
gpu_cc_sc7180_probe(struct platform_device * pdev)217745ff069STaniya Das static int gpu_cc_sc7180_probe(struct platform_device *pdev)
218745ff069STaniya Das {
219745ff069STaniya Das struct regmap *regmap;
220745ff069STaniya Das struct alpha_pll_config gpu_cc_pll_config = {};
221745ff069STaniya Das unsigned int value, mask;
222745ff069STaniya Das
223745ff069STaniya Das regmap = qcom_cc_map(pdev, &gpu_cc_sc7180_desc);
224745ff069STaniya Das if (IS_ERR(regmap))
225745ff069STaniya Das return PTR_ERR(regmap);
226745ff069STaniya Das
227745ff069STaniya Das /* 360MHz Configuration */
228745ff069STaniya Das gpu_cc_pll_config.l = 0x12;
229745ff069STaniya Das gpu_cc_pll_config.alpha = 0xc000;
230745ff069STaniya Das gpu_cc_pll_config.config_ctl_val = 0x20485699;
231745ff069STaniya Das gpu_cc_pll_config.config_ctl_hi_val = 0x00002067;
232745ff069STaniya Das gpu_cc_pll_config.user_ctl_val = 0x00000001;
233745ff069STaniya Das gpu_cc_pll_config.user_ctl_hi_val = 0x00004805;
234745ff069STaniya Das gpu_cc_pll_config.test_ctl_hi_val = 0x40000000;
235745ff069STaniya Das
236745ff069STaniya Das clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll_config);
237745ff069STaniya Das
238745ff069STaniya Das /* Recommended WAKEUP/SLEEP settings for the gpu_cc_cx_gmu_clk */
239745ff069STaniya Das mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
240745ff069STaniya Das mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
241745ff069STaniya Das value = 0xF << CX_GMU_CBCR_WAKE_SHIFT | 0xF << CX_GMU_CBCR_SLEEP_SHIFT;
242745ff069STaniya Das regmap_update_bits(regmap, 0x1098, mask, value);
243745ff069STaniya Das
244745ff069STaniya Das return qcom_cc_really_probe(pdev, &gpu_cc_sc7180_desc, regmap);
245745ff069STaniya Das }
246745ff069STaniya Das
247745ff069STaniya Das static struct platform_driver gpu_cc_sc7180_driver = {
248745ff069STaniya Das .probe = gpu_cc_sc7180_probe,
249745ff069STaniya Das .driver = {
250745ff069STaniya Das .name = "sc7180-gpucc",
251745ff069STaniya Das .of_match_table = gpu_cc_sc7180_match_table,
252745ff069STaniya Das },
253745ff069STaniya Das };
254745ff069STaniya Das
gpu_cc_sc7180_init(void)255745ff069STaniya Das static int __init gpu_cc_sc7180_init(void)
256745ff069STaniya Das {
257745ff069STaniya Das return platform_driver_register(&gpu_cc_sc7180_driver);
258745ff069STaniya Das }
259745ff069STaniya Das subsys_initcall(gpu_cc_sc7180_init);
260745ff069STaniya Das
gpu_cc_sc7180_exit(void)261745ff069STaniya Das static void __exit gpu_cc_sc7180_exit(void)
262745ff069STaniya Das {
263745ff069STaniya Das platform_driver_unregister(&gpu_cc_sc7180_driver);
264745ff069STaniya Das }
265745ff069STaniya Das module_exit(gpu_cc_sc7180_exit);
266745ff069STaniya Das
267745ff069STaniya Das MODULE_DESCRIPTION("QTI GPU_CC SC7180 Driver");
268745ff069STaniya Das MODULE_LICENSE("GPL v2");
269