19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 224d8fba4SKumar Gala /* 324d8fba4SKumar Gala * Copyright (c) 2014, The Linux Foundation. All rights reserved. 424d8fba4SKumar Gala */ 524d8fba4SKumar Gala 624d8fba4SKumar Gala #include <linux/kernel.h> 724d8fba4SKumar Gala #include <linux/bitops.h> 824d8fba4SKumar Gala #include <linux/err.h> 924d8fba4SKumar Gala #include <linux/platform_device.h> 1024d8fba4SKumar Gala #include <linux/module.h> 1124d8fba4SKumar Gala #include <linux/of.h> 1224d8fba4SKumar Gala #include <linux/of_device.h> 1324d8fba4SKumar Gala #include <linux/clk-provider.h> 1424d8fba4SKumar Gala #include <linux/regmap.h> 1524d8fba4SKumar Gala #include <linux/reset-controller.h> 1624d8fba4SKumar Gala 1724d8fba4SKumar Gala #include <dt-bindings/clock/qcom,gcc-ipq806x.h> 1824d8fba4SKumar Gala #include <dt-bindings/reset/qcom,gcc-ipq806x.h> 1924d8fba4SKumar Gala 2024d8fba4SKumar Gala #include "common.h" 2124d8fba4SKumar Gala #include "clk-regmap.h" 2224d8fba4SKumar Gala #include "clk-pll.h" 2324d8fba4SKumar Gala #include "clk-rcg.h" 2424d8fba4SKumar Gala #include "clk-branch.h" 251f79131bSStephen Boyd #include "clk-hfpll.h" 2624d8fba4SKumar Gala #include "reset.h" 2724d8fba4SKumar Gala 28dc1b3f65SAndy Gross static struct clk_pll pll0 = { 29dc1b3f65SAndy Gross .l_reg = 0x30c4, 30dc1b3f65SAndy Gross .m_reg = 0x30c8, 31dc1b3f65SAndy Gross .n_reg = 0x30cc, 32dc1b3f65SAndy Gross .config_reg = 0x30d4, 33dc1b3f65SAndy Gross .mode_reg = 0x30c0, 34dc1b3f65SAndy Gross .status_reg = 0x30d8, 35dc1b3f65SAndy Gross .status_bit = 16, 36dc1b3f65SAndy Gross .clkr.hw.init = &(struct clk_init_data){ 37dc1b3f65SAndy Gross .name = "pll0", 38dc1b3f65SAndy Gross .parent_names = (const char *[]){ "pxo" }, 39dc1b3f65SAndy Gross .num_parents = 1, 40dc1b3f65SAndy Gross .ops = &clk_pll_ops, 41dc1b3f65SAndy Gross }, 42dc1b3f65SAndy Gross }; 43dc1b3f65SAndy Gross 44dc1b3f65SAndy Gross static struct clk_regmap pll0_vote = { 45dc1b3f65SAndy Gross .enable_reg = 0x34c0, 46dc1b3f65SAndy Gross .enable_mask = BIT(0), 47dc1b3f65SAndy Gross .hw.init = &(struct clk_init_data){ 48dc1b3f65SAndy Gross .name = "pll0_vote", 49dc1b3f65SAndy Gross .parent_names = (const char *[]){ "pll0" }, 50dc1b3f65SAndy Gross .num_parents = 1, 51dc1b3f65SAndy Gross .ops = &clk_pll_vote_ops, 52dc1b3f65SAndy Gross }, 53dc1b3f65SAndy Gross }; 54dc1b3f65SAndy Gross 5524d8fba4SKumar Gala static struct clk_pll pll3 = { 5624d8fba4SKumar Gala .l_reg = 0x3164, 5724d8fba4SKumar Gala .m_reg = 0x3168, 5824d8fba4SKumar Gala .n_reg = 0x316c, 5924d8fba4SKumar Gala .config_reg = 0x3174, 6024d8fba4SKumar Gala .mode_reg = 0x3160, 6124d8fba4SKumar Gala .status_reg = 0x3178, 6224d8fba4SKumar Gala .status_bit = 16, 6324d8fba4SKumar Gala .clkr.hw.init = &(struct clk_init_data){ 6424d8fba4SKumar Gala .name = "pll3", 6524d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 6624d8fba4SKumar Gala .num_parents = 1, 6724d8fba4SKumar Gala .ops = &clk_pll_ops, 6824d8fba4SKumar Gala }, 6924d8fba4SKumar Gala }; 7024d8fba4SKumar Gala 71c99e515aSRajendra Nayak static struct clk_regmap pll4_vote = { 72c99e515aSRajendra Nayak .enable_reg = 0x34c0, 73c99e515aSRajendra Nayak .enable_mask = BIT(4), 74c99e515aSRajendra Nayak .hw.init = &(struct clk_init_data){ 75c99e515aSRajendra Nayak .name = "pll4_vote", 76c99e515aSRajendra Nayak .parent_names = (const char *[]){ "pll4" }, 77c99e515aSRajendra Nayak .num_parents = 1, 78c99e515aSRajendra Nayak .ops = &clk_pll_vote_ops, 79c99e515aSRajendra Nayak }, 80c99e515aSRajendra Nayak }; 81c99e515aSRajendra Nayak 8224d8fba4SKumar Gala static struct clk_pll pll8 = { 8324d8fba4SKumar Gala .l_reg = 0x3144, 8424d8fba4SKumar Gala .m_reg = 0x3148, 8524d8fba4SKumar Gala .n_reg = 0x314c, 8624d8fba4SKumar Gala .config_reg = 0x3154, 8724d8fba4SKumar Gala .mode_reg = 0x3140, 8824d8fba4SKumar Gala .status_reg = 0x3158, 8924d8fba4SKumar Gala .status_bit = 16, 9024d8fba4SKumar Gala .clkr.hw.init = &(struct clk_init_data){ 9124d8fba4SKumar Gala .name = "pll8", 9224d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 9324d8fba4SKumar Gala .num_parents = 1, 9424d8fba4SKumar Gala .ops = &clk_pll_ops, 9524d8fba4SKumar Gala }, 9624d8fba4SKumar Gala }; 9724d8fba4SKumar Gala 9824d8fba4SKumar Gala static struct clk_regmap pll8_vote = { 9924d8fba4SKumar Gala .enable_reg = 0x34c0, 10024d8fba4SKumar Gala .enable_mask = BIT(8), 10124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 10224d8fba4SKumar Gala .name = "pll8_vote", 10324d8fba4SKumar Gala .parent_names = (const char *[]){ "pll8" }, 10424d8fba4SKumar Gala .num_parents = 1, 10524d8fba4SKumar Gala .ops = &clk_pll_vote_ops, 10624d8fba4SKumar Gala }, 10724d8fba4SKumar Gala }; 10824d8fba4SKumar Gala 1091f79131bSStephen Boyd static struct hfpll_data hfpll0_data = { 1101f79131bSStephen Boyd .mode_reg = 0x3200, 1111f79131bSStephen Boyd .l_reg = 0x3208, 1121f79131bSStephen Boyd .m_reg = 0x320c, 1131f79131bSStephen Boyd .n_reg = 0x3210, 1141f79131bSStephen Boyd .config_reg = 0x3204, 1151f79131bSStephen Boyd .status_reg = 0x321c, 1161f79131bSStephen Boyd .config_val = 0x7845c665, 1171f79131bSStephen Boyd .droop_reg = 0x3214, 1181f79131bSStephen Boyd .droop_val = 0x0108c000, 1191f79131bSStephen Boyd .min_rate = 600000000UL, 1201f79131bSStephen Boyd .max_rate = 1800000000UL, 1211f79131bSStephen Boyd }; 1221f79131bSStephen Boyd 1231f79131bSStephen Boyd static struct clk_hfpll hfpll0 = { 1241f79131bSStephen Boyd .d = &hfpll0_data, 1251f79131bSStephen Boyd .clkr.hw.init = &(struct clk_init_data){ 1261f79131bSStephen Boyd .parent_names = (const char *[]){ "pxo" }, 1271f79131bSStephen Boyd .num_parents = 1, 1281f79131bSStephen Boyd .name = "hfpll0", 1291f79131bSStephen Boyd .ops = &clk_ops_hfpll, 1301f79131bSStephen Boyd .flags = CLK_IGNORE_UNUSED, 1311f79131bSStephen Boyd }, 1321f79131bSStephen Boyd .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock), 1331f79131bSStephen Boyd }; 1341f79131bSStephen Boyd 1351f79131bSStephen Boyd static struct hfpll_data hfpll1_data = { 1361f79131bSStephen Boyd .mode_reg = 0x3240, 1371f79131bSStephen Boyd .l_reg = 0x3248, 1381f79131bSStephen Boyd .m_reg = 0x324c, 1391f79131bSStephen Boyd .n_reg = 0x3250, 1401f79131bSStephen Boyd .config_reg = 0x3244, 1411f79131bSStephen Boyd .status_reg = 0x325c, 1421f79131bSStephen Boyd .config_val = 0x7845c665, 1431f79131bSStephen Boyd .droop_reg = 0x3314, 1441f79131bSStephen Boyd .droop_val = 0x0108c000, 1451f79131bSStephen Boyd .min_rate = 600000000UL, 1461f79131bSStephen Boyd .max_rate = 1800000000UL, 1471f79131bSStephen Boyd }; 1481f79131bSStephen Boyd 1491f79131bSStephen Boyd static struct clk_hfpll hfpll1 = { 1501f79131bSStephen Boyd .d = &hfpll1_data, 1511f79131bSStephen Boyd .clkr.hw.init = &(struct clk_init_data){ 1521f79131bSStephen Boyd .parent_names = (const char *[]){ "pxo" }, 1531f79131bSStephen Boyd .num_parents = 1, 1541f79131bSStephen Boyd .name = "hfpll1", 1551f79131bSStephen Boyd .ops = &clk_ops_hfpll, 1561f79131bSStephen Boyd .flags = CLK_IGNORE_UNUSED, 1571f79131bSStephen Boyd }, 1581f79131bSStephen Boyd .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock), 1591f79131bSStephen Boyd }; 1601f79131bSStephen Boyd 1611f79131bSStephen Boyd static struct hfpll_data hfpll_l2_data = { 1621f79131bSStephen Boyd .mode_reg = 0x3300, 1631f79131bSStephen Boyd .l_reg = 0x3308, 1641f79131bSStephen Boyd .m_reg = 0x330c, 1651f79131bSStephen Boyd .n_reg = 0x3310, 1661f79131bSStephen Boyd .config_reg = 0x3304, 1671f79131bSStephen Boyd .status_reg = 0x331c, 1681f79131bSStephen Boyd .config_val = 0x7845c665, 1691f79131bSStephen Boyd .droop_reg = 0x3314, 1701f79131bSStephen Boyd .droop_val = 0x0108c000, 1711f79131bSStephen Boyd .min_rate = 600000000UL, 1721f79131bSStephen Boyd .max_rate = 1800000000UL, 1731f79131bSStephen Boyd }; 1741f79131bSStephen Boyd 1751f79131bSStephen Boyd static struct clk_hfpll hfpll_l2 = { 1761f79131bSStephen Boyd .d = &hfpll_l2_data, 1771f79131bSStephen Boyd .clkr.hw.init = &(struct clk_init_data){ 1781f79131bSStephen Boyd .parent_names = (const char *[]){ "pxo" }, 1791f79131bSStephen Boyd .num_parents = 1, 1801f79131bSStephen Boyd .name = "hfpll_l2", 1811f79131bSStephen Boyd .ops = &clk_ops_hfpll, 1821f79131bSStephen Boyd .flags = CLK_IGNORE_UNUSED, 1831f79131bSStephen Boyd }, 1841f79131bSStephen Boyd .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock), 1851f79131bSStephen Boyd }; 1861f79131bSStephen Boyd 18724d8fba4SKumar Gala static struct clk_pll pll14 = { 18824d8fba4SKumar Gala .l_reg = 0x31c4, 18924d8fba4SKumar Gala .m_reg = 0x31c8, 19024d8fba4SKumar Gala .n_reg = 0x31cc, 19124d8fba4SKumar Gala .config_reg = 0x31d4, 19224d8fba4SKumar Gala .mode_reg = 0x31c0, 19324d8fba4SKumar Gala .status_reg = 0x31d8, 19424d8fba4SKumar Gala .status_bit = 16, 19524d8fba4SKumar Gala .clkr.hw.init = &(struct clk_init_data){ 19624d8fba4SKumar Gala .name = "pll14", 19724d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 19824d8fba4SKumar Gala .num_parents = 1, 19924d8fba4SKumar Gala .ops = &clk_pll_ops, 20024d8fba4SKumar Gala }, 20124d8fba4SKumar Gala }; 20224d8fba4SKumar Gala 20324d8fba4SKumar Gala static struct clk_regmap pll14_vote = { 20424d8fba4SKumar Gala .enable_reg = 0x34c0, 20524d8fba4SKumar Gala .enable_mask = BIT(14), 20624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 20724d8fba4SKumar Gala .name = "pll14_vote", 20824d8fba4SKumar Gala .parent_names = (const char *[]){ "pll14" }, 20924d8fba4SKumar Gala .num_parents = 1, 21024d8fba4SKumar Gala .ops = &clk_pll_vote_ops, 21124d8fba4SKumar Gala }, 21224d8fba4SKumar Gala }; 21324d8fba4SKumar Gala 214f7b81d67SStephen Boyd #define NSS_PLL_RATE(f, _l, _m, _n, i) \ 215f7b81d67SStephen Boyd { \ 216f7b81d67SStephen Boyd .freq = f, \ 217f7b81d67SStephen Boyd .l = _l, \ 218f7b81d67SStephen Boyd .m = _m, \ 219f7b81d67SStephen Boyd .n = _n, \ 220f7b81d67SStephen Boyd .ibits = i, \ 221f7b81d67SStephen Boyd } 222f7b81d67SStephen Boyd 223f7b81d67SStephen Boyd static struct pll_freq_tbl pll18_freq_tbl[] = { 224f7b81d67SStephen Boyd NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625), 225f7b81d67SStephen Boyd NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625), 226f7b81d67SStephen Boyd }; 227f7b81d67SStephen Boyd 228f7b81d67SStephen Boyd static struct clk_pll pll18 = { 229f7b81d67SStephen Boyd .l_reg = 0x31a4, 230f7b81d67SStephen Boyd .m_reg = 0x31a8, 231f7b81d67SStephen Boyd .n_reg = 0x31ac, 232f7b81d67SStephen Boyd .config_reg = 0x31b4, 233f7b81d67SStephen Boyd .mode_reg = 0x31a0, 234f7b81d67SStephen Boyd .status_reg = 0x31b8, 235f7b81d67SStephen Boyd .status_bit = 16, 236f7b81d67SStephen Boyd .post_div_shift = 16, 237f7b81d67SStephen Boyd .post_div_width = 1, 238f7b81d67SStephen Boyd .freq_tbl = pll18_freq_tbl, 239f7b81d67SStephen Boyd .clkr.hw.init = &(struct clk_init_data){ 240f7b81d67SStephen Boyd .name = "pll18", 241f7b81d67SStephen Boyd .parent_names = (const char *[]){ "pxo" }, 242f7b81d67SStephen Boyd .num_parents = 1, 243f7b81d67SStephen Boyd .ops = &clk_pll_ops, 244f7b81d67SStephen Boyd }, 245f7b81d67SStephen Boyd }; 246f7b81d67SStephen Boyd 247293d2e97SGeorgi Djakov enum { 248293d2e97SGeorgi Djakov P_PXO, 249293d2e97SGeorgi Djakov P_PLL8, 250293d2e97SGeorgi Djakov P_PLL3, 251293d2e97SGeorgi Djakov P_PLL0, 252293d2e97SGeorgi Djakov P_CXO, 253f7b81d67SStephen Boyd P_PLL14, 254f7b81d67SStephen Boyd P_PLL18, 255293d2e97SGeorgi Djakov }; 25624d8fba4SKumar Gala 257293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_map[] = { 258293d2e97SGeorgi Djakov { P_PXO, 0 }, 259293d2e97SGeorgi Djakov { P_PLL8, 3 } 26024d8fba4SKumar Gala }; 26124d8fba4SKumar Gala 262adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll8[] = { 26324d8fba4SKumar Gala "pxo", 26424d8fba4SKumar Gala "pll8_vote", 26524d8fba4SKumar Gala }; 26624d8fba4SKumar Gala 267293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_cxo_map[] = { 268293d2e97SGeorgi Djakov { P_PXO, 0 }, 269293d2e97SGeorgi Djakov { P_PLL8, 3 }, 270293d2e97SGeorgi Djakov { P_CXO, 5 } 27124d8fba4SKumar Gala }; 27224d8fba4SKumar Gala 273adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll8_cxo[] = { 27424d8fba4SKumar Gala "pxo", 27524d8fba4SKumar Gala "pll8_vote", 27624d8fba4SKumar Gala "cxo", 27724d8fba4SKumar Gala }; 27824d8fba4SKumar Gala 279293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_map[] = { 280293d2e97SGeorgi Djakov { P_PXO, 0 }, 281293d2e97SGeorgi Djakov { P_PLL3, 1 } 28224d8fba4SKumar Gala }; 28324d8fba4SKumar Gala 284293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_sata_map[] = { 285293d2e97SGeorgi Djakov { P_PXO, 0 }, 286293d2e97SGeorgi Djakov { P_PLL3, 6 } 28724d8fba4SKumar Gala }; 28824d8fba4SKumar Gala 289adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll3[] = { 29024d8fba4SKumar Gala "pxo", 29124d8fba4SKumar Gala "pll3", 29224d8fba4SKumar Gala }; 29324d8fba4SKumar Gala 294*e95e8253SAnsuel Smith static const struct parent_map gcc_pxo_pll8_pll0_map[] = { 295293d2e97SGeorgi Djakov { P_PXO, 0 }, 296293d2e97SGeorgi Djakov { P_PLL8, 3 }, 297293d2e97SGeorgi Djakov { P_PLL0, 2 } 29824d8fba4SKumar Gala }; 29924d8fba4SKumar Gala 300*e95e8253SAnsuel Smith static const char * const gcc_pxo_pll8_pll0[] = { 30124d8fba4SKumar Gala "pxo", 30224d8fba4SKumar Gala "pll8_vote", 303dc1b3f65SAndy Gross "pll0_vote", 30424d8fba4SKumar Gala }; 30524d8fba4SKumar Gala 306f7b81d67SStephen Boyd static const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = { 307f7b81d67SStephen Boyd { P_PXO, 0 }, 308f7b81d67SStephen Boyd { P_PLL8, 4 }, 309f7b81d67SStephen Boyd { P_PLL0, 2 }, 310f7b81d67SStephen Boyd { P_PLL14, 5 }, 311f7b81d67SStephen Boyd { P_PLL18, 1 } 312f7b81d67SStephen Boyd }; 313f7b81d67SStephen Boyd 314adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll8_pll14_pll18_pll0[] = { 315f7b81d67SStephen Boyd "pxo", 316f7b81d67SStephen Boyd "pll8_vote", 317f7b81d67SStephen Boyd "pll0_vote", 318f7b81d67SStephen Boyd "pll14", 319f7b81d67SStephen Boyd "pll18", 320f7b81d67SStephen Boyd }; 321f7b81d67SStephen Boyd 32224d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_uart[] = { 32324d8fba4SKumar Gala { 1843200, P_PLL8, 2, 6, 625 }, 32424d8fba4SKumar Gala { 3686400, P_PLL8, 2, 12, 625 }, 32524d8fba4SKumar Gala { 7372800, P_PLL8, 2, 24, 625 }, 32624d8fba4SKumar Gala { 14745600, P_PLL8, 2, 48, 625 }, 32724d8fba4SKumar Gala { 16000000, P_PLL8, 4, 1, 6 }, 32824d8fba4SKumar Gala { 24000000, P_PLL8, 4, 1, 4 }, 32924d8fba4SKumar Gala { 32000000, P_PLL8, 4, 1, 3 }, 33024d8fba4SKumar Gala { 40000000, P_PLL8, 1, 5, 48 }, 33124d8fba4SKumar Gala { 46400000, P_PLL8, 1, 29, 240 }, 33224d8fba4SKumar Gala { 48000000, P_PLL8, 4, 1, 2 }, 33324d8fba4SKumar Gala { 51200000, P_PLL8, 1, 2, 15 }, 33424d8fba4SKumar Gala { 56000000, P_PLL8, 1, 7, 48 }, 33524d8fba4SKumar Gala { 58982400, P_PLL8, 1, 96, 625 }, 33624d8fba4SKumar Gala { 64000000, P_PLL8, 2, 1, 3 }, 33724d8fba4SKumar Gala { } 33824d8fba4SKumar Gala }; 33924d8fba4SKumar Gala 34024d8fba4SKumar Gala static struct clk_rcg gsbi1_uart_src = { 34124d8fba4SKumar Gala .ns_reg = 0x29d4, 34224d8fba4SKumar Gala .md_reg = 0x29d0, 34324d8fba4SKumar Gala .mn = { 34424d8fba4SKumar Gala .mnctr_en_bit = 8, 34524d8fba4SKumar Gala .mnctr_reset_bit = 7, 34624d8fba4SKumar Gala .mnctr_mode_shift = 5, 34724d8fba4SKumar Gala .n_val_shift = 16, 34824d8fba4SKumar Gala .m_val_shift = 16, 34924d8fba4SKumar Gala .width = 16, 35024d8fba4SKumar Gala }, 35124d8fba4SKumar Gala .p = { 35224d8fba4SKumar Gala .pre_div_shift = 3, 35324d8fba4SKumar Gala .pre_div_width = 2, 35424d8fba4SKumar Gala }, 35524d8fba4SKumar Gala .s = { 35624d8fba4SKumar Gala .src_sel_shift = 0, 35724d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 35824d8fba4SKumar Gala }, 35924d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 36024d8fba4SKumar Gala .clkr = { 36124d8fba4SKumar Gala .enable_reg = 0x29d4, 36224d8fba4SKumar Gala .enable_mask = BIT(11), 36324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 36424d8fba4SKumar Gala .name = "gsbi1_uart_src", 36524d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 36624d8fba4SKumar Gala .num_parents = 2, 36724d8fba4SKumar Gala .ops = &clk_rcg_ops, 36824d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 36924d8fba4SKumar Gala }, 37024d8fba4SKumar Gala }, 37124d8fba4SKumar Gala }; 37224d8fba4SKumar Gala 37324d8fba4SKumar Gala static struct clk_branch gsbi1_uart_clk = { 37424d8fba4SKumar Gala .halt_reg = 0x2fcc, 37524d8fba4SKumar Gala .halt_bit = 12, 37624d8fba4SKumar Gala .clkr = { 37724d8fba4SKumar Gala .enable_reg = 0x29d4, 37824d8fba4SKumar Gala .enable_mask = BIT(9), 37924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 38024d8fba4SKumar Gala .name = "gsbi1_uart_clk", 38124d8fba4SKumar Gala .parent_names = (const char *[]){ 38224d8fba4SKumar Gala "gsbi1_uart_src", 38324d8fba4SKumar Gala }, 38424d8fba4SKumar Gala .num_parents = 1, 38524d8fba4SKumar Gala .ops = &clk_branch_ops, 38624d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 38724d8fba4SKumar Gala }, 38824d8fba4SKumar Gala }, 38924d8fba4SKumar Gala }; 39024d8fba4SKumar Gala 39124d8fba4SKumar Gala static struct clk_rcg gsbi2_uart_src = { 39224d8fba4SKumar Gala .ns_reg = 0x29f4, 39324d8fba4SKumar Gala .md_reg = 0x29f0, 39424d8fba4SKumar Gala .mn = { 39524d8fba4SKumar Gala .mnctr_en_bit = 8, 39624d8fba4SKumar Gala .mnctr_reset_bit = 7, 39724d8fba4SKumar Gala .mnctr_mode_shift = 5, 39824d8fba4SKumar Gala .n_val_shift = 16, 39924d8fba4SKumar Gala .m_val_shift = 16, 40024d8fba4SKumar Gala .width = 16, 40124d8fba4SKumar Gala }, 40224d8fba4SKumar Gala .p = { 40324d8fba4SKumar Gala .pre_div_shift = 3, 40424d8fba4SKumar Gala .pre_div_width = 2, 40524d8fba4SKumar Gala }, 40624d8fba4SKumar Gala .s = { 40724d8fba4SKumar Gala .src_sel_shift = 0, 40824d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 40924d8fba4SKumar Gala }, 41024d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 41124d8fba4SKumar Gala .clkr = { 41224d8fba4SKumar Gala .enable_reg = 0x29f4, 41324d8fba4SKumar Gala .enable_mask = BIT(11), 41424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 41524d8fba4SKumar Gala .name = "gsbi2_uart_src", 41624d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 41724d8fba4SKumar Gala .num_parents = 2, 41824d8fba4SKumar Gala .ops = &clk_rcg_ops, 41924d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 42024d8fba4SKumar Gala }, 42124d8fba4SKumar Gala }, 42224d8fba4SKumar Gala }; 42324d8fba4SKumar Gala 42424d8fba4SKumar Gala static struct clk_branch gsbi2_uart_clk = { 42524d8fba4SKumar Gala .halt_reg = 0x2fcc, 42624d8fba4SKumar Gala .halt_bit = 8, 42724d8fba4SKumar Gala .clkr = { 42824d8fba4SKumar Gala .enable_reg = 0x29f4, 42924d8fba4SKumar Gala .enable_mask = BIT(9), 43024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 43124d8fba4SKumar Gala .name = "gsbi2_uart_clk", 43224d8fba4SKumar Gala .parent_names = (const char *[]){ 43324d8fba4SKumar Gala "gsbi2_uart_src", 43424d8fba4SKumar Gala }, 43524d8fba4SKumar Gala .num_parents = 1, 43624d8fba4SKumar Gala .ops = &clk_branch_ops, 43724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 43824d8fba4SKumar Gala }, 43924d8fba4SKumar Gala }, 44024d8fba4SKumar Gala }; 44124d8fba4SKumar Gala 44224d8fba4SKumar Gala static struct clk_rcg gsbi4_uart_src = { 44324d8fba4SKumar Gala .ns_reg = 0x2a34, 44424d8fba4SKumar Gala .md_reg = 0x2a30, 44524d8fba4SKumar Gala .mn = { 44624d8fba4SKumar Gala .mnctr_en_bit = 8, 44724d8fba4SKumar Gala .mnctr_reset_bit = 7, 44824d8fba4SKumar Gala .mnctr_mode_shift = 5, 44924d8fba4SKumar Gala .n_val_shift = 16, 45024d8fba4SKumar Gala .m_val_shift = 16, 45124d8fba4SKumar Gala .width = 16, 45224d8fba4SKumar Gala }, 45324d8fba4SKumar Gala .p = { 45424d8fba4SKumar Gala .pre_div_shift = 3, 45524d8fba4SKumar Gala .pre_div_width = 2, 45624d8fba4SKumar Gala }, 45724d8fba4SKumar Gala .s = { 45824d8fba4SKumar Gala .src_sel_shift = 0, 45924d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 46024d8fba4SKumar Gala }, 46124d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 46224d8fba4SKumar Gala .clkr = { 46324d8fba4SKumar Gala .enable_reg = 0x2a34, 46424d8fba4SKumar Gala .enable_mask = BIT(11), 46524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 46624d8fba4SKumar Gala .name = "gsbi4_uart_src", 46724d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 46824d8fba4SKumar Gala .num_parents = 2, 46924d8fba4SKumar Gala .ops = &clk_rcg_ops, 47024d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 47124d8fba4SKumar Gala }, 47224d8fba4SKumar Gala }, 47324d8fba4SKumar Gala }; 47424d8fba4SKumar Gala 47524d8fba4SKumar Gala static struct clk_branch gsbi4_uart_clk = { 47624d8fba4SKumar Gala .halt_reg = 0x2fd0, 47724d8fba4SKumar Gala .halt_bit = 26, 47824d8fba4SKumar Gala .clkr = { 47924d8fba4SKumar Gala .enable_reg = 0x2a34, 48024d8fba4SKumar Gala .enable_mask = BIT(9), 48124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 48224d8fba4SKumar Gala .name = "gsbi4_uart_clk", 48324d8fba4SKumar Gala .parent_names = (const char *[]){ 48424d8fba4SKumar Gala "gsbi4_uart_src", 48524d8fba4SKumar Gala }, 48624d8fba4SKumar Gala .num_parents = 1, 48724d8fba4SKumar Gala .ops = &clk_branch_ops, 48824d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 48924d8fba4SKumar Gala }, 49024d8fba4SKumar Gala }, 49124d8fba4SKumar Gala }; 49224d8fba4SKumar Gala 49324d8fba4SKumar Gala static struct clk_rcg gsbi5_uart_src = { 49424d8fba4SKumar Gala .ns_reg = 0x2a54, 49524d8fba4SKumar Gala .md_reg = 0x2a50, 49624d8fba4SKumar Gala .mn = { 49724d8fba4SKumar Gala .mnctr_en_bit = 8, 49824d8fba4SKumar Gala .mnctr_reset_bit = 7, 49924d8fba4SKumar Gala .mnctr_mode_shift = 5, 50024d8fba4SKumar Gala .n_val_shift = 16, 50124d8fba4SKumar Gala .m_val_shift = 16, 50224d8fba4SKumar Gala .width = 16, 50324d8fba4SKumar Gala }, 50424d8fba4SKumar Gala .p = { 50524d8fba4SKumar Gala .pre_div_shift = 3, 50624d8fba4SKumar Gala .pre_div_width = 2, 50724d8fba4SKumar Gala }, 50824d8fba4SKumar Gala .s = { 50924d8fba4SKumar Gala .src_sel_shift = 0, 51024d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 51124d8fba4SKumar Gala }, 51224d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 51324d8fba4SKumar Gala .clkr = { 51424d8fba4SKumar Gala .enable_reg = 0x2a54, 51524d8fba4SKumar Gala .enable_mask = BIT(11), 51624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 51724d8fba4SKumar Gala .name = "gsbi5_uart_src", 51824d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 51924d8fba4SKumar Gala .num_parents = 2, 52024d8fba4SKumar Gala .ops = &clk_rcg_ops, 52124d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 52224d8fba4SKumar Gala }, 52324d8fba4SKumar Gala }, 52424d8fba4SKumar Gala }; 52524d8fba4SKumar Gala 52624d8fba4SKumar Gala static struct clk_branch gsbi5_uart_clk = { 52724d8fba4SKumar Gala .halt_reg = 0x2fd0, 52824d8fba4SKumar Gala .halt_bit = 22, 52924d8fba4SKumar Gala .clkr = { 53024d8fba4SKumar Gala .enable_reg = 0x2a54, 53124d8fba4SKumar Gala .enable_mask = BIT(9), 53224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 53324d8fba4SKumar Gala .name = "gsbi5_uart_clk", 53424d8fba4SKumar Gala .parent_names = (const char *[]){ 53524d8fba4SKumar Gala "gsbi5_uart_src", 53624d8fba4SKumar Gala }, 53724d8fba4SKumar Gala .num_parents = 1, 53824d8fba4SKumar Gala .ops = &clk_branch_ops, 53924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 54024d8fba4SKumar Gala }, 54124d8fba4SKumar Gala }, 54224d8fba4SKumar Gala }; 54324d8fba4SKumar Gala 54424d8fba4SKumar Gala static struct clk_rcg gsbi6_uart_src = { 54524d8fba4SKumar Gala .ns_reg = 0x2a74, 54624d8fba4SKumar Gala .md_reg = 0x2a70, 54724d8fba4SKumar Gala .mn = { 54824d8fba4SKumar Gala .mnctr_en_bit = 8, 54924d8fba4SKumar Gala .mnctr_reset_bit = 7, 55024d8fba4SKumar Gala .mnctr_mode_shift = 5, 55124d8fba4SKumar Gala .n_val_shift = 16, 55224d8fba4SKumar Gala .m_val_shift = 16, 55324d8fba4SKumar Gala .width = 16, 55424d8fba4SKumar Gala }, 55524d8fba4SKumar Gala .p = { 55624d8fba4SKumar Gala .pre_div_shift = 3, 55724d8fba4SKumar Gala .pre_div_width = 2, 55824d8fba4SKumar Gala }, 55924d8fba4SKumar Gala .s = { 56024d8fba4SKumar Gala .src_sel_shift = 0, 56124d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 56224d8fba4SKumar Gala }, 56324d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 56424d8fba4SKumar Gala .clkr = { 56524d8fba4SKumar Gala .enable_reg = 0x2a74, 56624d8fba4SKumar Gala .enable_mask = BIT(11), 56724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 56824d8fba4SKumar Gala .name = "gsbi6_uart_src", 56924d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 57024d8fba4SKumar Gala .num_parents = 2, 57124d8fba4SKumar Gala .ops = &clk_rcg_ops, 57224d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 57324d8fba4SKumar Gala }, 57424d8fba4SKumar Gala }, 57524d8fba4SKumar Gala }; 57624d8fba4SKumar Gala 57724d8fba4SKumar Gala static struct clk_branch gsbi6_uart_clk = { 57824d8fba4SKumar Gala .halt_reg = 0x2fd0, 57924d8fba4SKumar Gala .halt_bit = 18, 58024d8fba4SKumar Gala .clkr = { 58124d8fba4SKumar Gala .enable_reg = 0x2a74, 58224d8fba4SKumar Gala .enable_mask = BIT(9), 58324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 58424d8fba4SKumar Gala .name = "gsbi6_uart_clk", 58524d8fba4SKumar Gala .parent_names = (const char *[]){ 58624d8fba4SKumar Gala "gsbi6_uart_src", 58724d8fba4SKumar Gala }, 58824d8fba4SKumar Gala .num_parents = 1, 58924d8fba4SKumar Gala .ops = &clk_branch_ops, 59024d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 59124d8fba4SKumar Gala }, 59224d8fba4SKumar Gala }, 59324d8fba4SKumar Gala }; 59424d8fba4SKumar Gala 59524d8fba4SKumar Gala static struct clk_rcg gsbi7_uart_src = { 59624d8fba4SKumar Gala .ns_reg = 0x2a94, 59724d8fba4SKumar Gala .md_reg = 0x2a90, 59824d8fba4SKumar Gala .mn = { 59924d8fba4SKumar Gala .mnctr_en_bit = 8, 60024d8fba4SKumar Gala .mnctr_reset_bit = 7, 60124d8fba4SKumar Gala .mnctr_mode_shift = 5, 60224d8fba4SKumar Gala .n_val_shift = 16, 60324d8fba4SKumar Gala .m_val_shift = 16, 60424d8fba4SKumar Gala .width = 16, 60524d8fba4SKumar Gala }, 60624d8fba4SKumar Gala .p = { 60724d8fba4SKumar Gala .pre_div_shift = 3, 60824d8fba4SKumar Gala .pre_div_width = 2, 60924d8fba4SKumar Gala }, 61024d8fba4SKumar Gala .s = { 61124d8fba4SKumar Gala .src_sel_shift = 0, 61224d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 61324d8fba4SKumar Gala }, 61424d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 61524d8fba4SKumar Gala .clkr = { 61624d8fba4SKumar Gala .enable_reg = 0x2a94, 61724d8fba4SKumar Gala .enable_mask = BIT(11), 61824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 61924d8fba4SKumar Gala .name = "gsbi7_uart_src", 62024d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 62124d8fba4SKumar Gala .num_parents = 2, 62224d8fba4SKumar Gala .ops = &clk_rcg_ops, 62324d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 62424d8fba4SKumar Gala }, 62524d8fba4SKumar Gala }, 62624d8fba4SKumar Gala }; 62724d8fba4SKumar Gala 62824d8fba4SKumar Gala static struct clk_branch gsbi7_uart_clk = { 62924d8fba4SKumar Gala .halt_reg = 0x2fd0, 63024d8fba4SKumar Gala .halt_bit = 14, 63124d8fba4SKumar Gala .clkr = { 63224d8fba4SKumar Gala .enable_reg = 0x2a94, 63324d8fba4SKumar Gala .enable_mask = BIT(9), 63424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 63524d8fba4SKumar Gala .name = "gsbi7_uart_clk", 63624d8fba4SKumar Gala .parent_names = (const char *[]){ 63724d8fba4SKumar Gala "gsbi7_uart_src", 63824d8fba4SKumar Gala }, 63924d8fba4SKumar Gala .num_parents = 1, 64024d8fba4SKumar Gala .ops = &clk_branch_ops, 64124d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 64224d8fba4SKumar Gala }, 64324d8fba4SKumar Gala }, 64424d8fba4SKumar Gala }; 64524d8fba4SKumar Gala 64624d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_qup[] = { 64724d8fba4SKumar Gala { 1100000, P_PXO, 1, 2, 49 }, 64824d8fba4SKumar Gala { 5400000, P_PXO, 1, 1, 5 }, 64924d8fba4SKumar Gala { 10800000, P_PXO, 1, 2, 5 }, 65024d8fba4SKumar Gala { 15060000, P_PLL8, 1, 2, 51 }, 65124d8fba4SKumar Gala { 24000000, P_PLL8, 4, 1, 4 }, 6520bf0ff82SStephen Boyd { 25000000, P_PXO, 1, 0, 0 }, 65324d8fba4SKumar Gala { 25600000, P_PLL8, 1, 1, 15 }, 65424d8fba4SKumar Gala { 48000000, P_PLL8, 4, 1, 2 }, 65524d8fba4SKumar Gala { 51200000, P_PLL8, 1, 2, 15 }, 65624d8fba4SKumar Gala { } 65724d8fba4SKumar Gala }; 65824d8fba4SKumar Gala 65924d8fba4SKumar Gala static struct clk_rcg gsbi1_qup_src = { 66024d8fba4SKumar Gala .ns_reg = 0x29cc, 66124d8fba4SKumar Gala .md_reg = 0x29c8, 66224d8fba4SKumar Gala .mn = { 66324d8fba4SKumar Gala .mnctr_en_bit = 8, 66424d8fba4SKumar Gala .mnctr_reset_bit = 7, 66524d8fba4SKumar Gala .mnctr_mode_shift = 5, 66624d8fba4SKumar Gala .n_val_shift = 16, 66724d8fba4SKumar Gala .m_val_shift = 16, 66824d8fba4SKumar Gala .width = 8, 66924d8fba4SKumar Gala }, 67024d8fba4SKumar Gala .p = { 67124d8fba4SKumar Gala .pre_div_shift = 3, 67224d8fba4SKumar Gala .pre_div_width = 2, 67324d8fba4SKumar Gala }, 67424d8fba4SKumar Gala .s = { 67524d8fba4SKumar Gala .src_sel_shift = 0, 67624d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 67724d8fba4SKumar Gala }, 67824d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 67924d8fba4SKumar Gala .clkr = { 68024d8fba4SKumar Gala .enable_reg = 0x29cc, 68124d8fba4SKumar Gala .enable_mask = BIT(11), 68224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 68324d8fba4SKumar Gala .name = "gsbi1_qup_src", 68424d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 68524d8fba4SKumar Gala .num_parents = 2, 68624d8fba4SKumar Gala .ops = &clk_rcg_ops, 68724d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 68824d8fba4SKumar Gala }, 68924d8fba4SKumar Gala }, 69024d8fba4SKumar Gala }; 69124d8fba4SKumar Gala 69224d8fba4SKumar Gala static struct clk_branch gsbi1_qup_clk = { 69324d8fba4SKumar Gala .halt_reg = 0x2fcc, 69424d8fba4SKumar Gala .halt_bit = 11, 69524d8fba4SKumar Gala .clkr = { 69624d8fba4SKumar Gala .enable_reg = 0x29cc, 69724d8fba4SKumar Gala .enable_mask = BIT(9), 69824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 69924d8fba4SKumar Gala .name = "gsbi1_qup_clk", 70024d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi1_qup_src" }, 70124d8fba4SKumar Gala .num_parents = 1, 70224d8fba4SKumar Gala .ops = &clk_branch_ops, 70324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 70424d8fba4SKumar Gala }, 70524d8fba4SKumar Gala }, 70624d8fba4SKumar Gala }; 70724d8fba4SKumar Gala 70824d8fba4SKumar Gala static struct clk_rcg gsbi2_qup_src = { 70924d8fba4SKumar Gala .ns_reg = 0x29ec, 71024d8fba4SKumar Gala .md_reg = 0x29e8, 71124d8fba4SKumar Gala .mn = { 71224d8fba4SKumar Gala .mnctr_en_bit = 8, 71324d8fba4SKumar Gala .mnctr_reset_bit = 7, 71424d8fba4SKumar Gala .mnctr_mode_shift = 5, 71524d8fba4SKumar Gala .n_val_shift = 16, 71624d8fba4SKumar Gala .m_val_shift = 16, 71724d8fba4SKumar Gala .width = 8, 71824d8fba4SKumar Gala }, 71924d8fba4SKumar Gala .p = { 72024d8fba4SKumar Gala .pre_div_shift = 3, 72124d8fba4SKumar Gala .pre_div_width = 2, 72224d8fba4SKumar Gala }, 72324d8fba4SKumar Gala .s = { 72424d8fba4SKumar Gala .src_sel_shift = 0, 72524d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 72624d8fba4SKumar Gala }, 72724d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 72824d8fba4SKumar Gala .clkr = { 72924d8fba4SKumar Gala .enable_reg = 0x29ec, 73024d8fba4SKumar Gala .enable_mask = BIT(11), 73124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 73224d8fba4SKumar Gala .name = "gsbi2_qup_src", 73324d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 73424d8fba4SKumar Gala .num_parents = 2, 73524d8fba4SKumar Gala .ops = &clk_rcg_ops, 73624d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 73724d8fba4SKumar Gala }, 73824d8fba4SKumar Gala }, 73924d8fba4SKumar Gala }; 74024d8fba4SKumar Gala 74124d8fba4SKumar Gala static struct clk_branch gsbi2_qup_clk = { 74224d8fba4SKumar Gala .halt_reg = 0x2fcc, 74324d8fba4SKumar Gala .halt_bit = 6, 74424d8fba4SKumar Gala .clkr = { 74524d8fba4SKumar Gala .enable_reg = 0x29ec, 74624d8fba4SKumar Gala .enable_mask = BIT(9), 74724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 74824d8fba4SKumar Gala .name = "gsbi2_qup_clk", 74924d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi2_qup_src" }, 75024d8fba4SKumar Gala .num_parents = 1, 75124d8fba4SKumar Gala .ops = &clk_branch_ops, 75224d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 75324d8fba4SKumar Gala }, 75424d8fba4SKumar Gala }, 75524d8fba4SKumar Gala }; 75624d8fba4SKumar Gala 75724d8fba4SKumar Gala static struct clk_rcg gsbi4_qup_src = { 75824d8fba4SKumar Gala .ns_reg = 0x2a2c, 75924d8fba4SKumar Gala .md_reg = 0x2a28, 76024d8fba4SKumar Gala .mn = { 76124d8fba4SKumar Gala .mnctr_en_bit = 8, 76224d8fba4SKumar Gala .mnctr_reset_bit = 7, 76324d8fba4SKumar Gala .mnctr_mode_shift = 5, 76424d8fba4SKumar Gala .n_val_shift = 16, 76524d8fba4SKumar Gala .m_val_shift = 16, 76624d8fba4SKumar Gala .width = 8, 76724d8fba4SKumar Gala }, 76824d8fba4SKumar Gala .p = { 76924d8fba4SKumar Gala .pre_div_shift = 3, 77024d8fba4SKumar Gala .pre_div_width = 2, 77124d8fba4SKumar Gala }, 77224d8fba4SKumar Gala .s = { 77324d8fba4SKumar Gala .src_sel_shift = 0, 77424d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 77524d8fba4SKumar Gala }, 77624d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 77724d8fba4SKumar Gala .clkr = { 77824d8fba4SKumar Gala .enable_reg = 0x2a2c, 77924d8fba4SKumar Gala .enable_mask = BIT(11), 78024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 78124d8fba4SKumar Gala .name = "gsbi4_qup_src", 78224d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 78324d8fba4SKumar Gala .num_parents = 2, 78424d8fba4SKumar Gala .ops = &clk_rcg_ops, 78524d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 78624d8fba4SKumar Gala }, 78724d8fba4SKumar Gala }, 78824d8fba4SKumar Gala }; 78924d8fba4SKumar Gala 79024d8fba4SKumar Gala static struct clk_branch gsbi4_qup_clk = { 79124d8fba4SKumar Gala .halt_reg = 0x2fd0, 79224d8fba4SKumar Gala .halt_bit = 24, 79324d8fba4SKumar Gala .clkr = { 79424d8fba4SKumar Gala .enable_reg = 0x2a2c, 79524d8fba4SKumar Gala .enable_mask = BIT(9), 79624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 79724d8fba4SKumar Gala .name = "gsbi4_qup_clk", 79824d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi4_qup_src" }, 79924d8fba4SKumar Gala .num_parents = 1, 80024d8fba4SKumar Gala .ops = &clk_branch_ops, 80124d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 80224d8fba4SKumar Gala }, 80324d8fba4SKumar Gala }, 80424d8fba4SKumar Gala }; 80524d8fba4SKumar Gala 80624d8fba4SKumar Gala static struct clk_rcg gsbi5_qup_src = { 80724d8fba4SKumar Gala .ns_reg = 0x2a4c, 80824d8fba4SKumar Gala .md_reg = 0x2a48, 80924d8fba4SKumar Gala .mn = { 81024d8fba4SKumar Gala .mnctr_en_bit = 8, 81124d8fba4SKumar Gala .mnctr_reset_bit = 7, 81224d8fba4SKumar Gala .mnctr_mode_shift = 5, 81324d8fba4SKumar Gala .n_val_shift = 16, 81424d8fba4SKumar Gala .m_val_shift = 16, 81524d8fba4SKumar Gala .width = 8, 81624d8fba4SKumar Gala }, 81724d8fba4SKumar Gala .p = { 81824d8fba4SKumar Gala .pre_div_shift = 3, 81924d8fba4SKumar Gala .pre_div_width = 2, 82024d8fba4SKumar Gala }, 82124d8fba4SKumar Gala .s = { 82224d8fba4SKumar Gala .src_sel_shift = 0, 82324d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 82424d8fba4SKumar Gala }, 82524d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 82624d8fba4SKumar Gala .clkr = { 82724d8fba4SKumar Gala .enable_reg = 0x2a4c, 82824d8fba4SKumar Gala .enable_mask = BIT(11), 82924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 83024d8fba4SKumar Gala .name = "gsbi5_qup_src", 83124d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 83224d8fba4SKumar Gala .num_parents = 2, 83324d8fba4SKumar Gala .ops = &clk_rcg_ops, 83424d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 83524d8fba4SKumar Gala }, 83624d8fba4SKumar Gala }, 83724d8fba4SKumar Gala }; 83824d8fba4SKumar Gala 83924d8fba4SKumar Gala static struct clk_branch gsbi5_qup_clk = { 84024d8fba4SKumar Gala .halt_reg = 0x2fd0, 84124d8fba4SKumar Gala .halt_bit = 20, 84224d8fba4SKumar Gala .clkr = { 84324d8fba4SKumar Gala .enable_reg = 0x2a4c, 84424d8fba4SKumar Gala .enable_mask = BIT(9), 84524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 84624d8fba4SKumar Gala .name = "gsbi5_qup_clk", 84724d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi5_qup_src" }, 84824d8fba4SKumar Gala .num_parents = 1, 84924d8fba4SKumar Gala .ops = &clk_branch_ops, 85024d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 85124d8fba4SKumar Gala }, 85224d8fba4SKumar Gala }, 85324d8fba4SKumar Gala }; 85424d8fba4SKumar Gala 85524d8fba4SKumar Gala static struct clk_rcg gsbi6_qup_src = { 85624d8fba4SKumar Gala .ns_reg = 0x2a6c, 85724d8fba4SKumar Gala .md_reg = 0x2a68, 85824d8fba4SKumar Gala .mn = { 85924d8fba4SKumar Gala .mnctr_en_bit = 8, 86024d8fba4SKumar Gala .mnctr_reset_bit = 7, 86124d8fba4SKumar Gala .mnctr_mode_shift = 5, 86224d8fba4SKumar Gala .n_val_shift = 16, 86324d8fba4SKumar Gala .m_val_shift = 16, 86424d8fba4SKumar Gala .width = 8, 86524d8fba4SKumar Gala }, 86624d8fba4SKumar Gala .p = { 86724d8fba4SKumar Gala .pre_div_shift = 3, 86824d8fba4SKumar Gala .pre_div_width = 2, 86924d8fba4SKumar Gala }, 87024d8fba4SKumar Gala .s = { 87124d8fba4SKumar Gala .src_sel_shift = 0, 87224d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 87324d8fba4SKumar Gala }, 87424d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 87524d8fba4SKumar Gala .clkr = { 87624d8fba4SKumar Gala .enable_reg = 0x2a6c, 87724d8fba4SKumar Gala .enable_mask = BIT(11), 87824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 87924d8fba4SKumar Gala .name = "gsbi6_qup_src", 88024d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 88124d8fba4SKumar Gala .num_parents = 2, 88224d8fba4SKumar Gala .ops = &clk_rcg_ops, 88324d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 88424d8fba4SKumar Gala }, 88524d8fba4SKumar Gala }, 88624d8fba4SKumar Gala }; 88724d8fba4SKumar Gala 88824d8fba4SKumar Gala static struct clk_branch gsbi6_qup_clk = { 88924d8fba4SKumar Gala .halt_reg = 0x2fd0, 89024d8fba4SKumar Gala .halt_bit = 16, 89124d8fba4SKumar Gala .clkr = { 89224d8fba4SKumar Gala .enable_reg = 0x2a6c, 89324d8fba4SKumar Gala .enable_mask = BIT(9), 89424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 89524d8fba4SKumar Gala .name = "gsbi6_qup_clk", 89624d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi6_qup_src" }, 89724d8fba4SKumar Gala .num_parents = 1, 89824d8fba4SKumar Gala .ops = &clk_branch_ops, 89924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 90024d8fba4SKumar Gala }, 90124d8fba4SKumar Gala }, 90224d8fba4SKumar Gala }; 90324d8fba4SKumar Gala 90424d8fba4SKumar Gala static struct clk_rcg gsbi7_qup_src = { 90524d8fba4SKumar Gala .ns_reg = 0x2a8c, 90624d8fba4SKumar Gala .md_reg = 0x2a88, 90724d8fba4SKumar Gala .mn = { 90824d8fba4SKumar Gala .mnctr_en_bit = 8, 90924d8fba4SKumar Gala .mnctr_reset_bit = 7, 91024d8fba4SKumar Gala .mnctr_mode_shift = 5, 91124d8fba4SKumar Gala .n_val_shift = 16, 91224d8fba4SKumar Gala .m_val_shift = 16, 91324d8fba4SKumar Gala .width = 8, 91424d8fba4SKumar Gala }, 91524d8fba4SKumar Gala .p = { 91624d8fba4SKumar Gala .pre_div_shift = 3, 91724d8fba4SKumar Gala .pre_div_width = 2, 91824d8fba4SKumar Gala }, 91924d8fba4SKumar Gala .s = { 92024d8fba4SKumar Gala .src_sel_shift = 0, 92124d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 92224d8fba4SKumar Gala }, 92324d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 92424d8fba4SKumar Gala .clkr = { 92524d8fba4SKumar Gala .enable_reg = 0x2a8c, 92624d8fba4SKumar Gala .enable_mask = BIT(11), 92724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 92824d8fba4SKumar Gala .name = "gsbi7_qup_src", 92924d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 93024d8fba4SKumar Gala .num_parents = 2, 93124d8fba4SKumar Gala .ops = &clk_rcg_ops, 93224d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 93324d8fba4SKumar Gala }, 93424d8fba4SKumar Gala }, 93524d8fba4SKumar Gala }; 93624d8fba4SKumar Gala 93724d8fba4SKumar Gala static struct clk_branch gsbi7_qup_clk = { 93824d8fba4SKumar Gala .halt_reg = 0x2fd0, 93924d8fba4SKumar Gala .halt_bit = 12, 94024d8fba4SKumar Gala .clkr = { 94124d8fba4SKumar Gala .enable_reg = 0x2a8c, 94224d8fba4SKumar Gala .enable_mask = BIT(9), 94324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 94424d8fba4SKumar Gala .name = "gsbi7_qup_clk", 94524d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi7_qup_src" }, 94624d8fba4SKumar Gala .num_parents = 1, 94724d8fba4SKumar Gala .ops = &clk_branch_ops, 94824d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 94924d8fba4SKumar Gala }, 95024d8fba4SKumar Gala }, 95124d8fba4SKumar Gala }; 95224d8fba4SKumar Gala 95324d8fba4SKumar Gala static struct clk_branch gsbi1_h_clk = { 95424d8fba4SKumar Gala .hwcg_reg = 0x29c0, 95524d8fba4SKumar Gala .hwcg_bit = 6, 95624d8fba4SKumar Gala .halt_reg = 0x2fcc, 95724d8fba4SKumar Gala .halt_bit = 13, 95824d8fba4SKumar Gala .clkr = { 95924d8fba4SKumar Gala .enable_reg = 0x29c0, 96024d8fba4SKumar Gala .enable_mask = BIT(4), 96124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 96224d8fba4SKumar Gala .name = "gsbi1_h_clk", 96324d8fba4SKumar Gala .ops = &clk_branch_ops, 96424d8fba4SKumar Gala }, 96524d8fba4SKumar Gala }, 96624d8fba4SKumar Gala }; 96724d8fba4SKumar Gala 96824d8fba4SKumar Gala static struct clk_branch gsbi2_h_clk = { 96924d8fba4SKumar Gala .hwcg_reg = 0x29e0, 97024d8fba4SKumar Gala .hwcg_bit = 6, 97124d8fba4SKumar Gala .halt_reg = 0x2fcc, 97224d8fba4SKumar Gala .halt_bit = 9, 97324d8fba4SKumar Gala .clkr = { 97424d8fba4SKumar Gala .enable_reg = 0x29e0, 97524d8fba4SKumar Gala .enable_mask = BIT(4), 97624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 97724d8fba4SKumar Gala .name = "gsbi2_h_clk", 97824d8fba4SKumar Gala .ops = &clk_branch_ops, 97924d8fba4SKumar Gala }, 98024d8fba4SKumar Gala }, 98124d8fba4SKumar Gala }; 98224d8fba4SKumar Gala 98324d8fba4SKumar Gala static struct clk_branch gsbi4_h_clk = { 98424d8fba4SKumar Gala .hwcg_reg = 0x2a20, 98524d8fba4SKumar Gala .hwcg_bit = 6, 98624d8fba4SKumar Gala .halt_reg = 0x2fd0, 98724d8fba4SKumar Gala .halt_bit = 27, 98824d8fba4SKumar Gala .clkr = { 98924d8fba4SKumar Gala .enable_reg = 0x2a20, 99024d8fba4SKumar Gala .enable_mask = BIT(4), 99124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 99224d8fba4SKumar Gala .name = "gsbi4_h_clk", 99324d8fba4SKumar Gala .ops = &clk_branch_ops, 99424d8fba4SKumar Gala }, 99524d8fba4SKumar Gala }, 99624d8fba4SKumar Gala }; 99724d8fba4SKumar Gala 99824d8fba4SKumar Gala static struct clk_branch gsbi5_h_clk = { 99924d8fba4SKumar Gala .hwcg_reg = 0x2a40, 100024d8fba4SKumar Gala .hwcg_bit = 6, 100124d8fba4SKumar Gala .halt_reg = 0x2fd0, 100224d8fba4SKumar Gala .halt_bit = 23, 100324d8fba4SKumar Gala .clkr = { 100424d8fba4SKumar Gala .enable_reg = 0x2a40, 100524d8fba4SKumar Gala .enable_mask = BIT(4), 100624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 100724d8fba4SKumar Gala .name = "gsbi5_h_clk", 100824d8fba4SKumar Gala .ops = &clk_branch_ops, 100924d8fba4SKumar Gala }, 101024d8fba4SKumar Gala }, 101124d8fba4SKumar Gala }; 101224d8fba4SKumar Gala 101324d8fba4SKumar Gala static struct clk_branch gsbi6_h_clk = { 101424d8fba4SKumar Gala .hwcg_reg = 0x2a60, 101524d8fba4SKumar Gala .hwcg_bit = 6, 101624d8fba4SKumar Gala .halt_reg = 0x2fd0, 101724d8fba4SKumar Gala .halt_bit = 19, 101824d8fba4SKumar Gala .clkr = { 101924d8fba4SKumar Gala .enable_reg = 0x2a60, 102024d8fba4SKumar Gala .enable_mask = BIT(4), 102124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 102224d8fba4SKumar Gala .name = "gsbi6_h_clk", 102324d8fba4SKumar Gala .ops = &clk_branch_ops, 102424d8fba4SKumar Gala }, 102524d8fba4SKumar Gala }, 102624d8fba4SKumar Gala }; 102724d8fba4SKumar Gala 102824d8fba4SKumar Gala static struct clk_branch gsbi7_h_clk = { 102924d8fba4SKumar Gala .hwcg_reg = 0x2a80, 103024d8fba4SKumar Gala .hwcg_bit = 6, 103124d8fba4SKumar Gala .halt_reg = 0x2fd0, 103224d8fba4SKumar Gala .halt_bit = 15, 103324d8fba4SKumar Gala .clkr = { 103424d8fba4SKumar Gala .enable_reg = 0x2a80, 103524d8fba4SKumar Gala .enable_mask = BIT(4), 103624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 103724d8fba4SKumar Gala .name = "gsbi7_h_clk", 103824d8fba4SKumar Gala .ops = &clk_branch_ops, 103924d8fba4SKumar Gala }, 104024d8fba4SKumar Gala }, 104124d8fba4SKumar Gala }; 104224d8fba4SKumar Gala 104324d8fba4SKumar Gala static const struct freq_tbl clk_tbl_gp[] = { 104424d8fba4SKumar Gala { 12500000, P_PXO, 2, 0, 0 }, 104524d8fba4SKumar Gala { 25000000, P_PXO, 1, 0, 0 }, 104624d8fba4SKumar Gala { 64000000, P_PLL8, 2, 1, 3 }, 104724d8fba4SKumar Gala { 76800000, P_PLL8, 1, 1, 5 }, 104824d8fba4SKumar Gala { 96000000, P_PLL8, 4, 0, 0 }, 104924d8fba4SKumar Gala { 128000000, P_PLL8, 3, 0, 0 }, 105024d8fba4SKumar Gala { 192000000, P_PLL8, 2, 0, 0 }, 105124d8fba4SKumar Gala { } 105224d8fba4SKumar Gala }; 105324d8fba4SKumar Gala 105424d8fba4SKumar Gala static struct clk_rcg gp0_src = { 105524d8fba4SKumar Gala .ns_reg = 0x2d24, 105624d8fba4SKumar Gala .md_reg = 0x2d00, 105724d8fba4SKumar Gala .mn = { 105824d8fba4SKumar Gala .mnctr_en_bit = 8, 105924d8fba4SKumar Gala .mnctr_reset_bit = 7, 106024d8fba4SKumar Gala .mnctr_mode_shift = 5, 106124d8fba4SKumar Gala .n_val_shift = 16, 106224d8fba4SKumar Gala .m_val_shift = 16, 106324d8fba4SKumar Gala .width = 8, 106424d8fba4SKumar Gala }, 106524d8fba4SKumar Gala .p = { 106624d8fba4SKumar Gala .pre_div_shift = 3, 106724d8fba4SKumar Gala .pre_div_width = 2, 106824d8fba4SKumar Gala }, 106924d8fba4SKumar Gala .s = { 107024d8fba4SKumar Gala .src_sel_shift = 0, 107124d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_cxo_map, 107224d8fba4SKumar Gala }, 107324d8fba4SKumar Gala .freq_tbl = clk_tbl_gp, 107424d8fba4SKumar Gala .clkr = { 107524d8fba4SKumar Gala .enable_reg = 0x2d24, 107624d8fba4SKumar Gala .enable_mask = BIT(11), 107724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 107824d8fba4SKumar Gala .name = "gp0_src", 107924d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_cxo, 108024d8fba4SKumar Gala .num_parents = 3, 108124d8fba4SKumar Gala .ops = &clk_rcg_ops, 108224d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 108324d8fba4SKumar Gala }, 108424d8fba4SKumar Gala } 108524d8fba4SKumar Gala }; 108624d8fba4SKumar Gala 108724d8fba4SKumar Gala static struct clk_branch gp0_clk = { 108824d8fba4SKumar Gala .halt_reg = 0x2fd8, 108924d8fba4SKumar Gala .halt_bit = 7, 109024d8fba4SKumar Gala .clkr = { 109124d8fba4SKumar Gala .enable_reg = 0x2d24, 109224d8fba4SKumar Gala .enable_mask = BIT(9), 109324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 109424d8fba4SKumar Gala .name = "gp0_clk", 109524d8fba4SKumar Gala .parent_names = (const char *[]){ "gp0_src" }, 109624d8fba4SKumar Gala .num_parents = 1, 109724d8fba4SKumar Gala .ops = &clk_branch_ops, 109824d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 109924d8fba4SKumar Gala }, 110024d8fba4SKumar Gala }, 110124d8fba4SKumar Gala }; 110224d8fba4SKumar Gala 110324d8fba4SKumar Gala static struct clk_rcg gp1_src = { 110424d8fba4SKumar Gala .ns_reg = 0x2d44, 110524d8fba4SKumar Gala .md_reg = 0x2d40, 110624d8fba4SKumar Gala .mn = { 110724d8fba4SKumar Gala .mnctr_en_bit = 8, 110824d8fba4SKumar Gala .mnctr_reset_bit = 7, 110924d8fba4SKumar Gala .mnctr_mode_shift = 5, 111024d8fba4SKumar Gala .n_val_shift = 16, 111124d8fba4SKumar Gala .m_val_shift = 16, 111224d8fba4SKumar Gala .width = 8, 111324d8fba4SKumar Gala }, 111424d8fba4SKumar Gala .p = { 111524d8fba4SKumar Gala .pre_div_shift = 3, 111624d8fba4SKumar Gala .pre_div_width = 2, 111724d8fba4SKumar Gala }, 111824d8fba4SKumar Gala .s = { 111924d8fba4SKumar Gala .src_sel_shift = 0, 112024d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_cxo_map, 112124d8fba4SKumar Gala }, 112224d8fba4SKumar Gala .freq_tbl = clk_tbl_gp, 112324d8fba4SKumar Gala .clkr = { 112424d8fba4SKumar Gala .enable_reg = 0x2d44, 112524d8fba4SKumar Gala .enable_mask = BIT(11), 112624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 112724d8fba4SKumar Gala .name = "gp1_src", 112824d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_cxo, 112924d8fba4SKumar Gala .num_parents = 3, 113024d8fba4SKumar Gala .ops = &clk_rcg_ops, 113124d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 113224d8fba4SKumar Gala }, 113324d8fba4SKumar Gala } 113424d8fba4SKumar Gala }; 113524d8fba4SKumar Gala 113624d8fba4SKumar Gala static struct clk_branch gp1_clk = { 113724d8fba4SKumar Gala .halt_reg = 0x2fd8, 113824d8fba4SKumar Gala .halt_bit = 6, 113924d8fba4SKumar Gala .clkr = { 114024d8fba4SKumar Gala .enable_reg = 0x2d44, 114124d8fba4SKumar Gala .enable_mask = BIT(9), 114224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 114324d8fba4SKumar Gala .name = "gp1_clk", 114424d8fba4SKumar Gala .parent_names = (const char *[]){ "gp1_src" }, 114524d8fba4SKumar Gala .num_parents = 1, 114624d8fba4SKumar Gala .ops = &clk_branch_ops, 114724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 114824d8fba4SKumar Gala }, 114924d8fba4SKumar Gala }, 115024d8fba4SKumar Gala }; 115124d8fba4SKumar Gala 115224d8fba4SKumar Gala static struct clk_rcg gp2_src = { 115324d8fba4SKumar Gala .ns_reg = 0x2d64, 115424d8fba4SKumar Gala .md_reg = 0x2d60, 115524d8fba4SKumar Gala .mn = { 115624d8fba4SKumar Gala .mnctr_en_bit = 8, 115724d8fba4SKumar Gala .mnctr_reset_bit = 7, 115824d8fba4SKumar Gala .mnctr_mode_shift = 5, 115924d8fba4SKumar Gala .n_val_shift = 16, 116024d8fba4SKumar Gala .m_val_shift = 16, 116124d8fba4SKumar Gala .width = 8, 116224d8fba4SKumar Gala }, 116324d8fba4SKumar Gala .p = { 116424d8fba4SKumar Gala .pre_div_shift = 3, 116524d8fba4SKumar Gala .pre_div_width = 2, 116624d8fba4SKumar Gala }, 116724d8fba4SKumar Gala .s = { 116824d8fba4SKumar Gala .src_sel_shift = 0, 116924d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_cxo_map, 117024d8fba4SKumar Gala }, 117124d8fba4SKumar Gala .freq_tbl = clk_tbl_gp, 117224d8fba4SKumar Gala .clkr = { 117324d8fba4SKumar Gala .enable_reg = 0x2d64, 117424d8fba4SKumar Gala .enable_mask = BIT(11), 117524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 117624d8fba4SKumar Gala .name = "gp2_src", 117724d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_cxo, 117824d8fba4SKumar Gala .num_parents = 3, 117924d8fba4SKumar Gala .ops = &clk_rcg_ops, 118024d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 118124d8fba4SKumar Gala }, 118224d8fba4SKumar Gala } 118324d8fba4SKumar Gala }; 118424d8fba4SKumar Gala 118524d8fba4SKumar Gala static struct clk_branch gp2_clk = { 118624d8fba4SKumar Gala .halt_reg = 0x2fd8, 118724d8fba4SKumar Gala .halt_bit = 5, 118824d8fba4SKumar Gala .clkr = { 118924d8fba4SKumar Gala .enable_reg = 0x2d64, 119024d8fba4SKumar Gala .enable_mask = BIT(9), 119124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 119224d8fba4SKumar Gala .name = "gp2_clk", 119324d8fba4SKumar Gala .parent_names = (const char *[]){ "gp2_src" }, 119424d8fba4SKumar Gala .num_parents = 1, 119524d8fba4SKumar Gala .ops = &clk_branch_ops, 119624d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 119724d8fba4SKumar Gala }, 119824d8fba4SKumar Gala }, 119924d8fba4SKumar Gala }; 120024d8fba4SKumar Gala 120124d8fba4SKumar Gala static struct clk_branch pmem_clk = { 120224d8fba4SKumar Gala .hwcg_reg = 0x25a0, 120324d8fba4SKumar Gala .hwcg_bit = 6, 120424d8fba4SKumar Gala .halt_reg = 0x2fc8, 120524d8fba4SKumar Gala .halt_bit = 20, 120624d8fba4SKumar Gala .clkr = { 120724d8fba4SKumar Gala .enable_reg = 0x25a0, 120824d8fba4SKumar Gala .enable_mask = BIT(4), 120924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 121024d8fba4SKumar Gala .name = "pmem_clk", 121124d8fba4SKumar Gala .ops = &clk_branch_ops, 121224d8fba4SKumar Gala }, 121324d8fba4SKumar Gala }, 121424d8fba4SKumar Gala }; 121524d8fba4SKumar Gala 121624d8fba4SKumar Gala static struct clk_rcg prng_src = { 121724d8fba4SKumar Gala .ns_reg = 0x2e80, 121824d8fba4SKumar Gala .p = { 121924d8fba4SKumar Gala .pre_div_shift = 3, 122024d8fba4SKumar Gala .pre_div_width = 4, 122124d8fba4SKumar Gala }, 122224d8fba4SKumar Gala .s = { 122324d8fba4SKumar Gala .src_sel_shift = 0, 122424d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 122524d8fba4SKumar Gala }, 122624d8fba4SKumar Gala .clkr = { 12271aec193eSAbhishek Sahu .enable_reg = 0x2e80, 12281aec193eSAbhishek Sahu .enable_mask = BIT(11), 122924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 123024d8fba4SKumar Gala .name = "prng_src", 123124d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 123224d8fba4SKumar Gala .num_parents = 2, 123324d8fba4SKumar Gala .ops = &clk_rcg_ops, 123424d8fba4SKumar Gala }, 123524d8fba4SKumar Gala }, 123624d8fba4SKumar Gala }; 123724d8fba4SKumar Gala 123824d8fba4SKumar Gala static struct clk_branch prng_clk = { 123924d8fba4SKumar Gala .halt_reg = 0x2fd8, 124024d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 124124d8fba4SKumar Gala .halt_bit = 10, 124224d8fba4SKumar Gala .clkr = { 124324d8fba4SKumar Gala .enable_reg = 0x3080, 124424d8fba4SKumar Gala .enable_mask = BIT(10), 124524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 124624d8fba4SKumar Gala .name = "prng_clk", 124724d8fba4SKumar Gala .parent_names = (const char *[]){ "prng_src" }, 124824d8fba4SKumar Gala .num_parents = 1, 124924d8fba4SKumar Gala .ops = &clk_branch_ops, 125024d8fba4SKumar Gala }, 125124d8fba4SKumar Gala }, 125224d8fba4SKumar Gala }; 125324d8fba4SKumar Gala 125424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sdc[] = { 1255d8210e28SStephen Boyd { 200000, P_PXO, 2, 2, 125 }, 125624d8fba4SKumar Gala { 400000, P_PLL8, 4, 1, 240 }, 125724d8fba4SKumar Gala { 16000000, P_PLL8, 4, 1, 6 }, 125824d8fba4SKumar Gala { 17070000, P_PLL8, 1, 2, 45 }, 125924d8fba4SKumar Gala { 20210000, P_PLL8, 1, 1, 19 }, 126024d8fba4SKumar Gala { 24000000, P_PLL8, 4, 1, 4 }, 126124d8fba4SKumar Gala { 48000000, P_PLL8, 4, 1, 2 }, 126224d8fba4SKumar Gala { 64000000, P_PLL8, 3, 1, 2 }, 126324d8fba4SKumar Gala { 96000000, P_PLL8, 4, 0, 0 }, 126424d8fba4SKumar Gala { 192000000, P_PLL8, 2, 0, 0 }, 126524d8fba4SKumar Gala { } 126624d8fba4SKumar Gala }; 126724d8fba4SKumar Gala 126824d8fba4SKumar Gala static struct clk_rcg sdc1_src = { 126924d8fba4SKumar Gala .ns_reg = 0x282c, 127024d8fba4SKumar Gala .md_reg = 0x2828, 127124d8fba4SKumar Gala .mn = { 127224d8fba4SKumar Gala .mnctr_en_bit = 8, 127324d8fba4SKumar Gala .mnctr_reset_bit = 7, 127424d8fba4SKumar Gala .mnctr_mode_shift = 5, 127524d8fba4SKumar Gala .n_val_shift = 16, 127624d8fba4SKumar Gala .m_val_shift = 16, 127724d8fba4SKumar Gala .width = 8, 127824d8fba4SKumar Gala }, 127924d8fba4SKumar Gala .p = { 128024d8fba4SKumar Gala .pre_div_shift = 3, 128124d8fba4SKumar Gala .pre_div_width = 2, 128224d8fba4SKumar Gala }, 128324d8fba4SKumar Gala .s = { 128424d8fba4SKumar Gala .src_sel_shift = 0, 128524d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 128624d8fba4SKumar Gala }, 128724d8fba4SKumar Gala .freq_tbl = clk_tbl_sdc, 128824d8fba4SKumar Gala .clkr = { 128924d8fba4SKumar Gala .enable_reg = 0x282c, 129024d8fba4SKumar Gala .enable_mask = BIT(11), 129124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 129224d8fba4SKumar Gala .name = "sdc1_src", 129324d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 129424d8fba4SKumar Gala .num_parents = 2, 129524d8fba4SKumar Gala .ops = &clk_rcg_ops, 129624d8fba4SKumar Gala }, 129724d8fba4SKumar Gala } 129824d8fba4SKumar Gala }; 129924d8fba4SKumar Gala 130024d8fba4SKumar Gala static struct clk_branch sdc1_clk = { 130124d8fba4SKumar Gala .halt_reg = 0x2fc8, 130224d8fba4SKumar Gala .halt_bit = 6, 130324d8fba4SKumar Gala .clkr = { 130424d8fba4SKumar Gala .enable_reg = 0x282c, 130524d8fba4SKumar Gala .enable_mask = BIT(9), 130624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 130724d8fba4SKumar Gala .name = "sdc1_clk", 130824d8fba4SKumar Gala .parent_names = (const char *[]){ "sdc1_src" }, 130924d8fba4SKumar Gala .num_parents = 1, 131024d8fba4SKumar Gala .ops = &clk_branch_ops, 131124d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 131224d8fba4SKumar Gala }, 131324d8fba4SKumar Gala }, 131424d8fba4SKumar Gala }; 131524d8fba4SKumar Gala 131624d8fba4SKumar Gala static struct clk_rcg sdc3_src = { 131724d8fba4SKumar Gala .ns_reg = 0x286c, 131824d8fba4SKumar Gala .md_reg = 0x2868, 131924d8fba4SKumar Gala .mn = { 132024d8fba4SKumar Gala .mnctr_en_bit = 8, 132124d8fba4SKumar Gala .mnctr_reset_bit = 7, 132224d8fba4SKumar Gala .mnctr_mode_shift = 5, 132324d8fba4SKumar Gala .n_val_shift = 16, 132424d8fba4SKumar Gala .m_val_shift = 16, 132524d8fba4SKumar Gala .width = 8, 132624d8fba4SKumar Gala }, 132724d8fba4SKumar Gala .p = { 132824d8fba4SKumar Gala .pre_div_shift = 3, 132924d8fba4SKumar Gala .pre_div_width = 2, 133024d8fba4SKumar Gala }, 133124d8fba4SKumar Gala .s = { 133224d8fba4SKumar Gala .src_sel_shift = 0, 133324d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 133424d8fba4SKumar Gala }, 133524d8fba4SKumar Gala .freq_tbl = clk_tbl_sdc, 133624d8fba4SKumar Gala .clkr = { 133724d8fba4SKumar Gala .enable_reg = 0x286c, 133824d8fba4SKumar Gala .enable_mask = BIT(11), 133924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 134024d8fba4SKumar Gala .name = "sdc3_src", 134124d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 134224d8fba4SKumar Gala .num_parents = 2, 134324d8fba4SKumar Gala .ops = &clk_rcg_ops, 134424d8fba4SKumar Gala }, 134524d8fba4SKumar Gala } 134624d8fba4SKumar Gala }; 134724d8fba4SKumar Gala 134824d8fba4SKumar Gala static struct clk_branch sdc3_clk = { 134924d8fba4SKumar Gala .halt_reg = 0x2fc8, 135024d8fba4SKumar Gala .halt_bit = 4, 135124d8fba4SKumar Gala .clkr = { 135224d8fba4SKumar Gala .enable_reg = 0x286c, 135324d8fba4SKumar Gala .enable_mask = BIT(9), 135424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 135524d8fba4SKumar Gala .name = "sdc3_clk", 135624d8fba4SKumar Gala .parent_names = (const char *[]){ "sdc3_src" }, 135724d8fba4SKumar Gala .num_parents = 1, 135824d8fba4SKumar Gala .ops = &clk_branch_ops, 135924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 136024d8fba4SKumar Gala }, 136124d8fba4SKumar Gala }, 136224d8fba4SKumar Gala }; 136324d8fba4SKumar Gala 136424d8fba4SKumar Gala static struct clk_branch sdc1_h_clk = { 136524d8fba4SKumar Gala .hwcg_reg = 0x2820, 136624d8fba4SKumar Gala .hwcg_bit = 6, 136724d8fba4SKumar Gala .halt_reg = 0x2fc8, 136824d8fba4SKumar Gala .halt_bit = 11, 136924d8fba4SKumar Gala .clkr = { 137024d8fba4SKumar Gala .enable_reg = 0x2820, 137124d8fba4SKumar Gala .enable_mask = BIT(4), 137224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 137324d8fba4SKumar Gala .name = "sdc1_h_clk", 137424d8fba4SKumar Gala .ops = &clk_branch_ops, 137524d8fba4SKumar Gala }, 137624d8fba4SKumar Gala }, 137724d8fba4SKumar Gala }; 137824d8fba4SKumar Gala 137924d8fba4SKumar Gala static struct clk_branch sdc3_h_clk = { 138024d8fba4SKumar Gala .hwcg_reg = 0x2860, 138124d8fba4SKumar Gala .hwcg_bit = 6, 138224d8fba4SKumar Gala .halt_reg = 0x2fc8, 138324d8fba4SKumar Gala .halt_bit = 9, 138424d8fba4SKumar Gala .clkr = { 138524d8fba4SKumar Gala .enable_reg = 0x2860, 138624d8fba4SKumar Gala .enable_mask = BIT(4), 138724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 138824d8fba4SKumar Gala .name = "sdc3_h_clk", 138924d8fba4SKumar Gala .ops = &clk_branch_ops, 139024d8fba4SKumar Gala }, 139124d8fba4SKumar Gala }, 139224d8fba4SKumar Gala }; 139324d8fba4SKumar Gala 139424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_tsif_ref[] = { 139524d8fba4SKumar Gala { 105000, P_PXO, 1, 1, 256 }, 139624d8fba4SKumar Gala { } 139724d8fba4SKumar Gala }; 139824d8fba4SKumar Gala 139924d8fba4SKumar Gala static struct clk_rcg tsif_ref_src = { 140024d8fba4SKumar Gala .ns_reg = 0x2710, 140124d8fba4SKumar Gala .md_reg = 0x270c, 140224d8fba4SKumar Gala .mn = { 140324d8fba4SKumar Gala .mnctr_en_bit = 8, 140424d8fba4SKumar Gala .mnctr_reset_bit = 7, 140524d8fba4SKumar Gala .mnctr_mode_shift = 5, 140624d8fba4SKumar Gala .n_val_shift = 16, 140724d8fba4SKumar Gala .m_val_shift = 16, 140824d8fba4SKumar Gala .width = 16, 140924d8fba4SKumar Gala }, 141024d8fba4SKumar Gala .p = { 141124d8fba4SKumar Gala .pre_div_shift = 3, 141224d8fba4SKumar Gala .pre_div_width = 2, 141324d8fba4SKumar Gala }, 141424d8fba4SKumar Gala .s = { 141524d8fba4SKumar Gala .src_sel_shift = 0, 141624d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 141724d8fba4SKumar Gala }, 141824d8fba4SKumar Gala .freq_tbl = clk_tbl_tsif_ref, 141924d8fba4SKumar Gala .clkr = { 142024d8fba4SKumar Gala .enable_reg = 0x2710, 142124d8fba4SKumar Gala .enable_mask = BIT(11), 142224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 142324d8fba4SKumar Gala .name = "tsif_ref_src", 142424d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 142524d8fba4SKumar Gala .num_parents = 2, 142624d8fba4SKumar Gala .ops = &clk_rcg_ops, 142724d8fba4SKumar Gala }, 142824d8fba4SKumar Gala } 142924d8fba4SKumar Gala }; 143024d8fba4SKumar Gala 143124d8fba4SKumar Gala static struct clk_branch tsif_ref_clk = { 143224d8fba4SKumar Gala .halt_reg = 0x2fd4, 143324d8fba4SKumar Gala .halt_bit = 5, 143424d8fba4SKumar Gala .clkr = { 143524d8fba4SKumar Gala .enable_reg = 0x2710, 143624d8fba4SKumar Gala .enable_mask = BIT(9), 143724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 143824d8fba4SKumar Gala .name = "tsif_ref_clk", 143924d8fba4SKumar Gala .parent_names = (const char *[]){ "tsif_ref_src" }, 144024d8fba4SKumar Gala .num_parents = 1, 144124d8fba4SKumar Gala .ops = &clk_branch_ops, 144224d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 144324d8fba4SKumar Gala }, 144424d8fba4SKumar Gala }, 144524d8fba4SKumar Gala }; 144624d8fba4SKumar Gala 144724d8fba4SKumar Gala static struct clk_branch tsif_h_clk = { 144824d8fba4SKumar Gala .hwcg_reg = 0x2700, 144924d8fba4SKumar Gala .hwcg_bit = 6, 145024d8fba4SKumar Gala .halt_reg = 0x2fd4, 145124d8fba4SKumar Gala .halt_bit = 7, 145224d8fba4SKumar Gala .clkr = { 145324d8fba4SKumar Gala .enable_reg = 0x2700, 145424d8fba4SKumar Gala .enable_mask = BIT(4), 145524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 145624d8fba4SKumar Gala .name = "tsif_h_clk", 145724d8fba4SKumar Gala .ops = &clk_branch_ops, 145824d8fba4SKumar Gala }, 145924d8fba4SKumar Gala }, 146024d8fba4SKumar Gala }; 146124d8fba4SKumar Gala 146224d8fba4SKumar Gala static struct clk_branch dma_bam_h_clk = { 146324d8fba4SKumar Gala .hwcg_reg = 0x25c0, 146424d8fba4SKumar Gala .hwcg_bit = 6, 146524d8fba4SKumar Gala .halt_reg = 0x2fc8, 146624d8fba4SKumar Gala .halt_bit = 12, 146724d8fba4SKumar Gala .clkr = { 146824d8fba4SKumar Gala .enable_reg = 0x25c0, 146924d8fba4SKumar Gala .enable_mask = BIT(4), 147024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 147124d8fba4SKumar Gala .name = "dma_bam_h_clk", 147224d8fba4SKumar Gala .ops = &clk_branch_ops, 147324d8fba4SKumar Gala }, 147424d8fba4SKumar Gala }, 147524d8fba4SKumar Gala }; 147624d8fba4SKumar Gala 147724d8fba4SKumar Gala static struct clk_branch adm0_clk = { 147824d8fba4SKumar Gala .halt_reg = 0x2fdc, 147924d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 148024d8fba4SKumar Gala .halt_bit = 12, 148124d8fba4SKumar Gala .clkr = { 148224d8fba4SKumar Gala .enable_reg = 0x3080, 148324d8fba4SKumar Gala .enable_mask = BIT(2), 148424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 148524d8fba4SKumar Gala .name = "adm0_clk", 148624d8fba4SKumar Gala .ops = &clk_branch_ops, 148724d8fba4SKumar Gala }, 148824d8fba4SKumar Gala }, 148924d8fba4SKumar Gala }; 149024d8fba4SKumar Gala 149124d8fba4SKumar Gala static struct clk_branch adm0_pbus_clk = { 149224d8fba4SKumar Gala .hwcg_reg = 0x2208, 149324d8fba4SKumar Gala .hwcg_bit = 6, 149424d8fba4SKumar Gala .halt_reg = 0x2fdc, 149524d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 149624d8fba4SKumar Gala .halt_bit = 11, 149724d8fba4SKumar Gala .clkr = { 149824d8fba4SKumar Gala .enable_reg = 0x3080, 149924d8fba4SKumar Gala .enable_mask = BIT(3), 150024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 150124d8fba4SKumar Gala .name = "adm0_pbus_clk", 150224d8fba4SKumar Gala .ops = &clk_branch_ops, 150324d8fba4SKumar Gala }, 150424d8fba4SKumar Gala }, 150524d8fba4SKumar Gala }; 150624d8fba4SKumar Gala 150724d8fba4SKumar Gala static struct clk_branch pmic_arb0_h_clk = { 150824d8fba4SKumar Gala .halt_reg = 0x2fd8, 150924d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 151024d8fba4SKumar Gala .halt_bit = 22, 151124d8fba4SKumar Gala .clkr = { 151224d8fba4SKumar Gala .enable_reg = 0x3080, 151324d8fba4SKumar Gala .enable_mask = BIT(8), 151424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 151524d8fba4SKumar Gala .name = "pmic_arb0_h_clk", 151624d8fba4SKumar Gala .ops = &clk_branch_ops, 151724d8fba4SKumar Gala }, 151824d8fba4SKumar Gala }, 151924d8fba4SKumar Gala }; 152024d8fba4SKumar Gala 152124d8fba4SKumar Gala static struct clk_branch pmic_arb1_h_clk = { 152224d8fba4SKumar Gala .halt_reg = 0x2fd8, 152324d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 152424d8fba4SKumar Gala .halt_bit = 21, 152524d8fba4SKumar Gala .clkr = { 152624d8fba4SKumar Gala .enable_reg = 0x3080, 152724d8fba4SKumar Gala .enable_mask = BIT(9), 152824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 152924d8fba4SKumar Gala .name = "pmic_arb1_h_clk", 153024d8fba4SKumar Gala .ops = &clk_branch_ops, 153124d8fba4SKumar Gala }, 153224d8fba4SKumar Gala }, 153324d8fba4SKumar Gala }; 153424d8fba4SKumar Gala 153524d8fba4SKumar Gala static struct clk_branch pmic_ssbi2_clk = { 153624d8fba4SKumar Gala .halt_reg = 0x2fd8, 153724d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 153824d8fba4SKumar Gala .halt_bit = 23, 153924d8fba4SKumar Gala .clkr = { 154024d8fba4SKumar Gala .enable_reg = 0x3080, 154124d8fba4SKumar Gala .enable_mask = BIT(7), 154224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 154324d8fba4SKumar Gala .name = "pmic_ssbi2_clk", 154424d8fba4SKumar Gala .ops = &clk_branch_ops, 154524d8fba4SKumar Gala }, 154624d8fba4SKumar Gala }, 154724d8fba4SKumar Gala }; 154824d8fba4SKumar Gala 154924d8fba4SKumar Gala static struct clk_branch rpm_msg_ram_h_clk = { 155024d8fba4SKumar Gala .hwcg_reg = 0x27e0, 155124d8fba4SKumar Gala .hwcg_bit = 6, 155224d8fba4SKumar Gala .halt_reg = 0x2fd8, 155324d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 155424d8fba4SKumar Gala .halt_bit = 12, 155524d8fba4SKumar Gala .clkr = { 155624d8fba4SKumar Gala .enable_reg = 0x3080, 155724d8fba4SKumar Gala .enable_mask = BIT(6), 155824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 155924d8fba4SKumar Gala .name = "rpm_msg_ram_h_clk", 156024d8fba4SKumar Gala .ops = &clk_branch_ops, 156124d8fba4SKumar Gala }, 156224d8fba4SKumar Gala }, 156324d8fba4SKumar Gala }; 156424d8fba4SKumar Gala 156524d8fba4SKumar Gala static const struct freq_tbl clk_tbl_pcie_ref[] = { 156624d8fba4SKumar Gala { 100000000, P_PLL3, 12, 0, 0 }, 156724d8fba4SKumar Gala { } 156824d8fba4SKumar Gala }; 156924d8fba4SKumar Gala 157024d8fba4SKumar Gala static struct clk_rcg pcie_ref_src = { 157124d8fba4SKumar Gala .ns_reg = 0x3860, 157224d8fba4SKumar Gala .p = { 157324d8fba4SKumar Gala .pre_div_shift = 3, 157424d8fba4SKumar Gala .pre_div_width = 4, 157524d8fba4SKumar Gala }, 157624d8fba4SKumar Gala .s = { 157724d8fba4SKumar Gala .src_sel_shift = 0, 157824d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_map, 157924d8fba4SKumar Gala }, 158024d8fba4SKumar Gala .freq_tbl = clk_tbl_pcie_ref, 158124d8fba4SKumar Gala .clkr = { 158224d8fba4SKumar Gala .enable_reg = 0x3860, 158324d8fba4SKumar Gala .enable_mask = BIT(11), 158424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 158524d8fba4SKumar Gala .name = "pcie_ref_src", 158624d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 158724d8fba4SKumar Gala .num_parents = 2, 158824d8fba4SKumar Gala .ops = &clk_rcg_ops, 158924d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 159024d8fba4SKumar Gala }, 159124d8fba4SKumar Gala }, 159224d8fba4SKumar Gala }; 159324d8fba4SKumar Gala 159424d8fba4SKumar Gala static struct clk_branch pcie_ref_src_clk = { 159524d8fba4SKumar Gala .halt_reg = 0x2fdc, 159624d8fba4SKumar Gala .halt_bit = 30, 159724d8fba4SKumar Gala .clkr = { 159824d8fba4SKumar Gala .enable_reg = 0x3860, 159924d8fba4SKumar Gala .enable_mask = BIT(9), 160024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 160124d8fba4SKumar Gala .name = "pcie_ref_src_clk", 160224d8fba4SKumar Gala .parent_names = (const char *[]){ "pcie_ref_src" }, 160324d8fba4SKumar Gala .num_parents = 1, 160424d8fba4SKumar Gala .ops = &clk_branch_ops, 160524d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 160624d8fba4SKumar Gala }, 160724d8fba4SKumar Gala }, 160824d8fba4SKumar Gala }; 160924d8fba4SKumar Gala 161024d8fba4SKumar Gala static struct clk_branch pcie_a_clk = { 161124d8fba4SKumar Gala .halt_reg = 0x2fc0, 161224d8fba4SKumar Gala .halt_bit = 13, 161324d8fba4SKumar Gala .clkr = { 161424d8fba4SKumar Gala .enable_reg = 0x22c0, 161524d8fba4SKumar Gala .enable_mask = BIT(4), 161624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 161724d8fba4SKumar Gala .name = "pcie_a_clk", 161824d8fba4SKumar Gala .ops = &clk_branch_ops, 161924d8fba4SKumar Gala }, 162024d8fba4SKumar Gala }, 162124d8fba4SKumar Gala }; 162224d8fba4SKumar Gala 162324d8fba4SKumar Gala static struct clk_branch pcie_aux_clk = { 162424d8fba4SKumar Gala .halt_reg = 0x2fdc, 162524d8fba4SKumar Gala .halt_bit = 31, 162624d8fba4SKumar Gala .clkr = { 162724d8fba4SKumar Gala .enable_reg = 0x22c8, 162824d8fba4SKumar Gala .enable_mask = BIT(4), 162924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 163024d8fba4SKumar Gala .name = "pcie_aux_clk", 163124d8fba4SKumar Gala .ops = &clk_branch_ops, 163224d8fba4SKumar Gala }, 163324d8fba4SKumar Gala }, 163424d8fba4SKumar Gala }; 163524d8fba4SKumar Gala 163624d8fba4SKumar Gala static struct clk_branch pcie_h_clk = { 163724d8fba4SKumar Gala .halt_reg = 0x2fd4, 163824d8fba4SKumar Gala .halt_bit = 8, 163924d8fba4SKumar Gala .clkr = { 164024d8fba4SKumar Gala .enable_reg = 0x22cc, 164124d8fba4SKumar Gala .enable_mask = BIT(4), 164224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 164324d8fba4SKumar Gala .name = "pcie_h_clk", 164424d8fba4SKumar Gala .ops = &clk_branch_ops, 164524d8fba4SKumar Gala }, 164624d8fba4SKumar Gala }, 164724d8fba4SKumar Gala }; 164824d8fba4SKumar Gala 164924d8fba4SKumar Gala static struct clk_branch pcie_phy_clk = { 165024d8fba4SKumar Gala .halt_reg = 0x2fdc, 165124d8fba4SKumar Gala .halt_bit = 29, 165224d8fba4SKumar Gala .clkr = { 165324d8fba4SKumar Gala .enable_reg = 0x22d0, 165424d8fba4SKumar Gala .enable_mask = BIT(4), 165524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 165624d8fba4SKumar Gala .name = "pcie_phy_clk", 165724d8fba4SKumar Gala .ops = &clk_branch_ops, 165824d8fba4SKumar Gala }, 165924d8fba4SKumar Gala }, 166024d8fba4SKumar Gala }; 166124d8fba4SKumar Gala 166224d8fba4SKumar Gala static struct clk_rcg pcie1_ref_src = { 166324d8fba4SKumar Gala .ns_reg = 0x3aa0, 166424d8fba4SKumar Gala .p = { 166524d8fba4SKumar Gala .pre_div_shift = 3, 166624d8fba4SKumar Gala .pre_div_width = 4, 166724d8fba4SKumar Gala }, 166824d8fba4SKumar Gala .s = { 166924d8fba4SKumar Gala .src_sel_shift = 0, 167024d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_map, 167124d8fba4SKumar Gala }, 167224d8fba4SKumar Gala .freq_tbl = clk_tbl_pcie_ref, 167324d8fba4SKumar Gala .clkr = { 167424d8fba4SKumar Gala .enable_reg = 0x3aa0, 167524d8fba4SKumar Gala .enable_mask = BIT(11), 167624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 167724d8fba4SKumar Gala .name = "pcie1_ref_src", 167824d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 167924d8fba4SKumar Gala .num_parents = 2, 168024d8fba4SKumar Gala .ops = &clk_rcg_ops, 168124d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 168224d8fba4SKumar Gala }, 168324d8fba4SKumar Gala }, 168424d8fba4SKumar Gala }; 168524d8fba4SKumar Gala 168624d8fba4SKumar Gala static struct clk_branch pcie1_ref_src_clk = { 168724d8fba4SKumar Gala .halt_reg = 0x2fdc, 168824d8fba4SKumar Gala .halt_bit = 27, 168924d8fba4SKumar Gala .clkr = { 169024d8fba4SKumar Gala .enable_reg = 0x3aa0, 169124d8fba4SKumar Gala .enable_mask = BIT(9), 169224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 169324d8fba4SKumar Gala .name = "pcie1_ref_src_clk", 169424d8fba4SKumar Gala .parent_names = (const char *[]){ "pcie1_ref_src" }, 169524d8fba4SKumar Gala .num_parents = 1, 169624d8fba4SKumar Gala .ops = &clk_branch_ops, 169724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 169824d8fba4SKumar Gala }, 169924d8fba4SKumar Gala }, 170024d8fba4SKumar Gala }; 170124d8fba4SKumar Gala 170224d8fba4SKumar Gala static struct clk_branch pcie1_a_clk = { 170324d8fba4SKumar Gala .halt_reg = 0x2fc0, 170424d8fba4SKumar Gala .halt_bit = 10, 170524d8fba4SKumar Gala .clkr = { 170624d8fba4SKumar Gala .enable_reg = 0x3a80, 170724d8fba4SKumar Gala .enable_mask = BIT(4), 170824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 170924d8fba4SKumar Gala .name = "pcie1_a_clk", 171024d8fba4SKumar Gala .ops = &clk_branch_ops, 171124d8fba4SKumar Gala }, 171224d8fba4SKumar Gala }, 171324d8fba4SKumar Gala }; 171424d8fba4SKumar Gala 171524d8fba4SKumar Gala static struct clk_branch pcie1_aux_clk = { 171624d8fba4SKumar Gala .halt_reg = 0x2fdc, 171724d8fba4SKumar Gala .halt_bit = 28, 171824d8fba4SKumar Gala .clkr = { 171924d8fba4SKumar Gala .enable_reg = 0x3a88, 172024d8fba4SKumar Gala .enable_mask = BIT(4), 172124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 172224d8fba4SKumar Gala .name = "pcie1_aux_clk", 172324d8fba4SKumar Gala .ops = &clk_branch_ops, 172424d8fba4SKumar Gala }, 172524d8fba4SKumar Gala }, 172624d8fba4SKumar Gala }; 172724d8fba4SKumar Gala 172824d8fba4SKumar Gala static struct clk_branch pcie1_h_clk = { 172924d8fba4SKumar Gala .halt_reg = 0x2fd4, 173024d8fba4SKumar Gala .halt_bit = 9, 173124d8fba4SKumar Gala .clkr = { 173224d8fba4SKumar Gala .enable_reg = 0x3a8c, 173324d8fba4SKumar Gala .enable_mask = BIT(4), 173424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 173524d8fba4SKumar Gala .name = "pcie1_h_clk", 173624d8fba4SKumar Gala .ops = &clk_branch_ops, 173724d8fba4SKumar Gala }, 173824d8fba4SKumar Gala }, 173924d8fba4SKumar Gala }; 174024d8fba4SKumar Gala 174124d8fba4SKumar Gala static struct clk_branch pcie1_phy_clk = { 174224d8fba4SKumar Gala .halt_reg = 0x2fdc, 174324d8fba4SKumar Gala .halt_bit = 26, 174424d8fba4SKumar Gala .clkr = { 174524d8fba4SKumar Gala .enable_reg = 0x3a90, 174624d8fba4SKumar Gala .enable_mask = BIT(4), 174724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 174824d8fba4SKumar Gala .name = "pcie1_phy_clk", 174924d8fba4SKumar Gala .ops = &clk_branch_ops, 175024d8fba4SKumar Gala }, 175124d8fba4SKumar Gala }, 175224d8fba4SKumar Gala }; 175324d8fba4SKumar Gala 175424d8fba4SKumar Gala static struct clk_rcg pcie2_ref_src = { 175524d8fba4SKumar Gala .ns_reg = 0x3ae0, 175624d8fba4SKumar Gala .p = { 175724d8fba4SKumar Gala .pre_div_shift = 3, 175824d8fba4SKumar Gala .pre_div_width = 4, 175924d8fba4SKumar Gala }, 176024d8fba4SKumar Gala .s = { 176124d8fba4SKumar Gala .src_sel_shift = 0, 176224d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_map, 176324d8fba4SKumar Gala }, 176424d8fba4SKumar Gala .freq_tbl = clk_tbl_pcie_ref, 176524d8fba4SKumar Gala .clkr = { 176624d8fba4SKumar Gala .enable_reg = 0x3ae0, 176724d8fba4SKumar Gala .enable_mask = BIT(11), 176824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 176924d8fba4SKumar Gala .name = "pcie2_ref_src", 177024d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 177124d8fba4SKumar Gala .num_parents = 2, 177224d8fba4SKumar Gala .ops = &clk_rcg_ops, 177324d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 177424d8fba4SKumar Gala }, 177524d8fba4SKumar Gala }, 177624d8fba4SKumar Gala }; 177724d8fba4SKumar Gala 177824d8fba4SKumar Gala static struct clk_branch pcie2_ref_src_clk = { 177924d8fba4SKumar Gala .halt_reg = 0x2fdc, 178024d8fba4SKumar Gala .halt_bit = 24, 178124d8fba4SKumar Gala .clkr = { 178224d8fba4SKumar Gala .enable_reg = 0x3ae0, 178324d8fba4SKumar Gala .enable_mask = BIT(9), 178424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 178524d8fba4SKumar Gala .name = "pcie2_ref_src_clk", 178624d8fba4SKumar Gala .parent_names = (const char *[]){ "pcie2_ref_src" }, 178724d8fba4SKumar Gala .num_parents = 1, 178824d8fba4SKumar Gala .ops = &clk_branch_ops, 178924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 179024d8fba4SKumar Gala }, 179124d8fba4SKumar Gala }, 179224d8fba4SKumar Gala }; 179324d8fba4SKumar Gala 179424d8fba4SKumar Gala static struct clk_branch pcie2_a_clk = { 179524d8fba4SKumar Gala .halt_reg = 0x2fc0, 179624d8fba4SKumar Gala .halt_bit = 9, 179724d8fba4SKumar Gala .clkr = { 179824d8fba4SKumar Gala .enable_reg = 0x3ac0, 179924d8fba4SKumar Gala .enable_mask = BIT(4), 180024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 180124d8fba4SKumar Gala .name = "pcie2_a_clk", 180224d8fba4SKumar Gala .ops = &clk_branch_ops, 180324d8fba4SKumar Gala }, 180424d8fba4SKumar Gala }, 180524d8fba4SKumar Gala }; 180624d8fba4SKumar Gala 180724d8fba4SKumar Gala static struct clk_branch pcie2_aux_clk = { 180824d8fba4SKumar Gala .halt_reg = 0x2fdc, 180924d8fba4SKumar Gala .halt_bit = 25, 181024d8fba4SKumar Gala .clkr = { 181124d8fba4SKumar Gala .enable_reg = 0x3ac8, 181224d8fba4SKumar Gala .enable_mask = BIT(4), 181324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 181424d8fba4SKumar Gala .name = "pcie2_aux_clk", 181524d8fba4SKumar Gala .ops = &clk_branch_ops, 181624d8fba4SKumar Gala }, 181724d8fba4SKumar Gala }, 181824d8fba4SKumar Gala }; 181924d8fba4SKumar Gala 182024d8fba4SKumar Gala static struct clk_branch pcie2_h_clk = { 182124d8fba4SKumar Gala .halt_reg = 0x2fd4, 182224d8fba4SKumar Gala .halt_bit = 10, 182324d8fba4SKumar Gala .clkr = { 182424d8fba4SKumar Gala .enable_reg = 0x3acc, 182524d8fba4SKumar Gala .enable_mask = BIT(4), 182624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 182724d8fba4SKumar Gala .name = "pcie2_h_clk", 182824d8fba4SKumar Gala .ops = &clk_branch_ops, 182924d8fba4SKumar Gala }, 183024d8fba4SKumar Gala }, 183124d8fba4SKumar Gala }; 183224d8fba4SKumar Gala 183324d8fba4SKumar Gala static struct clk_branch pcie2_phy_clk = { 183424d8fba4SKumar Gala .halt_reg = 0x2fdc, 183524d8fba4SKumar Gala .halt_bit = 23, 183624d8fba4SKumar Gala .clkr = { 183724d8fba4SKumar Gala .enable_reg = 0x3ad0, 183824d8fba4SKumar Gala .enable_mask = BIT(4), 183924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 184024d8fba4SKumar Gala .name = "pcie2_phy_clk", 184124d8fba4SKumar Gala .ops = &clk_branch_ops, 184224d8fba4SKumar Gala }, 184324d8fba4SKumar Gala }, 184424d8fba4SKumar Gala }; 184524d8fba4SKumar Gala 184624d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sata_ref[] = { 184724d8fba4SKumar Gala { 100000000, P_PLL3, 12, 0, 0 }, 184824d8fba4SKumar Gala { } 184924d8fba4SKumar Gala }; 185024d8fba4SKumar Gala 185124d8fba4SKumar Gala static struct clk_rcg sata_ref_src = { 185224d8fba4SKumar Gala .ns_reg = 0x2c08, 185324d8fba4SKumar Gala .p = { 185424d8fba4SKumar Gala .pre_div_shift = 3, 185524d8fba4SKumar Gala .pre_div_width = 4, 185624d8fba4SKumar Gala }, 185724d8fba4SKumar Gala .s = { 185824d8fba4SKumar Gala .src_sel_shift = 0, 185924d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_sata_map, 186024d8fba4SKumar Gala }, 186124d8fba4SKumar Gala .freq_tbl = clk_tbl_sata_ref, 186224d8fba4SKumar Gala .clkr = { 186324d8fba4SKumar Gala .enable_reg = 0x2c08, 186424d8fba4SKumar Gala .enable_mask = BIT(7), 186524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 186624d8fba4SKumar Gala .name = "sata_ref_src", 186724d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 186824d8fba4SKumar Gala .num_parents = 2, 186924d8fba4SKumar Gala .ops = &clk_rcg_ops, 187024d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 187124d8fba4SKumar Gala }, 187224d8fba4SKumar Gala }, 187324d8fba4SKumar Gala }; 187424d8fba4SKumar Gala 187524d8fba4SKumar Gala static struct clk_branch sata_rxoob_clk = { 187624d8fba4SKumar Gala .halt_reg = 0x2fdc, 187724d8fba4SKumar Gala .halt_bit = 20, 187824d8fba4SKumar Gala .clkr = { 187924d8fba4SKumar Gala .enable_reg = 0x2c0c, 188024d8fba4SKumar Gala .enable_mask = BIT(4), 188124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 188224d8fba4SKumar Gala .name = "sata_rxoob_clk", 188324d8fba4SKumar Gala .parent_names = (const char *[]){ "sata_ref_src" }, 188424d8fba4SKumar Gala .num_parents = 1, 188524d8fba4SKumar Gala .ops = &clk_branch_ops, 188624d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 188724d8fba4SKumar Gala }, 188824d8fba4SKumar Gala }, 188924d8fba4SKumar Gala }; 189024d8fba4SKumar Gala 189124d8fba4SKumar Gala static struct clk_branch sata_pmalive_clk = { 189224d8fba4SKumar Gala .halt_reg = 0x2fdc, 189324d8fba4SKumar Gala .halt_bit = 19, 189424d8fba4SKumar Gala .clkr = { 189524d8fba4SKumar Gala .enable_reg = 0x2c10, 189624d8fba4SKumar Gala .enable_mask = BIT(4), 189724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 189824d8fba4SKumar Gala .name = "sata_pmalive_clk", 189924d8fba4SKumar Gala .parent_names = (const char *[]){ "sata_ref_src" }, 190024d8fba4SKumar Gala .num_parents = 1, 190124d8fba4SKumar Gala .ops = &clk_branch_ops, 190224d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 190324d8fba4SKumar Gala }, 190424d8fba4SKumar Gala }, 190524d8fba4SKumar Gala }; 190624d8fba4SKumar Gala 190724d8fba4SKumar Gala static struct clk_branch sata_phy_ref_clk = { 190824d8fba4SKumar Gala .halt_reg = 0x2fdc, 190924d8fba4SKumar Gala .halt_bit = 18, 191024d8fba4SKumar Gala .clkr = { 191124d8fba4SKumar Gala .enable_reg = 0x2c14, 191224d8fba4SKumar Gala .enable_mask = BIT(4), 191324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 191424d8fba4SKumar Gala .name = "sata_phy_ref_clk", 191524d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 191624d8fba4SKumar Gala .num_parents = 1, 191724d8fba4SKumar Gala .ops = &clk_branch_ops, 191824d8fba4SKumar Gala }, 191924d8fba4SKumar Gala }, 192024d8fba4SKumar Gala }; 192124d8fba4SKumar Gala 192224d8fba4SKumar Gala static struct clk_branch sata_a_clk = { 192324d8fba4SKumar Gala .halt_reg = 0x2fc0, 192424d8fba4SKumar Gala .halt_bit = 12, 192524d8fba4SKumar Gala .clkr = { 192624d8fba4SKumar Gala .enable_reg = 0x2c20, 192724d8fba4SKumar Gala .enable_mask = BIT(4), 192824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 192924d8fba4SKumar Gala .name = "sata_a_clk", 193024d8fba4SKumar Gala .ops = &clk_branch_ops, 193124d8fba4SKumar Gala }, 193224d8fba4SKumar Gala }, 193324d8fba4SKumar Gala }; 193424d8fba4SKumar Gala 193524d8fba4SKumar Gala static struct clk_branch sata_h_clk = { 193624d8fba4SKumar Gala .halt_reg = 0x2fdc, 193724d8fba4SKumar Gala .halt_bit = 21, 193824d8fba4SKumar Gala .clkr = { 193924d8fba4SKumar Gala .enable_reg = 0x2c00, 194024d8fba4SKumar Gala .enable_mask = BIT(4), 194124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 194224d8fba4SKumar Gala .name = "sata_h_clk", 194324d8fba4SKumar Gala .ops = &clk_branch_ops, 194424d8fba4SKumar Gala }, 194524d8fba4SKumar Gala }, 194624d8fba4SKumar Gala }; 194724d8fba4SKumar Gala 194824d8fba4SKumar Gala static struct clk_branch sfab_sata_s_h_clk = { 194924d8fba4SKumar Gala .halt_reg = 0x2fc4, 195024d8fba4SKumar Gala .halt_bit = 14, 195124d8fba4SKumar Gala .clkr = { 195224d8fba4SKumar Gala .enable_reg = 0x2480, 195324d8fba4SKumar Gala .enable_mask = BIT(4), 195424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 195524d8fba4SKumar Gala .name = "sfab_sata_s_h_clk", 195624d8fba4SKumar Gala .ops = &clk_branch_ops, 195724d8fba4SKumar Gala }, 195824d8fba4SKumar Gala }, 195924d8fba4SKumar Gala }; 196024d8fba4SKumar Gala 196124d8fba4SKumar Gala static struct clk_branch sata_phy_cfg_clk = { 196224d8fba4SKumar Gala .halt_reg = 0x2fcc, 196324d8fba4SKumar Gala .halt_bit = 14, 196424d8fba4SKumar Gala .clkr = { 196524d8fba4SKumar Gala .enable_reg = 0x2c40, 196624d8fba4SKumar Gala .enable_mask = BIT(4), 196724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 196824d8fba4SKumar Gala .name = "sata_phy_cfg_clk", 196924d8fba4SKumar Gala .ops = &clk_branch_ops, 197024d8fba4SKumar Gala }, 197124d8fba4SKumar Gala }, 197224d8fba4SKumar Gala }; 197324d8fba4SKumar Gala 197424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_master[] = { 197524d8fba4SKumar Gala { 125000000, P_PLL0, 1, 5, 32 }, 197624d8fba4SKumar Gala { } 197724d8fba4SKumar Gala }; 197824d8fba4SKumar Gala 197924d8fba4SKumar Gala static struct clk_rcg usb30_master_clk_src = { 198024d8fba4SKumar Gala .ns_reg = 0x3b2c, 198124d8fba4SKumar Gala .md_reg = 0x3b28, 198224d8fba4SKumar Gala .mn = { 198324d8fba4SKumar Gala .mnctr_en_bit = 8, 198424d8fba4SKumar Gala .mnctr_reset_bit = 7, 198524d8fba4SKumar Gala .mnctr_mode_shift = 5, 198624d8fba4SKumar Gala .n_val_shift = 16, 198724d8fba4SKumar Gala .m_val_shift = 16, 198824d8fba4SKumar Gala .width = 8, 198924d8fba4SKumar Gala }, 199024d8fba4SKumar Gala .p = { 199124d8fba4SKumar Gala .pre_div_shift = 3, 199224d8fba4SKumar Gala .pre_div_width = 2, 199324d8fba4SKumar Gala }, 199424d8fba4SKumar Gala .s = { 199524d8fba4SKumar Gala .src_sel_shift = 0, 1996*e95e8253SAnsuel Smith .parent_map = gcc_pxo_pll8_pll0_map, 199724d8fba4SKumar Gala }, 199824d8fba4SKumar Gala .freq_tbl = clk_tbl_usb30_master, 199924d8fba4SKumar Gala .clkr = { 200024d8fba4SKumar Gala .enable_reg = 0x3b2c, 200124d8fba4SKumar Gala .enable_mask = BIT(11), 200224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 200324d8fba4SKumar Gala .name = "usb30_master_ref_src", 2004*e95e8253SAnsuel Smith .parent_names = gcc_pxo_pll8_pll0, 200524d8fba4SKumar Gala .num_parents = 3, 200624d8fba4SKumar Gala .ops = &clk_rcg_ops, 200724d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 200824d8fba4SKumar Gala }, 200924d8fba4SKumar Gala }, 201024d8fba4SKumar Gala }; 201124d8fba4SKumar Gala 201224d8fba4SKumar Gala static struct clk_branch usb30_0_branch_clk = { 201324d8fba4SKumar Gala .halt_reg = 0x2fc4, 201424d8fba4SKumar Gala .halt_bit = 22, 201524d8fba4SKumar Gala .clkr = { 201624d8fba4SKumar Gala .enable_reg = 0x3b24, 201724d8fba4SKumar Gala .enable_mask = BIT(4), 201824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 201924d8fba4SKumar Gala .name = "usb30_0_branch_clk", 202024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_master_ref_src", }, 202124d8fba4SKumar Gala .num_parents = 1, 202224d8fba4SKumar Gala .ops = &clk_branch_ops, 202324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 202424d8fba4SKumar Gala }, 202524d8fba4SKumar Gala }, 202624d8fba4SKumar Gala }; 202724d8fba4SKumar Gala 202824d8fba4SKumar Gala static struct clk_branch usb30_1_branch_clk = { 202924d8fba4SKumar Gala .halt_reg = 0x2fc4, 203024d8fba4SKumar Gala .halt_bit = 17, 203124d8fba4SKumar Gala .clkr = { 203224d8fba4SKumar Gala .enable_reg = 0x3b34, 203324d8fba4SKumar Gala .enable_mask = BIT(4), 203424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 203524d8fba4SKumar Gala .name = "usb30_1_branch_clk", 203624d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_master_ref_src", }, 203724d8fba4SKumar Gala .num_parents = 1, 203824d8fba4SKumar Gala .ops = &clk_branch_ops, 203924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 204024d8fba4SKumar Gala }, 204124d8fba4SKumar Gala }, 204224d8fba4SKumar Gala }; 204324d8fba4SKumar Gala 204424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_utmi[] = { 204524d8fba4SKumar Gala { 60000000, P_PLL8, 1, 5, 32 }, 204624d8fba4SKumar Gala { } 204724d8fba4SKumar Gala }; 204824d8fba4SKumar Gala 204924d8fba4SKumar Gala static struct clk_rcg usb30_utmi_clk = { 205024d8fba4SKumar Gala .ns_reg = 0x3b44, 205124d8fba4SKumar Gala .md_reg = 0x3b40, 205224d8fba4SKumar Gala .mn = { 205324d8fba4SKumar Gala .mnctr_en_bit = 8, 205424d8fba4SKumar Gala .mnctr_reset_bit = 7, 205524d8fba4SKumar Gala .mnctr_mode_shift = 5, 205624d8fba4SKumar Gala .n_val_shift = 16, 205724d8fba4SKumar Gala .m_val_shift = 16, 205824d8fba4SKumar Gala .width = 8, 205924d8fba4SKumar Gala }, 206024d8fba4SKumar Gala .p = { 206124d8fba4SKumar Gala .pre_div_shift = 3, 206224d8fba4SKumar Gala .pre_div_width = 2, 206324d8fba4SKumar Gala }, 206424d8fba4SKumar Gala .s = { 206524d8fba4SKumar Gala .src_sel_shift = 0, 2066*e95e8253SAnsuel Smith .parent_map = gcc_pxo_pll8_pll0_map, 206724d8fba4SKumar Gala }, 206824d8fba4SKumar Gala .freq_tbl = clk_tbl_usb30_utmi, 206924d8fba4SKumar Gala .clkr = { 207024d8fba4SKumar Gala .enable_reg = 0x3b44, 207124d8fba4SKumar Gala .enable_mask = BIT(11), 207224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 207324d8fba4SKumar Gala .name = "usb30_utmi_clk", 2074*e95e8253SAnsuel Smith .parent_names = gcc_pxo_pll8_pll0, 207524d8fba4SKumar Gala .num_parents = 3, 207624d8fba4SKumar Gala .ops = &clk_rcg_ops, 207724d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 207824d8fba4SKumar Gala }, 207924d8fba4SKumar Gala }, 208024d8fba4SKumar Gala }; 208124d8fba4SKumar Gala 208224d8fba4SKumar Gala static struct clk_branch usb30_0_utmi_clk_ctl = { 208324d8fba4SKumar Gala .halt_reg = 0x2fc4, 208424d8fba4SKumar Gala .halt_bit = 21, 208524d8fba4SKumar Gala .clkr = { 208624d8fba4SKumar Gala .enable_reg = 0x3b48, 208724d8fba4SKumar Gala .enable_mask = BIT(4), 208824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 208924d8fba4SKumar Gala .name = "usb30_0_utmi_clk_ctl", 209024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_utmi_clk", }, 209124d8fba4SKumar Gala .num_parents = 1, 209224d8fba4SKumar Gala .ops = &clk_branch_ops, 209324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 209424d8fba4SKumar Gala }, 209524d8fba4SKumar Gala }, 209624d8fba4SKumar Gala }; 209724d8fba4SKumar Gala 209824d8fba4SKumar Gala static struct clk_branch usb30_1_utmi_clk_ctl = { 209924d8fba4SKumar Gala .halt_reg = 0x2fc4, 210024d8fba4SKumar Gala .halt_bit = 15, 210124d8fba4SKumar Gala .clkr = { 210224d8fba4SKumar Gala .enable_reg = 0x3b4c, 210324d8fba4SKumar Gala .enable_mask = BIT(4), 210424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 210524d8fba4SKumar Gala .name = "usb30_1_utmi_clk_ctl", 210624d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_utmi_clk", }, 210724d8fba4SKumar Gala .num_parents = 1, 210824d8fba4SKumar Gala .ops = &clk_branch_ops, 210924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 211024d8fba4SKumar Gala }, 211124d8fba4SKumar Gala }, 211224d8fba4SKumar Gala }; 211324d8fba4SKumar Gala 211424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb[] = { 211524d8fba4SKumar Gala { 60000000, P_PLL8, 1, 5, 32 }, 211624d8fba4SKumar Gala { } 211724d8fba4SKumar Gala }; 211824d8fba4SKumar Gala 211924d8fba4SKumar Gala static struct clk_rcg usb_hs1_xcvr_clk_src = { 212024d8fba4SKumar Gala .ns_reg = 0x290C, 212124d8fba4SKumar Gala .md_reg = 0x2908, 212224d8fba4SKumar Gala .mn = { 212324d8fba4SKumar Gala .mnctr_en_bit = 8, 212424d8fba4SKumar Gala .mnctr_reset_bit = 7, 212524d8fba4SKumar Gala .mnctr_mode_shift = 5, 212624d8fba4SKumar Gala .n_val_shift = 16, 212724d8fba4SKumar Gala .m_val_shift = 16, 212824d8fba4SKumar Gala .width = 8, 212924d8fba4SKumar Gala }, 213024d8fba4SKumar Gala .p = { 213124d8fba4SKumar Gala .pre_div_shift = 3, 213224d8fba4SKumar Gala .pre_div_width = 2, 213324d8fba4SKumar Gala }, 213424d8fba4SKumar Gala .s = { 213524d8fba4SKumar Gala .src_sel_shift = 0, 2136*e95e8253SAnsuel Smith .parent_map = gcc_pxo_pll8_pll0_map, 213724d8fba4SKumar Gala }, 213824d8fba4SKumar Gala .freq_tbl = clk_tbl_usb, 213924d8fba4SKumar Gala .clkr = { 214024d8fba4SKumar Gala .enable_reg = 0x2968, 214124d8fba4SKumar Gala .enable_mask = BIT(11), 214224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 214324d8fba4SKumar Gala .name = "usb_hs1_xcvr_src", 2144*e95e8253SAnsuel Smith .parent_names = gcc_pxo_pll8_pll0, 214524d8fba4SKumar Gala .num_parents = 3, 214624d8fba4SKumar Gala .ops = &clk_rcg_ops, 214724d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 214824d8fba4SKumar Gala }, 214924d8fba4SKumar Gala }, 215024d8fba4SKumar Gala }; 215124d8fba4SKumar Gala 215224d8fba4SKumar Gala static struct clk_branch usb_hs1_xcvr_clk = { 215324d8fba4SKumar Gala .halt_reg = 0x2fcc, 215424d8fba4SKumar Gala .halt_bit = 17, 215524d8fba4SKumar Gala .clkr = { 215624d8fba4SKumar Gala .enable_reg = 0x290c, 215724d8fba4SKumar Gala .enable_mask = BIT(9), 215824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 215924d8fba4SKumar Gala .name = "usb_hs1_xcvr_clk", 216024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb_hs1_xcvr_src" }, 216124d8fba4SKumar Gala .num_parents = 1, 216224d8fba4SKumar Gala .ops = &clk_branch_ops, 216324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 216424d8fba4SKumar Gala }, 216524d8fba4SKumar Gala }, 216624d8fba4SKumar Gala }; 216724d8fba4SKumar Gala 216824d8fba4SKumar Gala static struct clk_branch usb_hs1_h_clk = { 216924d8fba4SKumar Gala .hwcg_reg = 0x2900, 217024d8fba4SKumar Gala .hwcg_bit = 6, 217124d8fba4SKumar Gala .halt_reg = 0x2fc8, 217224d8fba4SKumar Gala .halt_bit = 1, 217324d8fba4SKumar Gala .clkr = { 217424d8fba4SKumar Gala .enable_reg = 0x2900, 217524d8fba4SKumar Gala .enable_mask = BIT(4), 217624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 217724d8fba4SKumar Gala .name = "usb_hs1_h_clk", 217824d8fba4SKumar Gala .ops = &clk_branch_ops, 217924d8fba4SKumar Gala }, 218024d8fba4SKumar Gala }, 218124d8fba4SKumar Gala }; 218224d8fba4SKumar Gala 218324d8fba4SKumar Gala static struct clk_rcg usb_fs1_xcvr_clk_src = { 218424d8fba4SKumar Gala .ns_reg = 0x2968, 218524d8fba4SKumar Gala .md_reg = 0x2964, 218624d8fba4SKumar Gala .mn = { 218724d8fba4SKumar Gala .mnctr_en_bit = 8, 218824d8fba4SKumar Gala .mnctr_reset_bit = 7, 218924d8fba4SKumar Gala .mnctr_mode_shift = 5, 219024d8fba4SKumar Gala .n_val_shift = 16, 219124d8fba4SKumar Gala .m_val_shift = 16, 219224d8fba4SKumar Gala .width = 8, 219324d8fba4SKumar Gala }, 219424d8fba4SKumar Gala .p = { 219524d8fba4SKumar Gala .pre_div_shift = 3, 219624d8fba4SKumar Gala .pre_div_width = 2, 219724d8fba4SKumar Gala }, 219824d8fba4SKumar Gala .s = { 219924d8fba4SKumar Gala .src_sel_shift = 0, 2200*e95e8253SAnsuel Smith .parent_map = gcc_pxo_pll8_pll0_map, 220124d8fba4SKumar Gala }, 220224d8fba4SKumar Gala .freq_tbl = clk_tbl_usb, 220324d8fba4SKumar Gala .clkr = { 220424d8fba4SKumar Gala .enable_reg = 0x2968, 220524d8fba4SKumar Gala .enable_mask = BIT(11), 220624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 220724d8fba4SKumar Gala .name = "usb_fs1_xcvr_src", 2208*e95e8253SAnsuel Smith .parent_names = gcc_pxo_pll8_pll0, 220924d8fba4SKumar Gala .num_parents = 3, 221024d8fba4SKumar Gala .ops = &clk_rcg_ops, 221124d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 221224d8fba4SKumar Gala }, 221324d8fba4SKumar Gala }, 221424d8fba4SKumar Gala }; 221524d8fba4SKumar Gala 221624d8fba4SKumar Gala static struct clk_branch usb_fs1_xcvr_clk = { 221724d8fba4SKumar Gala .halt_reg = 0x2fcc, 221824d8fba4SKumar Gala .halt_bit = 17, 221924d8fba4SKumar Gala .clkr = { 222024d8fba4SKumar Gala .enable_reg = 0x2968, 222124d8fba4SKumar Gala .enable_mask = BIT(9), 222224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 222324d8fba4SKumar Gala .name = "usb_fs1_xcvr_clk", 222424d8fba4SKumar Gala .parent_names = (const char *[]){ "usb_fs1_xcvr_src", }, 222524d8fba4SKumar Gala .num_parents = 1, 222624d8fba4SKumar Gala .ops = &clk_branch_ops, 222724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 222824d8fba4SKumar Gala }, 222924d8fba4SKumar Gala }, 223024d8fba4SKumar Gala }; 223124d8fba4SKumar Gala 223224d8fba4SKumar Gala static struct clk_branch usb_fs1_sys_clk = { 223324d8fba4SKumar Gala .halt_reg = 0x2fcc, 223424d8fba4SKumar Gala .halt_bit = 18, 223524d8fba4SKumar Gala .clkr = { 223624d8fba4SKumar Gala .enable_reg = 0x296c, 223724d8fba4SKumar Gala .enable_mask = BIT(4), 223824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 223924d8fba4SKumar Gala .name = "usb_fs1_sys_clk", 224024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb_fs1_xcvr_src", }, 224124d8fba4SKumar Gala .num_parents = 1, 224224d8fba4SKumar Gala .ops = &clk_branch_ops, 224324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 224424d8fba4SKumar Gala }, 224524d8fba4SKumar Gala }, 224624d8fba4SKumar Gala }; 224724d8fba4SKumar Gala 224824d8fba4SKumar Gala static struct clk_branch usb_fs1_h_clk = { 224924d8fba4SKumar Gala .halt_reg = 0x2fcc, 225024d8fba4SKumar Gala .halt_bit = 19, 225124d8fba4SKumar Gala .clkr = { 225224d8fba4SKumar Gala .enable_reg = 0x2960, 225324d8fba4SKumar Gala .enable_mask = BIT(4), 225424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 225524d8fba4SKumar Gala .name = "usb_fs1_h_clk", 225624d8fba4SKumar Gala .ops = &clk_branch_ops, 225724d8fba4SKumar Gala }, 225824d8fba4SKumar Gala }, 225924d8fba4SKumar Gala }; 226024d8fba4SKumar Gala 22614c385b25SArchit Taneja static struct clk_branch ebi2_clk = { 22624c385b25SArchit Taneja .hwcg_reg = 0x3b00, 22634c385b25SArchit Taneja .hwcg_bit = 6, 22644c385b25SArchit Taneja .halt_reg = 0x2fcc, 22654c385b25SArchit Taneja .halt_bit = 1, 22664c385b25SArchit Taneja .clkr = { 22674c385b25SArchit Taneja .enable_reg = 0x3b00, 22684c385b25SArchit Taneja .enable_mask = BIT(4), 22694c385b25SArchit Taneja .hw.init = &(struct clk_init_data){ 22704c385b25SArchit Taneja .name = "ebi2_clk", 22714c385b25SArchit Taneja .ops = &clk_branch_ops, 22724c385b25SArchit Taneja }, 22734c385b25SArchit Taneja }, 22744c385b25SArchit Taneja }; 22754c385b25SArchit Taneja 22764c385b25SArchit Taneja static struct clk_branch ebi2_aon_clk = { 22774c385b25SArchit Taneja .halt_reg = 0x2fcc, 22784c385b25SArchit Taneja .halt_bit = 0, 22794c385b25SArchit Taneja .clkr = { 22804c385b25SArchit Taneja .enable_reg = 0x3b00, 22814c385b25SArchit Taneja .enable_mask = BIT(8), 22824c385b25SArchit Taneja .hw.init = &(struct clk_init_data){ 22834c385b25SArchit Taneja .name = "ebi2_always_on_clk", 22844c385b25SArchit Taneja .ops = &clk_branch_ops, 22854c385b25SArchit Taneja }, 22864c385b25SArchit Taneja }, 22874c385b25SArchit Taneja }; 22884c385b25SArchit Taneja 2289f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_gmac[] = { 2290f7b81d67SStephen Boyd { 133000000, P_PLL0, 1, 50, 301 }, 2291f7b81d67SStephen Boyd { 266000000, P_PLL0, 1, 127, 382 }, 2292f7b81d67SStephen Boyd { } 2293f7b81d67SStephen Boyd }; 2294f7b81d67SStephen Boyd 2295f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core1_src = { 2296f7b81d67SStephen Boyd .ns_reg[0] = 0x3cac, 2297f7b81d67SStephen Boyd .ns_reg[1] = 0x3cb0, 2298f7b81d67SStephen Boyd .md_reg[0] = 0x3ca4, 2299f7b81d67SStephen Boyd .md_reg[1] = 0x3ca8, 2300f7b81d67SStephen Boyd .bank_reg = 0x3ca0, 2301f7b81d67SStephen Boyd .mn[0] = { 2302f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2303f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2304f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2305f7b81d67SStephen Boyd .n_val_shift = 16, 2306f7b81d67SStephen Boyd .m_val_shift = 16, 2307f7b81d67SStephen Boyd .width = 8, 2308f7b81d67SStephen Boyd }, 2309f7b81d67SStephen Boyd .mn[1] = { 2310f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2311f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2312f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2313f7b81d67SStephen Boyd .n_val_shift = 16, 2314f7b81d67SStephen Boyd .m_val_shift = 16, 2315f7b81d67SStephen Boyd .width = 8, 2316f7b81d67SStephen Boyd }, 2317f7b81d67SStephen Boyd .s[0] = { 2318f7b81d67SStephen Boyd .src_sel_shift = 0, 2319f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2320f7b81d67SStephen Boyd }, 2321f7b81d67SStephen Boyd .s[1] = { 2322f7b81d67SStephen Boyd .src_sel_shift = 0, 2323f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2324f7b81d67SStephen Boyd }, 2325f7b81d67SStephen Boyd .p[0] = { 2326f7b81d67SStephen Boyd .pre_div_shift = 3, 2327f7b81d67SStephen Boyd .pre_div_width = 2, 2328f7b81d67SStephen Boyd }, 2329f7b81d67SStephen Boyd .p[1] = { 2330f7b81d67SStephen Boyd .pre_div_shift = 3, 2331f7b81d67SStephen Boyd .pre_div_width = 2, 2332f7b81d67SStephen Boyd }, 2333f7b81d67SStephen Boyd .mux_sel_bit = 0, 2334f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2335f7b81d67SStephen Boyd .clkr = { 2336f7b81d67SStephen Boyd .enable_reg = 0x3ca0, 2337f7b81d67SStephen Boyd .enable_mask = BIT(1), 2338f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2339f7b81d67SStephen Boyd .name = "gmac_core1_src", 2340f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2341f7b81d67SStephen Boyd .num_parents = 5, 2342f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2343f7b81d67SStephen Boyd }, 2344f7b81d67SStephen Boyd }, 2345f7b81d67SStephen Boyd }; 2346f7b81d67SStephen Boyd 2347f7b81d67SStephen Boyd static struct clk_branch gmac_core1_clk = { 2348f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2349f7b81d67SStephen Boyd .halt_bit = 4, 2350f7b81d67SStephen Boyd .hwcg_reg = 0x3cb4, 2351f7b81d67SStephen Boyd .hwcg_bit = 6, 2352f7b81d67SStephen Boyd .clkr = { 2353f7b81d67SStephen Boyd .enable_reg = 0x3cb4, 2354f7b81d67SStephen Boyd .enable_mask = BIT(4), 2355f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2356f7b81d67SStephen Boyd .name = "gmac_core1_clk", 2357f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2358f7b81d67SStephen Boyd "gmac_core1_src", 2359f7b81d67SStephen Boyd }, 2360f7b81d67SStephen Boyd .num_parents = 1, 2361f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2362f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2363f7b81d67SStephen Boyd }, 2364f7b81d67SStephen Boyd }, 2365f7b81d67SStephen Boyd }; 2366f7b81d67SStephen Boyd 2367f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core2_src = { 2368f7b81d67SStephen Boyd .ns_reg[0] = 0x3ccc, 2369f7b81d67SStephen Boyd .ns_reg[1] = 0x3cd0, 2370f7b81d67SStephen Boyd .md_reg[0] = 0x3cc4, 2371f7b81d67SStephen Boyd .md_reg[1] = 0x3cc8, 2372f7b81d67SStephen Boyd .bank_reg = 0x3ca0, 2373f7b81d67SStephen Boyd .mn[0] = { 2374f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2375f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2376f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2377f7b81d67SStephen Boyd .n_val_shift = 16, 2378f7b81d67SStephen Boyd .m_val_shift = 16, 2379f7b81d67SStephen Boyd .width = 8, 2380f7b81d67SStephen Boyd }, 2381f7b81d67SStephen Boyd .mn[1] = { 2382f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2383f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2384f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2385f7b81d67SStephen Boyd .n_val_shift = 16, 2386f7b81d67SStephen Boyd .m_val_shift = 16, 2387f7b81d67SStephen Boyd .width = 8, 2388f7b81d67SStephen Boyd }, 2389f7b81d67SStephen Boyd .s[0] = { 2390f7b81d67SStephen Boyd .src_sel_shift = 0, 2391f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2392f7b81d67SStephen Boyd }, 2393f7b81d67SStephen Boyd .s[1] = { 2394f7b81d67SStephen Boyd .src_sel_shift = 0, 2395f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2396f7b81d67SStephen Boyd }, 2397f7b81d67SStephen Boyd .p[0] = { 2398f7b81d67SStephen Boyd .pre_div_shift = 3, 2399f7b81d67SStephen Boyd .pre_div_width = 2, 2400f7b81d67SStephen Boyd }, 2401f7b81d67SStephen Boyd .p[1] = { 2402f7b81d67SStephen Boyd .pre_div_shift = 3, 2403f7b81d67SStephen Boyd .pre_div_width = 2, 2404f7b81d67SStephen Boyd }, 2405f7b81d67SStephen Boyd .mux_sel_bit = 0, 2406f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2407f7b81d67SStephen Boyd .clkr = { 2408f7b81d67SStephen Boyd .enable_reg = 0x3cc0, 2409f7b81d67SStephen Boyd .enable_mask = BIT(1), 2410f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2411f7b81d67SStephen Boyd .name = "gmac_core2_src", 2412f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2413f7b81d67SStephen Boyd .num_parents = 5, 2414f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2415f7b81d67SStephen Boyd }, 2416f7b81d67SStephen Boyd }, 2417f7b81d67SStephen Boyd }; 2418f7b81d67SStephen Boyd 2419f7b81d67SStephen Boyd static struct clk_branch gmac_core2_clk = { 2420f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2421f7b81d67SStephen Boyd .halt_bit = 5, 2422f7b81d67SStephen Boyd .hwcg_reg = 0x3cd4, 2423f7b81d67SStephen Boyd .hwcg_bit = 6, 2424f7b81d67SStephen Boyd .clkr = { 2425f7b81d67SStephen Boyd .enable_reg = 0x3cd4, 2426f7b81d67SStephen Boyd .enable_mask = BIT(4), 2427f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2428f7b81d67SStephen Boyd .name = "gmac_core2_clk", 2429f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2430f7b81d67SStephen Boyd "gmac_core2_src", 2431f7b81d67SStephen Boyd }, 2432f7b81d67SStephen Boyd .num_parents = 1, 2433f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2434f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2435f7b81d67SStephen Boyd }, 2436f7b81d67SStephen Boyd }, 2437f7b81d67SStephen Boyd }; 2438f7b81d67SStephen Boyd 2439f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core3_src = { 2440f7b81d67SStephen Boyd .ns_reg[0] = 0x3cec, 2441f7b81d67SStephen Boyd .ns_reg[1] = 0x3cf0, 2442f7b81d67SStephen Boyd .md_reg[0] = 0x3ce4, 2443f7b81d67SStephen Boyd .md_reg[1] = 0x3ce8, 2444f7b81d67SStephen Boyd .bank_reg = 0x3ce0, 2445f7b81d67SStephen Boyd .mn[0] = { 2446f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2447f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2448f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2449f7b81d67SStephen Boyd .n_val_shift = 16, 2450f7b81d67SStephen Boyd .m_val_shift = 16, 2451f7b81d67SStephen Boyd .width = 8, 2452f7b81d67SStephen Boyd }, 2453f7b81d67SStephen Boyd .mn[1] = { 2454f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2455f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2456f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2457f7b81d67SStephen Boyd .n_val_shift = 16, 2458f7b81d67SStephen Boyd .m_val_shift = 16, 2459f7b81d67SStephen Boyd .width = 8, 2460f7b81d67SStephen Boyd }, 2461f7b81d67SStephen Boyd .s[0] = { 2462f7b81d67SStephen Boyd .src_sel_shift = 0, 2463f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2464f7b81d67SStephen Boyd }, 2465f7b81d67SStephen Boyd .s[1] = { 2466f7b81d67SStephen Boyd .src_sel_shift = 0, 2467f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2468f7b81d67SStephen Boyd }, 2469f7b81d67SStephen Boyd .p[0] = { 2470f7b81d67SStephen Boyd .pre_div_shift = 3, 2471f7b81d67SStephen Boyd .pre_div_width = 2, 2472f7b81d67SStephen Boyd }, 2473f7b81d67SStephen Boyd .p[1] = { 2474f7b81d67SStephen Boyd .pre_div_shift = 3, 2475f7b81d67SStephen Boyd .pre_div_width = 2, 2476f7b81d67SStephen Boyd }, 2477f7b81d67SStephen Boyd .mux_sel_bit = 0, 2478f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2479f7b81d67SStephen Boyd .clkr = { 2480f7b81d67SStephen Boyd .enable_reg = 0x3ce0, 2481f7b81d67SStephen Boyd .enable_mask = BIT(1), 2482f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2483f7b81d67SStephen Boyd .name = "gmac_core3_src", 2484f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2485f7b81d67SStephen Boyd .num_parents = 5, 2486f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2487f7b81d67SStephen Boyd }, 2488f7b81d67SStephen Boyd }, 2489f7b81d67SStephen Boyd }; 2490f7b81d67SStephen Boyd 2491f7b81d67SStephen Boyd static struct clk_branch gmac_core3_clk = { 2492f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2493f7b81d67SStephen Boyd .halt_bit = 6, 2494f7b81d67SStephen Boyd .hwcg_reg = 0x3cf4, 2495f7b81d67SStephen Boyd .hwcg_bit = 6, 2496f7b81d67SStephen Boyd .clkr = { 2497f7b81d67SStephen Boyd .enable_reg = 0x3cf4, 2498f7b81d67SStephen Boyd .enable_mask = BIT(4), 2499f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2500f7b81d67SStephen Boyd .name = "gmac_core3_clk", 2501f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2502f7b81d67SStephen Boyd "gmac_core3_src", 2503f7b81d67SStephen Boyd }, 2504f7b81d67SStephen Boyd .num_parents = 1, 2505f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2506f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2507f7b81d67SStephen Boyd }, 2508f7b81d67SStephen Boyd }, 2509f7b81d67SStephen Boyd }; 2510f7b81d67SStephen Boyd 2511f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core4_src = { 2512f7b81d67SStephen Boyd .ns_reg[0] = 0x3d0c, 2513f7b81d67SStephen Boyd .ns_reg[1] = 0x3d10, 2514f7b81d67SStephen Boyd .md_reg[0] = 0x3d04, 2515f7b81d67SStephen Boyd .md_reg[1] = 0x3d08, 2516f7b81d67SStephen Boyd .bank_reg = 0x3d00, 2517f7b81d67SStephen Boyd .mn[0] = { 2518f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2519f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2520f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2521f7b81d67SStephen Boyd .n_val_shift = 16, 2522f7b81d67SStephen Boyd .m_val_shift = 16, 2523f7b81d67SStephen Boyd .width = 8, 2524f7b81d67SStephen Boyd }, 2525f7b81d67SStephen Boyd .mn[1] = { 2526f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2527f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2528f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2529f7b81d67SStephen Boyd .n_val_shift = 16, 2530f7b81d67SStephen Boyd .m_val_shift = 16, 2531f7b81d67SStephen Boyd .width = 8, 2532f7b81d67SStephen Boyd }, 2533f7b81d67SStephen Boyd .s[0] = { 2534f7b81d67SStephen Boyd .src_sel_shift = 0, 2535f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2536f7b81d67SStephen Boyd }, 2537f7b81d67SStephen Boyd .s[1] = { 2538f7b81d67SStephen Boyd .src_sel_shift = 0, 2539f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2540f7b81d67SStephen Boyd }, 2541f7b81d67SStephen Boyd .p[0] = { 2542f7b81d67SStephen Boyd .pre_div_shift = 3, 2543f7b81d67SStephen Boyd .pre_div_width = 2, 2544f7b81d67SStephen Boyd }, 2545f7b81d67SStephen Boyd .p[1] = { 2546f7b81d67SStephen Boyd .pre_div_shift = 3, 2547f7b81d67SStephen Boyd .pre_div_width = 2, 2548f7b81d67SStephen Boyd }, 2549f7b81d67SStephen Boyd .mux_sel_bit = 0, 2550f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2551f7b81d67SStephen Boyd .clkr = { 2552f7b81d67SStephen Boyd .enable_reg = 0x3d00, 2553f7b81d67SStephen Boyd .enable_mask = BIT(1), 2554f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2555f7b81d67SStephen Boyd .name = "gmac_core4_src", 2556f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2557f7b81d67SStephen Boyd .num_parents = 5, 2558f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2559f7b81d67SStephen Boyd }, 2560f7b81d67SStephen Boyd }, 2561f7b81d67SStephen Boyd }; 2562f7b81d67SStephen Boyd 2563f7b81d67SStephen Boyd static struct clk_branch gmac_core4_clk = { 2564f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2565f7b81d67SStephen Boyd .halt_bit = 7, 2566f7b81d67SStephen Boyd .hwcg_reg = 0x3d14, 2567f7b81d67SStephen Boyd .hwcg_bit = 6, 2568f7b81d67SStephen Boyd .clkr = { 2569f7b81d67SStephen Boyd .enable_reg = 0x3d14, 2570f7b81d67SStephen Boyd .enable_mask = BIT(4), 2571f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2572f7b81d67SStephen Boyd .name = "gmac_core4_clk", 2573f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2574f7b81d67SStephen Boyd "gmac_core4_src", 2575f7b81d67SStephen Boyd }, 2576f7b81d67SStephen Boyd .num_parents = 1, 2577f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2578f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2579f7b81d67SStephen Boyd }, 2580f7b81d67SStephen Boyd }, 2581f7b81d67SStephen Boyd }; 2582f7b81d67SStephen Boyd 2583f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_nss_tcm[] = { 2584f7b81d67SStephen Boyd { 266000000, P_PLL0, 3, 0, 0 }, 2585f7b81d67SStephen Boyd { 400000000, P_PLL0, 2, 0, 0 }, 2586f7b81d67SStephen Boyd { } 2587f7b81d67SStephen Boyd }; 2588f7b81d67SStephen Boyd 2589f7b81d67SStephen Boyd static struct clk_dyn_rcg nss_tcm_src = { 2590f7b81d67SStephen Boyd .ns_reg[0] = 0x3dc4, 2591f7b81d67SStephen Boyd .ns_reg[1] = 0x3dc8, 2592f7b81d67SStephen Boyd .bank_reg = 0x3dc0, 2593f7b81d67SStephen Boyd .s[0] = { 2594f7b81d67SStephen Boyd .src_sel_shift = 0, 2595f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2596f7b81d67SStephen Boyd }, 2597f7b81d67SStephen Boyd .s[1] = { 2598f7b81d67SStephen Boyd .src_sel_shift = 0, 2599f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2600f7b81d67SStephen Boyd }, 2601f7b81d67SStephen Boyd .p[0] = { 2602f7b81d67SStephen Boyd .pre_div_shift = 3, 2603f7b81d67SStephen Boyd .pre_div_width = 4, 2604f7b81d67SStephen Boyd }, 2605f7b81d67SStephen Boyd .p[1] = { 2606f7b81d67SStephen Boyd .pre_div_shift = 3, 2607f7b81d67SStephen Boyd .pre_div_width = 4, 2608f7b81d67SStephen Boyd }, 2609f7b81d67SStephen Boyd .mux_sel_bit = 0, 2610f7b81d67SStephen Boyd .freq_tbl = clk_tbl_nss_tcm, 2611f7b81d67SStephen Boyd .clkr = { 2612f7b81d67SStephen Boyd .enable_reg = 0x3dc0, 2613f7b81d67SStephen Boyd .enable_mask = BIT(1), 2614f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2615f7b81d67SStephen Boyd .name = "nss_tcm_src", 2616f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2617f7b81d67SStephen Boyd .num_parents = 5, 2618f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2619f7b81d67SStephen Boyd }, 2620f7b81d67SStephen Boyd }, 2621f7b81d67SStephen Boyd }; 2622f7b81d67SStephen Boyd 2623f7b81d67SStephen Boyd static struct clk_branch nss_tcm_clk = { 2624f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2625f7b81d67SStephen Boyd .halt_bit = 14, 2626f7b81d67SStephen Boyd .clkr = { 2627f7b81d67SStephen Boyd .enable_reg = 0x3dd0, 2628f7b81d67SStephen Boyd .enable_mask = BIT(6) | BIT(4), 2629f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2630f7b81d67SStephen Boyd .name = "nss_tcm_clk", 2631f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2632f7b81d67SStephen Boyd "nss_tcm_src", 2633f7b81d67SStephen Boyd }, 2634f7b81d67SStephen Boyd .num_parents = 1, 2635f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2636f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2637f7b81d67SStephen Boyd }, 2638f7b81d67SStephen Boyd }, 2639f7b81d67SStephen Boyd }; 2640f7b81d67SStephen Boyd 2641f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_nss[] = { 2642f7b81d67SStephen Boyd { 110000000, P_PLL18, 1, 1, 5 }, 2643f7b81d67SStephen Boyd { 275000000, P_PLL18, 2, 0, 0 }, 2644f7b81d67SStephen Boyd { 550000000, P_PLL18, 1, 0, 0 }, 2645f7b81d67SStephen Boyd { 733000000, P_PLL18, 1, 0, 0 }, 2646f7b81d67SStephen Boyd { } 2647f7b81d67SStephen Boyd }; 2648f7b81d67SStephen Boyd 2649f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core1_src_clk = { 2650f7b81d67SStephen Boyd .ns_reg[0] = 0x3d2c, 2651f7b81d67SStephen Boyd .ns_reg[1] = 0x3d30, 2652f7b81d67SStephen Boyd .md_reg[0] = 0x3d24, 2653f7b81d67SStephen Boyd .md_reg[1] = 0x3d28, 2654f7b81d67SStephen Boyd .bank_reg = 0x3d20, 2655f7b81d67SStephen Boyd .mn[0] = { 2656f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2657f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2658f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2659f7b81d67SStephen Boyd .n_val_shift = 16, 2660f7b81d67SStephen Boyd .m_val_shift = 16, 2661f7b81d67SStephen Boyd .width = 8, 2662f7b81d67SStephen Boyd }, 2663f7b81d67SStephen Boyd .mn[1] = { 2664f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2665f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2666f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2667f7b81d67SStephen Boyd .n_val_shift = 16, 2668f7b81d67SStephen Boyd .m_val_shift = 16, 2669f7b81d67SStephen Boyd .width = 8, 2670f7b81d67SStephen Boyd }, 2671f7b81d67SStephen Boyd .s[0] = { 2672f7b81d67SStephen Boyd .src_sel_shift = 0, 2673f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2674f7b81d67SStephen Boyd }, 2675f7b81d67SStephen Boyd .s[1] = { 2676f7b81d67SStephen Boyd .src_sel_shift = 0, 2677f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2678f7b81d67SStephen Boyd }, 2679f7b81d67SStephen Boyd .p[0] = { 2680f7b81d67SStephen Boyd .pre_div_shift = 3, 2681f7b81d67SStephen Boyd .pre_div_width = 2, 2682f7b81d67SStephen Boyd }, 2683f7b81d67SStephen Boyd .p[1] = { 2684f7b81d67SStephen Boyd .pre_div_shift = 3, 2685f7b81d67SStephen Boyd .pre_div_width = 2, 2686f7b81d67SStephen Boyd }, 2687f7b81d67SStephen Boyd .mux_sel_bit = 0, 2688f7b81d67SStephen Boyd .freq_tbl = clk_tbl_nss, 2689f7b81d67SStephen Boyd .clkr = { 2690f7b81d67SStephen Boyd .enable_reg = 0x3d20, 2691f7b81d67SStephen Boyd .enable_mask = BIT(1), 2692f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2693f7b81d67SStephen Boyd .name = "ubi32_core1_src_clk", 2694f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2695f7b81d67SStephen Boyd .num_parents = 5, 2696f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2697f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, 2698f7b81d67SStephen Boyd }, 2699f7b81d67SStephen Boyd }, 2700f7b81d67SStephen Boyd }; 2701f7b81d67SStephen Boyd 2702f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core2_src_clk = { 2703f7b81d67SStephen Boyd .ns_reg[0] = 0x3d4c, 2704f7b81d67SStephen Boyd .ns_reg[1] = 0x3d50, 2705f7b81d67SStephen Boyd .md_reg[0] = 0x3d44, 2706f7b81d67SStephen Boyd .md_reg[1] = 0x3d48, 2707f7b81d67SStephen Boyd .bank_reg = 0x3d40, 2708f7b81d67SStephen Boyd .mn[0] = { 2709f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2710f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2711f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2712f7b81d67SStephen Boyd .n_val_shift = 16, 2713f7b81d67SStephen Boyd .m_val_shift = 16, 2714f7b81d67SStephen Boyd .width = 8, 2715f7b81d67SStephen Boyd }, 2716f7b81d67SStephen Boyd .mn[1] = { 2717f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2718f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2719f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2720f7b81d67SStephen Boyd .n_val_shift = 16, 2721f7b81d67SStephen Boyd .m_val_shift = 16, 2722f7b81d67SStephen Boyd .width = 8, 2723f7b81d67SStephen Boyd }, 2724f7b81d67SStephen Boyd .s[0] = { 2725f7b81d67SStephen Boyd .src_sel_shift = 0, 2726f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2727f7b81d67SStephen Boyd }, 2728f7b81d67SStephen Boyd .s[1] = { 2729f7b81d67SStephen Boyd .src_sel_shift = 0, 2730f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2731f7b81d67SStephen Boyd }, 2732f7b81d67SStephen Boyd .p[0] = { 2733f7b81d67SStephen Boyd .pre_div_shift = 3, 2734f7b81d67SStephen Boyd .pre_div_width = 2, 2735f7b81d67SStephen Boyd }, 2736f7b81d67SStephen Boyd .p[1] = { 2737f7b81d67SStephen Boyd .pre_div_shift = 3, 2738f7b81d67SStephen Boyd .pre_div_width = 2, 2739f7b81d67SStephen Boyd }, 2740f7b81d67SStephen Boyd .mux_sel_bit = 0, 2741f7b81d67SStephen Boyd .freq_tbl = clk_tbl_nss, 2742f7b81d67SStephen Boyd .clkr = { 2743f7b81d67SStephen Boyd .enable_reg = 0x3d40, 2744f7b81d67SStephen Boyd .enable_mask = BIT(1), 2745f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2746f7b81d67SStephen Boyd .name = "ubi32_core2_src_clk", 2747f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2748f7b81d67SStephen Boyd .num_parents = 5, 2749f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2750f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, 2751f7b81d67SStephen Boyd }, 2752f7b81d67SStephen Boyd }, 2753f7b81d67SStephen Boyd }; 2754f7b81d67SStephen Boyd 275524d8fba4SKumar Gala static struct clk_regmap *gcc_ipq806x_clks[] = { 2756dc1b3f65SAndy Gross [PLL0] = &pll0.clkr, 2757dc1b3f65SAndy Gross [PLL0_VOTE] = &pll0_vote, 275824d8fba4SKumar Gala [PLL3] = &pll3.clkr, 2759c99e515aSRajendra Nayak [PLL4_VOTE] = &pll4_vote, 276024d8fba4SKumar Gala [PLL8] = &pll8.clkr, 276124d8fba4SKumar Gala [PLL8_VOTE] = &pll8_vote, 276224d8fba4SKumar Gala [PLL14] = &pll14.clkr, 276324d8fba4SKumar Gala [PLL14_VOTE] = &pll14_vote, 2764f7b81d67SStephen Boyd [PLL18] = &pll18.clkr, 276524d8fba4SKumar Gala [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr, 276624d8fba4SKumar Gala [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr, 276724d8fba4SKumar Gala [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr, 276824d8fba4SKumar Gala [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr, 276924d8fba4SKumar Gala [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr, 277024d8fba4SKumar Gala [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr, 277124d8fba4SKumar Gala [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr, 277224d8fba4SKumar Gala [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr, 277324d8fba4SKumar Gala [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr, 277424d8fba4SKumar Gala [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr, 277524d8fba4SKumar Gala [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr, 277624d8fba4SKumar Gala [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr, 277724d8fba4SKumar Gala [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr, 277824d8fba4SKumar Gala [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr, 277924d8fba4SKumar Gala [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr, 278024d8fba4SKumar Gala [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr, 278124d8fba4SKumar Gala [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr, 278224d8fba4SKumar Gala [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr, 278324d8fba4SKumar Gala [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr, 278424d8fba4SKumar Gala [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr, 278524d8fba4SKumar Gala [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr, 278624d8fba4SKumar Gala [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr, 278724d8fba4SKumar Gala [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr, 278824d8fba4SKumar Gala [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr, 278924d8fba4SKumar Gala [GP0_SRC] = &gp0_src.clkr, 279024d8fba4SKumar Gala [GP0_CLK] = &gp0_clk.clkr, 279124d8fba4SKumar Gala [GP1_SRC] = &gp1_src.clkr, 279224d8fba4SKumar Gala [GP1_CLK] = &gp1_clk.clkr, 279324d8fba4SKumar Gala [GP2_SRC] = &gp2_src.clkr, 279424d8fba4SKumar Gala [GP2_CLK] = &gp2_clk.clkr, 279524d8fba4SKumar Gala [PMEM_A_CLK] = &pmem_clk.clkr, 279624d8fba4SKumar Gala [PRNG_SRC] = &prng_src.clkr, 279724d8fba4SKumar Gala [PRNG_CLK] = &prng_clk.clkr, 279824d8fba4SKumar Gala [SDC1_SRC] = &sdc1_src.clkr, 279924d8fba4SKumar Gala [SDC1_CLK] = &sdc1_clk.clkr, 280024d8fba4SKumar Gala [SDC3_SRC] = &sdc3_src.clkr, 280124d8fba4SKumar Gala [SDC3_CLK] = &sdc3_clk.clkr, 280224d8fba4SKumar Gala [TSIF_REF_SRC] = &tsif_ref_src.clkr, 280324d8fba4SKumar Gala [TSIF_REF_CLK] = &tsif_ref_clk.clkr, 280424d8fba4SKumar Gala [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr, 280524d8fba4SKumar Gala [GSBI1_H_CLK] = &gsbi1_h_clk.clkr, 280624d8fba4SKumar Gala [GSBI2_H_CLK] = &gsbi2_h_clk.clkr, 280724d8fba4SKumar Gala [GSBI4_H_CLK] = &gsbi4_h_clk.clkr, 280824d8fba4SKumar Gala [GSBI5_H_CLK] = &gsbi5_h_clk.clkr, 280924d8fba4SKumar Gala [GSBI6_H_CLK] = &gsbi6_h_clk.clkr, 281024d8fba4SKumar Gala [GSBI7_H_CLK] = &gsbi7_h_clk.clkr, 281124d8fba4SKumar Gala [TSIF_H_CLK] = &tsif_h_clk.clkr, 281224d8fba4SKumar Gala [SDC1_H_CLK] = &sdc1_h_clk.clkr, 281324d8fba4SKumar Gala [SDC3_H_CLK] = &sdc3_h_clk.clkr, 281424d8fba4SKumar Gala [ADM0_CLK] = &adm0_clk.clkr, 281524d8fba4SKumar Gala [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr, 281624d8fba4SKumar Gala [PCIE_A_CLK] = &pcie_a_clk.clkr, 281724d8fba4SKumar Gala [PCIE_AUX_CLK] = &pcie_aux_clk.clkr, 281824d8fba4SKumar Gala [PCIE_H_CLK] = &pcie_h_clk.clkr, 281924d8fba4SKumar Gala [PCIE_PHY_CLK] = &pcie_phy_clk.clkr, 282024d8fba4SKumar Gala [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr, 282124d8fba4SKumar Gala [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr, 282224d8fba4SKumar Gala [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr, 282324d8fba4SKumar Gala [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr, 282424d8fba4SKumar Gala [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr, 282524d8fba4SKumar Gala [SATA_H_CLK] = &sata_h_clk.clkr, 282624d8fba4SKumar Gala [SATA_CLK_SRC] = &sata_ref_src.clkr, 282724d8fba4SKumar Gala [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr, 282824d8fba4SKumar Gala [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr, 282924d8fba4SKumar Gala [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr, 283024d8fba4SKumar Gala [SATA_A_CLK] = &sata_a_clk.clkr, 283124d8fba4SKumar Gala [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr, 283224d8fba4SKumar Gala [PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr, 283324d8fba4SKumar Gala [PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr, 283424d8fba4SKumar Gala [PCIE_1_A_CLK] = &pcie1_a_clk.clkr, 283524d8fba4SKumar Gala [PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr, 283624d8fba4SKumar Gala [PCIE_1_H_CLK] = &pcie1_h_clk.clkr, 283724d8fba4SKumar Gala [PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr, 283824d8fba4SKumar Gala [PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr, 283924d8fba4SKumar Gala [PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr, 284024d8fba4SKumar Gala [PCIE_2_A_CLK] = &pcie2_a_clk.clkr, 284124d8fba4SKumar Gala [PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr, 284224d8fba4SKumar Gala [PCIE_2_H_CLK] = &pcie2_h_clk.clkr, 284324d8fba4SKumar Gala [PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr, 284424d8fba4SKumar Gala [PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr, 284524d8fba4SKumar Gala [PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr, 284624d8fba4SKumar Gala [USB30_MASTER_SRC] = &usb30_master_clk_src.clkr, 284724d8fba4SKumar Gala [USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr, 284824d8fba4SKumar Gala [USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr, 284924d8fba4SKumar Gala [USB30_UTMI_SRC] = &usb30_utmi_clk.clkr, 285024d8fba4SKumar Gala [USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr, 285124d8fba4SKumar Gala [USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr, 285224d8fba4SKumar Gala [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr, 285324d8fba4SKumar Gala [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr, 285424d8fba4SKumar Gala [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr, 285524d8fba4SKumar Gala [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr, 285624d8fba4SKumar Gala [USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr, 285724d8fba4SKumar Gala [USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr, 285824d8fba4SKumar Gala [USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr, 28594c385b25SArchit Taneja [EBI2_CLK] = &ebi2_clk.clkr, 28604c385b25SArchit Taneja [EBI2_AON_CLK] = &ebi2_aon_clk.clkr, 2861f7b81d67SStephen Boyd [GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr, 2862f7b81d67SStephen Boyd [GMAC_CORE1_CLK] = &gmac_core1_clk.clkr, 2863f7b81d67SStephen Boyd [GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr, 2864f7b81d67SStephen Boyd [GMAC_CORE2_CLK] = &gmac_core2_clk.clkr, 2865f7b81d67SStephen Boyd [GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr, 2866f7b81d67SStephen Boyd [GMAC_CORE3_CLK] = &gmac_core3_clk.clkr, 2867f7b81d67SStephen Boyd [GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr, 2868f7b81d67SStephen Boyd [GMAC_CORE4_CLK] = &gmac_core4_clk.clkr, 2869f7b81d67SStephen Boyd [UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr, 2870f7b81d67SStephen Boyd [UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr, 2871f7b81d67SStephen Boyd [NSSTCM_CLK_SRC] = &nss_tcm_src.clkr, 2872f7b81d67SStephen Boyd [NSSTCM_CLK] = &nss_tcm_clk.clkr, 28731f79131bSStephen Boyd [PLL9] = &hfpll0.clkr, 28741f79131bSStephen Boyd [PLL10] = &hfpll1.clkr, 28751f79131bSStephen Boyd [PLL12] = &hfpll_l2.clkr, 287624d8fba4SKumar Gala }; 287724d8fba4SKumar Gala 287824d8fba4SKumar Gala static const struct qcom_reset_map gcc_ipq806x_resets[] = { 287924d8fba4SKumar Gala [QDSS_STM_RESET] = { 0x2060, 6 }, 288024d8fba4SKumar Gala [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 }, 288124d8fba4SKumar Gala [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 }, 288224d8fba4SKumar Gala [AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 }, 288324d8fba4SKumar Gala [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 }, 288424d8fba4SKumar Gala [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 }, 288524d8fba4SKumar Gala [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 }, 288624d8fba4SKumar Gala [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 }, 288724d8fba4SKumar Gala [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 }, 288824d8fba4SKumar Gala [ADM0_C2_RESET] = { 0x220c, 4 }, 288924d8fba4SKumar Gala [ADM0_C1_RESET] = { 0x220c, 3 }, 289024d8fba4SKumar Gala [ADM0_C0_RESET] = { 0x220c, 2 }, 289124d8fba4SKumar Gala [ADM0_PBUS_RESET] = { 0x220c, 1 }, 289224d8fba4SKumar Gala [ADM0_RESET] = { 0x220c, 0 }, 289324d8fba4SKumar Gala [QDSS_CLKS_SW_RESET] = { 0x2260, 5 }, 289424d8fba4SKumar Gala [QDSS_POR_RESET] = { 0x2260, 4 }, 289524d8fba4SKumar Gala [QDSS_TSCTR_RESET] = { 0x2260, 3 }, 289624d8fba4SKumar Gala [QDSS_HRESET_RESET] = { 0x2260, 2 }, 289724d8fba4SKumar Gala [QDSS_AXI_RESET] = { 0x2260, 1 }, 289824d8fba4SKumar Gala [QDSS_DBG_RESET] = { 0x2260, 0 }, 289924d8fba4SKumar Gala [SFAB_PCIE_M_RESET] = { 0x22d8, 1 }, 290024d8fba4SKumar Gala [SFAB_PCIE_S_RESET] = { 0x22d8, 0 }, 290124d8fba4SKumar Gala [PCIE_EXT_RESET] = { 0x22dc, 6 }, 290224d8fba4SKumar Gala [PCIE_PHY_RESET] = { 0x22dc, 5 }, 290324d8fba4SKumar Gala [PCIE_PCI_RESET] = { 0x22dc, 4 }, 290424d8fba4SKumar Gala [PCIE_POR_RESET] = { 0x22dc, 3 }, 290524d8fba4SKumar Gala [PCIE_HCLK_RESET] = { 0x22dc, 2 }, 290624d8fba4SKumar Gala [PCIE_ACLK_RESET] = { 0x22dc, 0 }, 290724d8fba4SKumar Gala [SFAB_LPASS_RESET] = { 0x23a0, 7 }, 290824d8fba4SKumar Gala [SFAB_AFAB_M_RESET] = { 0x23e0, 7 }, 290924d8fba4SKumar Gala [AFAB_SFAB_M0_RESET] = { 0x2420, 7 }, 291024d8fba4SKumar Gala [AFAB_SFAB_M1_RESET] = { 0x2424, 7 }, 291124d8fba4SKumar Gala [SFAB_SATA_S_RESET] = { 0x2480, 7 }, 291224d8fba4SKumar Gala [SFAB_DFAB_M_RESET] = { 0x2500, 7 }, 291324d8fba4SKumar Gala [DFAB_SFAB_M_RESET] = { 0x2520, 7 }, 291424d8fba4SKumar Gala [DFAB_SWAY0_RESET] = { 0x2540, 7 }, 291524d8fba4SKumar Gala [DFAB_SWAY1_RESET] = { 0x2544, 7 }, 291624d8fba4SKumar Gala [DFAB_ARB0_RESET] = { 0x2560, 7 }, 291724d8fba4SKumar Gala [DFAB_ARB1_RESET] = { 0x2564, 7 }, 291824d8fba4SKumar Gala [PPSS_PROC_RESET] = { 0x2594, 1 }, 291924d8fba4SKumar Gala [PPSS_RESET] = { 0x2594, 0 }, 292024d8fba4SKumar Gala [DMA_BAM_RESET] = { 0x25c0, 7 }, 292124d8fba4SKumar Gala [SPS_TIC_H_RESET] = { 0x2600, 7 }, 292224d8fba4SKumar Gala [SFAB_CFPB_M_RESET] = { 0x2680, 7 }, 292324d8fba4SKumar Gala [SFAB_CFPB_S_RESET] = { 0x26c0, 7 }, 292424d8fba4SKumar Gala [TSIF_H_RESET] = { 0x2700, 7 }, 292524d8fba4SKumar Gala [CE1_H_RESET] = { 0x2720, 7 }, 292624d8fba4SKumar Gala [CE1_CORE_RESET] = { 0x2724, 7 }, 292724d8fba4SKumar Gala [CE1_SLEEP_RESET] = { 0x2728, 7 }, 292824d8fba4SKumar Gala [CE2_H_RESET] = { 0x2740, 7 }, 292924d8fba4SKumar Gala [CE2_CORE_RESET] = { 0x2744, 7 }, 293024d8fba4SKumar Gala [SFAB_SFPB_M_RESET] = { 0x2780, 7 }, 293124d8fba4SKumar Gala [SFAB_SFPB_S_RESET] = { 0x27a0, 7 }, 293224d8fba4SKumar Gala [RPM_PROC_RESET] = { 0x27c0, 7 }, 293324d8fba4SKumar Gala [PMIC_SSBI2_RESET] = { 0x280c, 12 }, 293424d8fba4SKumar Gala [SDC1_RESET] = { 0x2830, 0 }, 293524d8fba4SKumar Gala [SDC2_RESET] = { 0x2850, 0 }, 293624d8fba4SKumar Gala [SDC3_RESET] = { 0x2870, 0 }, 293724d8fba4SKumar Gala [SDC4_RESET] = { 0x2890, 0 }, 293824d8fba4SKumar Gala [USB_HS1_RESET] = { 0x2910, 0 }, 293924d8fba4SKumar Gala [USB_HSIC_RESET] = { 0x2934, 0 }, 294024d8fba4SKumar Gala [USB_FS1_XCVR_RESET] = { 0x2974, 1 }, 294124d8fba4SKumar Gala [USB_FS1_RESET] = { 0x2974, 0 }, 294224d8fba4SKumar Gala [GSBI1_RESET] = { 0x29dc, 0 }, 294324d8fba4SKumar Gala [GSBI2_RESET] = { 0x29fc, 0 }, 294424d8fba4SKumar Gala [GSBI3_RESET] = { 0x2a1c, 0 }, 294524d8fba4SKumar Gala [GSBI4_RESET] = { 0x2a3c, 0 }, 294624d8fba4SKumar Gala [GSBI5_RESET] = { 0x2a5c, 0 }, 294724d8fba4SKumar Gala [GSBI6_RESET] = { 0x2a7c, 0 }, 294824d8fba4SKumar Gala [GSBI7_RESET] = { 0x2a9c, 0 }, 294924d8fba4SKumar Gala [SPDM_RESET] = { 0x2b6c, 0 }, 295024d8fba4SKumar Gala [SEC_CTRL_RESET] = { 0x2b80, 7 }, 295124d8fba4SKumar Gala [TLMM_H_RESET] = { 0x2ba0, 7 }, 295224d8fba4SKumar Gala [SFAB_SATA_M_RESET] = { 0x2c18, 0 }, 295324d8fba4SKumar Gala [SATA_RESET] = { 0x2c1c, 0 }, 295424d8fba4SKumar Gala [TSSC_RESET] = { 0x2ca0, 7 }, 295524d8fba4SKumar Gala [PDM_RESET] = { 0x2cc0, 12 }, 295624d8fba4SKumar Gala [MPM_H_RESET] = { 0x2da0, 7 }, 295724d8fba4SKumar Gala [MPM_RESET] = { 0x2da4, 0 }, 295824d8fba4SKumar Gala [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 }, 295924d8fba4SKumar Gala [PRNG_RESET] = { 0x2e80, 12 }, 296024d8fba4SKumar Gala [SFAB_CE3_M_RESET] = { 0x36c8, 1 }, 296124d8fba4SKumar Gala [SFAB_CE3_S_RESET] = { 0x36c8, 0 }, 296224d8fba4SKumar Gala [CE3_SLEEP_RESET] = { 0x36d0, 7 }, 296324d8fba4SKumar Gala [PCIE_1_M_RESET] = { 0x3a98, 1 }, 296424d8fba4SKumar Gala [PCIE_1_S_RESET] = { 0x3a98, 0 }, 296524d8fba4SKumar Gala [PCIE_1_EXT_RESET] = { 0x3a9c, 6 }, 296624d8fba4SKumar Gala [PCIE_1_PHY_RESET] = { 0x3a9c, 5 }, 296724d8fba4SKumar Gala [PCIE_1_PCI_RESET] = { 0x3a9c, 4 }, 296824d8fba4SKumar Gala [PCIE_1_POR_RESET] = { 0x3a9c, 3 }, 296924d8fba4SKumar Gala [PCIE_1_HCLK_RESET] = { 0x3a9c, 2 }, 297024d8fba4SKumar Gala [PCIE_1_ACLK_RESET] = { 0x3a9c, 0 }, 297124d8fba4SKumar Gala [PCIE_2_M_RESET] = { 0x3ad8, 1 }, 297224d8fba4SKumar Gala [PCIE_2_S_RESET] = { 0x3ad8, 0 }, 297324d8fba4SKumar Gala [PCIE_2_EXT_RESET] = { 0x3adc, 6 }, 297424d8fba4SKumar Gala [PCIE_2_PHY_RESET] = { 0x3adc, 5 }, 297524d8fba4SKumar Gala [PCIE_2_PCI_RESET] = { 0x3adc, 4 }, 297624d8fba4SKumar Gala [PCIE_2_POR_RESET] = { 0x3adc, 3 }, 297724d8fba4SKumar Gala [PCIE_2_HCLK_RESET] = { 0x3adc, 2 }, 297824d8fba4SKumar Gala [PCIE_2_ACLK_RESET] = { 0x3adc, 0 }, 297924d8fba4SKumar Gala [SFAB_USB30_S_RESET] = { 0x3b54, 1 }, 298024d8fba4SKumar Gala [SFAB_USB30_M_RESET] = { 0x3b54, 0 }, 298124d8fba4SKumar Gala [USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 }, 298224d8fba4SKumar Gala [USB30_0_MASTER_RESET] = { 0x3b50, 4 }, 298324d8fba4SKumar Gala [USB30_0_SLEEP_RESET] = { 0x3b50, 3 }, 298424d8fba4SKumar Gala [USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 }, 298524d8fba4SKumar Gala [USB30_0_POWERON_RESET] = { 0x3b50, 1 }, 298624d8fba4SKumar Gala [USB30_0_PHY_RESET] = { 0x3b50, 0 }, 298724d8fba4SKumar Gala [USB30_1_MASTER_RESET] = { 0x3b58, 4 }, 298824d8fba4SKumar Gala [USB30_1_SLEEP_RESET] = { 0x3b58, 3 }, 298924d8fba4SKumar Gala [USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 }, 299024d8fba4SKumar Gala [USB30_1_POWERON_RESET] = { 0x3b58, 1 }, 299124d8fba4SKumar Gala [USB30_1_PHY_RESET] = { 0x3b58, 0 }, 299224d8fba4SKumar Gala [NSSFB0_RESET] = { 0x3b60, 6 }, 299324d8fba4SKumar Gala [NSSFB1_RESET] = { 0x3b60, 7 }, 2994f7b81d67SStephen Boyd [UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3}, 2995f7b81d67SStephen Boyd [UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 }, 2996f7b81d67SStephen Boyd [UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 }, 2997f7b81d67SStephen Boyd [UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 }, 2998f7b81d67SStephen Boyd [UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 }, 2999f7b81d67SStephen Boyd [UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 }, 3000f7b81d67SStephen Boyd [UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 }, 3001f7b81d67SStephen Boyd [UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 }, 3002f7b81d67SStephen Boyd [GMAC_CORE1_RESET] = { 0x3cbc, 0 }, 3003f7b81d67SStephen Boyd [GMAC_CORE2_RESET] = { 0x3cdc, 0 }, 3004f7b81d67SStephen Boyd [GMAC_CORE3_RESET] = { 0x3cfc, 0 }, 3005f7b81d67SStephen Boyd [GMAC_CORE4_RESET] = { 0x3d1c, 0 }, 3006f7b81d67SStephen Boyd [GMAC_AHB_RESET] = { 0x3e24, 0 }, 3007f7b81d67SStephen Boyd [NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 }, 3008f7b81d67SStephen Boyd [NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 }, 3009f7b81d67SStephen Boyd [NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 }, 3010f7b81d67SStephen Boyd [NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 }, 3011f7b81d67SStephen Boyd [NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 }, 3012f7b81d67SStephen Boyd [NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 }, 3013f7b81d67SStephen Boyd [NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 }, 3014f7b81d67SStephen Boyd [NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 }, 3015f7b81d67SStephen Boyd [NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 }, 3016f7b81d67SStephen Boyd [NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 }, 3017f7b81d67SStephen Boyd [NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 }, 3018f7b81d67SStephen Boyd [NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 }, 3019f7b81d67SStephen Boyd [NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 }, 3020f7b81d67SStephen Boyd [NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 }, 3021f7b81d67SStephen Boyd [NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 }, 3022f7b81d67SStephen Boyd [NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 }, 3023f7b81d67SStephen Boyd [NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 }, 3024f7b81d67SStephen Boyd [NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 }, 3025f7b81d67SStephen Boyd [NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 }, 3026f7b81d67SStephen Boyd [NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 }, 3027f7b81d67SStephen Boyd [NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 }, 3028f7b81d67SStephen Boyd [NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 }, 3029f7b81d67SStephen Boyd [NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 }, 3030f7b81d67SStephen Boyd [NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 }, 3031f7b81d67SStephen Boyd [NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 }, 3032f7b81d67SStephen Boyd [NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 }, 3033f7b81d67SStephen Boyd [NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 }, 3034f7b81d67SStephen Boyd [NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 }, 3035f7b81d67SStephen Boyd [NSS_SRDS_N_RESET] = { 0x3b60, 28 }, 303624d8fba4SKumar Gala }; 303724d8fba4SKumar Gala 303824d8fba4SKumar Gala static const struct regmap_config gcc_ipq806x_regmap_config = { 303924d8fba4SKumar Gala .reg_bits = 32, 304024d8fba4SKumar Gala .reg_stride = 4, 304124d8fba4SKumar Gala .val_bits = 32, 304224d8fba4SKumar Gala .max_register = 0x3e40, 304324d8fba4SKumar Gala .fast_io = true, 304424d8fba4SKumar Gala }; 304524d8fba4SKumar Gala 304624d8fba4SKumar Gala static const struct qcom_cc_desc gcc_ipq806x_desc = { 304724d8fba4SKumar Gala .config = &gcc_ipq806x_regmap_config, 304824d8fba4SKumar Gala .clks = gcc_ipq806x_clks, 304924d8fba4SKumar Gala .num_clks = ARRAY_SIZE(gcc_ipq806x_clks), 305024d8fba4SKumar Gala .resets = gcc_ipq806x_resets, 305124d8fba4SKumar Gala .num_resets = ARRAY_SIZE(gcc_ipq806x_resets), 305224d8fba4SKumar Gala }; 305324d8fba4SKumar Gala 305424d8fba4SKumar Gala static const struct of_device_id gcc_ipq806x_match_table[] = { 305524d8fba4SKumar Gala { .compatible = "qcom,gcc-ipq8064" }, 305624d8fba4SKumar Gala { } 305724d8fba4SKumar Gala }; 305824d8fba4SKumar Gala MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table); 305924d8fba4SKumar Gala 306024d8fba4SKumar Gala static int gcc_ipq806x_probe(struct platform_device *pdev) 306124d8fba4SKumar Gala { 306224d8fba4SKumar Gala struct device *dev = &pdev->dev; 3063f7b81d67SStephen Boyd struct regmap *regmap; 3064f7b81d67SStephen Boyd int ret; 306524d8fba4SKumar Gala 3066cbf2e548SStephen Boyd ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000); 3067a085f877SStephen Boyd if (ret) 3068a085f877SStephen Boyd return ret; 306924d8fba4SKumar Gala 3070cbf2e548SStephen Boyd ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000); 3071a085f877SStephen Boyd if (ret) 3072a085f877SStephen Boyd return ret; 307324d8fba4SKumar Gala 3074f7b81d67SStephen Boyd ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc); 3075f7b81d67SStephen Boyd if (ret) 3076f7b81d67SStephen Boyd return ret; 3077f7b81d67SStephen Boyd 3078f7b81d67SStephen Boyd regmap = dev_get_regmap(dev, NULL); 3079f7b81d67SStephen Boyd if (!regmap) 3080f7b81d67SStephen Boyd return -ENODEV; 3081f7b81d67SStephen Boyd 3082f7b81d67SStephen Boyd /* Setup PLL18 static bits */ 3083f7b81d67SStephen Boyd regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400); 3084f7b81d67SStephen Boyd regmap_write(regmap, 0x31b0, 0x3080); 3085f7b81d67SStephen Boyd 3086f7b81d67SStephen Boyd /* Set GMAC footswitch sleep/wakeup values */ 3087f7b81d67SStephen Boyd regmap_write(regmap, 0x3cb8, 8); 3088f7b81d67SStephen Boyd regmap_write(regmap, 0x3cd8, 8); 3089f7b81d67SStephen Boyd regmap_write(regmap, 0x3cf8, 8); 3090f7b81d67SStephen Boyd regmap_write(regmap, 0x3d18, 8); 3091f7b81d67SStephen Boyd 30925ce728faSAnsuel Smith return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev); 309324d8fba4SKumar Gala } 309424d8fba4SKumar Gala 309524d8fba4SKumar Gala static struct platform_driver gcc_ipq806x_driver = { 309624d8fba4SKumar Gala .probe = gcc_ipq806x_probe, 309724d8fba4SKumar Gala .driver = { 309824d8fba4SKumar Gala .name = "gcc-ipq806x", 309924d8fba4SKumar Gala .of_match_table = gcc_ipq806x_match_table, 310024d8fba4SKumar Gala }, 310124d8fba4SKumar Gala }; 310224d8fba4SKumar Gala 310324d8fba4SKumar Gala static int __init gcc_ipq806x_init(void) 310424d8fba4SKumar Gala { 310524d8fba4SKumar Gala return platform_driver_register(&gcc_ipq806x_driver); 310624d8fba4SKumar Gala } 310724d8fba4SKumar Gala core_initcall(gcc_ipq806x_init); 310824d8fba4SKumar Gala 310924d8fba4SKumar Gala static void __exit gcc_ipq806x_exit(void) 311024d8fba4SKumar Gala { 311124d8fba4SKumar Gala platform_driver_unregister(&gcc_ipq806x_driver); 311224d8fba4SKumar Gala } 311324d8fba4SKumar Gala module_exit(gcc_ipq806x_exit); 311424d8fba4SKumar Gala 311524d8fba4SKumar Gala MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver"); 311624d8fba4SKumar Gala MODULE_LICENSE("GPL v2"); 311724d8fba4SKumar Gala MODULE_ALIAS("platform:gcc-ipq806x"); 3118