124d8fba4SKumar Gala /* 224d8fba4SKumar Gala * Copyright (c) 2014, The Linux Foundation. All rights reserved. 324d8fba4SKumar Gala * 424d8fba4SKumar Gala * This software is licensed under the terms of the GNU General Public 524d8fba4SKumar Gala * License version 2, as published by the Free Software Foundation, and 624d8fba4SKumar Gala * may be copied, distributed, and modified under those terms. 724d8fba4SKumar Gala * 824d8fba4SKumar Gala * This program is distributed in the hope that it will be useful, 924d8fba4SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 1024d8fba4SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1124d8fba4SKumar Gala * GNU General Public License for more details. 1224d8fba4SKumar Gala */ 1324d8fba4SKumar Gala 1424d8fba4SKumar Gala #include <linux/kernel.h> 1524d8fba4SKumar Gala #include <linux/bitops.h> 1624d8fba4SKumar Gala #include <linux/err.h> 1724d8fba4SKumar Gala #include <linux/platform_device.h> 1824d8fba4SKumar Gala #include <linux/module.h> 1924d8fba4SKumar Gala #include <linux/of.h> 2024d8fba4SKumar Gala #include <linux/of_device.h> 2124d8fba4SKumar Gala #include <linux/clk-provider.h> 2224d8fba4SKumar Gala #include <linux/regmap.h> 2324d8fba4SKumar Gala #include <linux/reset-controller.h> 2424d8fba4SKumar Gala 2524d8fba4SKumar Gala #include <dt-bindings/clock/qcom,gcc-ipq806x.h> 2624d8fba4SKumar Gala #include <dt-bindings/reset/qcom,gcc-ipq806x.h> 2724d8fba4SKumar Gala 2824d8fba4SKumar Gala #include "common.h" 2924d8fba4SKumar Gala #include "clk-regmap.h" 3024d8fba4SKumar Gala #include "clk-pll.h" 3124d8fba4SKumar Gala #include "clk-rcg.h" 3224d8fba4SKumar Gala #include "clk-branch.h" 3324d8fba4SKumar Gala #include "reset.h" 3424d8fba4SKumar Gala 35dc1b3f65SAndy Gross static struct clk_pll pll0 = { 36dc1b3f65SAndy Gross .l_reg = 0x30c4, 37dc1b3f65SAndy Gross .m_reg = 0x30c8, 38dc1b3f65SAndy Gross .n_reg = 0x30cc, 39dc1b3f65SAndy Gross .config_reg = 0x30d4, 40dc1b3f65SAndy Gross .mode_reg = 0x30c0, 41dc1b3f65SAndy Gross .status_reg = 0x30d8, 42dc1b3f65SAndy Gross .status_bit = 16, 43dc1b3f65SAndy Gross .clkr.hw.init = &(struct clk_init_data){ 44dc1b3f65SAndy Gross .name = "pll0", 45dc1b3f65SAndy Gross .parent_names = (const char *[]){ "pxo" }, 46dc1b3f65SAndy Gross .num_parents = 1, 47dc1b3f65SAndy Gross .ops = &clk_pll_ops, 48dc1b3f65SAndy Gross }, 49dc1b3f65SAndy Gross }; 50dc1b3f65SAndy Gross 51dc1b3f65SAndy Gross static struct clk_regmap pll0_vote = { 52dc1b3f65SAndy Gross .enable_reg = 0x34c0, 53dc1b3f65SAndy Gross .enable_mask = BIT(0), 54dc1b3f65SAndy Gross .hw.init = &(struct clk_init_data){ 55dc1b3f65SAndy Gross .name = "pll0_vote", 56dc1b3f65SAndy Gross .parent_names = (const char *[]){ "pll0" }, 57dc1b3f65SAndy Gross .num_parents = 1, 58dc1b3f65SAndy Gross .ops = &clk_pll_vote_ops, 59dc1b3f65SAndy Gross }, 60dc1b3f65SAndy Gross }; 61dc1b3f65SAndy Gross 6224d8fba4SKumar Gala static struct clk_pll pll3 = { 6324d8fba4SKumar Gala .l_reg = 0x3164, 6424d8fba4SKumar Gala .m_reg = 0x3168, 6524d8fba4SKumar Gala .n_reg = 0x316c, 6624d8fba4SKumar Gala .config_reg = 0x3174, 6724d8fba4SKumar Gala .mode_reg = 0x3160, 6824d8fba4SKumar Gala .status_reg = 0x3178, 6924d8fba4SKumar Gala .status_bit = 16, 7024d8fba4SKumar Gala .clkr.hw.init = &(struct clk_init_data){ 7124d8fba4SKumar Gala .name = "pll3", 7224d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 7324d8fba4SKumar Gala .num_parents = 1, 7424d8fba4SKumar Gala .ops = &clk_pll_ops, 7524d8fba4SKumar Gala }, 7624d8fba4SKumar Gala }; 7724d8fba4SKumar Gala 78c99e515aSRajendra Nayak static struct clk_regmap pll4_vote = { 79c99e515aSRajendra Nayak .enable_reg = 0x34c0, 80c99e515aSRajendra Nayak .enable_mask = BIT(4), 81c99e515aSRajendra Nayak .hw.init = &(struct clk_init_data){ 82c99e515aSRajendra Nayak .name = "pll4_vote", 83c99e515aSRajendra Nayak .parent_names = (const char *[]){ "pll4" }, 84c99e515aSRajendra Nayak .num_parents = 1, 85c99e515aSRajendra Nayak .ops = &clk_pll_vote_ops, 86c99e515aSRajendra Nayak }, 87c99e515aSRajendra Nayak }; 88c99e515aSRajendra Nayak 8924d8fba4SKumar Gala static struct clk_pll pll8 = { 9024d8fba4SKumar Gala .l_reg = 0x3144, 9124d8fba4SKumar Gala .m_reg = 0x3148, 9224d8fba4SKumar Gala .n_reg = 0x314c, 9324d8fba4SKumar Gala .config_reg = 0x3154, 9424d8fba4SKumar Gala .mode_reg = 0x3140, 9524d8fba4SKumar Gala .status_reg = 0x3158, 9624d8fba4SKumar Gala .status_bit = 16, 9724d8fba4SKumar Gala .clkr.hw.init = &(struct clk_init_data){ 9824d8fba4SKumar Gala .name = "pll8", 9924d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 10024d8fba4SKumar Gala .num_parents = 1, 10124d8fba4SKumar Gala .ops = &clk_pll_ops, 10224d8fba4SKumar Gala }, 10324d8fba4SKumar Gala }; 10424d8fba4SKumar Gala 10524d8fba4SKumar Gala static struct clk_regmap pll8_vote = { 10624d8fba4SKumar Gala .enable_reg = 0x34c0, 10724d8fba4SKumar Gala .enable_mask = BIT(8), 10824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 10924d8fba4SKumar Gala .name = "pll8_vote", 11024d8fba4SKumar Gala .parent_names = (const char *[]){ "pll8" }, 11124d8fba4SKumar Gala .num_parents = 1, 11224d8fba4SKumar Gala .ops = &clk_pll_vote_ops, 11324d8fba4SKumar Gala }, 11424d8fba4SKumar Gala }; 11524d8fba4SKumar Gala 11624d8fba4SKumar Gala static struct clk_pll pll14 = { 11724d8fba4SKumar Gala .l_reg = 0x31c4, 11824d8fba4SKumar Gala .m_reg = 0x31c8, 11924d8fba4SKumar Gala .n_reg = 0x31cc, 12024d8fba4SKumar Gala .config_reg = 0x31d4, 12124d8fba4SKumar Gala .mode_reg = 0x31c0, 12224d8fba4SKumar Gala .status_reg = 0x31d8, 12324d8fba4SKumar Gala .status_bit = 16, 12424d8fba4SKumar Gala .clkr.hw.init = &(struct clk_init_data){ 12524d8fba4SKumar Gala .name = "pll14", 12624d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 12724d8fba4SKumar Gala .num_parents = 1, 12824d8fba4SKumar Gala .ops = &clk_pll_ops, 12924d8fba4SKumar Gala }, 13024d8fba4SKumar Gala }; 13124d8fba4SKumar Gala 13224d8fba4SKumar Gala static struct clk_regmap pll14_vote = { 13324d8fba4SKumar Gala .enable_reg = 0x34c0, 13424d8fba4SKumar Gala .enable_mask = BIT(14), 13524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 13624d8fba4SKumar Gala .name = "pll14_vote", 13724d8fba4SKumar Gala .parent_names = (const char *[]){ "pll14" }, 13824d8fba4SKumar Gala .num_parents = 1, 13924d8fba4SKumar Gala .ops = &clk_pll_vote_ops, 14024d8fba4SKumar Gala }, 14124d8fba4SKumar Gala }; 14224d8fba4SKumar Gala 143f7b81d67SStephen Boyd #define NSS_PLL_RATE(f, _l, _m, _n, i) \ 144f7b81d67SStephen Boyd { \ 145f7b81d67SStephen Boyd .freq = f, \ 146f7b81d67SStephen Boyd .l = _l, \ 147f7b81d67SStephen Boyd .m = _m, \ 148f7b81d67SStephen Boyd .n = _n, \ 149f7b81d67SStephen Boyd .ibits = i, \ 150f7b81d67SStephen Boyd } 151f7b81d67SStephen Boyd 152f7b81d67SStephen Boyd static struct pll_freq_tbl pll18_freq_tbl[] = { 153f7b81d67SStephen Boyd NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625), 154f7b81d67SStephen Boyd NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625), 155f7b81d67SStephen Boyd }; 156f7b81d67SStephen Boyd 157f7b81d67SStephen Boyd static struct clk_pll pll18 = { 158f7b81d67SStephen Boyd .l_reg = 0x31a4, 159f7b81d67SStephen Boyd .m_reg = 0x31a8, 160f7b81d67SStephen Boyd .n_reg = 0x31ac, 161f7b81d67SStephen Boyd .config_reg = 0x31b4, 162f7b81d67SStephen Boyd .mode_reg = 0x31a0, 163f7b81d67SStephen Boyd .status_reg = 0x31b8, 164f7b81d67SStephen Boyd .status_bit = 16, 165f7b81d67SStephen Boyd .post_div_shift = 16, 166f7b81d67SStephen Boyd .post_div_width = 1, 167f7b81d67SStephen Boyd .freq_tbl = pll18_freq_tbl, 168f7b81d67SStephen Boyd .clkr.hw.init = &(struct clk_init_data){ 169f7b81d67SStephen Boyd .name = "pll18", 170f7b81d67SStephen Boyd .parent_names = (const char *[]){ "pxo" }, 171f7b81d67SStephen Boyd .num_parents = 1, 172f7b81d67SStephen Boyd .ops = &clk_pll_ops, 173f7b81d67SStephen Boyd }, 174f7b81d67SStephen Boyd }; 175f7b81d67SStephen Boyd 176293d2e97SGeorgi Djakov enum { 177293d2e97SGeorgi Djakov P_PXO, 178293d2e97SGeorgi Djakov P_PLL8, 179293d2e97SGeorgi Djakov P_PLL3, 180293d2e97SGeorgi Djakov P_PLL0, 181293d2e97SGeorgi Djakov P_CXO, 182f7b81d67SStephen Boyd P_PLL14, 183f7b81d67SStephen Boyd P_PLL18, 184293d2e97SGeorgi Djakov }; 18524d8fba4SKumar Gala 186293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_map[] = { 187293d2e97SGeorgi Djakov { P_PXO, 0 }, 188293d2e97SGeorgi Djakov { P_PLL8, 3 } 18924d8fba4SKumar Gala }; 19024d8fba4SKumar Gala 191adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll8[] = { 19224d8fba4SKumar Gala "pxo", 19324d8fba4SKumar Gala "pll8_vote", 19424d8fba4SKumar Gala }; 19524d8fba4SKumar Gala 196293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_cxo_map[] = { 197293d2e97SGeorgi Djakov { P_PXO, 0 }, 198293d2e97SGeorgi Djakov { P_PLL8, 3 }, 199293d2e97SGeorgi Djakov { P_CXO, 5 } 20024d8fba4SKumar Gala }; 20124d8fba4SKumar Gala 202adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll8_cxo[] = { 20324d8fba4SKumar Gala "pxo", 20424d8fba4SKumar Gala "pll8_vote", 20524d8fba4SKumar Gala "cxo", 20624d8fba4SKumar Gala }; 20724d8fba4SKumar Gala 208293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_map[] = { 209293d2e97SGeorgi Djakov { P_PXO, 0 }, 210293d2e97SGeorgi Djakov { P_PLL3, 1 } 21124d8fba4SKumar Gala }; 21224d8fba4SKumar Gala 213293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_sata_map[] = { 214293d2e97SGeorgi Djakov { P_PXO, 0 }, 215293d2e97SGeorgi Djakov { P_PLL3, 6 } 21624d8fba4SKumar Gala }; 21724d8fba4SKumar Gala 218adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll3[] = { 21924d8fba4SKumar Gala "pxo", 22024d8fba4SKumar Gala "pll3", 22124d8fba4SKumar Gala }; 22224d8fba4SKumar Gala 223293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_pll0[] = { 224293d2e97SGeorgi Djakov { P_PXO, 0 }, 225293d2e97SGeorgi Djakov { P_PLL8, 3 }, 226293d2e97SGeorgi Djakov { P_PLL0, 2 } 22724d8fba4SKumar Gala }; 22824d8fba4SKumar Gala 229adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll8_pll0_map[] = { 23024d8fba4SKumar Gala "pxo", 23124d8fba4SKumar Gala "pll8_vote", 232dc1b3f65SAndy Gross "pll0_vote", 23324d8fba4SKumar Gala }; 23424d8fba4SKumar Gala 235f7b81d67SStephen Boyd static const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = { 236f7b81d67SStephen Boyd { P_PXO, 0 }, 237f7b81d67SStephen Boyd { P_PLL8, 4 }, 238f7b81d67SStephen Boyd { P_PLL0, 2 }, 239f7b81d67SStephen Boyd { P_PLL14, 5 }, 240f7b81d67SStephen Boyd { P_PLL18, 1 } 241f7b81d67SStephen Boyd }; 242f7b81d67SStephen Boyd 243adb11a40SGeorgi Djakov static const char * const gcc_pxo_pll8_pll14_pll18_pll0[] = { 244f7b81d67SStephen Boyd "pxo", 245f7b81d67SStephen Boyd "pll8_vote", 246f7b81d67SStephen Boyd "pll0_vote", 247f7b81d67SStephen Boyd "pll14", 248f7b81d67SStephen Boyd "pll18", 249f7b81d67SStephen Boyd }; 250f7b81d67SStephen Boyd 25124d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_uart[] = { 25224d8fba4SKumar Gala { 1843200, P_PLL8, 2, 6, 625 }, 25324d8fba4SKumar Gala { 3686400, P_PLL8, 2, 12, 625 }, 25424d8fba4SKumar Gala { 7372800, P_PLL8, 2, 24, 625 }, 25524d8fba4SKumar Gala { 14745600, P_PLL8, 2, 48, 625 }, 25624d8fba4SKumar Gala { 16000000, P_PLL8, 4, 1, 6 }, 25724d8fba4SKumar Gala { 24000000, P_PLL8, 4, 1, 4 }, 25824d8fba4SKumar Gala { 32000000, P_PLL8, 4, 1, 3 }, 25924d8fba4SKumar Gala { 40000000, P_PLL8, 1, 5, 48 }, 26024d8fba4SKumar Gala { 46400000, P_PLL8, 1, 29, 240 }, 26124d8fba4SKumar Gala { 48000000, P_PLL8, 4, 1, 2 }, 26224d8fba4SKumar Gala { 51200000, P_PLL8, 1, 2, 15 }, 26324d8fba4SKumar Gala { 56000000, P_PLL8, 1, 7, 48 }, 26424d8fba4SKumar Gala { 58982400, P_PLL8, 1, 96, 625 }, 26524d8fba4SKumar Gala { 64000000, P_PLL8, 2, 1, 3 }, 26624d8fba4SKumar Gala { } 26724d8fba4SKumar Gala }; 26824d8fba4SKumar Gala 26924d8fba4SKumar Gala static struct clk_rcg gsbi1_uart_src = { 27024d8fba4SKumar Gala .ns_reg = 0x29d4, 27124d8fba4SKumar Gala .md_reg = 0x29d0, 27224d8fba4SKumar Gala .mn = { 27324d8fba4SKumar Gala .mnctr_en_bit = 8, 27424d8fba4SKumar Gala .mnctr_reset_bit = 7, 27524d8fba4SKumar Gala .mnctr_mode_shift = 5, 27624d8fba4SKumar Gala .n_val_shift = 16, 27724d8fba4SKumar Gala .m_val_shift = 16, 27824d8fba4SKumar Gala .width = 16, 27924d8fba4SKumar Gala }, 28024d8fba4SKumar Gala .p = { 28124d8fba4SKumar Gala .pre_div_shift = 3, 28224d8fba4SKumar Gala .pre_div_width = 2, 28324d8fba4SKumar Gala }, 28424d8fba4SKumar Gala .s = { 28524d8fba4SKumar Gala .src_sel_shift = 0, 28624d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 28724d8fba4SKumar Gala }, 28824d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 28924d8fba4SKumar Gala .clkr = { 29024d8fba4SKumar Gala .enable_reg = 0x29d4, 29124d8fba4SKumar Gala .enable_mask = BIT(11), 29224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 29324d8fba4SKumar Gala .name = "gsbi1_uart_src", 29424d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 29524d8fba4SKumar Gala .num_parents = 2, 29624d8fba4SKumar Gala .ops = &clk_rcg_ops, 29724d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 29824d8fba4SKumar Gala }, 29924d8fba4SKumar Gala }, 30024d8fba4SKumar Gala }; 30124d8fba4SKumar Gala 30224d8fba4SKumar Gala static struct clk_branch gsbi1_uart_clk = { 30324d8fba4SKumar Gala .halt_reg = 0x2fcc, 30424d8fba4SKumar Gala .halt_bit = 12, 30524d8fba4SKumar Gala .clkr = { 30624d8fba4SKumar Gala .enable_reg = 0x29d4, 30724d8fba4SKumar Gala .enable_mask = BIT(9), 30824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 30924d8fba4SKumar Gala .name = "gsbi1_uart_clk", 31024d8fba4SKumar Gala .parent_names = (const char *[]){ 31124d8fba4SKumar Gala "gsbi1_uart_src", 31224d8fba4SKumar Gala }, 31324d8fba4SKumar Gala .num_parents = 1, 31424d8fba4SKumar Gala .ops = &clk_branch_ops, 31524d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 31624d8fba4SKumar Gala }, 31724d8fba4SKumar Gala }, 31824d8fba4SKumar Gala }; 31924d8fba4SKumar Gala 32024d8fba4SKumar Gala static struct clk_rcg gsbi2_uart_src = { 32124d8fba4SKumar Gala .ns_reg = 0x29f4, 32224d8fba4SKumar Gala .md_reg = 0x29f0, 32324d8fba4SKumar Gala .mn = { 32424d8fba4SKumar Gala .mnctr_en_bit = 8, 32524d8fba4SKumar Gala .mnctr_reset_bit = 7, 32624d8fba4SKumar Gala .mnctr_mode_shift = 5, 32724d8fba4SKumar Gala .n_val_shift = 16, 32824d8fba4SKumar Gala .m_val_shift = 16, 32924d8fba4SKumar Gala .width = 16, 33024d8fba4SKumar Gala }, 33124d8fba4SKumar Gala .p = { 33224d8fba4SKumar Gala .pre_div_shift = 3, 33324d8fba4SKumar Gala .pre_div_width = 2, 33424d8fba4SKumar Gala }, 33524d8fba4SKumar Gala .s = { 33624d8fba4SKumar Gala .src_sel_shift = 0, 33724d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 33824d8fba4SKumar Gala }, 33924d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 34024d8fba4SKumar Gala .clkr = { 34124d8fba4SKumar Gala .enable_reg = 0x29f4, 34224d8fba4SKumar Gala .enable_mask = BIT(11), 34324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 34424d8fba4SKumar Gala .name = "gsbi2_uart_src", 34524d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 34624d8fba4SKumar Gala .num_parents = 2, 34724d8fba4SKumar Gala .ops = &clk_rcg_ops, 34824d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 34924d8fba4SKumar Gala }, 35024d8fba4SKumar Gala }, 35124d8fba4SKumar Gala }; 35224d8fba4SKumar Gala 35324d8fba4SKumar Gala static struct clk_branch gsbi2_uart_clk = { 35424d8fba4SKumar Gala .halt_reg = 0x2fcc, 35524d8fba4SKumar Gala .halt_bit = 8, 35624d8fba4SKumar Gala .clkr = { 35724d8fba4SKumar Gala .enable_reg = 0x29f4, 35824d8fba4SKumar Gala .enable_mask = BIT(9), 35924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 36024d8fba4SKumar Gala .name = "gsbi2_uart_clk", 36124d8fba4SKumar Gala .parent_names = (const char *[]){ 36224d8fba4SKumar Gala "gsbi2_uart_src", 36324d8fba4SKumar Gala }, 36424d8fba4SKumar Gala .num_parents = 1, 36524d8fba4SKumar Gala .ops = &clk_branch_ops, 36624d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 36724d8fba4SKumar Gala }, 36824d8fba4SKumar Gala }, 36924d8fba4SKumar Gala }; 37024d8fba4SKumar Gala 37124d8fba4SKumar Gala static struct clk_rcg gsbi4_uart_src = { 37224d8fba4SKumar Gala .ns_reg = 0x2a34, 37324d8fba4SKumar Gala .md_reg = 0x2a30, 37424d8fba4SKumar Gala .mn = { 37524d8fba4SKumar Gala .mnctr_en_bit = 8, 37624d8fba4SKumar Gala .mnctr_reset_bit = 7, 37724d8fba4SKumar Gala .mnctr_mode_shift = 5, 37824d8fba4SKumar Gala .n_val_shift = 16, 37924d8fba4SKumar Gala .m_val_shift = 16, 38024d8fba4SKumar Gala .width = 16, 38124d8fba4SKumar Gala }, 38224d8fba4SKumar Gala .p = { 38324d8fba4SKumar Gala .pre_div_shift = 3, 38424d8fba4SKumar Gala .pre_div_width = 2, 38524d8fba4SKumar Gala }, 38624d8fba4SKumar Gala .s = { 38724d8fba4SKumar Gala .src_sel_shift = 0, 38824d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 38924d8fba4SKumar Gala }, 39024d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 39124d8fba4SKumar Gala .clkr = { 39224d8fba4SKumar Gala .enable_reg = 0x2a34, 39324d8fba4SKumar Gala .enable_mask = BIT(11), 39424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 39524d8fba4SKumar Gala .name = "gsbi4_uart_src", 39624d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 39724d8fba4SKumar Gala .num_parents = 2, 39824d8fba4SKumar Gala .ops = &clk_rcg_ops, 39924d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 40024d8fba4SKumar Gala }, 40124d8fba4SKumar Gala }, 40224d8fba4SKumar Gala }; 40324d8fba4SKumar Gala 40424d8fba4SKumar Gala static struct clk_branch gsbi4_uart_clk = { 40524d8fba4SKumar Gala .halt_reg = 0x2fd0, 40624d8fba4SKumar Gala .halt_bit = 26, 40724d8fba4SKumar Gala .clkr = { 40824d8fba4SKumar Gala .enable_reg = 0x2a34, 40924d8fba4SKumar Gala .enable_mask = BIT(9), 41024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 41124d8fba4SKumar Gala .name = "gsbi4_uart_clk", 41224d8fba4SKumar Gala .parent_names = (const char *[]){ 41324d8fba4SKumar Gala "gsbi4_uart_src", 41424d8fba4SKumar Gala }, 41524d8fba4SKumar Gala .num_parents = 1, 41624d8fba4SKumar Gala .ops = &clk_branch_ops, 41724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 41824d8fba4SKumar Gala }, 41924d8fba4SKumar Gala }, 42024d8fba4SKumar Gala }; 42124d8fba4SKumar Gala 42224d8fba4SKumar Gala static struct clk_rcg gsbi5_uart_src = { 42324d8fba4SKumar Gala .ns_reg = 0x2a54, 42424d8fba4SKumar Gala .md_reg = 0x2a50, 42524d8fba4SKumar Gala .mn = { 42624d8fba4SKumar Gala .mnctr_en_bit = 8, 42724d8fba4SKumar Gala .mnctr_reset_bit = 7, 42824d8fba4SKumar Gala .mnctr_mode_shift = 5, 42924d8fba4SKumar Gala .n_val_shift = 16, 43024d8fba4SKumar Gala .m_val_shift = 16, 43124d8fba4SKumar Gala .width = 16, 43224d8fba4SKumar Gala }, 43324d8fba4SKumar Gala .p = { 43424d8fba4SKumar Gala .pre_div_shift = 3, 43524d8fba4SKumar Gala .pre_div_width = 2, 43624d8fba4SKumar Gala }, 43724d8fba4SKumar Gala .s = { 43824d8fba4SKumar Gala .src_sel_shift = 0, 43924d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 44024d8fba4SKumar Gala }, 44124d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 44224d8fba4SKumar Gala .clkr = { 44324d8fba4SKumar Gala .enable_reg = 0x2a54, 44424d8fba4SKumar Gala .enable_mask = BIT(11), 44524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 44624d8fba4SKumar Gala .name = "gsbi5_uart_src", 44724d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 44824d8fba4SKumar Gala .num_parents = 2, 44924d8fba4SKumar Gala .ops = &clk_rcg_ops, 45024d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 45124d8fba4SKumar Gala }, 45224d8fba4SKumar Gala }, 45324d8fba4SKumar Gala }; 45424d8fba4SKumar Gala 45524d8fba4SKumar Gala static struct clk_branch gsbi5_uart_clk = { 45624d8fba4SKumar Gala .halt_reg = 0x2fd0, 45724d8fba4SKumar Gala .halt_bit = 22, 45824d8fba4SKumar Gala .clkr = { 45924d8fba4SKumar Gala .enable_reg = 0x2a54, 46024d8fba4SKumar Gala .enable_mask = BIT(9), 46124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 46224d8fba4SKumar Gala .name = "gsbi5_uart_clk", 46324d8fba4SKumar Gala .parent_names = (const char *[]){ 46424d8fba4SKumar Gala "gsbi5_uart_src", 46524d8fba4SKumar Gala }, 46624d8fba4SKumar Gala .num_parents = 1, 46724d8fba4SKumar Gala .ops = &clk_branch_ops, 46824d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 46924d8fba4SKumar Gala }, 47024d8fba4SKumar Gala }, 47124d8fba4SKumar Gala }; 47224d8fba4SKumar Gala 47324d8fba4SKumar Gala static struct clk_rcg gsbi6_uart_src = { 47424d8fba4SKumar Gala .ns_reg = 0x2a74, 47524d8fba4SKumar Gala .md_reg = 0x2a70, 47624d8fba4SKumar Gala .mn = { 47724d8fba4SKumar Gala .mnctr_en_bit = 8, 47824d8fba4SKumar Gala .mnctr_reset_bit = 7, 47924d8fba4SKumar Gala .mnctr_mode_shift = 5, 48024d8fba4SKumar Gala .n_val_shift = 16, 48124d8fba4SKumar Gala .m_val_shift = 16, 48224d8fba4SKumar Gala .width = 16, 48324d8fba4SKumar Gala }, 48424d8fba4SKumar Gala .p = { 48524d8fba4SKumar Gala .pre_div_shift = 3, 48624d8fba4SKumar Gala .pre_div_width = 2, 48724d8fba4SKumar Gala }, 48824d8fba4SKumar Gala .s = { 48924d8fba4SKumar Gala .src_sel_shift = 0, 49024d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 49124d8fba4SKumar Gala }, 49224d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 49324d8fba4SKumar Gala .clkr = { 49424d8fba4SKumar Gala .enable_reg = 0x2a74, 49524d8fba4SKumar Gala .enable_mask = BIT(11), 49624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 49724d8fba4SKumar Gala .name = "gsbi6_uart_src", 49824d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 49924d8fba4SKumar Gala .num_parents = 2, 50024d8fba4SKumar Gala .ops = &clk_rcg_ops, 50124d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 50224d8fba4SKumar Gala }, 50324d8fba4SKumar Gala }, 50424d8fba4SKumar Gala }; 50524d8fba4SKumar Gala 50624d8fba4SKumar Gala static struct clk_branch gsbi6_uart_clk = { 50724d8fba4SKumar Gala .halt_reg = 0x2fd0, 50824d8fba4SKumar Gala .halt_bit = 18, 50924d8fba4SKumar Gala .clkr = { 51024d8fba4SKumar Gala .enable_reg = 0x2a74, 51124d8fba4SKumar Gala .enable_mask = BIT(9), 51224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 51324d8fba4SKumar Gala .name = "gsbi6_uart_clk", 51424d8fba4SKumar Gala .parent_names = (const char *[]){ 51524d8fba4SKumar Gala "gsbi6_uart_src", 51624d8fba4SKumar Gala }, 51724d8fba4SKumar Gala .num_parents = 1, 51824d8fba4SKumar Gala .ops = &clk_branch_ops, 51924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 52024d8fba4SKumar Gala }, 52124d8fba4SKumar Gala }, 52224d8fba4SKumar Gala }; 52324d8fba4SKumar Gala 52424d8fba4SKumar Gala static struct clk_rcg gsbi7_uart_src = { 52524d8fba4SKumar Gala .ns_reg = 0x2a94, 52624d8fba4SKumar Gala .md_reg = 0x2a90, 52724d8fba4SKumar Gala .mn = { 52824d8fba4SKumar Gala .mnctr_en_bit = 8, 52924d8fba4SKumar Gala .mnctr_reset_bit = 7, 53024d8fba4SKumar Gala .mnctr_mode_shift = 5, 53124d8fba4SKumar Gala .n_val_shift = 16, 53224d8fba4SKumar Gala .m_val_shift = 16, 53324d8fba4SKumar Gala .width = 16, 53424d8fba4SKumar Gala }, 53524d8fba4SKumar Gala .p = { 53624d8fba4SKumar Gala .pre_div_shift = 3, 53724d8fba4SKumar Gala .pre_div_width = 2, 53824d8fba4SKumar Gala }, 53924d8fba4SKumar Gala .s = { 54024d8fba4SKumar Gala .src_sel_shift = 0, 54124d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 54224d8fba4SKumar Gala }, 54324d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_uart, 54424d8fba4SKumar Gala .clkr = { 54524d8fba4SKumar Gala .enable_reg = 0x2a94, 54624d8fba4SKumar Gala .enable_mask = BIT(11), 54724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 54824d8fba4SKumar Gala .name = "gsbi7_uart_src", 54924d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 55024d8fba4SKumar Gala .num_parents = 2, 55124d8fba4SKumar Gala .ops = &clk_rcg_ops, 55224d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 55324d8fba4SKumar Gala }, 55424d8fba4SKumar Gala }, 55524d8fba4SKumar Gala }; 55624d8fba4SKumar Gala 55724d8fba4SKumar Gala static struct clk_branch gsbi7_uart_clk = { 55824d8fba4SKumar Gala .halt_reg = 0x2fd0, 55924d8fba4SKumar Gala .halt_bit = 14, 56024d8fba4SKumar Gala .clkr = { 56124d8fba4SKumar Gala .enable_reg = 0x2a94, 56224d8fba4SKumar Gala .enable_mask = BIT(9), 56324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 56424d8fba4SKumar Gala .name = "gsbi7_uart_clk", 56524d8fba4SKumar Gala .parent_names = (const char *[]){ 56624d8fba4SKumar Gala "gsbi7_uart_src", 56724d8fba4SKumar Gala }, 56824d8fba4SKumar Gala .num_parents = 1, 56924d8fba4SKumar Gala .ops = &clk_branch_ops, 57024d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 57124d8fba4SKumar Gala }, 57224d8fba4SKumar Gala }, 57324d8fba4SKumar Gala }; 57424d8fba4SKumar Gala 57524d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_qup[] = { 57624d8fba4SKumar Gala { 1100000, P_PXO, 1, 2, 49 }, 57724d8fba4SKumar Gala { 5400000, P_PXO, 1, 1, 5 }, 57824d8fba4SKumar Gala { 10800000, P_PXO, 1, 2, 5 }, 57924d8fba4SKumar Gala { 15060000, P_PLL8, 1, 2, 51 }, 58024d8fba4SKumar Gala { 24000000, P_PLL8, 4, 1, 4 }, 5810bf0ff82SStephen Boyd { 25000000, P_PXO, 1, 0, 0 }, 58224d8fba4SKumar Gala { 25600000, P_PLL8, 1, 1, 15 }, 58324d8fba4SKumar Gala { 48000000, P_PLL8, 4, 1, 2 }, 58424d8fba4SKumar Gala { 51200000, P_PLL8, 1, 2, 15 }, 58524d8fba4SKumar Gala { } 58624d8fba4SKumar Gala }; 58724d8fba4SKumar Gala 58824d8fba4SKumar Gala static struct clk_rcg gsbi1_qup_src = { 58924d8fba4SKumar Gala .ns_reg = 0x29cc, 59024d8fba4SKumar Gala .md_reg = 0x29c8, 59124d8fba4SKumar Gala .mn = { 59224d8fba4SKumar Gala .mnctr_en_bit = 8, 59324d8fba4SKumar Gala .mnctr_reset_bit = 7, 59424d8fba4SKumar Gala .mnctr_mode_shift = 5, 59524d8fba4SKumar Gala .n_val_shift = 16, 59624d8fba4SKumar Gala .m_val_shift = 16, 59724d8fba4SKumar Gala .width = 8, 59824d8fba4SKumar Gala }, 59924d8fba4SKumar Gala .p = { 60024d8fba4SKumar Gala .pre_div_shift = 3, 60124d8fba4SKumar Gala .pre_div_width = 2, 60224d8fba4SKumar Gala }, 60324d8fba4SKumar Gala .s = { 60424d8fba4SKumar Gala .src_sel_shift = 0, 60524d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 60624d8fba4SKumar Gala }, 60724d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 60824d8fba4SKumar Gala .clkr = { 60924d8fba4SKumar Gala .enable_reg = 0x29cc, 61024d8fba4SKumar Gala .enable_mask = BIT(11), 61124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 61224d8fba4SKumar Gala .name = "gsbi1_qup_src", 61324d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 61424d8fba4SKumar Gala .num_parents = 2, 61524d8fba4SKumar Gala .ops = &clk_rcg_ops, 61624d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 61724d8fba4SKumar Gala }, 61824d8fba4SKumar Gala }, 61924d8fba4SKumar Gala }; 62024d8fba4SKumar Gala 62124d8fba4SKumar Gala static struct clk_branch gsbi1_qup_clk = { 62224d8fba4SKumar Gala .halt_reg = 0x2fcc, 62324d8fba4SKumar Gala .halt_bit = 11, 62424d8fba4SKumar Gala .clkr = { 62524d8fba4SKumar Gala .enable_reg = 0x29cc, 62624d8fba4SKumar Gala .enable_mask = BIT(9), 62724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 62824d8fba4SKumar Gala .name = "gsbi1_qup_clk", 62924d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi1_qup_src" }, 63024d8fba4SKumar Gala .num_parents = 1, 63124d8fba4SKumar Gala .ops = &clk_branch_ops, 63224d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 63324d8fba4SKumar Gala }, 63424d8fba4SKumar Gala }, 63524d8fba4SKumar Gala }; 63624d8fba4SKumar Gala 63724d8fba4SKumar Gala static struct clk_rcg gsbi2_qup_src = { 63824d8fba4SKumar Gala .ns_reg = 0x29ec, 63924d8fba4SKumar Gala .md_reg = 0x29e8, 64024d8fba4SKumar Gala .mn = { 64124d8fba4SKumar Gala .mnctr_en_bit = 8, 64224d8fba4SKumar Gala .mnctr_reset_bit = 7, 64324d8fba4SKumar Gala .mnctr_mode_shift = 5, 64424d8fba4SKumar Gala .n_val_shift = 16, 64524d8fba4SKumar Gala .m_val_shift = 16, 64624d8fba4SKumar Gala .width = 8, 64724d8fba4SKumar Gala }, 64824d8fba4SKumar Gala .p = { 64924d8fba4SKumar Gala .pre_div_shift = 3, 65024d8fba4SKumar Gala .pre_div_width = 2, 65124d8fba4SKumar Gala }, 65224d8fba4SKumar Gala .s = { 65324d8fba4SKumar Gala .src_sel_shift = 0, 65424d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 65524d8fba4SKumar Gala }, 65624d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 65724d8fba4SKumar Gala .clkr = { 65824d8fba4SKumar Gala .enable_reg = 0x29ec, 65924d8fba4SKumar Gala .enable_mask = BIT(11), 66024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 66124d8fba4SKumar Gala .name = "gsbi2_qup_src", 66224d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 66324d8fba4SKumar Gala .num_parents = 2, 66424d8fba4SKumar Gala .ops = &clk_rcg_ops, 66524d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 66624d8fba4SKumar Gala }, 66724d8fba4SKumar Gala }, 66824d8fba4SKumar Gala }; 66924d8fba4SKumar Gala 67024d8fba4SKumar Gala static struct clk_branch gsbi2_qup_clk = { 67124d8fba4SKumar Gala .halt_reg = 0x2fcc, 67224d8fba4SKumar Gala .halt_bit = 6, 67324d8fba4SKumar Gala .clkr = { 67424d8fba4SKumar Gala .enable_reg = 0x29ec, 67524d8fba4SKumar Gala .enable_mask = BIT(9), 67624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 67724d8fba4SKumar Gala .name = "gsbi2_qup_clk", 67824d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi2_qup_src" }, 67924d8fba4SKumar Gala .num_parents = 1, 68024d8fba4SKumar Gala .ops = &clk_branch_ops, 68124d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 68224d8fba4SKumar Gala }, 68324d8fba4SKumar Gala }, 68424d8fba4SKumar Gala }; 68524d8fba4SKumar Gala 68624d8fba4SKumar Gala static struct clk_rcg gsbi4_qup_src = { 68724d8fba4SKumar Gala .ns_reg = 0x2a2c, 68824d8fba4SKumar Gala .md_reg = 0x2a28, 68924d8fba4SKumar Gala .mn = { 69024d8fba4SKumar Gala .mnctr_en_bit = 8, 69124d8fba4SKumar Gala .mnctr_reset_bit = 7, 69224d8fba4SKumar Gala .mnctr_mode_shift = 5, 69324d8fba4SKumar Gala .n_val_shift = 16, 69424d8fba4SKumar Gala .m_val_shift = 16, 69524d8fba4SKumar Gala .width = 8, 69624d8fba4SKumar Gala }, 69724d8fba4SKumar Gala .p = { 69824d8fba4SKumar Gala .pre_div_shift = 3, 69924d8fba4SKumar Gala .pre_div_width = 2, 70024d8fba4SKumar Gala }, 70124d8fba4SKumar Gala .s = { 70224d8fba4SKumar Gala .src_sel_shift = 0, 70324d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 70424d8fba4SKumar Gala }, 70524d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 70624d8fba4SKumar Gala .clkr = { 70724d8fba4SKumar Gala .enable_reg = 0x2a2c, 70824d8fba4SKumar Gala .enable_mask = BIT(11), 70924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 71024d8fba4SKumar Gala .name = "gsbi4_qup_src", 71124d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 71224d8fba4SKumar Gala .num_parents = 2, 71324d8fba4SKumar Gala .ops = &clk_rcg_ops, 71424d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 71524d8fba4SKumar Gala }, 71624d8fba4SKumar Gala }, 71724d8fba4SKumar Gala }; 71824d8fba4SKumar Gala 71924d8fba4SKumar Gala static struct clk_branch gsbi4_qup_clk = { 72024d8fba4SKumar Gala .halt_reg = 0x2fd0, 72124d8fba4SKumar Gala .halt_bit = 24, 72224d8fba4SKumar Gala .clkr = { 72324d8fba4SKumar Gala .enable_reg = 0x2a2c, 72424d8fba4SKumar Gala .enable_mask = BIT(9), 72524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 72624d8fba4SKumar Gala .name = "gsbi4_qup_clk", 72724d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi4_qup_src" }, 72824d8fba4SKumar Gala .num_parents = 1, 72924d8fba4SKumar Gala .ops = &clk_branch_ops, 73024d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 73124d8fba4SKumar Gala }, 73224d8fba4SKumar Gala }, 73324d8fba4SKumar Gala }; 73424d8fba4SKumar Gala 73524d8fba4SKumar Gala static struct clk_rcg gsbi5_qup_src = { 73624d8fba4SKumar Gala .ns_reg = 0x2a4c, 73724d8fba4SKumar Gala .md_reg = 0x2a48, 73824d8fba4SKumar Gala .mn = { 73924d8fba4SKumar Gala .mnctr_en_bit = 8, 74024d8fba4SKumar Gala .mnctr_reset_bit = 7, 74124d8fba4SKumar Gala .mnctr_mode_shift = 5, 74224d8fba4SKumar Gala .n_val_shift = 16, 74324d8fba4SKumar Gala .m_val_shift = 16, 74424d8fba4SKumar Gala .width = 8, 74524d8fba4SKumar Gala }, 74624d8fba4SKumar Gala .p = { 74724d8fba4SKumar Gala .pre_div_shift = 3, 74824d8fba4SKumar Gala .pre_div_width = 2, 74924d8fba4SKumar Gala }, 75024d8fba4SKumar Gala .s = { 75124d8fba4SKumar Gala .src_sel_shift = 0, 75224d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 75324d8fba4SKumar Gala }, 75424d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 75524d8fba4SKumar Gala .clkr = { 75624d8fba4SKumar Gala .enable_reg = 0x2a4c, 75724d8fba4SKumar Gala .enable_mask = BIT(11), 75824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 75924d8fba4SKumar Gala .name = "gsbi5_qup_src", 76024d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 76124d8fba4SKumar Gala .num_parents = 2, 76224d8fba4SKumar Gala .ops = &clk_rcg_ops, 76324d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 76424d8fba4SKumar Gala }, 76524d8fba4SKumar Gala }, 76624d8fba4SKumar Gala }; 76724d8fba4SKumar Gala 76824d8fba4SKumar Gala static struct clk_branch gsbi5_qup_clk = { 76924d8fba4SKumar Gala .halt_reg = 0x2fd0, 77024d8fba4SKumar Gala .halt_bit = 20, 77124d8fba4SKumar Gala .clkr = { 77224d8fba4SKumar Gala .enable_reg = 0x2a4c, 77324d8fba4SKumar Gala .enable_mask = BIT(9), 77424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 77524d8fba4SKumar Gala .name = "gsbi5_qup_clk", 77624d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi5_qup_src" }, 77724d8fba4SKumar Gala .num_parents = 1, 77824d8fba4SKumar Gala .ops = &clk_branch_ops, 77924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 78024d8fba4SKumar Gala }, 78124d8fba4SKumar Gala }, 78224d8fba4SKumar Gala }; 78324d8fba4SKumar Gala 78424d8fba4SKumar Gala static struct clk_rcg gsbi6_qup_src = { 78524d8fba4SKumar Gala .ns_reg = 0x2a6c, 78624d8fba4SKumar Gala .md_reg = 0x2a68, 78724d8fba4SKumar Gala .mn = { 78824d8fba4SKumar Gala .mnctr_en_bit = 8, 78924d8fba4SKumar Gala .mnctr_reset_bit = 7, 79024d8fba4SKumar Gala .mnctr_mode_shift = 5, 79124d8fba4SKumar Gala .n_val_shift = 16, 79224d8fba4SKumar Gala .m_val_shift = 16, 79324d8fba4SKumar Gala .width = 8, 79424d8fba4SKumar Gala }, 79524d8fba4SKumar Gala .p = { 79624d8fba4SKumar Gala .pre_div_shift = 3, 79724d8fba4SKumar Gala .pre_div_width = 2, 79824d8fba4SKumar Gala }, 79924d8fba4SKumar Gala .s = { 80024d8fba4SKumar Gala .src_sel_shift = 0, 80124d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 80224d8fba4SKumar Gala }, 80324d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 80424d8fba4SKumar Gala .clkr = { 80524d8fba4SKumar Gala .enable_reg = 0x2a6c, 80624d8fba4SKumar Gala .enable_mask = BIT(11), 80724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 80824d8fba4SKumar Gala .name = "gsbi6_qup_src", 80924d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 81024d8fba4SKumar Gala .num_parents = 2, 81124d8fba4SKumar Gala .ops = &clk_rcg_ops, 81224d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 81324d8fba4SKumar Gala }, 81424d8fba4SKumar Gala }, 81524d8fba4SKumar Gala }; 81624d8fba4SKumar Gala 81724d8fba4SKumar Gala static struct clk_branch gsbi6_qup_clk = { 81824d8fba4SKumar Gala .halt_reg = 0x2fd0, 81924d8fba4SKumar Gala .halt_bit = 16, 82024d8fba4SKumar Gala .clkr = { 82124d8fba4SKumar Gala .enable_reg = 0x2a6c, 82224d8fba4SKumar Gala .enable_mask = BIT(9), 82324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 82424d8fba4SKumar Gala .name = "gsbi6_qup_clk", 82524d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi6_qup_src" }, 82624d8fba4SKumar Gala .num_parents = 1, 82724d8fba4SKumar Gala .ops = &clk_branch_ops, 82824d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 82924d8fba4SKumar Gala }, 83024d8fba4SKumar Gala }, 83124d8fba4SKumar Gala }; 83224d8fba4SKumar Gala 83324d8fba4SKumar Gala static struct clk_rcg gsbi7_qup_src = { 83424d8fba4SKumar Gala .ns_reg = 0x2a8c, 83524d8fba4SKumar Gala .md_reg = 0x2a88, 83624d8fba4SKumar Gala .mn = { 83724d8fba4SKumar Gala .mnctr_en_bit = 8, 83824d8fba4SKumar Gala .mnctr_reset_bit = 7, 83924d8fba4SKumar Gala .mnctr_mode_shift = 5, 84024d8fba4SKumar Gala .n_val_shift = 16, 84124d8fba4SKumar Gala .m_val_shift = 16, 84224d8fba4SKumar Gala .width = 8, 84324d8fba4SKumar Gala }, 84424d8fba4SKumar Gala .p = { 84524d8fba4SKumar Gala .pre_div_shift = 3, 84624d8fba4SKumar Gala .pre_div_width = 2, 84724d8fba4SKumar Gala }, 84824d8fba4SKumar Gala .s = { 84924d8fba4SKumar Gala .src_sel_shift = 0, 85024d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 85124d8fba4SKumar Gala }, 85224d8fba4SKumar Gala .freq_tbl = clk_tbl_gsbi_qup, 85324d8fba4SKumar Gala .clkr = { 85424d8fba4SKumar Gala .enable_reg = 0x2a8c, 85524d8fba4SKumar Gala .enable_mask = BIT(11), 85624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 85724d8fba4SKumar Gala .name = "gsbi7_qup_src", 85824d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 85924d8fba4SKumar Gala .num_parents = 2, 86024d8fba4SKumar Gala .ops = &clk_rcg_ops, 86124d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 86224d8fba4SKumar Gala }, 86324d8fba4SKumar Gala }, 86424d8fba4SKumar Gala }; 86524d8fba4SKumar Gala 86624d8fba4SKumar Gala static struct clk_branch gsbi7_qup_clk = { 86724d8fba4SKumar Gala .halt_reg = 0x2fd0, 86824d8fba4SKumar Gala .halt_bit = 12, 86924d8fba4SKumar Gala .clkr = { 87024d8fba4SKumar Gala .enable_reg = 0x2a8c, 87124d8fba4SKumar Gala .enable_mask = BIT(9), 87224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 87324d8fba4SKumar Gala .name = "gsbi7_qup_clk", 87424d8fba4SKumar Gala .parent_names = (const char *[]){ "gsbi7_qup_src" }, 87524d8fba4SKumar Gala .num_parents = 1, 87624d8fba4SKumar Gala .ops = &clk_branch_ops, 87724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 87824d8fba4SKumar Gala }, 87924d8fba4SKumar Gala }, 88024d8fba4SKumar Gala }; 88124d8fba4SKumar Gala 88224d8fba4SKumar Gala static struct clk_branch gsbi1_h_clk = { 88324d8fba4SKumar Gala .hwcg_reg = 0x29c0, 88424d8fba4SKumar Gala .hwcg_bit = 6, 88524d8fba4SKumar Gala .halt_reg = 0x2fcc, 88624d8fba4SKumar Gala .halt_bit = 13, 88724d8fba4SKumar Gala .clkr = { 88824d8fba4SKumar Gala .enable_reg = 0x29c0, 88924d8fba4SKumar Gala .enable_mask = BIT(4), 89024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 89124d8fba4SKumar Gala .name = "gsbi1_h_clk", 89224d8fba4SKumar Gala .ops = &clk_branch_ops, 89324d8fba4SKumar Gala }, 89424d8fba4SKumar Gala }, 89524d8fba4SKumar Gala }; 89624d8fba4SKumar Gala 89724d8fba4SKumar Gala static struct clk_branch gsbi2_h_clk = { 89824d8fba4SKumar Gala .hwcg_reg = 0x29e0, 89924d8fba4SKumar Gala .hwcg_bit = 6, 90024d8fba4SKumar Gala .halt_reg = 0x2fcc, 90124d8fba4SKumar Gala .halt_bit = 9, 90224d8fba4SKumar Gala .clkr = { 90324d8fba4SKumar Gala .enable_reg = 0x29e0, 90424d8fba4SKumar Gala .enable_mask = BIT(4), 90524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 90624d8fba4SKumar Gala .name = "gsbi2_h_clk", 90724d8fba4SKumar Gala .ops = &clk_branch_ops, 90824d8fba4SKumar Gala }, 90924d8fba4SKumar Gala }, 91024d8fba4SKumar Gala }; 91124d8fba4SKumar Gala 91224d8fba4SKumar Gala static struct clk_branch gsbi4_h_clk = { 91324d8fba4SKumar Gala .hwcg_reg = 0x2a20, 91424d8fba4SKumar Gala .hwcg_bit = 6, 91524d8fba4SKumar Gala .halt_reg = 0x2fd0, 91624d8fba4SKumar Gala .halt_bit = 27, 91724d8fba4SKumar Gala .clkr = { 91824d8fba4SKumar Gala .enable_reg = 0x2a20, 91924d8fba4SKumar Gala .enable_mask = BIT(4), 92024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 92124d8fba4SKumar Gala .name = "gsbi4_h_clk", 92224d8fba4SKumar Gala .ops = &clk_branch_ops, 92324d8fba4SKumar Gala }, 92424d8fba4SKumar Gala }, 92524d8fba4SKumar Gala }; 92624d8fba4SKumar Gala 92724d8fba4SKumar Gala static struct clk_branch gsbi5_h_clk = { 92824d8fba4SKumar Gala .hwcg_reg = 0x2a40, 92924d8fba4SKumar Gala .hwcg_bit = 6, 93024d8fba4SKumar Gala .halt_reg = 0x2fd0, 93124d8fba4SKumar Gala .halt_bit = 23, 93224d8fba4SKumar Gala .clkr = { 93324d8fba4SKumar Gala .enable_reg = 0x2a40, 93424d8fba4SKumar Gala .enable_mask = BIT(4), 93524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 93624d8fba4SKumar Gala .name = "gsbi5_h_clk", 93724d8fba4SKumar Gala .ops = &clk_branch_ops, 93824d8fba4SKumar Gala }, 93924d8fba4SKumar Gala }, 94024d8fba4SKumar Gala }; 94124d8fba4SKumar Gala 94224d8fba4SKumar Gala static struct clk_branch gsbi6_h_clk = { 94324d8fba4SKumar Gala .hwcg_reg = 0x2a60, 94424d8fba4SKumar Gala .hwcg_bit = 6, 94524d8fba4SKumar Gala .halt_reg = 0x2fd0, 94624d8fba4SKumar Gala .halt_bit = 19, 94724d8fba4SKumar Gala .clkr = { 94824d8fba4SKumar Gala .enable_reg = 0x2a60, 94924d8fba4SKumar Gala .enable_mask = BIT(4), 95024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 95124d8fba4SKumar Gala .name = "gsbi6_h_clk", 95224d8fba4SKumar Gala .ops = &clk_branch_ops, 95324d8fba4SKumar Gala }, 95424d8fba4SKumar Gala }, 95524d8fba4SKumar Gala }; 95624d8fba4SKumar Gala 95724d8fba4SKumar Gala static struct clk_branch gsbi7_h_clk = { 95824d8fba4SKumar Gala .hwcg_reg = 0x2a80, 95924d8fba4SKumar Gala .hwcg_bit = 6, 96024d8fba4SKumar Gala .halt_reg = 0x2fd0, 96124d8fba4SKumar Gala .halt_bit = 15, 96224d8fba4SKumar Gala .clkr = { 96324d8fba4SKumar Gala .enable_reg = 0x2a80, 96424d8fba4SKumar Gala .enable_mask = BIT(4), 96524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 96624d8fba4SKumar Gala .name = "gsbi7_h_clk", 96724d8fba4SKumar Gala .ops = &clk_branch_ops, 96824d8fba4SKumar Gala }, 96924d8fba4SKumar Gala }, 97024d8fba4SKumar Gala }; 97124d8fba4SKumar Gala 97224d8fba4SKumar Gala static const struct freq_tbl clk_tbl_gp[] = { 97324d8fba4SKumar Gala { 12500000, P_PXO, 2, 0, 0 }, 97424d8fba4SKumar Gala { 25000000, P_PXO, 1, 0, 0 }, 97524d8fba4SKumar Gala { 64000000, P_PLL8, 2, 1, 3 }, 97624d8fba4SKumar Gala { 76800000, P_PLL8, 1, 1, 5 }, 97724d8fba4SKumar Gala { 96000000, P_PLL8, 4, 0, 0 }, 97824d8fba4SKumar Gala { 128000000, P_PLL8, 3, 0, 0 }, 97924d8fba4SKumar Gala { 192000000, P_PLL8, 2, 0, 0 }, 98024d8fba4SKumar Gala { } 98124d8fba4SKumar Gala }; 98224d8fba4SKumar Gala 98324d8fba4SKumar Gala static struct clk_rcg gp0_src = { 98424d8fba4SKumar Gala .ns_reg = 0x2d24, 98524d8fba4SKumar Gala .md_reg = 0x2d00, 98624d8fba4SKumar Gala .mn = { 98724d8fba4SKumar Gala .mnctr_en_bit = 8, 98824d8fba4SKumar Gala .mnctr_reset_bit = 7, 98924d8fba4SKumar Gala .mnctr_mode_shift = 5, 99024d8fba4SKumar Gala .n_val_shift = 16, 99124d8fba4SKumar Gala .m_val_shift = 16, 99224d8fba4SKumar Gala .width = 8, 99324d8fba4SKumar Gala }, 99424d8fba4SKumar Gala .p = { 99524d8fba4SKumar Gala .pre_div_shift = 3, 99624d8fba4SKumar Gala .pre_div_width = 2, 99724d8fba4SKumar Gala }, 99824d8fba4SKumar Gala .s = { 99924d8fba4SKumar Gala .src_sel_shift = 0, 100024d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_cxo_map, 100124d8fba4SKumar Gala }, 100224d8fba4SKumar Gala .freq_tbl = clk_tbl_gp, 100324d8fba4SKumar Gala .clkr = { 100424d8fba4SKumar Gala .enable_reg = 0x2d24, 100524d8fba4SKumar Gala .enable_mask = BIT(11), 100624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 100724d8fba4SKumar Gala .name = "gp0_src", 100824d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_cxo, 100924d8fba4SKumar Gala .num_parents = 3, 101024d8fba4SKumar Gala .ops = &clk_rcg_ops, 101124d8fba4SKumar Gala .flags = CLK_SET_PARENT_GATE, 101224d8fba4SKumar Gala }, 101324d8fba4SKumar Gala } 101424d8fba4SKumar Gala }; 101524d8fba4SKumar Gala 101624d8fba4SKumar Gala static struct clk_branch gp0_clk = { 101724d8fba4SKumar Gala .halt_reg = 0x2fd8, 101824d8fba4SKumar Gala .halt_bit = 7, 101924d8fba4SKumar Gala .clkr = { 102024d8fba4SKumar Gala .enable_reg = 0x2d24, 102124d8fba4SKumar Gala .enable_mask = BIT(9), 102224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 102324d8fba4SKumar Gala .name = "gp0_clk", 102424d8fba4SKumar Gala .parent_names = (const char *[]){ "gp0_src" }, 102524d8fba4SKumar Gala .num_parents = 1, 102624d8fba4SKumar Gala .ops = &clk_branch_ops, 102724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 102824d8fba4SKumar Gala }, 102924d8fba4SKumar Gala }, 103024d8fba4SKumar Gala }; 103124d8fba4SKumar Gala 103224d8fba4SKumar Gala static struct clk_rcg gp1_src = { 103324d8fba4SKumar Gala .ns_reg = 0x2d44, 103424d8fba4SKumar Gala .md_reg = 0x2d40, 103524d8fba4SKumar Gala .mn = { 103624d8fba4SKumar Gala .mnctr_en_bit = 8, 103724d8fba4SKumar Gala .mnctr_reset_bit = 7, 103824d8fba4SKumar Gala .mnctr_mode_shift = 5, 103924d8fba4SKumar Gala .n_val_shift = 16, 104024d8fba4SKumar Gala .m_val_shift = 16, 104124d8fba4SKumar Gala .width = 8, 104224d8fba4SKumar Gala }, 104324d8fba4SKumar Gala .p = { 104424d8fba4SKumar Gala .pre_div_shift = 3, 104524d8fba4SKumar Gala .pre_div_width = 2, 104624d8fba4SKumar Gala }, 104724d8fba4SKumar Gala .s = { 104824d8fba4SKumar Gala .src_sel_shift = 0, 104924d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_cxo_map, 105024d8fba4SKumar Gala }, 105124d8fba4SKumar Gala .freq_tbl = clk_tbl_gp, 105224d8fba4SKumar Gala .clkr = { 105324d8fba4SKumar Gala .enable_reg = 0x2d44, 105424d8fba4SKumar Gala .enable_mask = BIT(11), 105524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 105624d8fba4SKumar Gala .name = "gp1_src", 105724d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_cxo, 105824d8fba4SKumar Gala .num_parents = 3, 105924d8fba4SKumar Gala .ops = &clk_rcg_ops, 106024d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 106124d8fba4SKumar Gala }, 106224d8fba4SKumar Gala } 106324d8fba4SKumar Gala }; 106424d8fba4SKumar Gala 106524d8fba4SKumar Gala static struct clk_branch gp1_clk = { 106624d8fba4SKumar Gala .halt_reg = 0x2fd8, 106724d8fba4SKumar Gala .halt_bit = 6, 106824d8fba4SKumar Gala .clkr = { 106924d8fba4SKumar Gala .enable_reg = 0x2d44, 107024d8fba4SKumar Gala .enable_mask = BIT(9), 107124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 107224d8fba4SKumar Gala .name = "gp1_clk", 107324d8fba4SKumar Gala .parent_names = (const char *[]){ "gp1_src" }, 107424d8fba4SKumar Gala .num_parents = 1, 107524d8fba4SKumar Gala .ops = &clk_branch_ops, 107624d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 107724d8fba4SKumar Gala }, 107824d8fba4SKumar Gala }, 107924d8fba4SKumar Gala }; 108024d8fba4SKumar Gala 108124d8fba4SKumar Gala static struct clk_rcg gp2_src = { 108224d8fba4SKumar Gala .ns_reg = 0x2d64, 108324d8fba4SKumar Gala .md_reg = 0x2d60, 108424d8fba4SKumar Gala .mn = { 108524d8fba4SKumar Gala .mnctr_en_bit = 8, 108624d8fba4SKumar Gala .mnctr_reset_bit = 7, 108724d8fba4SKumar Gala .mnctr_mode_shift = 5, 108824d8fba4SKumar Gala .n_val_shift = 16, 108924d8fba4SKumar Gala .m_val_shift = 16, 109024d8fba4SKumar Gala .width = 8, 109124d8fba4SKumar Gala }, 109224d8fba4SKumar Gala .p = { 109324d8fba4SKumar Gala .pre_div_shift = 3, 109424d8fba4SKumar Gala .pre_div_width = 2, 109524d8fba4SKumar Gala }, 109624d8fba4SKumar Gala .s = { 109724d8fba4SKumar Gala .src_sel_shift = 0, 109824d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_cxo_map, 109924d8fba4SKumar Gala }, 110024d8fba4SKumar Gala .freq_tbl = clk_tbl_gp, 110124d8fba4SKumar Gala .clkr = { 110224d8fba4SKumar Gala .enable_reg = 0x2d64, 110324d8fba4SKumar Gala .enable_mask = BIT(11), 110424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 110524d8fba4SKumar Gala .name = "gp2_src", 110624d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_cxo, 110724d8fba4SKumar Gala .num_parents = 3, 110824d8fba4SKumar Gala .ops = &clk_rcg_ops, 110924d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 111024d8fba4SKumar Gala }, 111124d8fba4SKumar Gala } 111224d8fba4SKumar Gala }; 111324d8fba4SKumar Gala 111424d8fba4SKumar Gala static struct clk_branch gp2_clk = { 111524d8fba4SKumar Gala .halt_reg = 0x2fd8, 111624d8fba4SKumar Gala .halt_bit = 5, 111724d8fba4SKumar Gala .clkr = { 111824d8fba4SKumar Gala .enable_reg = 0x2d64, 111924d8fba4SKumar Gala .enable_mask = BIT(9), 112024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 112124d8fba4SKumar Gala .name = "gp2_clk", 112224d8fba4SKumar Gala .parent_names = (const char *[]){ "gp2_src" }, 112324d8fba4SKumar Gala .num_parents = 1, 112424d8fba4SKumar Gala .ops = &clk_branch_ops, 112524d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 112624d8fba4SKumar Gala }, 112724d8fba4SKumar Gala }, 112824d8fba4SKumar Gala }; 112924d8fba4SKumar Gala 113024d8fba4SKumar Gala static struct clk_branch pmem_clk = { 113124d8fba4SKumar Gala .hwcg_reg = 0x25a0, 113224d8fba4SKumar Gala .hwcg_bit = 6, 113324d8fba4SKumar Gala .halt_reg = 0x2fc8, 113424d8fba4SKumar Gala .halt_bit = 20, 113524d8fba4SKumar Gala .clkr = { 113624d8fba4SKumar Gala .enable_reg = 0x25a0, 113724d8fba4SKumar Gala .enable_mask = BIT(4), 113824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 113924d8fba4SKumar Gala .name = "pmem_clk", 114024d8fba4SKumar Gala .ops = &clk_branch_ops, 114124d8fba4SKumar Gala }, 114224d8fba4SKumar Gala }, 114324d8fba4SKumar Gala }; 114424d8fba4SKumar Gala 114524d8fba4SKumar Gala static struct clk_rcg prng_src = { 114624d8fba4SKumar Gala .ns_reg = 0x2e80, 114724d8fba4SKumar Gala .p = { 114824d8fba4SKumar Gala .pre_div_shift = 3, 114924d8fba4SKumar Gala .pre_div_width = 4, 115024d8fba4SKumar Gala }, 115124d8fba4SKumar Gala .s = { 115224d8fba4SKumar Gala .src_sel_shift = 0, 115324d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 115424d8fba4SKumar Gala }, 115524d8fba4SKumar Gala .clkr = { 115624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 115724d8fba4SKumar Gala .name = "prng_src", 115824d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 115924d8fba4SKumar Gala .num_parents = 2, 116024d8fba4SKumar Gala .ops = &clk_rcg_ops, 116124d8fba4SKumar Gala }, 116224d8fba4SKumar Gala }, 116324d8fba4SKumar Gala }; 116424d8fba4SKumar Gala 116524d8fba4SKumar Gala static struct clk_branch prng_clk = { 116624d8fba4SKumar Gala .halt_reg = 0x2fd8, 116724d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 116824d8fba4SKumar Gala .halt_bit = 10, 116924d8fba4SKumar Gala .clkr = { 117024d8fba4SKumar Gala .enable_reg = 0x3080, 117124d8fba4SKumar Gala .enable_mask = BIT(10), 117224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 117324d8fba4SKumar Gala .name = "prng_clk", 117424d8fba4SKumar Gala .parent_names = (const char *[]){ "prng_src" }, 117524d8fba4SKumar Gala .num_parents = 1, 117624d8fba4SKumar Gala .ops = &clk_branch_ops, 117724d8fba4SKumar Gala }, 117824d8fba4SKumar Gala }, 117924d8fba4SKumar Gala }; 118024d8fba4SKumar Gala 118124d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sdc[] = { 1182d8210e28SStephen Boyd { 200000, P_PXO, 2, 2, 125 }, 118324d8fba4SKumar Gala { 400000, P_PLL8, 4, 1, 240 }, 118424d8fba4SKumar Gala { 16000000, P_PLL8, 4, 1, 6 }, 118524d8fba4SKumar Gala { 17070000, P_PLL8, 1, 2, 45 }, 118624d8fba4SKumar Gala { 20210000, P_PLL8, 1, 1, 19 }, 118724d8fba4SKumar Gala { 24000000, P_PLL8, 4, 1, 4 }, 118824d8fba4SKumar Gala { 48000000, P_PLL8, 4, 1, 2 }, 118924d8fba4SKumar Gala { 64000000, P_PLL8, 3, 1, 2 }, 119024d8fba4SKumar Gala { 96000000, P_PLL8, 4, 0, 0 }, 119124d8fba4SKumar Gala { 192000000, P_PLL8, 2, 0, 0 }, 119224d8fba4SKumar Gala { } 119324d8fba4SKumar Gala }; 119424d8fba4SKumar Gala 119524d8fba4SKumar Gala static struct clk_rcg sdc1_src = { 119624d8fba4SKumar Gala .ns_reg = 0x282c, 119724d8fba4SKumar Gala .md_reg = 0x2828, 119824d8fba4SKumar Gala .mn = { 119924d8fba4SKumar Gala .mnctr_en_bit = 8, 120024d8fba4SKumar Gala .mnctr_reset_bit = 7, 120124d8fba4SKumar Gala .mnctr_mode_shift = 5, 120224d8fba4SKumar Gala .n_val_shift = 16, 120324d8fba4SKumar Gala .m_val_shift = 16, 120424d8fba4SKumar Gala .width = 8, 120524d8fba4SKumar Gala }, 120624d8fba4SKumar Gala .p = { 120724d8fba4SKumar Gala .pre_div_shift = 3, 120824d8fba4SKumar Gala .pre_div_width = 2, 120924d8fba4SKumar Gala }, 121024d8fba4SKumar Gala .s = { 121124d8fba4SKumar Gala .src_sel_shift = 0, 121224d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 121324d8fba4SKumar Gala }, 121424d8fba4SKumar Gala .freq_tbl = clk_tbl_sdc, 121524d8fba4SKumar Gala .clkr = { 121624d8fba4SKumar Gala .enable_reg = 0x282c, 121724d8fba4SKumar Gala .enable_mask = BIT(11), 121824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 121924d8fba4SKumar Gala .name = "sdc1_src", 122024d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 122124d8fba4SKumar Gala .num_parents = 2, 122224d8fba4SKumar Gala .ops = &clk_rcg_ops, 122324d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 122424d8fba4SKumar Gala }, 122524d8fba4SKumar Gala } 122624d8fba4SKumar Gala }; 122724d8fba4SKumar Gala 122824d8fba4SKumar Gala static struct clk_branch sdc1_clk = { 122924d8fba4SKumar Gala .halt_reg = 0x2fc8, 123024d8fba4SKumar Gala .halt_bit = 6, 123124d8fba4SKumar Gala .clkr = { 123224d8fba4SKumar Gala .enable_reg = 0x282c, 123324d8fba4SKumar Gala .enable_mask = BIT(9), 123424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 123524d8fba4SKumar Gala .name = "sdc1_clk", 123624d8fba4SKumar Gala .parent_names = (const char *[]){ "sdc1_src" }, 123724d8fba4SKumar Gala .num_parents = 1, 123824d8fba4SKumar Gala .ops = &clk_branch_ops, 123924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 124024d8fba4SKumar Gala }, 124124d8fba4SKumar Gala }, 124224d8fba4SKumar Gala }; 124324d8fba4SKumar Gala 124424d8fba4SKumar Gala static struct clk_rcg sdc3_src = { 124524d8fba4SKumar Gala .ns_reg = 0x286c, 124624d8fba4SKumar Gala .md_reg = 0x2868, 124724d8fba4SKumar Gala .mn = { 124824d8fba4SKumar Gala .mnctr_en_bit = 8, 124924d8fba4SKumar Gala .mnctr_reset_bit = 7, 125024d8fba4SKumar Gala .mnctr_mode_shift = 5, 125124d8fba4SKumar Gala .n_val_shift = 16, 125224d8fba4SKumar Gala .m_val_shift = 16, 125324d8fba4SKumar Gala .width = 8, 125424d8fba4SKumar Gala }, 125524d8fba4SKumar Gala .p = { 125624d8fba4SKumar Gala .pre_div_shift = 3, 125724d8fba4SKumar Gala .pre_div_width = 2, 125824d8fba4SKumar Gala }, 125924d8fba4SKumar Gala .s = { 126024d8fba4SKumar Gala .src_sel_shift = 0, 126124d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 126224d8fba4SKumar Gala }, 126324d8fba4SKumar Gala .freq_tbl = clk_tbl_sdc, 126424d8fba4SKumar Gala .clkr = { 126524d8fba4SKumar Gala .enable_reg = 0x286c, 126624d8fba4SKumar Gala .enable_mask = BIT(11), 126724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 126824d8fba4SKumar Gala .name = "sdc3_src", 126924d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 127024d8fba4SKumar Gala .num_parents = 2, 127124d8fba4SKumar Gala .ops = &clk_rcg_ops, 127224d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 127324d8fba4SKumar Gala }, 127424d8fba4SKumar Gala } 127524d8fba4SKumar Gala }; 127624d8fba4SKumar Gala 127724d8fba4SKumar Gala static struct clk_branch sdc3_clk = { 127824d8fba4SKumar Gala .halt_reg = 0x2fc8, 127924d8fba4SKumar Gala .halt_bit = 4, 128024d8fba4SKumar Gala .clkr = { 128124d8fba4SKumar Gala .enable_reg = 0x286c, 128224d8fba4SKumar Gala .enable_mask = BIT(9), 128324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 128424d8fba4SKumar Gala .name = "sdc3_clk", 128524d8fba4SKumar Gala .parent_names = (const char *[]){ "sdc3_src" }, 128624d8fba4SKumar Gala .num_parents = 1, 128724d8fba4SKumar Gala .ops = &clk_branch_ops, 128824d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 128924d8fba4SKumar Gala }, 129024d8fba4SKumar Gala }, 129124d8fba4SKumar Gala }; 129224d8fba4SKumar Gala 129324d8fba4SKumar Gala static struct clk_branch sdc1_h_clk = { 129424d8fba4SKumar Gala .hwcg_reg = 0x2820, 129524d8fba4SKumar Gala .hwcg_bit = 6, 129624d8fba4SKumar Gala .halt_reg = 0x2fc8, 129724d8fba4SKumar Gala .halt_bit = 11, 129824d8fba4SKumar Gala .clkr = { 129924d8fba4SKumar Gala .enable_reg = 0x2820, 130024d8fba4SKumar Gala .enable_mask = BIT(4), 130124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 130224d8fba4SKumar Gala .name = "sdc1_h_clk", 130324d8fba4SKumar Gala .ops = &clk_branch_ops, 130424d8fba4SKumar Gala }, 130524d8fba4SKumar Gala }, 130624d8fba4SKumar Gala }; 130724d8fba4SKumar Gala 130824d8fba4SKumar Gala static struct clk_branch sdc3_h_clk = { 130924d8fba4SKumar Gala .hwcg_reg = 0x2860, 131024d8fba4SKumar Gala .hwcg_bit = 6, 131124d8fba4SKumar Gala .halt_reg = 0x2fc8, 131224d8fba4SKumar Gala .halt_bit = 9, 131324d8fba4SKumar Gala .clkr = { 131424d8fba4SKumar Gala .enable_reg = 0x2860, 131524d8fba4SKumar Gala .enable_mask = BIT(4), 131624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 131724d8fba4SKumar Gala .name = "sdc3_h_clk", 131824d8fba4SKumar Gala .ops = &clk_branch_ops, 131924d8fba4SKumar Gala }, 132024d8fba4SKumar Gala }, 132124d8fba4SKumar Gala }; 132224d8fba4SKumar Gala 132324d8fba4SKumar Gala static const struct freq_tbl clk_tbl_tsif_ref[] = { 132424d8fba4SKumar Gala { 105000, P_PXO, 1, 1, 256 }, 132524d8fba4SKumar Gala { } 132624d8fba4SKumar Gala }; 132724d8fba4SKumar Gala 132824d8fba4SKumar Gala static struct clk_rcg tsif_ref_src = { 132924d8fba4SKumar Gala .ns_reg = 0x2710, 133024d8fba4SKumar Gala .md_reg = 0x270c, 133124d8fba4SKumar Gala .mn = { 133224d8fba4SKumar Gala .mnctr_en_bit = 8, 133324d8fba4SKumar Gala .mnctr_reset_bit = 7, 133424d8fba4SKumar Gala .mnctr_mode_shift = 5, 133524d8fba4SKumar Gala .n_val_shift = 16, 133624d8fba4SKumar Gala .m_val_shift = 16, 133724d8fba4SKumar Gala .width = 16, 133824d8fba4SKumar Gala }, 133924d8fba4SKumar Gala .p = { 134024d8fba4SKumar Gala .pre_div_shift = 3, 134124d8fba4SKumar Gala .pre_div_width = 2, 134224d8fba4SKumar Gala }, 134324d8fba4SKumar Gala .s = { 134424d8fba4SKumar Gala .src_sel_shift = 0, 134524d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_map, 134624d8fba4SKumar Gala }, 134724d8fba4SKumar Gala .freq_tbl = clk_tbl_tsif_ref, 134824d8fba4SKumar Gala .clkr = { 134924d8fba4SKumar Gala .enable_reg = 0x2710, 135024d8fba4SKumar Gala .enable_mask = BIT(11), 135124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 135224d8fba4SKumar Gala .name = "tsif_ref_src", 135324d8fba4SKumar Gala .parent_names = gcc_pxo_pll8, 135424d8fba4SKumar Gala .num_parents = 2, 135524d8fba4SKumar Gala .ops = &clk_rcg_ops, 135624d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 135724d8fba4SKumar Gala }, 135824d8fba4SKumar Gala } 135924d8fba4SKumar Gala }; 136024d8fba4SKumar Gala 136124d8fba4SKumar Gala static struct clk_branch tsif_ref_clk = { 136224d8fba4SKumar Gala .halt_reg = 0x2fd4, 136324d8fba4SKumar Gala .halt_bit = 5, 136424d8fba4SKumar Gala .clkr = { 136524d8fba4SKumar Gala .enable_reg = 0x2710, 136624d8fba4SKumar Gala .enable_mask = BIT(9), 136724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 136824d8fba4SKumar Gala .name = "tsif_ref_clk", 136924d8fba4SKumar Gala .parent_names = (const char *[]){ "tsif_ref_src" }, 137024d8fba4SKumar Gala .num_parents = 1, 137124d8fba4SKumar Gala .ops = &clk_branch_ops, 137224d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 137324d8fba4SKumar Gala }, 137424d8fba4SKumar Gala }, 137524d8fba4SKumar Gala }; 137624d8fba4SKumar Gala 137724d8fba4SKumar Gala static struct clk_branch tsif_h_clk = { 137824d8fba4SKumar Gala .hwcg_reg = 0x2700, 137924d8fba4SKumar Gala .hwcg_bit = 6, 138024d8fba4SKumar Gala .halt_reg = 0x2fd4, 138124d8fba4SKumar Gala .halt_bit = 7, 138224d8fba4SKumar Gala .clkr = { 138324d8fba4SKumar Gala .enable_reg = 0x2700, 138424d8fba4SKumar Gala .enable_mask = BIT(4), 138524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 138624d8fba4SKumar Gala .name = "tsif_h_clk", 138724d8fba4SKumar Gala .ops = &clk_branch_ops, 138824d8fba4SKumar Gala }, 138924d8fba4SKumar Gala }, 139024d8fba4SKumar Gala }; 139124d8fba4SKumar Gala 139224d8fba4SKumar Gala static struct clk_branch dma_bam_h_clk = { 139324d8fba4SKumar Gala .hwcg_reg = 0x25c0, 139424d8fba4SKumar Gala .hwcg_bit = 6, 139524d8fba4SKumar Gala .halt_reg = 0x2fc8, 139624d8fba4SKumar Gala .halt_bit = 12, 139724d8fba4SKumar Gala .clkr = { 139824d8fba4SKumar Gala .enable_reg = 0x25c0, 139924d8fba4SKumar Gala .enable_mask = BIT(4), 140024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 140124d8fba4SKumar Gala .name = "dma_bam_h_clk", 140224d8fba4SKumar Gala .ops = &clk_branch_ops, 140324d8fba4SKumar Gala }, 140424d8fba4SKumar Gala }, 140524d8fba4SKumar Gala }; 140624d8fba4SKumar Gala 140724d8fba4SKumar Gala static struct clk_branch adm0_clk = { 140824d8fba4SKumar Gala .halt_reg = 0x2fdc, 140924d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 141024d8fba4SKumar Gala .halt_bit = 12, 141124d8fba4SKumar Gala .clkr = { 141224d8fba4SKumar Gala .enable_reg = 0x3080, 141324d8fba4SKumar Gala .enable_mask = BIT(2), 141424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 141524d8fba4SKumar Gala .name = "adm0_clk", 141624d8fba4SKumar Gala .ops = &clk_branch_ops, 141724d8fba4SKumar Gala }, 141824d8fba4SKumar Gala }, 141924d8fba4SKumar Gala }; 142024d8fba4SKumar Gala 142124d8fba4SKumar Gala static struct clk_branch adm0_pbus_clk = { 142224d8fba4SKumar Gala .hwcg_reg = 0x2208, 142324d8fba4SKumar Gala .hwcg_bit = 6, 142424d8fba4SKumar Gala .halt_reg = 0x2fdc, 142524d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 142624d8fba4SKumar Gala .halt_bit = 11, 142724d8fba4SKumar Gala .clkr = { 142824d8fba4SKumar Gala .enable_reg = 0x3080, 142924d8fba4SKumar Gala .enable_mask = BIT(3), 143024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 143124d8fba4SKumar Gala .name = "adm0_pbus_clk", 143224d8fba4SKumar Gala .ops = &clk_branch_ops, 143324d8fba4SKumar Gala }, 143424d8fba4SKumar Gala }, 143524d8fba4SKumar Gala }; 143624d8fba4SKumar Gala 143724d8fba4SKumar Gala static struct clk_branch pmic_arb0_h_clk = { 143824d8fba4SKumar Gala .halt_reg = 0x2fd8, 143924d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 144024d8fba4SKumar Gala .halt_bit = 22, 144124d8fba4SKumar Gala .clkr = { 144224d8fba4SKumar Gala .enable_reg = 0x3080, 144324d8fba4SKumar Gala .enable_mask = BIT(8), 144424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 144524d8fba4SKumar Gala .name = "pmic_arb0_h_clk", 144624d8fba4SKumar Gala .ops = &clk_branch_ops, 144724d8fba4SKumar Gala }, 144824d8fba4SKumar Gala }, 144924d8fba4SKumar Gala }; 145024d8fba4SKumar Gala 145124d8fba4SKumar Gala static struct clk_branch pmic_arb1_h_clk = { 145224d8fba4SKumar Gala .halt_reg = 0x2fd8, 145324d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 145424d8fba4SKumar Gala .halt_bit = 21, 145524d8fba4SKumar Gala .clkr = { 145624d8fba4SKumar Gala .enable_reg = 0x3080, 145724d8fba4SKumar Gala .enable_mask = BIT(9), 145824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 145924d8fba4SKumar Gala .name = "pmic_arb1_h_clk", 146024d8fba4SKumar Gala .ops = &clk_branch_ops, 146124d8fba4SKumar Gala }, 146224d8fba4SKumar Gala }, 146324d8fba4SKumar Gala }; 146424d8fba4SKumar Gala 146524d8fba4SKumar Gala static struct clk_branch pmic_ssbi2_clk = { 146624d8fba4SKumar Gala .halt_reg = 0x2fd8, 146724d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 146824d8fba4SKumar Gala .halt_bit = 23, 146924d8fba4SKumar Gala .clkr = { 147024d8fba4SKumar Gala .enable_reg = 0x3080, 147124d8fba4SKumar Gala .enable_mask = BIT(7), 147224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 147324d8fba4SKumar Gala .name = "pmic_ssbi2_clk", 147424d8fba4SKumar Gala .ops = &clk_branch_ops, 147524d8fba4SKumar Gala }, 147624d8fba4SKumar Gala }, 147724d8fba4SKumar Gala }; 147824d8fba4SKumar Gala 147924d8fba4SKumar Gala static struct clk_branch rpm_msg_ram_h_clk = { 148024d8fba4SKumar Gala .hwcg_reg = 0x27e0, 148124d8fba4SKumar Gala .hwcg_bit = 6, 148224d8fba4SKumar Gala .halt_reg = 0x2fd8, 148324d8fba4SKumar Gala .halt_check = BRANCH_HALT_VOTED, 148424d8fba4SKumar Gala .halt_bit = 12, 148524d8fba4SKumar Gala .clkr = { 148624d8fba4SKumar Gala .enable_reg = 0x3080, 148724d8fba4SKumar Gala .enable_mask = BIT(6), 148824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 148924d8fba4SKumar Gala .name = "rpm_msg_ram_h_clk", 149024d8fba4SKumar Gala .ops = &clk_branch_ops, 149124d8fba4SKumar Gala }, 149224d8fba4SKumar Gala }, 149324d8fba4SKumar Gala }; 149424d8fba4SKumar Gala 149524d8fba4SKumar Gala static const struct freq_tbl clk_tbl_pcie_ref[] = { 149624d8fba4SKumar Gala { 100000000, P_PLL3, 12, 0, 0 }, 149724d8fba4SKumar Gala { } 149824d8fba4SKumar Gala }; 149924d8fba4SKumar Gala 150024d8fba4SKumar Gala static struct clk_rcg pcie_ref_src = { 150124d8fba4SKumar Gala .ns_reg = 0x3860, 150224d8fba4SKumar Gala .p = { 150324d8fba4SKumar Gala .pre_div_shift = 3, 150424d8fba4SKumar Gala .pre_div_width = 4, 150524d8fba4SKumar Gala }, 150624d8fba4SKumar Gala .s = { 150724d8fba4SKumar Gala .src_sel_shift = 0, 150824d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_map, 150924d8fba4SKumar Gala }, 151024d8fba4SKumar Gala .freq_tbl = clk_tbl_pcie_ref, 151124d8fba4SKumar Gala .clkr = { 151224d8fba4SKumar Gala .enable_reg = 0x3860, 151324d8fba4SKumar Gala .enable_mask = BIT(11), 151424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 151524d8fba4SKumar Gala .name = "pcie_ref_src", 151624d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 151724d8fba4SKumar Gala .num_parents = 2, 151824d8fba4SKumar Gala .ops = &clk_rcg_ops, 151924d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 152024d8fba4SKumar Gala }, 152124d8fba4SKumar Gala }, 152224d8fba4SKumar Gala }; 152324d8fba4SKumar Gala 152424d8fba4SKumar Gala static struct clk_branch pcie_ref_src_clk = { 152524d8fba4SKumar Gala .halt_reg = 0x2fdc, 152624d8fba4SKumar Gala .halt_bit = 30, 152724d8fba4SKumar Gala .clkr = { 152824d8fba4SKumar Gala .enable_reg = 0x3860, 152924d8fba4SKumar Gala .enable_mask = BIT(9), 153024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 153124d8fba4SKumar Gala .name = "pcie_ref_src_clk", 153224d8fba4SKumar Gala .parent_names = (const char *[]){ "pcie_ref_src" }, 153324d8fba4SKumar Gala .num_parents = 1, 153424d8fba4SKumar Gala .ops = &clk_branch_ops, 153524d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 153624d8fba4SKumar Gala }, 153724d8fba4SKumar Gala }, 153824d8fba4SKumar Gala }; 153924d8fba4SKumar Gala 154024d8fba4SKumar Gala static struct clk_branch pcie_a_clk = { 154124d8fba4SKumar Gala .halt_reg = 0x2fc0, 154224d8fba4SKumar Gala .halt_bit = 13, 154324d8fba4SKumar Gala .clkr = { 154424d8fba4SKumar Gala .enable_reg = 0x22c0, 154524d8fba4SKumar Gala .enable_mask = BIT(4), 154624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 154724d8fba4SKumar Gala .name = "pcie_a_clk", 154824d8fba4SKumar Gala .ops = &clk_branch_ops, 154924d8fba4SKumar Gala }, 155024d8fba4SKumar Gala }, 155124d8fba4SKumar Gala }; 155224d8fba4SKumar Gala 155324d8fba4SKumar Gala static struct clk_branch pcie_aux_clk = { 155424d8fba4SKumar Gala .halt_reg = 0x2fdc, 155524d8fba4SKumar Gala .halt_bit = 31, 155624d8fba4SKumar Gala .clkr = { 155724d8fba4SKumar Gala .enable_reg = 0x22c8, 155824d8fba4SKumar Gala .enable_mask = BIT(4), 155924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 156024d8fba4SKumar Gala .name = "pcie_aux_clk", 156124d8fba4SKumar Gala .ops = &clk_branch_ops, 156224d8fba4SKumar Gala }, 156324d8fba4SKumar Gala }, 156424d8fba4SKumar Gala }; 156524d8fba4SKumar Gala 156624d8fba4SKumar Gala static struct clk_branch pcie_h_clk = { 156724d8fba4SKumar Gala .halt_reg = 0x2fd4, 156824d8fba4SKumar Gala .halt_bit = 8, 156924d8fba4SKumar Gala .clkr = { 157024d8fba4SKumar Gala .enable_reg = 0x22cc, 157124d8fba4SKumar Gala .enable_mask = BIT(4), 157224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 157324d8fba4SKumar Gala .name = "pcie_h_clk", 157424d8fba4SKumar Gala .ops = &clk_branch_ops, 157524d8fba4SKumar Gala }, 157624d8fba4SKumar Gala }, 157724d8fba4SKumar Gala }; 157824d8fba4SKumar Gala 157924d8fba4SKumar Gala static struct clk_branch pcie_phy_clk = { 158024d8fba4SKumar Gala .halt_reg = 0x2fdc, 158124d8fba4SKumar Gala .halt_bit = 29, 158224d8fba4SKumar Gala .clkr = { 158324d8fba4SKumar Gala .enable_reg = 0x22d0, 158424d8fba4SKumar Gala .enable_mask = BIT(4), 158524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 158624d8fba4SKumar Gala .name = "pcie_phy_clk", 158724d8fba4SKumar Gala .ops = &clk_branch_ops, 158824d8fba4SKumar Gala }, 158924d8fba4SKumar Gala }, 159024d8fba4SKumar Gala }; 159124d8fba4SKumar Gala 159224d8fba4SKumar Gala static struct clk_rcg pcie1_ref_src = { 159324d8fba4SKumar Gala .ns_reg = 0x3aa0, 159424d8fba4SKumar Gala .p = { 159524d8fba4SKumar Gala .pre_div_shift = 3, 159624d8fba4SKumar Gala .pre_div_width = 4, 159724d8fba4SKumar Gala }, 159824d8fba4SKumar Gala .s = { 159924d8fba4SKumar Gala .src_sel_shift = 0, 160024d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_map, 160124d8fba4SKumar Gala }, 160224d8fba4SKumar Gala .freq_tbl = clk_tbl_pcie_ref, 160324d8fba4SKumar Gala .clkr = { 160424d8fba4SKumar Gala .enable_reg = 0x3aa0, 160524d8fba4SKumar Gala .enable_mask = BIT(11), 160624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 160724d8fba4SKumar Gala .name = "pcie1_ref_src", 160824d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 160924d8fba4SKumar Gala .num_parents = 2, 161024d8fba4SKumar Gala .ops = &clk_rcg_ops, 161124d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 161224d8fba4SKumar Gala }, 161324d8fba4SKumar Gala }, 161424d8fba4SKumar Gala }; 161524d8fba4SKumar Gala 161624d8fba4SKumar Gala static struct clk_branch pcie1_ref_src_clk = { 161724d8fba4SKumar Gala .halt_reg = 0x2fdc, 161824d8fba4SKumar Gala .halt_bit = 27, 161924d8fba4SKumar Gala .clkr = { 162024d8fba4SKumar Gala .enable_reg = 0x3aa0, 162124d8fba4SKumar Gala .enable_mask = BIT(9), 162224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 162324d8fba4SKumar Gala .name = "pcie1_ref_src_clk", 162424d8fba4SKumar Gala .parent_names = (const char *[]){ "pcie1_ref_src" }, 162524d8fba4SKumar Gala .num_parents = 1, 162624d8fba4SKumar Gala .ops = &clk_branch_ops, 162724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 162824d8fba4SKumar Gala }, 162924d8fba4SKumar Gala }, 163024d8fba4SKumar Gala }; 163124d8fba4SKumar Gala 163224d8fba4SKumar Gala static struct clk_branch pcie1_a_clk = { 163324d8fba4SKumar Gala .halt_reg = 0x2fc0, 163424d8fba4SKumar Gala .halt_bit = 10, 163524d8fba4SKumar Gala .clkr = { 163624d8fba4SKumar Gala .enable_reg = 0x3a80, 163724d8fba4SKumar Gala .enable_mask = BIT(4), 163824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 163924d8fba4SKumar Gala .name = "pcie1_a_clk", 164024d8fba4SKumar Gala .ops = &clk_branch_ops, 164124d8fba4SKumar Gala }, 164224d8fba4SKumar Gala }, 164324d8fba4SKumar Gala }; 164424d8fba4SKumar Gala 164524d8fba4SKumar Gala static struct clk_branch pcie1_aux_clk = { 164624d8fba4SKumar Gala .halt_reg = 0x2fdc, 164724d8fba4SKumar Gala .halt_bit = 28, 164824d8fba4SKumar Gala .clkr = { 164924d8fba4SKumar Gala .enable_reg = 0x3a88, 165024d8fba4SKumar Gala .enable_mask = BIT(4), 165124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 165224d8fba4SKumar Gala .name = "pcie1_aux_clk", 165324d8fba4SKumar Gala .ops = &clk_branch_ops, 165424d8fba4SKumar Gala }, 165524d8fba4SKumar Gala }, 165624d8fba4SKumar Gala }; 165724d8fba4SKumar Gala 165824d8fba4SKumar Gala static struct clk_branch pcie1_h_clk = { 165924d8fba4SKumar Gala .halt_reg = 0x2fd4, 166024d8fba4SKumar Gala .halt_bit = 9, 166124d8fba4SKumar Gala .clkr = { 166224d8fba4SKumar Gala .enable_reg = 0x3a8c, 166324d8fba4SKumar Gala .enable_mask = BIT(4), 166424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 166524d8fba4SKumar Gala .name = "pcie1_h_clk", 166624d8fba4SKumar Gala .ops = &clk_branch_ops, 166724d8fba4SKumar Gala }, 166824d8fba4SKumar Gala }, 166924d8fba4SKumar Gala }; 167024d8fba4SKumar Gala 167124d8fba4SKumar Gala static struct clk_branch pcie1_phy_clk = { 167224d8fba4SKumar Gala .halt_reg = 0x2fdc, 167324d8fba4SKumar Gala .halt_bit = 26, 167424d8fba4SKumar Gala .clkr = { 167524d8fba4SKumar Gala .enable_reg = 0x3a90, 167624d8fba4SKumar Gala .enable_mask = BIT(4), 167724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 167824d8fba4SKumar Gala .name = "pcie1_phy_clk", 167924d8fba4SKumar Gala .ops = &clk_branch_ops, 168024d8fba4SKumar Gala }, 168124d8fba4SKumar Gala }, 168224d8fba4SKumar Gala }; 168324d8fba4SKumar Gala 168424d8fba4SKumar Gala static struct clk_rcg pcie2_ref_src = { 168524d8fba4SKumar Gala .ns_reg = 0x3ae0, 168624d8fba4SKumar Gala .p = { 168724d8fba4SKumar Gala .pre_div_shift = 3, 168824d8fba4SKumar Gala .pre_div_width = 4, 168924d8fba4SKumar Gala }, 169024d8fba4SKumar Gala .s = { 169124d8fba4SKumar Gala .src_sel_shift = 0, 169224d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_map, 169324d8fba4SKumar Gala }, 169424d8fba4SKumar Gala .freq_tbl = clk_tbl_pcie_ref, 169524d8fba4SKumar Gala .clkr = { 169624d8fba4SKumar Gala .enable_reg = 0x3ae0, 169724d8fba4SKumar Gala .enable_mask = BIT(11), 169824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 169924d8fba4SKumar Gala .name = "pcie2_ref_src", 170024d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 170124d8fba4SKumar Gala .num_parents = 2, 170224d8fba4SKumar Gala .ops = &clk_rcg_ops, 170324d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 170424d8fba4SKumar Gala }, 170524d8fba4SKumar Gala }, 170624d8fba4SKumar Gala }; 170724d8fba4SKumar Gala 170824d8fba4SKumar Gala static struct clk_branch pcie2_ref_src_clk = { 170924d8fba4SKumar Gala .halt_reg = 0x2fdc, 171024d8fba4SKumar Gala .halt_bit = 24, 171124d8fba4SKumar Gala .clkr = { 171224d8fba4SKumar Gala .enable_reg = 0x3ae0, 171324d8fba4SKumar Gala .enable_mask = BIT(9), 171424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 171524d8fba4SKumar Gala .name = "pcie2_ref_src_clk", 171624d8fba4SKumar Gala .parent_names = (const char *[]){ "pcie2_ref_src" }, 171724d8fba4SKumar Gala .num_parents = 1, 171824d8fba4SKumar Gala .ops = &clk_branch_ops, 171924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 172024d8fba4SKumar Gala }, 172124d8fba4SKumar Gala }, 172224d8fba4SKumar Gala }; 172324d8fba4SKumar Gala 172424d8fba4SKumar Gala static struct clk_branch pcie2_a_clk = { 172524d8fba4SKumar Gala .halt_reg = 0x2fc0, 172624d8fba4SKumar Gala .halt_bit = 9, 172724d8fba4SKumar Gala .clkr = { 172824d8fba4SKumar Gala .enable_reg = 0x3ac0, 172924d8fba4SKumar Gala .enable_mask = BIT(4), 173024d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 173124d8fba4SKumar Gala .name = "pcie2_a_clk", 173224d8fba4SKumar Gala .ops = &clk_branch_ops, 173324d8fba4SKumar Gala }, 173424d8fba4SKumar Gala }, 173524d8fba4SKumar Gala }; 173624d8fba4SKumar Gala 173724d8fba4SKumar Gala static struct clk_branch pcie2_aux_clk = { 173824d8fba4SKumar Gala .halt_reg = 0x2fdc, 173924d8fba4SKumar Gala .halt_bit = 25, 174024d8fba4SKumar Gala .clkr = { 174124d8fba4SKumar Gala .enable_reg = 0x3ac8, 174224d8fba4SKumar Gala .enable_mask = BIT(4), 174324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 174424d8fba4SKumar Gala .name = "pcie2_aux_clk", 174524d8fba4SKumar Gala .ops = &clk_branch_ops, 174624d8fba4SKumar Gala }, 174724d8fba4SKumar Gala }, 174824d8fba4SKumar Gala }; 174924d8fba4SKumar Gala 175024d8fba4SKumar Gala static struct clk_branch pcie2_h_clk = { 175124d8fba4SKumar Gala .halt_reg = 0x2fd4, 175224d8fba4SKumar Gala .halt_bit = 10, 175324d8fba4SKumar Gala .clkr = { 175424d8fba4SKumar Gala .enable_reg = 0x3acc, 175524d8fba4SKumar Gala .enable_mask = BIT(4), 175624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 175724d8fba4SKumar Gala .name = "pcie2_h_clk", 175824d8fba4SKumar Gala .ops = &clk_branch_ops, 175924d8fba4SKumar Gala }, 176024d8fba4SKumar Gala }, 176124d8fba4SKumar Gala }; 176224d8fba4SKumar Gala 176324d8fba4SKumar Gala static struct clk_branch pcie2_phy_clk = { 176424d8fba4SKumar Gala .halt_reg = 0x2fdc, 176524d8fba4SKumar Gala .halt_bit = 23, 176624d8fba4SKumar Gala .clkr = { 176724d8fba4SKumar Gala .enable_reg = 0x3ad0, 176824d8fba4SKumar Gala .enable_mask = BIT(4), 176924d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 177024d8fba4SKumar Gala .name = "pcie2_phy_clk", 177124d8fba4SKumar Gala .ops = &clk_branch_ops, 177224d8fba4SKumar Gala }, 177324d8fba4SKumar Gala }, 177424d8fba4SKumar Gala }; 177524d8fba4SKumar Gala 177624d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sata_ref[] = { 177724d8fba4SKumar Gala { 100000000, P_PLL3, 12, 0, 0 }, 177824d8fba4SKumar Gala { } 177924d8fba4SKumar Gala }; 178024d8fba4SKumar Gala 178124d8fba4SKumar Gala static struct clk_rcg sata_ref_src = { 178224d8fba4SKumar Gala .ns_reg = 0x2c08, 178324d8fba4SKumar Gala .p = { 178424d8fba4SKumar Gala .pre_div_shift = 3, 178524d8fba4SKumar Gala .pre_div_width = 4, 178624d8fba4SKumar Gala }, 178724d8fba4SKumar Gala .s = { 178824d8fba4SKumar Gala .src_sel_shift = 0, 178924d8fba4SKumar Gala .parent_map = gcc_pxo_pll3_sata_map, 179024d8fba4SKumar Gala }, 179124d8fba4SKumar Gala .freq_tbl = clk_tbl_sata_ref, 179224d8fba4SKumar Gala .clkr = { 179324d8fba4SKumar Gala .enable_reg = 0x2c08, 179424d8fba4SKumar Gala .enable_mask = BIT(7), 179524d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 179624d8fba4SKumar Gala .name = "sata_ref_src", 179724d8fba4SKumar Gala .parent_names = gcc_pxo_pll3, 179824d8fba4SKumar Gala .num_parents = 2, 179924d8fba4SKumar Gala .ops = &clk_rcg_ops, 180024d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 180124d8fba4SKumar Gala }, 180224d8fba4SKumar Gala }, 180324d8fba4SKumar Gala }; 180424d8fba4SKumar Gala 180524d8fba4SKumar Gala static struct clk_branch sata_rxoob_clk = { 180624d8fba4SKumar Gala .halt_reg = 0x2fdc, 180724d8fba4SKumar Gala .halt_bit = 20, 180824d8fba4SKumar Gala .clkr = { 180924d8fba4SKumar Gala .enable_reg = 0x2c0c, 181024d8fba4SKumar Gala .enable_mask = BIT(4), 181124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 181224d8fba4SKumar Gala .name = "sata_rxoob_clk", 181324d8fba4SKumar Gala .parent_names = (const char *[]){ "sata_ref_src" }, 181424d8fba4SKumar Gala .num_parents = 1, 181524d8fba4SKumar Gala .ops = &clk_branch_ops, 181624d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 181724d8fba4SKumar Gala }, 181824d8fba4SKumar Gala }, 181924d8fba4SKumar Gala }; 182024d8fba4SKumar Gala 182124d8fba4SKumar Gala static struct clk_branch sata_pmalive_clk = { 182224d8fba4SKumar Gala .halt_reg = 0x2fdc, 182324d8fba4SKumar Gala .halt_bit = 19, 182424d8fba4SKumar Gala .clkr = { 182524d8fba4SKumar Gala .enable_reg = 0x2c10, 182624d8fba4SKumar Gala .enable_mask = BIT(4), 182724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 182824d8fba4SKumar Gala .name = "sata_pmalive_clk", 182924d8fba4SKumar Gala .parent_names = (const char *[]){ "sata_ref_src" }, 183024d8fba4SKumar Gala .num_parents = 1, 183124d8fba4SKumar Gala .ops = &clk_branch_ops, 183224d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 183324d8fba4SKumar Gala }, 183424d8fba4SKumar Gala }, 183524d8fba4SKumar Gala }; 183624d8fba4SKumar Gala 183724d8fba4SKumar Gala static struct clk_branch sata_phy_ref_clk = { 183824d8fba4SKumar Gala .halt_reg = 0x2fdc, 183924d8fba4SKumar Gala .halt_bit = 18, 184024d8fba4SKumar Gala .clkr = { 184124d8fba4SKumar Gala .enable_reg = 0x2c14, 184224d8fba4SKumar Gala .enable_mask = BIT(4), 184324d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 184424d8fba4SKumar Gala .name = "sata_phy_ref_clk", 184524d8fba4SKumar Gala .parent_names = (const char *[]){ "pxo" }, 184624d8fba4SKumar Gala .num_parents = 1, 184724d8fba4SKumar Gala .ops = &clk_branch_ops, 184824d8fba4SKumar Gala }, 184924d8fba4SKumar Gala }, 185024d8fba4SKumar Gala }; 185124d8fba4SKumar Gala 185224d8fba4SKumar Gala static struct clk_branch sata_a_clk = { 185324d8fba4SKumar Gala .halt_reg = 0x2fc0, 185424d8fba4SKumar Gala .halt_bit = 12, 185524d8fba4SKumar Gala .clkr = { 185624d8fba4SKumar Gala .enable_reg = 0x2c20, 185724d8fba4SKumar Gala .enable_mask = BIT(4), 185824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 185924d8fba4SKumar Gala .name = "sata_a_clk", 186024d8fba4SKumar Gala .ops = &clk_branch_ops, 186124d8fba4SKumar Gala }, 186224d8fba4SKumar Gala }, 186324d8fba4SKumar Gala }; 186424d8fba4SKumar Gala 186524d8fba4SKumar Gala static struct clk_branch sata_h_clk = { 186624d8fba4SKumar Gala .halt_reg = 0x2fdc, 186724d8fba4SKumar Gala .halt_bit = 21, 186824d8fba4SKumar Gala .clkr = { 186924d8fba4SKumar Gala .enable_reg = 0x2c00, 187024d8fba4SKumar Gala .enable_mask = BIT(4), 187124d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 187224d8fba4SKumar Gala .name = "sata_h_clk", 187324d8fba4SKumar Gala .ops = &clk_branch_ops, 187424d8fba4SKumar Gala }, 187524d8fba4SKumar Gala }, 187624d8fba4SKumar Gala }; 187724d8fba4SKumar Gala 187824d8fba4SKumar Gala static struct clk_branch sfab_sata_s_h_clk = { 187924d8fba4SKumar Gala .halt_reg = 0x2fc4, 188024d8fba4SKumar Gala .halt_bit = 14, 188124d8fba4SKumar Gala .clkr = { 188224d8fba4SKumar Gala .enable_reg = 0x2480, 188324d8fba4SKumar Gala .enable_mask = BIT(4), 188424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 188524d8fba4SKumar Gala .name = "sfab_sata_s_h_clk", 188624d8fba4SKumar Gala .ops = &clk_branch_ops, 188724d8fba4SKumar Gala }, 188824d8fba4SKumar Gala }, 188924d8fba4SKumar Gala }; 189024d8fba4SKumar Gala 189124d8fba4SKumar Gala static struct clk_branch sata_phy_cfg_clk = { 189224d8fba4SKumar Gala .halt_reg = 0x2fcc, 189324d8fba4SKumar Gala .halt_bit = 14, 189424d8fba4SKumar Gala .clkr = { 189524d8fba4SKumar Gala .enable_reg = 0x2c40, 189624d8fba4SKumar Gala .enable_mask = BIT(4), 189724d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 189824d8fba4SKumar Gala .name = "sata_phy_cfg_clk", 189924d8fba4SKumar Gala .ops = &clk_branch_ops, 190024d8fba4SKumar Gala }, 190124d8fba4SKumar Gala }, 190224d8fba4SKumar Gala }; 190324d8fba4SKumar Gala 190424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_master[] = { 190524d8fba4SKumar Gala { 125000000, P_PLL0, 1, 5, 32 }, 190624d8fba4SKumar Gala { } 190724d8fba4SKumar Gala }; 190824d8fba4SKumar Gala 190924d8fba4SKumar Gala static struct clk_rcg usb30_master_clk_src = { 191024d8fba4SKumar Gala .ns_reg = 0x3b2c, 191124d8fba4SKumar Gala .md_reg = 0x3b28, 191224d8fba4SKumar Gala .mn = { 191324d8fba4SKumar Gala .mnctr_en_bit = 8, 191424d8fba4SKumar Gala .mnctr_reset_bit = 7, 191524d8fba4SKumar Gala .mnctr_mode_shift = 5, 191624d8fba4SKumar Gala .n_val_shift = 16, 191724d8fba4SKumar Gala .m_val_shift = 16, 191824d8fba4SKumar Gala .width = 8, 191924d8fba4SKumar Gala }, 192024d8fba4SKumar Gala .p = { 192124d8fba4SKumar Gala .pre_div_shift = 3, 192224d8fba4SKumar Gala .pre_div_width = 2, 192324d8fba4SKumar Gala }, 192424d8fba4SKumar Gala .s = { 192524d8fba4SKumar Gala .src_sel_shift = 0, 192624d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_pll0, 192724d8fba4SKumar Gala }, 192824d8fba4SKumar Gala .freq_tbl = clk_tbl_usb30_master, 192924d8fba4SKumar Gala .clkr = { 193024d8fba4SKumar Gala .enable_reg = 0x3b2c, 193124d8fba4SKumar Gala .enable_mask = BIT(11), 193224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 193324d8fba4SKumar Gala .name = "usb30_master_ref_src", 193424d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_pll0_map, 193524d8fba4SKumar Gala .num_parents = 3, 193624d8fba4SKumar Gala .ops = &clk_rcg_ops, 193724d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 193824d8fba4SKumar Gala }, 193924d8fba4SKumar Gala }, 194024d8fba4SKumar Gala }; 194124d8fba4SKumar Gala 194224d8fba4SKumar Gala static struct clk_branch usb30_0_branch_clk = { 194324d8fba4SKumar Gala .halt_reg = 0x2fc4, 194424d8fba4SKumar Gala .halt_bit = 22, 194524d8fba4SKumar Gala .clkr = { 194624d8fba4SKumar Gala .enable_reg = 0x3b24, 194724d8fba4SKumar Gala .enable_mask = BIT(4), 194824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 194924d8fba4SKumar Gala .name = "usb30_0_branch_clk", 195024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_master_ref_src", }, 195124d8fba4SKumar Gala .num_parents = 1, 195224d8fba4SKumar Gala .ops = &clk_branch_ops, 195324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 195424d8fba4SKumar Gala }, 195524d8fba4SKumar Gala }, 195624d8fba4SKumar Gala }; 195724d8fba4SKumar Gala 195824d8fba4SKumar Gala static struct clk_branch usb30_1_branch_clk = { 195924d8fba4SKumar Gala .halt_reg = 0x2fc4, 196024d8fba4SKumar Gala .halt_bit = 17, 196124d8fba4SKumar Gala .clkr = { 196224d8fba4SKumar Gala .enable_reg = 0x3b34, 196324d8fba4SKumar Gala .enable_mask = BIT(4), 196424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 196524d8fba4SKumar Gala .name = "usb30_1_branch_clk", 196624d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_master_ref_src", }, 196724d8fba4SKumar Gala .num_parents = 1, 196824d8fba4SKumar Gala .ops = &clk_branch_ops, 196924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 197024d8fba4SKumar Gala }, 197124d8fba4SKumar Gala }, 197224d8fba4SKumar Gala }; 197324d8fba4SKumar Gala 197424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_utmi[] = { 197524d8fba4SKumar Gala { 60000000, P_PLL8, 1, 5, 32 }, 197624d8fba4SKumar Gala { } 197724d8fba4SKumar Gala }; 197824d8fba4SKumar Gala 197924d8fba4SKumar Gala static struct clk_rcg usb30_utmi_clk = { 198024d8fba4SKumar Gala .ns_reg = 0x3b44, 198124d8fba4SKumar Gala .md_reg = 0x3b40, 198224d8fba4SKumar Gala .mn = { 198324d8fba4SKumar Gala .mnctr_en_bit = 8, 198424d8fba4SKumar Gala .mnctr_reset_bit = 7, 198524d8fba4SKumar Gala .mnctr_mode_shift = 5, 198624d8fba4SKumar Gala .n_val_shift = 16, 198724d8fba4SKumar Gala .m_val_shift = 16, 198824d8fba4SKumar Gala .width = 8, 198924d8fba4SKumar Gala }, 199024d8fba4SKumar Gala .p = { 199124d8fba4SKumar Gala .pre_div_shift = 3, 199224d8fba4SKumar Gala .pre_div_width = 2, 199324d8fba4SKumar Gala }, 199424d8fba4SKumar Gala .s = { 199524d8fba4SKumar Gala .src_sel_shift = 0, 199624d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_pll0, 199724d8fba4SKumar Gala }, 199824d8fba4SKumar Gala .freq_tbl = clk_tbl_usb30_utmi, 199924d8fba4SKumar Gala .clkr = { 200024d8fba4SKumar Gala .enable_reg = 0x3b44, 200124d8fba4SKumar Gala .enable_mask = BIT(11), 200224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 200324d8fba4SKumar Gala .name = "usb30_utmi_clk", 200424d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_pll0_map, 200524d8fba4SKumar Gala .num_parents = 3, 200624d8fba4SKumar Gala .ops = &clk_rcg_ops, 200724d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 200824d8fba4SKumar Gala }, 200924d8fba4SKumar Gala }, 201024d8fba4SKumar Gala }; 201124d8fba4SKumar Gala 201224d8fba4SKumar Gala static struct clk_branch usb30_0_utmi_clk_ctl = { 201324d8fba4SKumar Gala .halt_reg = 0x2fc4, 201424d8fba4SKumar Gala .halt_bit = 21, 201524d8fba4SKumar Gala .clkr = { 201624d8fba4SKumar Gala .enable_reg = 0x3b48, 201724d8fba4SKumar Gala .enable_mask = BIT(4), 201824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 201924d8fba4SKumar Gala .name = "usb30_0_utmi_clk_ctl", 202024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_utmi_clk", }, 202124d8fba4SKumar Gala .num_parents = 1, 202224d8fba4SKumar Gala .ops = &clk_branch_ops, 202324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 202424d8fba4SKumar Gala }, 202524d8fba4SKumar Gala }, 202624d8fba4SKumar Gala }; 202724d8fba4SKumar Gala 202824d8fba4SKumar Gala static struct clk_branch usb30_1_utmi_clk_ctl = { 202924d8fba4SKumar Gala .halt_reg = 0x2fc4, 203024d8fba4SKumar Gala .halt_bit = 15, 203124d8fba4SKumar Gala .clkr = { 203224d8fba4SKumar Gala .enable_reg = 0x3b4c, 203324d8fba4SKumar Gala .enable_mask = BIT(4), 203424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 203524d8fba4SKumar Gala .name = "usb30_1_utmi_clk_ctl", 203624d8fba4SKumar Gala .parent_names = (const char *[]){ "usb30_utmi_clk", }, 203724d8fba4SKumar Gala .num_parents = 1, 203824d8fba4SKumar Gala .ops = &clk_branch_ops, 203924d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 204024d8fba4SKumar Gala }, 204124d8fba4SKumar Gala }, 204224d8fba4SKumar Gala }; 204324d8fba4SKumar Gala 204424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb[] = { 204524d8fba4SKumar Gala { 60000000, P_PLL8, 1, 5, 32 }, 204624d8fba4SKumar Gala { } 204724d8fba4SKumar Gala }; 204824d8fba4SKumar Gala 204924d8fba4SKumar Gala static struct clk_rcg usb_hs1_xcvr_clk_src = { 205024d8fba4SKumar Gala .ns_reg = 0x290C, 205124d8fba4SKumar Gala .md_reg = 0x2908, 205224d8fba4SKumar Gala .mn = { 205324d8fba4SKumar Gala .mnctr_en_bit = 8, 205424d8fba4SKumar Gala .mnctr_reset_bit = 7, 205524d8fba4SKumar Gala .mnctr_mode_shift = 5, 205624d8fba4SKumar Gala .n_val_shift = 16, 205724d8fba4SKumar Gala .m_val_shift = 16, 205824d8fba4SKumar Gala .width = 8, 205924d8fba4SKumar Gala }, 206024d8fba4SKumar Gala .p = { 206124d8fba4SKumar Gala .pre_div_shift = 3, 206224d8fba4SKumar Gala .pre_div_width = 2, 206324d8fba4SKumar Gala }, 206424d8fba4SKumar Gala .s = { 206524d8fba4SKumar Gala .src_sel_shift = 0, 206624d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_pll0, 206724d8fba4SKumar Gala }, 206824d8fba4SKumar Gala .freq_tbl = clk_tbl_usb, 206924d8fba4SKumar Gala .clkr = { 207024d8fba4SKumar Gala .enable_reg = 0x2968, 207124d8fba4SKumar Gala .enable_mask = BIT(11), 207224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 207324d8fba4SKumar Gala .name = "usb_hs1_xcvr_src", 207424d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_pll0_map, 207524d8fba4SKumar Gala .num_parents = 3, 207624d8fba4SKumar Gala .ops = &clk_rcg_ops, 207724d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 207824d8fba4SKumar Gala }, 207924d8fba4SKumar Gala }, 208024d8fba4SKumar Gala }; 208124d8fba4SKumar Gala 208224d8fba4SKumar Gala static struct clk_branch usb_hs1_xcvr_clk = { 208324d8fba4SKumar Gala .halt_reg = 0x2fcc, 208424d8fba4SKumar Gala .halt_bit = 17, 208524d8fba4SKumar Gala .clkr = { 208624d8fba4SKumar Gala .enable_reg = 0x290c, 208724d8fba4SKumar Gala .enable_mask = BIT(9), 208824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 208924d8fba4SKumar Gala .name = "usb_hs1_xcvr_clk", 209024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb_hs1_xcvr_src" }, 209124d8fba4SKumar Gala .num_parents = 1, 209224d8fba4SKumar Gala .ops = &clk_branch_ops, 209324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 209424d8fba4SKumar Gala }, 209524d8fba4SKumar Gala }, 209624d8fba4SKumar Gala }; 209724d8fba4SKumar Gala 209824d8fba4SKumar Gala static struct clk_branch usb_hs1_h_clk = { 209924d8fba4SKumar Gala .hwcg_reg = 0x2900, 210024d8fba4SKumar Gala .hwcg_bit = 6, 210124d8fba4SKumar Gala .halt_reg = 0x2fc8, 210224d8fba4SKumar Gala .halt_bit = 1, 210324d8fba4SKumar Gala .clkr = { 210424d8fba4SKumar Gala .enable_reg = 0x2900, 210524d8fba4SKumar Gala .enable_mask = BIT(4), 210624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 210724d8fba4SKumar Gala .name = "usb_hs1_h_clk", 210824d8fba4SKumar Gala .ops = &clk_branch_ops, 210924d8fba4SKumar Gala }, 211024d8fba4SKumar Gala }, 211124d8fba4SKumar Gala }; 211224d8fba4SKumar Gala 211324d8fba4SKumar Gala static struct clk_rcg usb_fs1_xcvr_clk_src = { 211424d8fba4SKumar Gala .ns_reg = 0x2968, 211524d8fba4SKumar Gala .md_reg = 0x2964, 211624d8fba4SKumar Gala .mn = { 211724d8fba4SKumar Gala .mnctr_en_bit = 8, 211824d8fba4SKumar Gala .mnctr_reset_bit = 7, 211924d8fba4SKumar Gala .mnctr_mode_shift = 5, 212024d8fba4SKumar Gala .n_val_shift = 16, 212124d8fba4SKumar Gala .m_val_shift = 16, 212224d8fba4SKumar Gala .width = 8, 212324d8fba4SKumar Gala }, 212424d8fba4SKumar Gala .p = { 212524d8fba4SKumar Gala .pre_div_shift = 3, 212624d8fba4SKumar Gala .pre_div_width = 2, 212724d8fba4SKumar Gala }, 212824d8fba4SKumar Gala .s = { 212924d8fba4SKumar Gala .src_sel_shift = 0, 213024d8fba4SKumar Gala .parent_map = gcc_pxo_pll8_pll0, 213124d8fba4SKumar Gala }, 213224d8fba4SKumar Gala .freq_tbl = clk_tbl_usb, 213324d8fba4SKumar Gala .clkr = { 213424d8fba4SKumar Gala .enable_reg = 0x2968, 213524d8fba4SKumar Gala .enable_mask = BIT(11), 213624d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 213724d8fba4SKumar Gala .name = "usb_fs1_xcvr_src", 213824d8fba4SKumar Gala .parent_names = gcc_pxo_pll8_pll0_map, 213924d8fba4SKumar Gala .num_parents = 3, 214024d8fba4SKumar Gala .ops = &clk_rcg_ops, 214124d8fba4SKumar Gala .flags = CLK_SET_RATE_GATE, 214224d8fba4SKumar Gala }, 214324d8fba4SKumar Gala }, 214424d8fba4SKumar Gala }; 214524d8fba4SKumar Gala 214624d8fba4SKumar Gala static struct clk_branch usb_fs1_xcvr_clk = { 214724d8fba4SKumar Gala .halt_reg = 0x2fcc, 214824d8fba4SKumar Gala .halt_bit = 17, 214924d8fba4SKumar Gala .clkr = { 215024d8fba4SKumar Gala .enable_reg = 0x2968, 215124d8fba4SKumar Gala .enable_mask = BIT(9), 215224d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 215324d8fba4SKumar Gala .name = "usb_fs1_xcvr_clk", 215424d8fba4SKumar Gala .parent_names = (const char *[]){ "usb_fs1_xcvr_src", }, 215524d8fba4SKumar Gala .num_parents = 1, 215624d8fba4SKumar Gala .ops = &clk_branch_ops, 215724d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 215824d8fba4SKumar Gala }, 215924d8fba4SKumar Gala }, 216024d8fba4SKumar Gala }; 216124d8fba4SKumar Gala 216224d8fba4SKumar Gala static struct clk_branch usb_fs1_sys_clk = { 216324d8fba4SKumar Gala .halt_reg = 0x2fcc, 216424d8fba4SKumar Gala .halt_bit = 18, 216524d8fba4SKumar Gala .clkr = { 216624d8fba4SKumar Gala .enable_reg = 0x296c, 216724d8fba4SKumar Gala .enable_mask = BIT(4), 216824d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 216924d8fba4SKumar Gala .name = "usb_fs1_sys_clk", 217024d8fba4SKumar Gala .parent_names = (const char *[]){ "usb_fs1_xcvr_src", }, 217124d8fba4SKumar Gala .num_parents = 1, 217224d8fba4SKumar Gala .ops = &clk_branch_ops, 217324d8fba4SKumar Gala .flags = CLK_SET_RATE_PARENT, 217424d8fba4SKumar Gala }, 217524d8fba4SKumar Gala }, 217624d8fba4SKumar Gala }; 217724d8fba4SKumar Gala 217824d8fba4SKumar Gala static struct clk_branch usb_fs1_h_clk = { 217924d8fba4SKumar Gala .halt_reg = 0x2fcc, 218024d8fba4SKumar Gala .halt_bit = 19, 218124d8fba4SKumar Gala .clkr = { 218224d8fba4SKumar Gala .enable_reg = 0x2960, 218324d8fba4SKumar Gala .enable_mask = BIT(4), 218424d8fba4SKumar Gala .hw.init = &(struct clk_init_data){ 218524d8fba4SKumar Gala .name = "usb_fs1_h_clk", 218624d8fba4SKumar Gala .ops = &clk_branch_ops, 218724d8fba4SKumar Gala }, 218824d8fba4SKumar Gala }, 218924d8fba4SKumar Gala }; 219024d8fba4SKumar Gala 21914c385b25SArchit Taneja static struct clk_branch ebi2_clk = { 21924c385b25SArchit Taneja .hwcg_reg = 0x3b00, 21934c385b25SArchit Taneja .hwcg_bit = 6, 21944c385b25SArchit Taneja .halt_reg = 0x2fcc, 21954c385b25SArchit Taneja .halt_bit = 1, 21964c385b25SArchit Taneja .clkr = { 21974c385b25SArchit Taneja .enable_reg = 0x3b00, 21984c385b25SArchit Taneja .enable_mask = BIT(4), 21994c385b25SArchit Taneja .hw.init = &(struct clk_init_data){ 22004c385b25SArchit Taneja .name = "ebi2_clk", 22014c385b25SArchit Taneja .ops = &clk_branch_ops, 22024c385b25SArchit Taneja }, 22034c385b25SArchit Taneja }, 22044c385b25SArchit Taneja }; 22054c385b25SArchit Taneja 22064c385b25SArchit Taneja static struct clk_branch ebi2_aon_clk = { 22074c385b25SArchit Taneja .halt_reg = 0x2fcc, 22084c385b25SArchit Taneja .halt_bit = 0, 22094c385b25SArchit Taneja .clkr = { 22104c385b25SArchit Taneja .enable_reg = 0x3b00, 22114c385b25SArchit Taneja .enable_mask = BIT(8), 22124c385b25SArchit Taneja .hw.init = &(struct clk_init_data){ 22134c385b25SArchit Taneja .name = "ebi2_always_on_clk", 22144c385b25SArchit Taneja .ops = &clk_branch_ops, 22154c385b25SArchit Taneja }, 22164c385b25SArchit Taneja }, 22174c385b25SArchit Taneja }; 22184c385b25SArchit Taneja 2219f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_gmac[] = { 2220f7b81d67SStephen Boyd { 133000000, P_PLL0, 1, 50, 301 }, 2221f7b81d67SStephen Boyd { 266000000, P_PLL0, 1, 127, 382 }, 2222f7b81d67SStephen Boyd { } 2223f7b81d67SStephen Boyd }; 2224f7b81d67SStephen Boyd 2225f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core1_src = { 2226f7b81d67SStephen Boyd .ns_reg[0] = 0x3cac, 2227f7b81d67SStephen Boyd .ns_reg[1] = 0x3cb0, 2228f7b81d67SStephen Boyd .md_reg[0] = 0x3ca4, 2229f7b81d67SStephen Boyd .md_reg[1] = 0x3ca8, 2230f7b81d67SStephen Boyd .bank_reg = 0x3ca0, 2231f7b81d67SStephen Boyd .mn[0] = { 2232f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2233f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2234f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2235f7b81d67SStephen Boyd .n_val_shift = 16, 2236f7b81d67SStephen Boyd .m_val_shift = 16, 2237f7b81d67SStephen Boyd .width = 8, 2238f7b81d67SStephen Boyd }, 2239f7b81d67SStephen Boyd .mn[1] = { 2240f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2241f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2242f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2243f7b81d67SStephen Boyd .n_val_shift = 16, 2244f7b81d67SStephen Boyd .m_val_shift = 16, 2245f7b81d67SStephen Boyd .width = 8, 2246f7b81d67SStephen Boyd }, 2247f7b81d67SStephen Boyd .s[0] = { 2248f7b81d67SStephen Boyd .src_sel_shift = 0, 2249f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2250f7b81d67SStephen Boyd }, 2251f7b81d67SStephen Boyd .s[1] = { 2252f7b81d67SStephen Boyd .src_sel_shift = 0, 2253f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2254f7b81d67SStephen Boyd }, 2255f7b81d67SStephen Boyd .p[0] = { 2256f7b81d67SStephen Boyd .pre_div_shift = 3, 2257f7b81d67SStephen Boyd .pre_div_width = 2, 2258f7b81d67SStephen Boyd }, 2259f7b81d67SStephen Boyd .p[1] = { 2260f7b81d67SStephen Boyd .pre_div_shift = 3, 2261f7b81d67SStephen Boyd .pre_div_width = 2, 2262f7b81d67SStephen Boyd }, 2263f7b81d67SStephen Boyd .mux_sel_bit = 0, 2264f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2265f7b81d67SStephen Boyd .clkr = { 2266f7b81d67SStephen Boyd .enable_reg = 0x3ca0, 2267f7b81d67SStephen Boyd .enable_mask = BIT(1), 2268f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2269f7b81d67SStephen Boyd .name = "gmac_core1_src", 2270f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2271f7b81d67SStephen Boyd .num_parents = 5, 2272f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2273f7b81d67SStephen Boyd }, 2274f7b81d67SStephen Boyd }, 2275f7b81d67SStephen Boyd }; 2276f7b81d67SStephen Boyd 2277f7b81d67SStephen Boyd static struct clk_branch gmac_core1_clk = { 2278f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2279f7b81d67SStephen Boyd .halt_bit = 4, 2280f7b81d67SStephen Boyd .hwcg_reg = 0x3cb4, 2281f7b81d67SStephen Boyd .hwcg_bit = 6, 2282f7b81d67SStephen Boyd .clkr = { 2283f7b81d67SStephen Boyd .enable_reg = 0x3cb4, 2284f7b81d67SStephen Boyd .enable_mask = BIT(4), 2285f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2286f7b81d67SStephen Boyd .name = "gmac_core1_clk", 2287f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2288f7b81d67SStephen Boyd "gmac_core1_src", 2289f7b81d67SStephen Boyd }, 2290f7b81d67SStephen Boyd .num_parents = 1, 2291f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2292f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2293f7b81d67SStephen Boyd }, 2294f7b81d67SStephen Boyd }, 2295f7b81d67SStephen Boyd }; 2296f7b81d67SStephen Boyd 2297f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core2_src = { 2298f7b81d67SStephen Boyd .ns_reg[0] = 0x3ccc, 2299f7b81d67SStephen Boyd .ns_reg[1] = 0x3cd0, 2300f7b81d67SStephen Boyd .md_reg[0] = 0x3cc4, 2301f7b81d67SStephen Boyd .md_reg[1] = 0x3cc8, 2302f7b81d67SStephen Boyd .bank_reg = 0x3ca0, 2303f7b81d67SStephen Boyd .mn[0] = { 2304f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2305f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2306f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2307f7b81d67SStephen Boyd .n_val_shift = 16, 2308f7b81d67SStephen Boyd .m_val_shift = 16, 2309f7b81d67SStephen Boyd .width = 8, 2310f7b81d67SStephen Boyd }, 2311f7b81d67SStephen Boyd .mn[1] = { 2312f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2313f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2314f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2315f7b81d67SStephen Boyd .n_val_shift = 16, 2316f7b81d67SStephen Boyd .m_val_shift = 16, 2317f7b81d67SStephen Boyd .width = 8, 2318f7b81d67SStephen Boyd }, 2319f7b81d67SStephen Boyd .s[0] = { 2320f7b81d67SStephen Boyd .src_sel_shift = 0, 2321f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2322f7b81d67SStephen Boyd }, 2323f7b81d67SStephen Boyd .s[1] = { 2324f7b81d67SStephen Boyd .src_sel_shift = 0, 2325f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2326f7b81d67SStephen Boyd }, 2327f7b81d67SStephen Boyd .p[0] = { 2328f7b81d67SStephen Boyd .pre_div_shift = 3, 2329f7b81d67SStephen Boyd .pre_div_width = 2, 2330f7b81d67SStephen Boyd }, 2331f7b81d67SStephen Boyd .p[1] = { 2332f7b81d67SStephen Boyd .pre_div_shift = 3, 2333f7b81d67SStephen Boyd .pre_div_width = 2, 2334f7b81d67SStephen Boyd }, 2335f7b81d67SStephen Boyd .mux_sel_bit = 0, 2336f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2337f7b81d67SStephen Boyd .clkr = { 2338f7b81d67SStephen Boyd .enable_reg = 0x3cc0, 2339f7b81d67SStephen Boyd .enable_mask = BIT(1), 2340f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2341f7b81d67SStephen Boyd .name = "gmac_core2_src", 2342f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2343f7b81d67SStephen Boyd .num_parents = 5, 2344f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2345f7b81d67SStephen Boyd }, 2346f7b81d67SStephen Boyd }, 2347f7b81d67SStephen Boyd }; 2348f7b81d67SStephen Boyd 2349f7b81d67SStephen Boyd static struct clk_branch gmac_core2_clk = { 2350f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2351f7b81d67SStephen Boyd .halt_bit = 5, 2352f7b81d67SStephen Boyd .hwcg_reg = 0x3cd4, 2353f7b81d67SStephen Boyd .hwcg_bit = 6, 2354f7b81d67SStephen Boyd .clkr = { 2355f7b81d67SStephen Boyd .enable_reg = 0x3cd4, 2356f7b81d67SStephen Boyd .enable_mask = BIT(4), 2357f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2358f7b81d67SStephen Boyd .name = "gmac_core2_clk", 2359f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2360f7b81d67SStephen Boyd "gmac_core2_src", 2361f7b81d67SStephen Boyd }, 2362f7b81d67SStephen Boyd .num_parents = 1, 2363f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2364f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2365f7b81d67SStephen Boyd }, 2366f7b81d67SStephen Boyd }, 2367f7b81d67SStephen Boyd }; 2368f7b81d67SStephen Boyd 2369f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core3_src = { 2370f7b81d67SStephen Boyd .ns_reg[0] = 0x3cec, 2371f7b81d67SStephen Boyd .ns_reg[1] = 0x3cf0, 2372f7b81d67SStephen Boyd .md_reg[0] = 0x3ce4, 2373f7b81d67SStephen Boyd .md_reg[1] = 0x3ce8, 2374f7b81d67SStephen Boyd .bank_reg = 0x3ce0, 2375f7b81d67SStephen Boyd .mn[0] = { 2376f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2377f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2378f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2379f7b81d67SStephen Boyd .n_val_shift = 16, 2380f7b81d67SStephen Boyd .m_val_shift = 16, 2381f7b81d67SStephen Boyd .width = 8, 2382f7b81d67SStephen Boyd }, 2383f7b81d67SStephen Boyd .mn[1] = { 2384f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2385f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2386f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2387f7b81d67SStephen Boyd .n_val_shift = 16, 2388f7b81d67SStephen Boyd .m_val_shift = 16, 2389f7b81d67SStephen Boyd .width = 8, 2390f7b81d67SStephen Boyd }, 2391f7b81d67SStephen Boyd .s[0] = { 2392f7b81d67SStephen Boyd .src_sel_shift = 0, 2393f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2394f7b81d67SStephen Boyd }, 2395f7b81d67SStephen Boyd .s[1] = { 2396f7b81d67SStephen Boyd .src_sel_shift = 0, 2397f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2398f7b81d67SStephen Boyd }, 2399f7b81d67SStephen Boyd .p[0] = { 2400f7b81d67SStephen Boyd .pre_div_shift = 3, 2401f7b81d67SStephen Boyd .pre_div_width = 2, 2402f7b81d67SStephen Boyd }, 2403f7b81d67SStephen Boyd .p[1] = { 2404f7b81d67SStephen Boyd .pre_div_shift = 3, 2405f7b81d67SStephen Boyd .pre_div_width = 2, 2406f7b81d67SStephen Boyd }, 2407f7b81d67SStephen Boyd .mux_sel_bit = 0, 2408f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2409f7b81d67SStephen Boyd .clkr = { 2410f7b81d67SStephen Boyd .enable_reg = 0x3ce0, 2411f7b81d67SStephen Boyd .enable_mask = BIT(1), 2412f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2413f7b81d67SStephen Boyd .name = "gmac_core3_src", 2414f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2415f7b81d67SStephen Boyd .num_parents = 5, 2416f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2417f7b81d67SStephen Boyd }, 2418f7b81d67SStephen Boyd }, 2419f7b81d67SStephen Boyd }; 2420f7b81d67SStephen Boyd 2421f7b81d67SStephen Boyd static struct clk_branch gmac_core3_clk = { 2422f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2423f7b81d67SStephen Boyd .halt_bit = 6, 2424f7b81d67SStephen Boyd .hwcg_reg = 0x3cf4, 2425f7b81d67SStephen Boyd .hwcg_bit = 6, 2426f7b81d67SStephen Boyd .clkr = { 2427f7b81d67SStephen Boyd .enable_reg = 0x3cf4, 2428f7b81d67SStephen Boyd .enable_mask = BIT(4), 2429f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2430f7b81d67SStephen Boyd .name = "gmac_core3_clk", 2431f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2432f7b81d67SStephen Boyd "gmac_core3_src", 2433f7b81d67SStephen Boyd }, 2434f7b81d67SStephen Boyd .num_parents = 1, 2435f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2436f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2437f7b81d67SStephen Boyd }, 2438f7b81d67SStephen Boyd }, 2439f7b81d67SStephen Boyd }; 2440f7b81d67SStephen Boyd 2441f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core4_src = { 2442f7b81d67SStephen Boyd .ns_reg[0] = 0x3d0c, 2443f7b81d67SStephen Boyd .ns_reg[1] = 0x3d10, 2444f7b81d67SStephen Boyd .md_reg[0] = 0x3d04, 2445f7b81d67SStephen Boyd .md_reg[1] = 0x3d08, 2446f7b81d67SStephen Boyd .bank_reg = 0x3d00, 2447f7b81d67SStephen Boyd .mn[0] = { 2448f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2449f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2450f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2451f7b81d67SStephen Boyd .n_val_shift = 16, 2452f7b81d67SStephen Boyd .m_val_shift = 16, 2453f7b81d67SStephen Boyd .width = 8, 2454f7b81d67SStephen Boyd }, 2455f7b81d67SStephen Boyd .mn[1] = { 2456f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2457f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2458f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2459f7b81d67SStephen Boyd .n_val_shift = 16, 2460f7b81d67SStephen Boyd .m_val_shift = 16, 2461f7b81d67SStephen Boyd .width = 8, 2462f7b81d67SStephen Boyd }, 2463f7b81d67SStephen Boyd .s[0] = { 2464f7b81d67SStephen Boyd .src_sel_shift = 0, 2465f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2466f7b81d67SStephen Boyd }, 2467f7b81d67SStephen Boyd .s[1] = { 2468f7b81d67SStephen Boyd .src_sel_shift = 0, 2469f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2470f7b81d67SStephen Boyd }, 2471f7b81d67SStephen Boyd .p[0] = { 2472f7b81d67SStephen Boyd .pre_div_shift = 3, 2473f7b81d67SStephen Boyd .pre_div_width = 2, 2474f7b81d67SStephen Boyd }, 2475f7b81d67SStephen Boyd .p[1] = { 2476f7b81d67SStephen Boyd .pre_div_shift = 3, 2477f7b81d67SStephen Boyd .pre_div_width = 2, 2478f7b81d67SStephen Boyd }, 2479f7b81d67SStephen Boyd .mux_sel_bit = 0, 2480f7b81d67SStephen Boyd .freq_tbl = clk_tbl_gmac, 2481f7b81d67SStephen Boyd .clkr = { 2482f7b81d67SStephen Boyd .enable_reg = 0x3d00, 2483f7b81d67SStephen Boyd .enable_mask = BIT(1), 2484f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2485f7b81d67SStephen Boyd .name = "gmac_core4_src", 2486f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2487f7b81d67SStephen Boyd .num_parents = 5, 2488f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2489f7b81d67SStephen Boyd }, 2490f7b81d67SStephen Boyd }, 2491f7b81d67SStephen Boyd }; 2492f7b81d67SStephen Boyd 2493f7b81d67SStephen Boyd static struct clk_branch gmac_core4_clk = { 2494f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2495f7b81d67SStephen Boyd .halt_bit = 7, 2496f7b81d67SStephen Boyd .hwcg_reg = 0x3d14, 2497f7b81d67SStephen Boyd .hwcg_bit = 6, 2498f7b81d67SStephen Boyd .clkr = { 2499f7b81d67SStephen Boyd .enable_reg = 0x3d14, 2500f7b81d67SStephen Boyd .enable_mask = BIT(4), 2501f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2502f7b81d67SStephen Boyd .name = "gmac_core4_clk", 2503f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2504f7b81d67SStephen Boyd "gmac_core4_src", 2505f7b81d67SStephen Boyd }, 2506f7b81d67SStephen Boyd .num_parents = 1, 2507f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2508f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2509f7b81d67SStephen Boyd }, 2510f7b81d67SStephen Boyd }, 2511f7b81d67SStephen Boyd }; 2512f7b81d67SStephen Boyd 2513f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_nss_tcm[] = { 2514f7b81d67SStephen Boyd { 266000000, P_PLL0, 3, 0, 0 }, 2515f7b81d67SStephen Boyd { 400000000, P_PLL0, 2, 0, 0 }, 2516f7b81d67SStephen Boyd { } 2517f7b81d67SStephen Boyd }; 2518f7b81d67SStephen Boyd 2519f7b81d67SStephen Boyd static struct clk_dyn_rcg nss_tcm_src = { 2520f7b81d67SStephen Boyd .ns_reg[0] = 0x3dc4, 2521f7b81d67SStephen Boyd .ns_reg[1] = 0x3dc8, 2522f7b81d67SStephen Boyd .bank_reg = 0x3dc0, 2523f7b81d67SStephen Boyd .s[0] = { 2524f7b81d67SStephen Boyd .src_sel_shift = 0, 2525f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2526f7b81d67SStephen Boyd }, 2527f7b81d67SStephen Boyd .s[1] = { 2528f7b81d67SStephen Boyd .src_sel_shift = 0, 2529f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2530f7b81d67SStephen Boyd }, 2531f7b81d67SStephen Boyd .p[0] = { 2532f7b81d67SStephen Boyd .pre_div_shift = 3, 2533f7b81d67SStephen Boyd .pre_div_width = 4, 2534f7b81d67SStephen Boyd }, 2535f7b81d67SStephen Boyd .p[1] = { 2536f7b81d67SStephen Boyd .pre_div_shift = 3, 2537f7b81d67SStephen Boyd .pre_div_width = 4, 2538f7b81d67SStephen Boyd }, 2539f7b81d67SStephen Boyd .mux_sel_bit = 0, 2540f7b81d67SStephen Boyd .freq_tbl = clk_tbl_nss_tcm, 2541f7b81d67SStephen Boyd .clkr = { 2542f7b81d67SStephen Boyd .enable_reg = 0x3dc0, 2543f7b81d67SStephen Boyd .enable_mask = BIT(1), 2544f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2545f7b81d67SStephen Boyd .name = "nss_tcm_src", 2546f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2547f7b81d67SStephen Boyd .num_parents = 5, 2548f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2549f7b81d67SStephen Boyd }, 2550f7b81d67SStephen Boyd }, 2551f7b81d67SStephen Boyd }; 2552f7b81d67SStephen Boyd 2553f7b81d67SStephen Boyd static struct clk_branch nss_tcm_clk = { 2554f7b81d67SStephen Boyd .halt_reg = 0x3c20, 2555f7b81d67SStephen Boyd .halt_bit = 14, 2556f7b81d67SStephen Boyd .clkr = { 2557f7b81d67SStephen Boyd .enable_reg = 0x3dd0, 2558f7b81d67SStephen Boyd .enable_mask = BIT(6) | BIT(4), 2559f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2560f7b81d67SStephen Boyd .name = "nss_tcm_clk", 2561f7b81d67SStephen Boyd .parent_names = (const char *[]){ 2562f7b81d67SStephen Boyd "nss_tcm_src", 2563f7b81d67SStephen Boyd }, 2564f7b81d67SStephen Boyd .num_parents = 1, 2565f7b81d67SStephen Boyd .ops = &clk_branch_ops, 2566f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT, 2567f7b81d67SStephen Boyd }, 2568f7b81d67SStephen Boyd }, 2569f7b81d67SStephen Boyd }; 2570f7b81d67SStephen Boyd 2571f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_nss[] = { 2572f7b81d67SStephen Boyd { 110000000, P_PLL18, 1, 1, 5 }, 2573f7b81d67SStephen Boyd { 275000000, P_PLL18, 2, 0, 0 }, 2574f7b81d67SStephen Boyd { 550000000, P_PLL18, 1, 0, 0 }, 2575f7b81d67SStephen Boyd { 733000000, P_PLL18, 1, 0, 0 }, 2576f7b81d67SStephen Boyd { } 2577f7b81d67SStephen Boyd }; 2578f7b81d67SStephen Boyd 2579f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core1_src_clk = { 2580f7b81d67SStephen Boyd .ns_reg[0] = 0x3d2c, 2581f7b81d67SStephen Boyd .ns_reg[1] = 0x3d30, 2582f7b81d67SStephen Boyd .md_reg[0] = 0x3d24, 2583f7b81d67SStephen Boyd .md_reg[1] = 0x3d28, 2584f7b81d67SStephen Boyd .bank_reg = 0x3d20, 2585f7b81d67SStephen Boyd .mn[0] = { 2586f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2587f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2588f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2589f7b81d67SStephen Boyd .n_val_shift = 16, 2590f7b81d67SStephen Boyd .m_val_shift = 16, 2591f7b81d67SStephen Boyd .width = 8, 2592f7b81d67SStephen Boyd }, 2593f7b81d67SStephen Boyd .mn[1] = { 2594f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2595f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2596f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2597f7b81d67SStephen Boyd .n_val_shift = 16, 2598f7b81d67SStephen Boyd .m_val_shift = 16, 2599f7b81d67SStephen Boyd .width = 8, 2600f7b81d67SStephen Boyd }, 2601f7b81d67SStephen Boyd .s[0] = { 2602f7b81d67SStephen Boyd .src_sel_shift = 0, 2603f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2604f7b81d67SStephen Boyd }, 2605f7b81d67SStephen Boyd .s[1] = { 2606f7b81d67SStephen Boyd .src_sel_shift = 0, 2607f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2608f7b81d67SStephen Boyd }, 2609f7b81d67SStephen Boyd .p[0] = { 2610f7b81d67SStephen Boyd .pre_div_shift = 3, 2611f7b81d67SStephen Boyd .pre_div_width = 2, 2612f7b81d67SStephen Boyd }, 2613f7b81d67SStephen Boyd .p[1] = { 2614f7b81d67SStephen Boyd .pre_div_shift = 3, 2615f7b81d67SStephen Boyd .pre_div_width = 2, 2616f7b81d67SStephen Boyd }, 2617f7b81d67SStephen Boyd .mux_sel_bit = 0, 2618f7b81d67SStephen Boyd .freq_tbl = clk_tbl_nss, 2619f7b81d67SStephen Boyd .clkr = { 2620f7b81d67SStephen Boyd .enable_reg = 0x3d20, 2621f7b81d67SStephen Boyd .enable_mask = BIT(1), 2622f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2623f7b81d67SStephen Boyd .name = "ubi32_core1_src_clk", 2624f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2625f7b81d67SStephen Boyd .num_parents = 5, 2626f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2627f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, 2628f7b81d67SStephen Boyd }, 2629f7b81d67SStephen Boyd }, 2630f7b81d67SStephen Boyd }; 2631f7b81d67SStephen Boyd 2632f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core2_src_clk = { 2633f7b81d67SStephen Boyd .ns_reg[0] = 0x3d4c, 2634f7b81d67SStephen Boyd .ns_reg[1] = 0x3d50, 2635f7b81d67SStephen Boyd .md_reg[0] = 0x3d44, 2636f7b81d67SStephen Boyd .md_reg[1] = 0x3d48, 2637f7b81d67SStephen Boyd .bank_reg = 0x3d40, 2638f7b81d67SStephen Boyd .mn[0] = { 2639f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2640f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2641f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2642f7b81d67SStephen Boyd .n_val_shift = 16, 2643f7b81d67SStephen Boyd .m_val_shift = 16, 2644f7b81d67SStephen Boyd .width = 8, 2645f7b81d67SStephen Boyd }, 2646f7b81d67SStephen Boyd .mn[1] = { 2647f7b81d67SStephen Boyd .mnctr_en_bit = 8, 2648f7b81d67SStephen Boyd .mnctr_reset_bit = 7, 2649f7b81d67SStephen Boyd .mnctr_mode_shift = 5, 2650f7b81d67SStephen Boyd .n_val_shift = 16, 2651f7b81d67SStephen Boyd .m_val_shift = 16, 2652f7b81d67SStephen Boyd .width = 8, 2653f7b81d67SStephen Boyd }, 2654f7b81d67SStephen Boyd .s[0] = { 2655f7b81d67SStephen Boyd .src_sel_shift = 0, 2656f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2657f7b81d67SStephen Boyd }, 2658f7b81d67SStephen Boyd .s[1] = { 2659f7b81d67SStephen Boyd .src_sel_shift = 0, 2660f7b81d67SStephen Boyd .parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map, 2661f7b81d67SStephen Boyd }, 2662f7b81d67SStephen Boyd .p[0] = { 2663f7b81d67SStephen Boyd .pre_div_shift = 3, 2664f7b81d67SStephen Boyd .pre_div_width = 2, 2665f7b81d67SStephen Boyd }, 2666f7b81d67SStephen Boyd .p[1] = { 2667f7b81d67SStephen Boyd .pre_div_shift = 3, 2668f7b81d67SStephen Boyd .pre_div_width = 2, 2669f7b81d67SStephen Boyd }, 2670f7b81d67SStephen Boyd .mux_sel_bit = 0, 2671f7b81d67SStephen Boyd .freq_tbl = clk_tbl_nss, 2672f7b81d67SStephen Boyd .clkr = { 2673f7b81d67SStephen Boyd .enable_reg = 0x3d40, 2674f7b81d67SStephen Boyd .enable_mask = BIT(1), 2675f7b81d67SStephen Boyd .hw.init = &(struct clk_init_data){ 2676f7b81d67SStephen Boyd .name = "ubi32_core2_src_clk", 2677f7b81d67SStephen Boyd .parent_names = gcc_pxo_pll8_pll14_pll18_pll0, 2678f7b81d67SStephen Boyd .num_parents = 5, 2679f7b81d67SStephen Boyd .ops = &clk_dyn_rcg_ops, 2680f7b81d67SStephen Boyd .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, 2681f7b81d67SStephen Boyd }, 2682f7b81d67SStephen Boyd }, 2683f7b81d67SStephen Boyd }; 2684f7b81d67SStephen Boyd 268524d8fba4SKumar Gala static struct clk_regmap *gcc_ipq806x_clks[] = { 2686dc1b3f65SAndy Gross [PLL0] = &pll0.clkr, 2687dc1b3f65SAndy Gross [PLL0_VOTE] = &pll0_vote, 268824d8fba4SKumar Gala [PLL3] = &pll3.clkr, 2689c99e515aSRajendra Nayak [PLL4_VOTE] = &pll4_vote, 269024d8fba4SKumar Gala [PLL8] = &pll8.clkr, 269124d8fba4SKumar Gala [PLL8_VOTE] = &pll8_vote, 269224d8fba4SKumar Gala [PLL14] = &pll14.clkr, 269324d8fba4SKumar Gala [PLL14_VOTE] = &pll14_vote, 2694f7b81d67SStephen Boyd [PLL18] = &pll18.clkr, 269524d8fba4SKumar Gala [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr, 269624d8fba4SKumar Gala [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr, 269724d8fba4SKumar Gala [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr, 269824d8fba4SKumar Gala [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr, 269924d8fba4SKumar Gala [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr, 270024d8fba4SKumar Gala [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr, 270124d8fba4SKumar Gala [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr, 270224d8fba4SKumar Gala [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr, 270324d8fba4SKumar Gala [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr, 270424d8fba4SKumar Gala [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr, 270524d8fba4SKumar Gala [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr, 270624d8fba4SKumar Gala [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr, 270724d8fba4SKumar Gala [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr, 270824d8fba4SKumar Gala [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr, 270924d8fba4SKumar Gala [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr, 271024d8fba4SKumar Gala [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr, 271124d8fba4SKumar Gala [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr, 271224d8fba4SKumar Gala [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr, 271324d8fba4SKumar Gala [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr, 271424d8fba4SKumar Gala [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr, 271524d8fba4SKumar Gala [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr, 271624d8fba4SKumar Gala [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr, 271724d8fba4SKumar Gala [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr, 271824d8fba4SKumar Gala [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr, 271924d8fba4SKumar Gala [GP0_SRC] = &gp0_src.clkr, 272024d8fba4SKumar Gala [GP0_CLK] = &gp0_clk.clkr, 272124d8fba4SKumar Gala [GP1_SRC] = &gp1_src.clkr, 272224d8fba4SKumar Gala [GP1_CLK] = &gp1_clk.clkr, 272324d8fba4SKumar Gala [GP2_SRC] = &gp2_src.clkr, 272424d8fba4SKumar Gala [GP2_CLK] = &gp2_clk.clkr, 272524d8fba4SKumar Gala [PMEM_A_CLK] = &pmem_clk.clkr, 272624d8fba4SKumar Gala [PRNG_SRC] = &prng_src.clkr, 272724d8fba4SKumar Gala [PRNG_CLK] = &prng_clk.clkr, 272824d8fba4SKumar Gala [SDC1_SRC] = &sdc1_src.clkr, 272924d8fba4SKumar Gala [SDC1_CLK] = &sdc1_clk.clkr, 273024d8fba4SKumar Gala [SDC3_SRC] = &sdc3_src.clkr, 273124d8fba4SKumar Gala [SDC3_CLK] = &sdc3_clk.clkr, 273224d8fba4SKumar Gala [TSIF_REF_SRC] = &tsif_ref_src.clkr, 273324d8fba4SKumar Gala [TSIF_REF_CLK] = &tsif_ref_clk.clkr, 273424d8fba4SKumar Gala [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr, 273524d8fba4SKumar Gala [GSBI1_H_CLK] = &gsbi1_h_clk.clkr, 273624d8fba4SKumar Gala [GSBI2_H_CLK] = &gsbi2_h_clk.clkr, 273724d8fba4SKumar Gala [GSBI4_H_CLK] = &gsbi4_h_clk.clkr, 273824d8fba4SKumar Gala [GSBI5_H_CLK] = &gsbi5_h_clk.clkr, 273924d8fba4SKumar Gala [GSBI6_H_CLK] = &gsbi6_h_clk.clkr, 274024d8fba4SKumar Gala [GSBI7_H_CLK] = &gsbi7_h_clk.clkr, 274124d8fba4SKumar Gala [TSIF_H_CLK] = &tsif_h_clk.clkr, 274224d8fba4SKumar Gala [SDC1_H_CLK] = &sdc1_h_clk.clkr, 274324d8fba4SKumar Gala [SDC3_H_CLK] = &sdc3_h_clk.clkr, 274424d8fba4SKumar Gala [ADM0_CLK] = &adm0_clk.clkr, 274524d8fba4SKumar Gala [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr, 274624d8fba4SKumar Gala [PCIE_A_CLK] = &pcie_a_clk.clkr, 274724d8fba4SKumar Gala [PCIE_AUX_CLK] = &pcie_aux_clk.clkr, 274824d8fba4SKumar Gala [PCIE_H_CLK] = &pcie_h_clk.clkr, 274924d8fba4SKumar Gala [PCIE_PHY_CLK] = &pcie_phy_clk.clkr, 275024d8fba4SKumar Gala [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr, 275124d8fba4SKumar Gala [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr, 275224d8fba4SKumar Gala [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr, 275324d8fba4SKumar Gala [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr, 275424d8fba4SKumar Gala [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr, 275524d8fba4SKumar Gala [SATA_H_CLK] = &sata_h_clk.clkr, 275624d8fba4SKumar Gala [SATA_CLK_SRC] = &sata_ref_src.clkr, 275724d8fba4SKumar Gala [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr, 275824d8fba4SKumar Gala [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr, 275924d8fba4SKumar Gala [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr, 276024d8fba4SKumar Gala [SATA_A_CLK] = &sata_a_clk.clkr, 276124d8fba4SKumar Gala [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr, 276224d8fba4SKumar Gala [PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr, 276324d8fba4SKumar Gala [PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr, 276424d8fba4SKumar Gala [PCIE_1_A_CLK] = &pcie1_a_clk.clkr, 276524d8fba4SKumar Gala [PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr, 276624d8fba4SKumar Gala [PCIE_1_H_CLK] = &pcie1_h_clk.clkr, 276724d8fba4SKumar Gala [PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr, 276824d8fba4SKumar Gala [PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr, 276924d8fba4SKumar Gala [PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr, 277024d8fba4SKumar Gala [PCIE_2_A_CLK] = &pcie2_a_clk.clkr, 277124d8fba4SKumar Gala [PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr, 277224d8fba4SKumar Gala [PCIE_2_H_CLK] = &pcie2_h_clk.clkr, 277324d8fba4SKumar Gala [PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr, 277424d8fba4SKumar Gala [PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr, 277524d8fba4SKumar Gala [PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr, 277624d8fba4SKumar Gala [USB30_MASTER_SRC] = &usb30_master_clk_src.clkr, 277724d8fba4SKumar Gala [USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr, 277824d8fba4SKumar Gala [USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr, 277924d8fba4SKumar Gala [USB30_UTMI_SRC] = &usb30_utmi_clk.clkr, 278024d8fba4SKumar Gala [USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr, 278124d8fba4SKumar Gala [USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr, 278224d8fba4SKumar Gala [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr, 278324d8fba4SKumar Gala [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr, 278424d8fba4SKumar Gala [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr, 278524d8fba4SKumar Gala [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr, 278624d8fba4SKumar Gala [USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr, 278724d8fba4SKumar Gala [USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr, 278824d8fba4SKumar Gala [USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr, 27894c385b25SArchit Taneja [EBI2_CLK] = &ebi2_clk.clkr, 27904c385b25SArchit Taneja [EBI2_AON_CLK] = &ebi2_aon_clk.clkr, 2791f7b81d67SStephen Boyd [GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr, 2792f7b81d67SStephen Boyd [GMAC_CORE1_CLK] = &gmac_core1_clk.clkr, 2793f7b81d67SStephen Boyd [GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr, 2794f7b81d67SStephen Boyd [GMAC_CORE2_CLK] = &gmac_core2_clk.clkr, 2795f7b81d67SStephen Boyd [GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr, 2796f7b81d67SStephen Boyd [GMAC_CORE3_CLK] = &gmac_core3_clk.clkr, 2797f7b81d67SStephen Boyd [GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr, 2798f7b81d67SStephen Boyd [GMAC_CORE4_CLK] = &gmac_core4_clk.clkr, 2799f7b81d67SStephen Boyd [UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr, 2800f7b81d67SStephen Boyd [UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr, 2801f7b81d67SStephen Boyd [NSSTCM_CLK_SRC] = &nss_tcm_src.clkr, 2802f7b81d67SStephen Boyd [NSSTCM_CLK] = &nss_tcm_clk.clkr, 280324d8fba4SKumar Gala }; 280424d8fba4SKumar Gala 280524d8fba4SKumar Gala static const struct qcom_reset_map gcc_ipq806x_resets[] = { 280624d8fba4SKumar Gala [QDSS_STM_RESET] = { 0x2060, 6 }, 280724d8fba4SKumar Gala [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 }, 280824d8fba4SKumar Gala [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 }, 280924d8fba4SKumar Gala [AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 }, 281024d8fba4SKumar Gala [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 }, 281124d8fba4SKumar Gala [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 }, 281224d8fba4SKumar Gala [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 }, 281324d8fba4SKumar Gala [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 }, 281424d8fba4SKumar Gala [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 }, 281524d8fba4SKumar Gala [ADM0_C2_RESET] = { 0x220c, 4 }, 281624d8fba4SKumar Gala [ADM0_C1_RESET] = { 0x220c, 3 }, 281724d8fba4SKumar Gala [ADM0_C0_RESET] = { 0x220c, 2 }, 281824d8fba4SKumar Gala [ADM0_PBUS_RESET] = { 0x220c, 1 }, 281924d8fba4SKumar Gala [ADM0_RESET] = { 0x220c, 0 }, 282024d8fba4SKumar Gala [QDSS_CLKS_SW_RESET] = { 0x2260, 5 }, 282124d8fba4SKumar Gala [QDSS_POR_RESET] = { 0x2260, 4 }, 282224d8fba4SKumar Gala [QDSS_TSCTR_RESET] = { 0x2260, 3 }, 282324d8fba4SKumar Gala [QDSS_HRESET_RESET] = { 0x2260, 2 }, 282424d8fba4SKumar Gala [QDSS_AXI_RESET] = { 0x2260, 1 }, 282524d8fba4SKumar Gala [QDSS_DBG_RESET] = { 0x2260, 0 }, 282624d8fba4SKumar Gala [SFAB_PCIE_M_RESET] = { 0x22d8, 1 }, 282724d8fba4SKumar Gala [SFAB_PCIE_S_RESET] = { 0x22d8, 0 }, 282824d8fba4SKumar Gala [PCIE_EXT_RESET] = { 0x22dc, 6 }, 282924d8fba4SKumar Gala [PCIE_PHY_RESET] = { 0x22dc, 5 }, 283024d8fba4SKumar Gala [PCIE_PCI_RESET] = { 0x22dc, 4 }, 283124d8fba4SKumar Gala [PCIE_POR_RESET] = { 0x22dc, 3 }, 283224d8fba4SKumar Gala [PCIE_HCLK_RESET] = { 0x22dc, 2 }, 283324d8fba4SKumar Gala [PCIE_ACLK_RESET] = { 0x22dc, 0 }, 283424d8fba4SKumar Gala [SFAB_LPASS_RESET] = { 0x23a0, 7 }, 283524d8fba4SKumar Gala [SFAB_AFAB_M_RESET] = { 0x23e0, 7 }, 283624d8fba4SKumar Gala [AFAB_SFAB_M0_RESET] = { 0x2420, 7 }, 283724d8fba4SKumar Gala [AFAB_SFAB_M1_RESET] = { 0x2424, 7 }, 283824d8fba4SKumar Gala [SFAB_SATA_S_RESET] = { 0x2480, 7 }, 283924d8fba4SKumar Gala [SFAB_DFAB_M_RESET] = { 0x2500, 7 }, 284024d8fba4SKumar Gala [DFAB_SFAB_M_RESET] = { 0x2520, 7 }, 284124d8fba4SKumar Gala [DFAB_SWAY0_RESET] = { 0x2540, 7 }, 284224d8fba4SKumar Gala [DFAB_SWAY1_RESET] = { 0x2544, 7 }, 284324d8fba4SKumar Gala [DFAB_ARB0_RESET] = { 0x2560, 7 }, 284424d8fba4SKumar Gala [DFAB_ARB1_RESET] = { 0x2564, 7 }, 284524d8fba4SKumar Gala [PPSS_PROC_RESET] = { 0x2594, 1 }, 284624d8fba4SKumar Gala [PPSS_RESET] = { 0x2594, 0 }, 284724d8fba4SKumar Gala [DMA_BAM_RESET] = { 0x25c0, 7 }, 284824d8fba4SKumar Gala [SPS_TIC_H_RESET] = { 0x2600, 7 }, 284924d8fba4SKumar Gala [SFAB_CFPB_M_RESET] = { 0x2680, 7 }, 285024d8fba4SKumar Gala [SFAB_CFPB_S_RESET] = { 0x26c0, 7 }, 285124d8fba4SKumar Gala [TSIF_H_RESET] = { 0x2700, 7 }, 285224d8fba4SKumar Gala [CE1_H_RESET] = { 0x2720, 7 }, 285324d8fba4SKumar Gala [CE1_CORE_RESET] = { 0x2724, 7 }, 285424d8fba4SKumar Gala [CE1_SLEEP_RESET] = { 0x2728, 7 }, 285524d8fba4SKumar Gala [CE2_H_RESET] = { 0x2740, 7 }, 285624d8fba4SKumar Gala [CE2_CORE_RESET] = { 0x2744, 7 }, 285724d8fba4SKumar Gala [SFAB_SFPB_M_RESET] = { 0x2780, 7 }, 285824d8fba4SKumar Gala [SFAB_SFPB_S_RESET] = { 0x27a0, 7 }, 285924d8fba4SKumar Gala [RPM_PROC_RESET] = { 0x27c0, 7 }, 286024d8fba4SKumar Gala [PMIC_SSBI2_RESET] = { 0x280c, 12 }, 286124d8fba4SKumar Gala [SDC1_RESET] = { 0x2830, 0 }, 286224d8fba4SKumar Gala [SDC2_RESET] = { 0x2850, 0 }, 286324d8fba4SKumar Gala [SDC3_RESET] = { 0x2870, 0 }, 286424d8fba4SKumar Gala [SDC4_RESET] = { 0x2890, 0 }, 286524d8fba4SKumar Gala [USB_HS1_RESET] = { 0x2910, 0 }, 286624d8fba4SKumar Gala [USB_HSIC_RESET] = { 0x2934, 0 }, 286724d8fba4SKumar Gala [USB_FS1_XCVR_RESET] = { 0x2974, 1 }, 286824d8fba4SKumar Gala [USB_FS1_RESET] = { 0x2974, 0 }, 286924d8fba4SKumar Gala [GSBI1_RESET] = { 0x29dc, 0 }, 287024d8fba4SKumar Gala [GSBI2_RESET] = { 0x29fc, 0 }, 287124d8fba4SKumar Gala [GSBI3_RESET] = { 0x2a1c, 0 }, 287224d8fba4SKumar Gala [GSBI4_RESET] = { 0x2a3c, 0 }, 287324d8fba4SKumar Gala [GSBI5_RESET] = { 0x2a5c, 0 }, 287424d8fba4SKumar Gala [GSBI6_RESET] = { 0x2a7c, 0 }, 287524d8fba4SKumar Gala [GSBI7_RESET] = { 0x2a9c, 0 }, 287624d8fba4SKumar Gala [SPDM_RESET] = { 0x2b6c, 0 }, 287724d8fba4SKumar Gala [SEC_CTRL_RESET] = { 0x2b80, 7 }, 287824d8fba4SKumar Gala [TLMM_H_RESET] = { 0x2ba0, 7 }, 287924d8fba4SKumar Gala [SFAB_SATA_M_RESET] = { 0x2c18, 0 }, 288024d8fba4SKumar Gala [SATA_RESET] = { 0x2c1c, 0 }, 288124d8fba4SKumar Gala [TSSC_RESET] = { 0x2ca0, 7 }, 288224d8fba4SKumar Gala [PDM_RESET] = { 0x2cc0, 12 }, 288324d8fba4SKumar Gala [MPM_H_RESET] = { 0x2da0, 7 }, 288424d8fba4SKumar Gala [MPM_RESET] = { 0x2da4, 0 }, 288524d8fba4SKumar Gala [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 }, 288624d8fba4SKumar Gala [PRNG_RESET] = { 0x2e80, 12 }, 288724d8fba4SKumar Gala [SFAB_CE3_M_RESET] = { 0x36c8, 1 }, 288824d8fba4SKumar Gala [SFAB_CE3_S_RESET] = { 0x36c8, 0 }, 288924d8fba4SKumar Gala [CE3_SLEEP_RESET] = { 0x36d0, 7 }, 289024d8fba4SKumar Gala [PCIE_1_M_RESET] = { 0x3a98, 1 }, 289124d8fba4SKumar Gala [PCIE_1_S_RESET] = { 0x3a98, 0 }, 289224d8fba4SKumar Gala [PCIE_1_EXT_RESET] = { 0x3a9c, 6 }, 289324d8fba4SKumar Gala [PCIE_1_PHY_RESET] = { 0x3a9c, 5 }, 289424d8fba4SKumar Gala [PCIE_1_PCI_RESET] = { 0x3a9c, 4 }, 289524d8fba4SKumar Gala [PCIE_1_POR_RESET] = { 0x3a9c, 3 }, 289624d8fba4SKumar Gala [PCIE_1_HCLK_RESET] = { 0x3a9c, 2 }, 289724d8fba4SKumar Gala [PCIE_1_ACLK_RESET] = { 0x3a9c, 0 }, 289824d8fba4SKumar Gala [PCIE_2_M_RESET] = { 0x3ad8, 1 }, 289924d8fba4SKumar Gala [PCIE_2_S_RESET] = { 0x3ad8, 0 }, 290024d8fba4SKumar Gala [PCIE_2_EXT_RESET] = { 0x3adc, 6 }, 290124d8fba4SKumar Gala [PCIE_2_PHY_RESET] = { 0x3adc, 5 }, 290224d8fba4SKumar Gala [PCIE_2_PCI_RESET] = { 0x3adc, 4 }, 290324d8fba4SKumar Gala [PCIE_2_POR_RESET] = { 0x3adc, 3 }, 290424d8fba4SKumar Gala [PCIE_2_HCLK_RESET] = { 0x3adc, 2 }, 290524d8fba4SKumar Gala [PCIE_2_ACLK_RESET] = { 0x3adc, 0 }, 290624d8fba4SKumar Gala [SFAB_USB30_S_RESET] = { 0x3b54, 1 }, 290724d8fba4SKumar Gala [SFAB_USB30_M_RESET] = { 0x3b54, 0 }, 290824d8fba4SKumar Gala [USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 }, 290924d8fba4SKumar Gala [USB30_0_MASTER_RESET] = { 0x3b50, 4 }, 291024d8fba4SKumar Gala [USB30_0_SLEEP_RESET] = { 0x3b50, 3 }, 291124d8fba4SKumar Gala [USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 }, 291224d8fba4SKumar Gala [USB30_0_POWERON_RESET] = { 0x3b50, 1 }, 291324d8fba4SKumar Gala [USB30_0_PHY_RESET] = { 0x3b50, 0 }, 291424d8fba4SKumar Gala [USB30_1_MASTER_RESET] = { 0x3b58, 4 }, 291524d8fba4SKumar Gala [USB30_1_SLEEP_RESET] = { 0x3b58, 3 }, 291624d8fba4SKumar Gala [USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 }, 291724d8fba4SKumar Gala [USB30_1_POWERON_RESET] = { 0x3b58, 1 }, 291824d8fba4SKumar Gala [USB30_1_PHY_RESET] = { 0x3b58, 0 }, 291924d8fba4SKumar Gala [NSSFB0_RESET] = { 0x3b60, 6 }, 292024d8fba4SKumar Gala [NSSFB1_RESET] = { 0x3b60, 7 }, 2921f7b81d67SStephen Boyd [UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3}, 2922f7b81d67SStephen Boyd [UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 }, 2923f7b81d67SStephen Boyd [UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 }, 2924f7b81d67SStephen Boyd [UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 }, 2925f7b81d67SStephen Boyd [UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 }, 2926f7b81d67SStephen Boyd [UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 }, 2927f7b81d67SStephen Boyd [UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 }, 2928f7b81d67SStephen Boyd [UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 }, 2929f7b81d67SStephen Boyd [GMAC_CORE1_RESET] = { 0x3cbc, 0 }, 2930f7b81d67SStephen Boyd [GMAC_CORE2_RESET] = { 0x3cdc, 0 }, 2931f7b81d67SStephen Boyd [GMAC_CORE3_RESET] = { 0x3cfc, 0 }, 2932f7b81d67SStephen Boyd [GMAC_CORE4_RESET] = { 0x3d1c, 0 }, 2933f7b81d67SStephen Boyd [GMAC_AHB_RESET] = { 0x3e24, 0 }, 2934f7b81d67SStephen Boyd [NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 }, 2935f7b81d67SStephen Boyd [NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 }, 2936f7b81d67SStephen Boyd [NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 }, 2937f7b81d67SStephen Boyd [NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 }, 2938f7b81d67SStephen Boyd [NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 }, 2939f7b81d67SStephen Boyd [NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 }, 2940f7b81d67SStephen Boyd [NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 }, 2941f7b81d67SStephen Boyd [NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 }, 2942f7b81d67SStephen Boyd [NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 }, 2943f7b81d67SStephen Boyd [NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 }, 2944f7b81d67SStephen Boyd [NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 }, 2945f7b81d67SStephen Boyd [NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 }, 2946f7b81d67SStephen Boyd [NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 }, 2947f7b81d67SStephen Boyd [NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 }, 2948f7b81d67SStephen Boyd [NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 }, 2949f7b81d67SStephen Boyd [NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 }, 2950f7b81d67SStephen Boyd [NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 }, 2951f7b81d67SStephen Boyd [NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 }, 2952f7b81d67SStephen Boyd [NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 }, 2953f7b81d67SStephen Boyd [NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 }, 2954f7b81d67SStephen Boyd [NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 }, 2955f7b81d67SStephen Boyd [NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 }, 2956f7b81d67SStephen Boyd [NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 }, 2957f7b81d67SStephen Boyd [NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 }, 2958f7b81d67SStephen Boyd [NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 }, 2959f7b81d67SStephen Boyd [NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 }, 2960f7b81d67SStephen Boyd [NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 }, 2961f7b81d67SStephen Boyd [NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 }, 2962f7b81d67SStephen Boyd [NSS_SRDS_N_RESET] = { 0x3b60, 28 }, 296324d8fba4SKumar Gala }; 296424d8fba4SKumar Gala 296524d8fba4SKumar Gala static const struct regmap_config gcc_ipq806x_regmap_config = { 296624d8fba4SKumar Gala .reg_bits = 32, 296724d8fba4SKumar Gala .reg_stride = 4, 296824d8fba4SKumar Gala .val_bits = 32, 296924d8fba4SKumar Gala .max_register = 0x3e40, 297024d8fba4SKumar Gala .fast_io = true, 297124d8fba4SKumar Gala }; 297224d8fba4SKumar Gala 297324d8fba4SKumar Gala static const struct qcom_cc_desc gcc_ipq806x_desc = { 297424d8fba4SKumar Gala .config = &gcc_ipq806x_regmap_config, 297524d8fba4SKumar Gala .clks = gcc_ipq806x_clks, 297624d8fba4SKumar Gala .num_clks = ARRAY_SIZE(gcc_ipq806x_clks), 297724d8fba4SKumar Gala .resets = gcc_ipq806x_resets, 297824d8fba4SKumar Gala .num_resets = ARRAY_SIZE(gcc_ipq806x_resets), 297924d8fba4SKumar Gala }; 298024d8fba4SKumar Gala 298124d8fba4SKumar Gala static const struct of_device_id gcc_ipq806x_match_table[] = { 298224d8fba4SKumar Gala { .compatible = "qcom,gcc-ipq8064" }, 298324d8fba4SKumar Gala { } 298424d8fba4SKumar Gala }; 298524d8fba4SKumar Gala MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table); 298624d8fba4SKumar Gala 298724d8fba4SKumar Gala static int gcc_ipq806x_probe(struct platform_device *pdev) 298824d8fba4SKumar Gala { 298924d8fba4SKumar Gala struct device *dev = &pdev->dev; 2990f7b81d67SStephen Boyd struct regmap *regmap; 2991f7b81d67SStephen Boyd int ret; 299224d8fba4SKumar Gala 2993*cbf2e548SStephen Boyd ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000); 2994a085f877SStephen Boyd if (ret) 2995a085f877SStephen Boyd return ret; 299624d8fba4SKumar Gala 2997*cbf2e548SStephen Boyd ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000); 2998a085f877SStephen Boyd if (ret) 2999a085f877SStephen Boyd return ret; 300024d8fba4SKumar Gala 3001f7b81d67SStephen Boyd ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc); 3002f7b81d67SStephen Boyd if (ret) 3003f7b81d67SStephen Boyd return ret; 3004f7b81d67SStephen Boyd 3005f7b81d67SStephen Boyd regmap = dev_get_regmap(dev, NULL); 3006f7b81d67SStephen Boyd if (!regmap) 3007f7b81d67SStephen Boyd return -ENODEV; 3008f7b81d67SStephen Boyd 3009f7b81d67SStephen Boyd /* Setup PLL18 static bits */ 3010f7b81d67SStephen Boyd regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400); 3011f7b81d67SStephen Boyd regmap_write(regmap, 0x31b0, 0x3080); 3012f7b81d67SStephen Boyd 3013f7b81d67SStephen Boyd /* Set GMAC footswitch sleep/wakeup values */ 3014f7b81d67SStephen Boyd regmap_write(regmap, 0x3cb8, 8); 3015f7b81d67SStephen Boyd regmap_write(regmap, 0x3cd8, 8); 3016f7b81d67SStephen Boyd regmap_write(regmap, 0x3cf8, 8); 3017f7b81d67SStephen Boyd regmap_write(regmap, 0x3d18, 8); 3018f7b81d67SStephen Boyd 3019f7b81d67SStephen Boyd return 0; 302024d8fba4SKumar Gala } 302124d8fba4SKumar Gala 302224d8fba4SKumar Gala static struct platform_driver gcc_ipq806x_driver = { 302324d8fba4SKumar Gala .probe = gcc_ipq806x_probe, 302424d8fba4SKumar Gala .driver = { 302524d8fba4SKumar Gala .name = "gcc-ipq806x", 302624d8fba4SKumar Gala .of_match_table = gcc_ipq806x_match_table, 302724d8fba4SKumar Gala }, 302824d8fba4SKumar Gala }; 302924d8fba4SKumar Gala 303024d8fba4SKumar Gala static int __init gcc_ipq806x_init(void) 303124d8fba4SKumar Gala { 303224d8fba4SKumar Gala return platform_driver_register(&gcc_ipq806x_driver); 303324d8fba4SKumar Gala } 303424d8fba4SKumar Gala core_initcall(gcc_ipq806x_init); 303524d8fba4SKumar Gala 303624d8fba4SKumar Gala static void __exit gcc_ipq806x_exit(void) 303724d8fba4SKumar Gala { 303824d8fba4SKumar Gala platform_driver_unregister(&gcc_ipq806x_driver); 303924d8fba4SKumar Gala } 304024d8fba4SKumar Gala module_exit(gcc_ipq806x_exit); 304124d8fba4SKumar Gala 304224d8fba4SKumar Gala MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver"); 304324d8fba4SKumar Gala MODULE_LICENSE("GPL v2"); 304424d8fba4SKumar Gala MODULE_ALIAS("platform:gcc-ipq806x"); 3045