xref: /openbmc/linux/drivers/clk/qcom/gcc-ipq806x.c (revision b293510f3961b90dcab59965f57779be93ceda7c)
19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
224d8fba4SKumar Gala /*
324d8fba4SKumar Gala  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
424d8fba4SKumar Gala  */
524d8fba4SKumar Gala 
624d8fba4SKumar Gala #include <linux/kernel.h>
724d8fba4SKumar Gala #include <linux/bitops.h>
824d8fba4SKumar Gala #include <linux/err.h>
924d8fba4SKumar Gala #include <linux/platform_device.h>
1024d8fba4SKumar Gala #include <linux/module.h>
1124d8fba4SKumar Gala #include <linux/of.h>
1224d8fba4SKumar Gala #include <linux/of_device.h>
1324d8fba4SKumar Gala #include <linux/clk-provider.h>
1424d8fba4SKumar Gala #include <linux/regmap.h>
1524d8fba4SKumar Gala #include <linux/reset-controller.h>
1624d8fba4SKumar Gala 
1724d8fba4SKumar Gala #include <dt-bindings/clock/qcom,gcc-ipq806x.h>
1824d8fba4SKumar Gala #include <dt-bindings/reset/qcom,gcc-ipq806x.h>
1924d8fba4SKumar Gala 
2024d8fba4SKumar Gala #include "common.h"
2124d8fba4SKumar Gala #include "clk-regmap.h"
2224d8fba4SKumar Gala #include "clk-pll.h"
2324d8fba4SKumar Gala #include "clk-rcg.h"
2424d8fba4SKumar Gala #include "clk-branch.h"
251f79131bSStephen Boyd #include "clk-hfpll.h"
2624d8fba4SKumar Gala #include "reset.h"
2724d8fba4SKumar Gala 
28cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo[] = {
29cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
30cb02866fSAnsuel Smith };
31cb02866fSAnsuel Smith 
32dc1b3f65SAndy Gross static struct clk_pll pll0 = {
33dc1b3f65SAndy Gross 	.l_reg = 0x30c4,
34dc1b3f65SAndy Gross 	.m_reg = 0x30c8,
35dc1b3f65SAndy Gross 	.n_reg = 0x30cc,
36dc1b3f65SAndy Gross 	.config_reg = 0x30d4,
37dc1b3f65SAndy Gross 	.mode_reg = 0x30c0,
38dc1b3f65SAndy Gross 	.status_reg = 0x30d8,
39dc1b3f65SAndy Gross 	.status_bit = 16,
40dc1b3f65SAndy Gross 	.clkr.hw.init = &(struct clk_init_data){
41dc1b3f65SAndy Gross 		.name = "pll0",
42cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
43dc1b3f65SAndy Gross 		.num_parents = 1,
44dc1b3f65SAndy Gross 		.ops = &clk_pll_ops,
45dc1b3f65SAndy Gross 	},
46dc1b3f65SAndy Gross };
47dc1b3f65SAndy Gross 
48dc1b3f65SAndy Gross static struct clk_regmap pll0_vote = {
49dc1b3f65SAndy Gross 	.enable_reg = 0x34c0,
50dc1b3f65SAndy Gross 	.enable_mask = BIT(0),
51dc1b3f65SAndy Gross 	.hw.init = &(struct clk_init_data){
52dc1b3f65SAndy Gross 		.name = "pll0_vote",
53cb02866fSAnsuel Smith 		.parent_hws = (const struct clk_hw*[]){
54cb02866fSAnsuel Smith 			&pll0.clkr.hw,
55cb02866fSAnsuel Smith 		},
56dc1b3f65SAndy Gross 		.num_parents = 1,
57dc1b3f65SAndy Gross 		.ops = &clk_pll_vote_ops,
58dc1b3f65SAndy Gross 	},
59dc1b3f65SAndy Gross };
60dc1b3f65SAndy Gross 
6124d8fba4SKumar Gala static struct clk_pll pll3 = {
6224d8fba4SKumar Gala 	.l_reg = 0x3164,
6324d8fba4SKumar Gala 	.m_reg = 0x3168,
6424d8fba4SKumar Gala 	.n_reg = 0x316c,
6524d8fba4SKumar Gala 	.config_reg = 0x3174,
6624d8fba4SKumar Gala 	.mode_reg = 0x3160,
6724d8fba4SKumar Gala 	.status_reg = 0x3178,
6824d8fba4SKumar Gala 	.status_bit = 16,
6924d8fba4SKumar Gala 	.clkr.hw.init = &(struct clk_init_data){
7024d8fba4SKumar Gala 		.name = "pll3",
71cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
7224d8fba4SKumar Gala 		.num_parents = 1,
7324d8fba4SKumar Gala 		.ops = &clk_pll_ops,
7424d8fba4SKumar Gala 	},
7524d8fba4SKumar Gala };
7624d8fba4SKumar Gala 
77c99e515aSRajendra Nayak static struct clk_regmap pll4_vote = {
78c99e515aSRajendra Nayak 	.enable_reg = 0x34c0,
79c99e515aSRajendra Nayak 	.enable_mask = BIT(4),
80c99e515aSRajendra Nayak 	.hw.init = &(struct clk_init_data){
81c99e515aSRajendra Nayak 		.name = "pll4_vote",
82c99e515aSRajendra Nayak 		.parent_names = (const char *[]){ "pll4" },
83c99e515aSRajendra Nayak 		.num_parents = 1,
84c99e515aSRajendra Nayak 		.ops = &clk_pll_vote_ops,
85c99e515aSRajendra Nayak 	},
86c99e515aSRajendra Nayak };
87c99e515aSRajendra Nayak 
8824d8fba4SKumar Gala static struct clk_pll pll8 = {
8924d8fba4SKumar Gala 	.l_reg = 0x3144,
9024d8fba4SKumar Gala 	.m_reg = 0x3148,
9124d8fba4SKumar Gala 	.n_reg = 0x314c,
9224d8fba4SKumar Gala 	.config_reg = 0x3154,
9324d8fba4SKumar Gala 	.mode_reg = 0x3140,
9424d8fba4SKumar Gala 	.status_reg = 0x3158,
9524d8fba4SKumar Gala 	.status_bit = 16,
9624d8fba4SKumar Gala 	.clkr.hw.init = &(struct clk_init_data){
9724d8fba4SKumar Gala 		.name = "pll8",
98cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
9924d8fba4SKumar Gala 		.num_parents = 1,
10024d8fba4SKumar Gala 		.ops = &clk_pll_ops,
10124d8fba4SKumar Gala 	},
10224d8fba4SKumar Gala };
10324d8fba4SKumar Gala 
10424d8fba4SKumar Gala static struct clk_regmap pll8_vote = {
10524d8fba4SKumar Gala 	.enable_reg = 0x34c0,
10624d8fba4SKumar Gala 	.enable_mask = BIT(8),
10724d8fba4SKumar Gala 	.hw.init = &(struct clk_init_data){
10824d8fba4SKumar Gala 		.name = "pll8_vote",
109cb02866fSAnsuel Smith 		.parent_hws = (const struct clk_hw*[]){
110cb02866fSAnsuel Smith 			&pll8.clkr.hw,
111cb02866fSAnsuel Smith 		},
11224d8fba4SKumar Gala 		.num_parents = 1,
11324d8fba4SKumar Gala 		.ops = &clk_pll_vote_ops,
11424d8fba4SKumar Gala 	},
11524d8fba4SKumar Gala };
11624d8fba4SKumar Gala 
1171f79131bSStephen Boyd static struct hfpll_data hfpll0_data = {
1181f79131bSStephen Boyd 	.mode_reg = 0x3200,
1191f79131bSStephen Boyd 	.l_reg = 0x3208,
1201f79131bSStephen Boyd 	.m_reg = 0x320c,
1211f79131bSStephen Boyd 	.n_reg = 0x3210,
1221f79131bSStephen Boyd 	.config_reg = 0x3204,
1231f79131bSStephen Boyd 	.status_reg = 0x321c,
1241f79131bSStephen Boyd 	.config_val = 0x7845c665,
1251f79131bSStephen Boyd 	.droop_reg = 0x3214,
1261f79131bSStephen Boyd 	.droop_val = 0x0108c000,
1271f79131bSStephen Boyd 	.min_rate = 600000000UL,
1281f79131bSStephen Boyd 	.max_rate = 1800000000UL,
1291f79131bSStephen Boyd };
1301f79131bSStephen Boyd 
1311f79131bSStephen Boyd static struct clk_hfpll hfpll0 = {
1321f79131bSStephen Boyd 	.d = &hfpll0_data,
1331f79131bSStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
134cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
1351f79131bSStephen Boyd 		.num_parents = 1,
1361f79131bSStephen Boyd 		.name = "hfpll0",
1371f79131bSStephen Boyd 		.ops = &clk_ops_hfpll,
1381f79131bSStephen Boyd 		.flags = CLK_IGNORE_UNUSED,
1391f79131bSStephen Boyd 	},
1401f79131bSStephen Boyd 	.lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
1411f79131bSStephen Boyd };
1421f79131bSStephen Boyd 
1431f79131bSStephen Boyd static struct hfpll_data hfpll1_data = {
1441f79131bSStephen Boyd 	.mode_reg = 0x3240,
1451f79131bSStephen Boyd 	.l_reg = 0x3248,
1461f79131bSStephen Boyd 	.m_reg = 0x324c,
1471f79131bSStephen Boyd 	.n_reg = 0x3250,
1481f79131bSStephen Boyd 	.config_reg = 0x3244,
1491f79131bSStephen Boyd 	.status_reg = 0x325c,
1501f79131bSStephen Boyd 	.config_val = 0x7845c665,
1511f79131bSStephen Boyd 	.droop_reg = 0x3314,
1521f79131bSStephen Boyd 	.droop_val = 0x0108c000,
1531f79131bSStephen Boyd 	.min_rate = 600000000UL,
1541f79131bSStephen Boyd 	.max_rate = 1800000000UL,
1551f79131bSStephen Boyd };
1561f79131bSStephen Boyd 
1571f79131bSStephen Boyd static struct clk_hfpll hfpll1 = {
1581f79131bSStephen Boyd 	.d = &hfpll1_data,
1591f79131bSStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
160cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
1611f79131bSStephen Boyd 		.num_parents = 1,
1621f79131bSStephen Boyd 		.name = "hfpll1",
1631f79131bSStephen Boyd 		.ops = &clk_ops_hfpll,
1641f79131bSStephen Boyd 		.flags = CLK_IGNORE_UNUSED,
1651f79131bSStephen Boyd 	},
1661f79131bSStephen Boyd 	.lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
1671f79131bSStephen Boyd };
1681f79131bSStephen Boyd 
1691f79131bSStephen Boyd static struct hfpll_data hfpll_l2_data = {
1701f79131bSStephen Boyd 	.mode_reg = 0x3300,
1711f79131bSStephen Boyd 	.l_reg = 0x3308,
1721f79131bSStephen Boyd 	.m_reg = 0x330c,
1731f79131bSStephen Boyd 	.n_reg = 0x3310,
1741f79131bSStephen Boyd 	.config_reg = 0x3304,
1751f79131bSStephen Boyd 	.status_reg = 0x331c,
1761f79131bSStephen Boyd 	.config_val = 0x7845c665,
1771f79131bSStephen Boyd 	.droop_reg = 0x3314,
1781f79131bSStephen Boyd 	.droop_val = 0x0108c000,
1791f79131bSStephen Boyd 	.min_rate = 600000000UL,
1801f79131bSStephen Boyd 	.max_rate = 1800000000UL,
1811f79131bSStephen Boyd };
1821f79131bSStephen Boyd 
1831f79131bSStephen Boyd static struct clk_hfpll hfpll_l2 = {
1841f79131bSStephen Boyd 	.d = &hfpll_l2_data,
1851f79131bSStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
186cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
1871f79131bSStephen Boyd 		.num_parents = 1,
1881f79131bSStephen Boyd 		.name = "hfpll_l2",
1891f79131bSStephen Boyd 		.ops = &clk_ops_hfpll,
1901f79131bSStephen Boyd 		.flags = CLK_IGNORE_UNUSED,
1911f79131bSStephen Boyd 	},
1921f79131bSStephen Boyd 	.lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
1931f79131bSStephen Boyd };
1941f79131bSStephen Boyd 
19524d8fba4SKumar Gala static struct clk_pll pll14 = {
19624d8fba4SKumar Gala 	.l_reg = 0x31c4,
19724d8fba4SKumar Gala 	.m_reg = 0x31c8,
19824d8fba4SKumar Gala 	.n_reg = 0x31cc,
19924d8fba4SKumar Gala 	.config_reg = 0x31d4,
20024d8fba4SKumar Gala 	.mode_reg = 0x31c0,
20124d8fba4SKumar Gala 	.status_reg = 0x31d8,
20224d8fba4SKumar Gala 	.status_bit = 16,
20324d8fba4SKumar Gala 	.clkr.hw.init = &(struct clk_init_data){
20424d8fba4SKumar Gala 		.name = "pll14",
205cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
20624d8fba4SKumar Gala 		.num_parents = 1,
20724d8fba4SKumar Gala 		.ops = &clk_pll_ops,
20824d8fba4SKumar Gala 	},
20924d8fba4SKumar Gala };
21024d8fba4SKumar Gala 
21124d8fba4SKumar Gala static struct clk_regmap pll14_vote = {
21224d8fba4SKumar Gala 	.enable_reg = 0x34c0,
21324d8fba4SKumar Gala 	.enable_mask = BIT(14),
21424d8fba4SKumar Gala 	.hw.init = &(struct clk_init_data){
21524d8fba4SKumar Gala 		.name = "pll14_vote",
216cb02866fSAnsuel Smith 		.parent_hws = (const struct clk_hw*[]){
217cb02866fSAnsuel Smith 			&pll14.clkr.hw,
218cb02866fSAnsuel Smith 		},
21924d8fba4SKumar Gala 		.num_parents = 1,
22024d8fba4SKumar Gala 		.ops = &clk_pll_vote_ops,
22124d8fba4SKumar Gala 	},
22224d8fba4SKumar Gala };
22324d8fba4SKumar Gala 
224f7b81d67SStephen Boyd #define NSS_PLL_RATE(f, _l, _m, _n, i) \
225f7b81d67SStephen Boyd 	{  \
226f7b81d67SStephen Boyd 		.freq = f,  \
227f7b81d67SStephen Boyd 		.l = _l, \
228f7b81d67SStephen Boyd 		.m = _m, \
229f7b81d67SStephen Boyd 		.n = _n, \
230f7b81d67SStephen Boyd 		.ibits = i, \
231f7b81d67SStephen Boyd 	}
232f7b81d67SStephen Boyd 
233f7b81d67SStephen Boyd static struct pll_freq_tbl pll18_freq_tbl[] = {
234f7b81d67SStephen Boyd 	NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625),
235512ea2edSAnsuel Smith 	NSS_PLL_RATE(600000000, 48, 0, 1, 0x01495625),
236f7b81d67SStephen Boyd 	NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625),
237512ea2edSAnsuel Smith 	NSS_PLL_RATE(800000000, 64, 0, 1, 0x01495625),
238f7b81d67SStephen Boyd };
239f7b81d67SStephen Boyd 
240f7b81d67SStephen Boyd static struct clk_pll pll18 = {
241f7b81d67SStephen Boyd 	.l_reg = 0x31a4,
242f7b81d67SStephen Boyd 	.m_reg = 0x31a8,
243f7b81d67SStephen Boyd 	.n_reg = 0x31ac,
244f7b81d67SStephen Boyd 	.config_reg = 0x31b4,
245f7b81d67SStephen Boyd 	.mode_reg = 0x31a0,
246f7b81d67SStephen Boyd 	.status_reg = 0x31b8,
247f7b81d67SStephen Boyd 	.status_bit = 16,
248f7b81d67SStephen Boyd 	.post_div_shift = 16,
249f7b81d67SStephen Boyd 	.post_div_width = 1,
250f7b81d67SStephen Boyd 	.freq_tbl = pll18_freq_tbl,
251f7b81d67SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
252f7b81d67SStephen Boyd 		.name = "pll18",
253cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
254f7b81d67SStephen Boyd 		.num_parents = 1,
255f7b81d67SStephen Boyd 		.ops = &clk_pll_ops,
256f7b81d67SStephen Boyd 	},
257f7b81d67SStephen Boyd };
258f7b81d67SStephen Boyd 
259*b293510fSAnsuel Smith static struct clk_pll pll11 = {
260*b293510fSAnsuel Smith 	.l_reg = 0x3184,
261*b293510fSAnsuel Smith 	.m_reg = 0x3188,
262*b293510fSAnsuel Smith 	.n_reg = 0x318c,
263*b293510fSAnsuel Smith 	.config_reg = 0x3194,
264*b293510fSAnsuel Smith 	.mode_reg = 0x3180,
265*b293510fSAnsuel Smith 	.status_reg = 0x3198,
266*b293510fSAnsuel Smith 	.status_bit = 16,
267*b293510fSAnsuel Smith 	.clkr.hw.init = &(struct clk_init_data){
268*b293510fSAnsuel Smith 		.name = "pll11",
269*b293510fSAnsuel Smith 		.parent_data = &(const struct clk_parent_data){
270*b293510fSAnsuel Smith 			.fw_name = "pxo",
271*b293510fSAnsuel Smith 		},
272*b293510fSAnsuel Smith 		.num_parents = 1,
273*b293510fSAnsuel Smith 		.ops = &clk_pll_ops,
274*b293510fSAnsuel Smith 	},
275*b293510fSAnsuel Smith };
276*b293510fSAnsuel Smith 
277293d2e97SGeorgi Djakov enum {
278293d2e97SGeorgi Djakov 	P_PXO,
279293d2e97SGeorgi Djakov 	P_PLL8,
280293d2e97SGeorgi Djakov 	P_PLL3,
281293d2e97SGeorgi Djakov 	P_PLL0,
282293d2e97SGeorgi Djakov 	P_CXO,
283f7b81d67SStephen Boyd 	P_PLL14,
284f7b81d67SStephen Boyd 	P_PLL18,
285*b293510fSAnsuel Smith 	P_PLL11,
286293d2e97SGeorgi Djakov };
28724d8fba4SKumar Gala 
288293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_map[] = {
289293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
290293d2e97SGeorgi Djakov 	{ P_PLL8, 3 }
29124d8fba4SKumar Gala };
29224d8fba4SKumar Gala 
293cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8[] = {
294cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
295cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
29624d8fba4SKumar Gala };
29724d8fba4SKumar Gala 
298293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
299293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
300293d2e97SGeorgi Djakov 	{ P_PLL8, 3 },
301293d2e97SGeorgi Djakov 	{ P_CXO, 5 }
30224d8fba4SKumar Gala };
30324d8fba4SKumar Gala 
304cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
305cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
306cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
307cb02866fSAnsuel Smith 	{ .fw_name = "cxo", .name = "cxo" },
30824d8fba4SKumar Gala };
30924d8fba4SKumar Gala 
310293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_map[] = {
311293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
312293d2e97SGeorgi Djakov 	{ P_PLL3, 1 }
31324d8fba4SKumar Gala };
31424d8fba4SKumar Gala 
315293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_sata_map[] = {
316293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
317293d2e97SGeorgi Djakov 	{ P_PLL3, 6 }
31824d8fba4SKumar Gala };
31924d8fba4SKumar Gala 
320cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll3[] = {
321cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
322cb02866fSAnsuel Smith 	{ .hw = &pll3.clkr.hw },
32324d8fba4SKumar Gala };
32424d8fba4SKumar Gala 
325e95e8253SAnsuel Smith static const struct parent_map gcc_pxo_pll8_pll0_map[] = {
326293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
327293d2e97SGeorgi Djakov 	{ P_PLL8, 3 },
328293d2e97SGeorgi Djakov 	{ P_PLL0, 2 }
32924d8fba4SKumar Gala };
33024d8fba4SKumar Gala 
331cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8_pll0[] = {
332cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
333cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
334cb02866fSAnsuel Smith 	{ .hw = &pll0_vote.hw },
33524d8fba4SKumar Gala };
33624d8fba4SKumar Gala 
337f7b81d67SStephen Boyd static const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = {
338f7b81d67SStephen Boyd 	{ P_PXO, 0 },
339f7b81d67SStephen Boyd 	{ P_PLL8, 4 },
340f7b81d67SStephen Boyd 	{ P_PLL0, 2 },
341f7b81d67SStephen Boyd 	{ P_PLL14, 5 },
342f7b81d67SStephen Boyd 	{ P_PLL18, 1 }
343f7b81d67SStephen Boyd };
344f7b81d67SStephen Boyd 
345cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8_pll14_pll18_pll0[] = {
346cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
347cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
348cb02866fSAnsuel Smith 	{ .hw = &pll0_vote.hw },
349cb02866fSAnsuel Smith 	{ .hw = &pll14.clkr.hw },
350cb02866fSAnsuel Smith 	{ .hw = &pll18.clkr.hw },
351f7b81d67SStephen Boyd };
352f7b81d67SStephen Boyd 
353*b293510fSAnsuel Smith static const struct parent_map gcc_pxo_pll8_pll0_pll14_pll18_pll11_map[] = {
354*b293510fSAnsuel Smith 	{ P_PXO, 0 },
355*b293510fSAnsuel Smith 	{ P_PLL8, 4 },
356*b293510fSAnsuel Smith 	{ P_PLL0, 2 },
357*b293510fSAnsuel Smith 	{ P_PLL14, 5 },
358*b293510fSAnsuel Smith 	{ P_PLL18, 1 },
359*b293510fSAnsuel Smith 	{ P_PLL11, 3 },
360*b293510fSAnsuel Smith };
361*b293510fSAnsuel Smith 
362*b293510fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8_pll0_pll14_pll18_pll11[] = {
363*b293510fSAnsuel Smith 	{ .fw_name = "pxo" },
364*b293510fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
365*b293510fSAnsuel Smith 	{ .hw = &pll0_vote.hw },
366*b293510fSAnsuel Smith 	{ .hw = &pll14.clkr.hw },
367*b293510fSAnsuel Smith 	{ .hw = &pll18.clkr.hw },
368*b293510fSAnsuel Smith 	{ .hw = &pll11.clkr.hw },
369*b293510fSAnsuel Smith 
370*b293510fSAnsuel Smith };
371*b293510fSAnsuel Smith 
372*b293510fSAnsuel Smith static const struct parent_map gcc_pxo_pll3_pll0_pll14_pll18_pll11_map[] = {
373*b293510fSAnsuel Smith 	{ P_PXO, 0 },
374*b293510fSAnsuel Smith 	{ P_PLL3, 6 },
375*b293510fSAnsuel Smith 	{ P_PLL0, 2 },
376*b293510fSAnsuel Smith 	{ P_PLL14, 5 },
377*b293510fSAnsuel Smith 	{ P_PLL18, 1 },
378*b293510fSAnsuel Smith 	{ P_PLL11, 3 },
379*b293510fSAnsuel Smith };
380*b293510fSAnsuel Smith 
381*b293510fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll3_pll0_pll14_pll18_pll11[] = {
382*b293510fSAnsuel Smith 	{ .fw_name = "pxo" },
383*b293510fSAnsuel Smith 	{ .hw = &pll3.clkr.hw },
384*b293510fSAnsuel Smith 	{ .hw = &pll0_vote.hw },
385*b293510fSAnsuel Smith 	{ .hw = &pll14.clkr.hw },
386*b293510fSAnsuel Smith 	{ .hw = &pll18.clkr.hw },
387*b293510fSAnsuel Smith 	{ .hw = &pll11.clkr.hw },
388*b293510fSAnsuel Smith 
389*b293510fSAnsuel Smith };
390*b293510fSAnsuel Smith 
39124d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_uart[] = {
39224d8fba4SKumar Gala 	{  1843200, P_PLL8, 2,  6, 625 },
39324d8fba4SKumar Gala 	{  3686400, P_PLL8, 2, 12, 625 },
39424d8fba4SKumar Gala 	{  7372800, P_PLL8, 2, 24, 625 },
39524d8fba4SKumar Gala 	{ 14745600, P_PLL8, 2, 48, 625 },
39624d8fba4SKumar Gala 	{ 16000000, P_PLL8, 4,  1,   6 },
39724d8fba4SKumar Gala 	{ 24000000, P_PLL8, 4,  1,   4 },
39824d8fba4SKumar Gala 	{ 32000000, P_PLL8, 4,  1,   3 },
39924d8fba4SKumar Gala 	{ 40000000, P_PLL8, 1,  5,  48 },
40024d8fba4SKumar Gala 	{ 46400000, P_PLL8, 1, 29, 240 },
40124d8fba4SKumar Gala 	{ 48000000, P_PLL8, 4,  1,   2 },
40224d8fba4SKumar Gala 	{ 51200000, P_PLL8, 1,  2,  15 },
40324d8fba4SKumar Gala 	{ 56000000, P_PLL8, 1,  7,  48 },
40424d8fba4SKumar Gala 	{ 58982400, P_PLL8, 1, 96, 625 },
40524d8fba4SKumar Gala 	{ 64000000, P_PLL8, 2,  1,   3 },
40624d8fba4SKumar Gala 	{ }
40724d8fba4SKumar Gala };
40824d8fba4SKumar Gala 
40924d8fba4SKumar Gala static struct clk_rcg gsbi1_uart_src = {
41024d8fba4SKumar Gala 	.ns_reg = 0x29d4,
41124d8fba4SKumar Gala 	.md_reg = 0x29d0,
41224d8fba4SKumar Gala 	.mn = {
41324d8fba4SKumar Gala 		.mnctr_en_bit = 8,
41424d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
41524d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
41624d8fba4SKumar Gala 		.n_val_shift = 16,
41724d8fba4SKumar Gala 		.m_val_shift = 16,
41824d8fba4SKumar Gala 		.width = 16,
41924d8fba4SKumar Gala 	},
42024d8fba4SKumar Gala 	.p = {
42124d8fba4SKumar Gala 		.pre_div_shift = 3,
42224d8fba4SKumar Gala 		.pre_div_width = 2,
42324d8fba4SKumar Gala 	},
42424d8fba4SKumar Gala 	.s = {
42524d8fba4SKumar Gala 		.src_sel_shift = 0,
42624d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
42724d8fba4SKumar Gala 	},
42824d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
42924d8fba4SKumar Gala 	.clkr = {
43024d8fba4SKumar Gala 		.enable_reg = 0x29d4,
43124d8fba4SKumar Gala 		.enable_mask = BIT(11),
43224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
43324d8fba4SKumar Gala 			.name = "gsbi1_uart_src",
434cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
435a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
43624d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
43724d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
43824d8fba4SKumar Gala 		},
43924d8fba4SKumar Gala 	},
44024d8fba4SKumar Gala };
44124d8fba4SKumar Gala 
44224d8fba4SKumar Gala static struct clk_branch gsbi1_uart_clk = {
44324d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
44424d8fba4SKumar Gala 	.halt_bit = 12,
44524d8fba4SKumar Gala 	.clkr = {
44624d8fba4SKumar Gala 		.enable_reg = 0x29d4,
44724d8fba4SKumar Gala 		.enable_mask = BIT(9),
44824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
44924d8fba4SKumar Gala 			.name = "gsbi1_uart_clk",
450cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
451cb02866fSAnsuel Smith 				&gsbi1_uart_src.clkr.hw,
45224d8fba4SKumar Gala 			},
45324d8fba4SKumar Gala 			.num_parents = 1,
45424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
45524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
45624d8fba4SKumar Gala 		},
45724d8fba4SKumar Gala 	},
45824d8fba4SKumar Gala };
45924d8fba4SKumar Gala 
46024d8fba4SKumar Gala static struct clk_rcg gsbi2_uart_src = {
46124d8fba4SKumar Gala 	.ns_reg = 0x29f4,
46224d8fba4SKumar Gala 	.md_reg = 0x29f0,
46324d8fba4SKumar Gala 	.mn = {
46424d8fba4SKumar Gala 		.mnctr_en_bit = 8,
46524d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
46624d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
46724d8fba4SKumar Gala 		.n_val_shift = 16,
46824d8fba4SKumar Gala 		.m_val_shift = 16,
46924d8fba4SKumar Gala 		.width = 16,
47024d8fba4SKumar Gala 	},
47124d8fba4SKumar Gala 	.p = {
47224d8fba4SKumar Gala 		.pre_div_shift = 3,
47324d8fba4SKumar Gala 		.pre_div_width = 2,
47424d8fba4SKumar Gala 	},
47524d8fba4SKumar Gala 	.s = {
47624d8fba4SKumar Gala 		.src_sel_shift = 0,
47724d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
47824d8fba4SKumar Gala 	},
47924d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
48024d8fba4SKumar Gala 	.clkr = {
48124d8fba4SKumar Gala 		.enable_reg = 0x29f4,
48224d8fba4SKumar Gala 		.enable_mask = BIT(11),
48324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
48424d8fba4SKumar Gala 			.name = "gsbi2_uart_src",
485cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
486a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
48724d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
48824d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
48924d8fba4SKumar Gala 		},
49024d8fba4SKumar Gala 	},
49124d8fba4SKumar Gala };
49224d8fba4SKumar Gala 
49324d8fba4SKumar Gala static struct clk_branch gsbi2_uart_clk = {
49424d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
49524d8fba4SKumar Gala 	.halt_bit = 8,
49624d8fba4SKumar Gala 	.clkr = {
49724d8fba4SKumar Gala 		.enable_reg = 0x29f4,
49824d8fba4SKumar Gala 		.enable_mask = BIT(9),
49924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
50024d8fba4SKumar Gala 			.name = "gsbi2_uart_clk",
501cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
502cb02866fSAnsuel Smith 				&gsbi2_uart_src.clkr.hw,
50324d8fba4SKumar Gala 			},
50424d8fba4SKumar Gala 			.num_parents = 1,
50524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
50624d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
50724d8fba4SKumar Gala 		},
50824d8fba4SKumar Gala 	},
50924d8fba4SKumar Gala };
51024d8fba4SKumar Gala 
51124d8fba4SKumar Gala static struct clk_rcg gsbi4_uart_src = {
51224d8fba4SKumar Gala 	.ns_reg = 0x2a34,
51324d8fba4SKumar Gala 	.md_reg = 0x2a30,
51424d8fba4SKumar Gala 	.mn = {
51524d8fba4SKumar Gala 		.mnctr_en_bit = 8,
51624d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
51724d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
51824d8fba4SKumar Gala 		.n_val_shift = 16,
51924d8fba4SKumar Gala 		.m_val_shift = 16,
52024d8fba4SKumar Gala 		.width = 16,
52124d8fba4SKumar Gala 	},
52224d8fba4SKumar Gala 	.p = {
52324d8fba4SKumar Gala 		.pre_div_shift = 3,
52424d8fba4SKumar Gala 		.pre_div_width = 2,
52524d8fba4SKumar Gala 	},
52624d8fba4SKumar Gala 	.s = {
52724d8fba4SKumar Gala 		.src_sel_shift = 0,
52824d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
52924d8fba4SKumar Gala 	},
53024d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
53124d8fba4SKumar Gala 	.clkr = {
53224d8fba4SKumar Gala 		.enable_reg = 0x2a34,
53324d8fba4SKumar Gala 		.enable_mask = BIT(11),
53424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
53524d8fba4SKumar Gala 			.name = "gsbi4_uart_src",
536cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
537a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
53824d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
53924d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
54024d8fba4SKumar Gala 		},
54124d8fba4SKumar Gala 	},
54224d8fba4SKumar Gala };
54324d8fba4SKumar Gala 
54424d8fba4SKumar Gala static struct clk_branch gsbi4_uart_clk = {
54524d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
54624d8fba4SKumar Gala 	.halt_bit = 26,
54724d8fba4SKumar Gala 	.clkr = {
54824d8fba4SKumar Gala 		.enable_reg = 0x2a34,
54924d8fba4SKumar Gala 		.enable_mask = BIT(9),
55024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
55124d8fba4SKumar Gala 			.name = "gsbi4_uart_clk",
552cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
553cb02866fSAnsuel Smith 				&gsbi4_uart_src.clkr.hw,
55424d8fba4SKumar Gala 			},
55524d8fba4SKumar Gala 			.num_parents = 1,
55624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
55724d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
55824d8fba4SKumar Gala 		},
55924d8fba4SKumar Gala 	},
56024d8fba4SKumar Gala };
56124d8fba4SKumar Gala 
56224d8fba4SKumar Gala static struct clk_rcg gsbi5_uart_src = {
56324d8fba4SKumar Gala 	.ns_reg = 0x2a54,
56424d8fba4SKumar Gala 	.md_reg = 0x2a50,
56524d8fba4SKumar Gala 	.mn = {
56624d8fba4SKumar Gala 		.mnctr_en_bit = 8,
56724d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
56824d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
56924d8fba4SKumar Gala 		.n_val_shift = 16,
57024d8fba4SKumar Gala 		.m_val_shift = 16,
57124d8fba4SKumar Gala 		.width = 16,
57224d8fba4SKumar Gala 	},
57324d8fba4SKumar Gala 	.p = {
57424d8fba4SKumar Gala 		.pre_div_shift = 3,
57524d8fba4SKumar Gala 		.pre_div_width = 2,
57624d8fba4SKumar Gala 	},
57724d8fba4SKumar Gala 	.s = {
57824d8fba4SKumar Gala 		.src_sel_shift = 0,
57924d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
58024d8fba4SKumar Gala 	},
58124d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
58224d8fba4SKumar Gala 	.clkr = {
58324d8fba4SKumar Gala 		.enable_reg = 0x2a54,
58424d8fba4SKumar Gala 		.enable_mask = BIT(11),
58524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
58624d8fba4SKumar Gala 			.name = "gsbi5_uart_src",
587cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
588a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
58924d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
59024d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
59124d8fba4SKumar Gala 		},
59224d8fba4SKumar Gala 	},
59324d8fba4SKumar Gala };
59424d8fba4SKumar Gala 
59524d8fba4SKumar Gala static struct clk_branch gsbi5_uart_clk = {
59624d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
59724d8fba4SKumar Gala 	.halt_bit = 22,
59824d8fba4SKumar Gala 	.clkr = {
59924d8fba4SKumar Gala 		.enable_reg = 0x2a54,
60024d8fba4SKumar Gala 		.enable_mask = BIT(9),
60124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
60224d8fba4SKumar Gala 			.name = "gsbi5_uart_clk",
603cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
604cb02866fSAnsuel Smith 				&gsbi5_uart_src.clkr.hw,
60524d8fba4SKumar Gala 			},
60624d8fba4SKumar Gala 			.num_parents = 1,
60724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
60824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
60924d8fba4SKumar Gala 		},
61024d8fba4SKumar Gala 	},
61124d8fba4SKumar Gala };
61224d8fba4SKumar Gala 
61324d8fba4SKumar Gala static struct clk_rcg gsbi6_uart_src = {
61424d8fba4SKumar Gala 	.ns_reg = 0x2a74,
61524d8fba4SKumar Gala 	.md_reg = 0x2a70,
61624d8fba4SKumar Gala 	.mn = {
61724d8fba4SKumar Gala 		.mnctr_en_bit = 8,
61824d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
61924d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
62024d8fba4SKumar Gala 		.n_val_shift = 16,
62124d8fba4SKumar Gala 		.m_val_shift = 16,
62224d8fba4SKumar Gala 		.width = 16,
62324d8fba4SKumar Gala 	},
62424d8fba4SKumar Gala 	.p = {
62524d8fba4SKumar Gala 		.pre_div_shift = 3,
62624d8fba4SKumar Gala 		.pre_div_width = 2,
62724d8fba4SKumar Gala 	},
62824d8fba4SKumar Gala 	.s = {
62924d8fba4SKumar Gala 		.src_sel_shift = 0,
63024d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
63124d8fba4SKumar Gala 	},
63224d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
63324d8fba4SKumar Gala 	.clkr = {
63424d8fba4SKumar Gala 		.enable_reg = 0x2a74,
63524d8fba4SKumar Gala 		.enable_mask = BIT(11),
63624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
63724d8fba4SKumar Gala 			.name = "gsbi6_uart_src",
638cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
639a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
64024d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
64124d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
64224d8fba4SKumar Gala 		},
64324d8fba4SKumar Gala 	},
64424d8fba4SKumar Gala };
64524d8fba4SKumar Gala 
64624d8fba4SKumar Gala static struct clk_branch gsbi6_uart_clk = {
64724d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
64824d8fba4SKumar Gala 	.halt_bit = 18,
64924d8fba4SKumar Gala 	.clkr = {
65024d8fba4SKumar Gala 		.enable_reg = 0x2a74,
65124d8fba4SKumar Gala 		.enable_mask = BIT(9),
65224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
65324d8fba4SKumar Gala 			.name = "gsbi6_uart_clk",
654cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
655cb02866fSAnsuel Smith 				&gsbi6_uart_src.clkr.hw,
65624d8fba4SKumar Gala 			},
65724d8fba4SKumar Gala 			.num_parents = 1,
65824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
65924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
66024d8fba4SKumar Gala 		},
66124d8fba4SKumar Gala 	},
66224d8fba4SKumar Gala };
66324d8fba4SKumar Gala 
66424d8fba4SKumar Gala static struct clk_rcg gsbi7_uart_src = {
66524d8fba4SKumar Gala 	.ns_reg = 0x2a94,
66624d8fba4SKumar Gala 	.md_reg = 0x2a90,
66724d8fba4SKumar Gala 	.mn = {
66824d8fba4SKumar Gala 		.mnctr_en_bit = 8,
66924d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
67024d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
67124d8fba4SKumar Gala 		.n_val_shift = 16,
67224d8fba4SKumar Gala 		.m_val_shift = 16,
67324d8fba4SKumar Gala 		.width = 16,
67424d8fba4SKumar Gala 	},
67524d8fba4SKumar Gala 	.p = {
67624d8fba4SKumar Gala 		.pre_div_shift = 3,
67724d8fba4SKumar Gala 		.pre_div_width = 2,
67824d8fba4SKumar Gala 	},
67924d8fba4SKumar Gala 	.s = {
68024d8fba4SKumar Gala 		.src_sel_shift = 0,
68124d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
68224d8fba4SKumar Gala 	},
68324d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
68424d8fba4SKumar Gala 	.clkr = {
68524d8fba4SKumar Gala 		.enable_reg = 0x2a94,
68624d8fba4SKumar Gala 		.enable_mask = BIT(11),
68724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
68824d8fba4SKumar Gala 			.name = "gsbi7_uart_src",
689cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
690a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
69124d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
69224d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
69324d8fba4SKumar Gala 		},
69424d8fba4SKumar Gala 	},
69524d8fba4SKumar Gala };
69624d8fba4SKumar Gala 
69724d8fba4SKumar Gala static struct clk_branch gsbi7_uart_clk = {
69824d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
69924d8fba4SKumar Gala 	.halt_bit = 14,
70024d8fba4SKumar Gala 	.clkr = {
70124d8fba4SKumar Gala 		.enable_reg = 0x2a94,
70224d8fba4SKumar Gala 		.enable_mask = BIT(9),
70324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
70424d8fba4SKumar Gala 			.name = "gsbi7_uart_clk",
705cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
706cb02866fSAnsuel Smith 				&gsbi7_uart_src.clkr.hw,
70724d8fba4SKumar Gala 			},
70824d8fba4SKumar Gala 			.num_parents = 1,
70924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
71024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
71124d8fba4SKumar Gala 		},
71224d8fba4SKumar Gala 	},
71324d8fba4SKumar Gala };
71424d8fba4SKumar Gala 
71524d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_qup[] = {
71624d8fba4SKumar Gala 	{  1100000, P_PXO,  1, 2, 49 },
71724d8fba4SKumar Gala 	{  5400000, P_PXO,  1, 1,  5 },
71824d8fba4SKumar Gala 	{ 10800000, P_PXO,  1, 2,  5 },
71924d8fba4SKumar Gala 	{ 15060000, P_PLL8, 1, 2, 51 },
72024d8fba4SKumar Gala 	{ 24000000, P_PLL8, 4, 1,  4 },
7210bf0ff82SStephen Boyd 	{ 25000000, P_PXO,  1, 0,  0 },
72224d8fba4SKumar Gala 	{ 25600000, P_PLL8, 1, 1, 15 },
72324d8fba4SKumar Gala 	{ 48000000, P_PLL8, 4, 1,  2 },
72424d8fba4SKumar Gala 	{ 51200000, P_PLL8, 1, 2, 15 },
72524d8fba4SKumar Gala 	{ }
72624d8fba4SKumar Gala };
72724d8fba4SKumar Gala 
72824d8fba4SKumar Gala static struct clk_rcg gsbi1_qup_src = {
72924d8fba4SKumar Gala 	.ns_reg = 0x29cc,
73024d8fba4SKumar Gala 	.md_reg = 0x29c8,
73124d8fba4SKumar Gala 	.mn = {
73224d8fba4SKumar Gala 		.mnctr_en_bit = 8,
73324d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
73424d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
73524d8fba4SKumar Gala 		.n_val_shift = 16,
73624d8fba4SKumar Gala 		.m_val_shift = 16,
73724d8fba4SKumar Gala 		.width = 8,
73824d8fba4SKumar Gala 	},
73924d8fba4SKumar Gala 	.p = {
74024d8fba4SKumar Gala 		.pre_div_shift = 3,
74124d8fba4SKumar Gala 		.pre_div_width = 2,
74224d8fba4SKumar Gala 	},
74324d8fba4SKumar Gala 	.s = {
74424d8fba4SKumar Gala 		.src_sel_shift = 0,
74524d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
74624d8fba4SKumar Gala 	},
74724d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
74824d8fba4SKumar Gala 	.clkr = {
74924d8fba4SKumar Gala 		.enable_reg = 0x29cc,
75024d8fba4SKumar Gala 		.enable_mask = BIT(11),
75124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
75224d8fba4SKumar Gala 			.name = "gsbi1_qup_src",
753cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
754a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
75524d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
75624d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
75724d8fba4SKumar Gala 		},
75824d8fba4SKumar Gala 	},
75924d8fba4SKumar Gala };
76024d8fba4SKumar Gala 
76124d8fba4SKumar Gala static struct clk_branch gsbi1_qup_clk = {
76224d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
76324d8fba4SKumar Gala 	.halt_bit = 11,
76424d8fba4SKumar Gala 	.clkr = {
76524d8fba4SKumar Gala 		.enable_reg = 0x29cc,
76624d8fba4SKumar Gala 		.enable_mask = BIT(9),
76724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
76824d8fba4SKumar Gala 			.name = "gsbi1_qup_clk",
769cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
770cb02866fSAnsuel Smith 				&gsbi1_qup_src.clkr.hw,
771cb02866fSAnsuel Smith 			},
77224d8fba4SKumar Gala 			.num_parents = 1,
77324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
77424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
77524d8fba4SKumar Gala 		},
77624d8fba4SKumar Gala 	},
77724d8fba4SKumar Gala };
77824d8fba4SKumar Gala 
77924d8fba4SKumar Gala static struct clk_rcg gsbi2_qup_src = {
78024d8fba4SKumar Gala 	.ns_reg = 0x29ec,
78124d8fba4SKumar Gala 	.md_reg = 0x29e8,
78224d8fba4SKumar Gala 	.mn = {
78324d8fba4SKumar Gala 		.mnctr_en_bit = 8,
78424d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
78524d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
78624d8fba4SKumar Gala 		.n_val_shift = 16,
78724d8fba4SKumar Gala 		.m_val_shift = 16,
78824d8fba4SKumar Gala 		.width = 8,
78924d8fba4SKumar Gala 	},
79024d8fba4SKumar Gala 	.p = {
79124d8fba4SKumar Gala 		.pre_div_shift = 3,
79224d8fba4SKumar Gala 		.pre_div_width = 2,
79324d8fba4SKumar Gala 	},
79424d8fba4SKumar Gala 	.s = {
79524d8fba4SKumar Gala 		.src_sel_shift = 0,
79624d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
79724d8fba4SKumar Gala 	},
79824d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
79924d8fba4SKumar Gala 	.clkr = {
80024d8fba4SKumar Gala 		.enable_reg = 0x29ec,
80124d8fba4SKumar Gala 		.enable_mask = BIT(11),
80224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
80324d8fba4SKumar Gala 			.name = "gsbi2_qup_src",
804cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
805a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
80624d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
80724d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
80824d8fba4SKumar Gala 		},
80924d8fba4SKumar Gala 	},
81024d8fba4SKumar Gala };
81124d8fba4SKumar Gala 
81224d8fba4SKumar Gala static struct clk_branch gsbi2_qup_clk = {
81324d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
81424d8fba4SKumar Gala 	.halt_bit = 6,
81524d8fba4SKumar Gala 	.clkr = {
81624d8fba4SKumar Gala 		.enable_reg = 0x29ec,
81724d8fba4SKumar Gala 		.enable_mask = BIT(9),
81824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
81924d8fba4SKumar Gala 			.name = "gsbi2_qup_clk",
820cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
821cb02866fSAnsuel Smith 				&gsbi2_qup_src.clkr.hw,
822cb02866fSAnsuel Smith 			},
82324d8fba4SKumar Gala 			.num_parents = 1,
82424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
82524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
82624d8fba4SKumar Gala 		},
82724d8fba4SKumar Gala 	},
82824d8fba4SKumar Gala };
82924d8fba4SKumar Gala 
83024d8fba4SKumar Gala static struct clk_rcg gsbi4_qup_src = {
83124d8fba4SKumar Gala 	.ns_reg = 0x2a2c,
83224d8fba4SKumar Gala 	.md_reg = 0x2a28,
83324d8fba4SKumar Gala 	.mn = {
83424d8fba4SKumar Gala 		.mnctr_en_bit = 8,
83524d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
83624d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
83724d8fba4SKumar Gala 		.n_val_shift = 16,
83824d8fba4SKumar Gala 		.m_val_shift = 16,
83924d8fba4SKumar Gala 		.width = 8,
84024d8fba4SKumar Gala 	},
84124d8fba4SKumar Gala 	.p = {
84224d8fba4SKumar Gala 		.pre_div_shift = 3,
84324d8fba4SKumar Gala 		.pre_div_width = 2,
84424d8fba4SKumar Gala 	},
84524d8fba4SKumar Gala 	.s = {
84624d8fba4SKumar Gala 		.src_sel_shift = 0,
84724d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
84824d8fba4SKumar Gala 	},
84924d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
85024d8fba4SKumar Gala 	.clkr = {
85124d8fba4SKumar Gala 		.enable_reg = 0x2a2c,
85224d8fba4SKumar Gala 		.enable_mask = BIT(11),
85324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
85424d8fba4SKumar Gala 			.name = "gsbi4_qup_src",
855cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
856a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
85724d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
85828aa450dSAnsuel Smith 			.flags = CLK_SET_PARENT_GATE | CLK_IGNORE_UNUSED,
85924d8fba4SKumar Gala 		},
86024d8fba4SKumar Gala 	},
86124d8fba4SKumar Gala };
86224d8fba4SKumar Gala 
86324d8fba4SKumar Gala static struct clk_branch gsbi4_qup_clk = {
86424d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
86524d8fba4SKumar Gala 	.halt_bit = 24,
86624d8fba4SKumar Gala 	.clkr = {
86724d8fba4SKumar Gala 		.enable_reg = 0x2a2c,
86824d8fba4SKumar Gala 		.enable_mask = BIT(9),
86924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
87024d8fba4SKumar Gala 			.name = "gsbi4_qup_clk",
871cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
872cb02866fSAnsuel Smith 				&gsbi4_qup_src.clkr.hw,
873cb02866fSAnsuel Smith 			},
87424d8fba4SKumar Gala 			.num_parents = 1,
87524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
87628aa450dSAnsuel Smith 			.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
87724d8fba4SKumar Gala 		},
87824d8fba4SKumar Gala 	},
87924d8fba4SKumar Gala };
88024d8fba4SKumar Gala 
88124d8fba4SKumar Gala static struct clk_rcg gsbi5_qup_src = {
88224d8fba4SKumar Gala 	.ns_reg = 0x2a4c,
88324d8fba4SKumar Gala 	.md_reg = 0x2a48,
88424d8fba4SKumar Gala 	.mn = {
88524d8fba4SKumar Gala 		.mnctr_en_bit = 8,
88624d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
88724d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
88824d8fba4SKumar Gala 		.n_val_shift = 16,
88924d8fba4SKumar Gala 		.m_val_shift = 16,
89024d8fba4SKumar Gala 		.width = 8,
89124d8fba4SKumar Gala 	},
89224d8fba4SKumar Gala 	.p = {
89324d8fba4SKumar Gala 		.pre_div_shift = 3,
89424d8fba4SKumar Gala 		.pre_div_width = 2,
89524d8fba4SKumar Gala 	},
89624d8fba4SKumar Gala 	.s = {
89724d8fba4SKumar Gala 		.src_sel_shift = 0,
89824d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
89924d8fba4SKumar Gala 	},
90024d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
90124d8fba4SKumar Gala 	.clkr = {
90224d8fba4SKumar Gala 		.enable_reg = 0x2a4c,
90324d8fba4SKumar Gala 		.enable_mask = BIT(11),
90424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
90524d8fba4SKumar Gala 			.name = "gsbi5_qup_src",
906cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
907a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
90824d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
90924d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
91024d8fba4SKumar Gala 		},
91124d8fba4SKumar Gala 	},
91224d8fba4SKumar Gala };
91324d8fba4SKumar Gala 
91424d8fba4SKumar Gala static struct clk_branch gsbi5_qup_clk = {
91524d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
91624d8fba4SKumar Gala 	.halt_bit = 20,
91724d8fba4SKumar Gala 	.clkr = {
91824d8fba4SKumar Gala 		.enable_reg = 0x2a4c,
91924d8fba4SKumar Gala 		.enable_mask = BIT(9),
92024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
92124d8fba4SKumar Gala 			.name = "gsbi5_qup_clk",
922cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
923cb02866fSAnsuel Smith 				&gsbi5_qup_src.clkr.hw,
924cb02866fSAnsuel Smith 			},
92524d8fba4SKumar Gala 			.num_parents = 1,
92624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
92724d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
92824d8fba4SKumar Gala 		},
92924d8fba4SKumar Gala 	},
93024d8fba4SKumar Gala };
93124d8fba4SKumar Gala 
93224d8fba4SKumar Gala static struct clk_rcg gsbi6_qup_src = {
93324d8fba4SKumar Gala 	.ns_reg = 0x2a6c,
93424d8fba4SKumar Gala 	.md_reg = 0x2a68,
93524d8fba4SKumar Gala 	.mn = {
93624d8fba4SKumar Gala 		.mnctr_en_bit = 8,
93724d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
93824d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
93924d8fba4SKumar Gala 		.n_val_shift = 16,
94024d8fba4SKumar Gala 		.m_val_shift = 16,
94124d8fba4SKumar Gala 		.width = 8,
94224d8fba4SKumar Gala 	},
94324d8fba4SKumar Gala 	.p = {
94424d8fba4SKumar Gala 		.pre_div_shift = 3,
94524d8fba4SKumar Gala 		.pre_div_width = 2,
94624d8fba4SKumar Gala 	},
94724d8fba4SKumar Gala 	.s = {
94824d8fba4SKumar Gala 		.src_sel_shift = 0,
94924d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
95024d8fba4SKumar Gala 	},
95124d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
95224d8fba4SKumar Gala 	.clkr = {
95324d8fba4SKumar Gala 		.enable_reg = 0x2a6c,
95424d8fba4SKumar Gala 		.enable_mask = BIT(11),
95524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
95624d8fba4SKumar Gala 			.name = "gsbi6_qup_src",
957cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
958a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
95924d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
96028aa450dSAnsuel Smith 			.flags = CLK_SET_PARENT_GATE | CLK_IGNORE_UNUSED,
96124d8fba4SKumar Gala 		},
96224d8fba4SKumar Gala 	},
96324d8fba4SKumar Gala };
96424d8fba4SKumar Gala 
96524d8fba4SKumar Gala static struct clk_branch gsbi6_qup_clk = {
96624d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
96724d8fba4SKumar Gala 	.halt_bit = 16,
96824d8fba4SKumar Gala 	.clkr = {
96924d8fba4SKumar Gala 		.enable_reg = 0x2a6c,
97024d8fba4SKumar Gala 		.enable_mask = BIT(9),
97124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
97224d8fba4SKumar Gala 			.name = "gsbi6_qup_clk",
973cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
974cb02866fSAnsuel Smith 				&gsbi6_qup_src.clkr.hw,
975cb02866fSAnsuel Smith 			},
97624d8fba4SKumar Gala 			.num_parents = 1,
97724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
97824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
97924d8fba4SKumar Gala 		},
98024d8fba4SKumar Gala 	},
98124d8fba4SKumar Gala };
98224d8fba4SKumar Gala 
98324d8fba4SKumar Gala static struct clk_rcg gsbi7_qup_src = {
98424d8fba4SKumar Gala 	.ns_reg = 0x2a8c,
98524d8fba4SKumar Gala 	.md_reg = 0x2a88,
98624d8fba4SKumar Gala 	.mn = {
98724d8fba4SKumar Gala 		.mnctr_en_bit = 8,
98824d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
98924d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
99024d8fba4SKumar Gala 		.n_val_shift = 16,
99124d8fba4SKumar Gala 		.m_val_shift = 16,
99224d8fba4SKumar Gala 		.width = 8,
99324d8fba4SKumar Gala 	},
99424d8fba4SKumar Gala 	.p = {
99524d8fba4SKumar Gala 		.pre_div_shift = 3,
99624d8fba4SKumar Gala 		.pre_div_width = 2,
99724d8fba4SKumar Gala 	},
99824d8fba4SKumar Gala 	.s = {
99924d8fba4SKumar Gala 		.src_sel_shift = 0,
100024d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
100124d8fba4SKumar Gala 	},
100224d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
100324d8fba4SKumar Gala 	.clkr = {
100424d8fba4SKumar Gala 		.enable_reg = 0x2a8c,
100524d8fba4SKumar Gala 		.enable_mask = BIT(11),
100624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
100724d8fba4SKumar Gala 			.name = "gsbi7_qup_src",
1008cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1009a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
101024d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
101124d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
101224d8fba4SKumar Gala 		},
101324d8fba4SKumar Gala 	},
101424d8fba4SKumar Gala };
101524d8fba4SKumar Gala 
101624d8fba4SKumar Gala static struct clk_branch gsbi7_qup_clk = {
101724d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
101824d8fba4SKumar Gala 	.halt_bit = 12,
101924d8fba4SKumar Gala 	.clkr = {
102024d8fba4SKumar Gala 		.enable_reg = 0x2a8c,
102124d8fba4SKumar Gala 		.enable_mask = BIT(9),
102224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
102324d8fba4SKumar Gala 			.name = "gsbi7_qup_clk",
1024cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1025cb02866fSAnsuel Smith 				&gsbi7_qup_src.clkr.hw,
1026cb02866fSAnsuel Smith 			},
102724d8fba4SKumar Gala 			.num_parents = 1,
102824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
102928aa450dSAnsuel Smith 			.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
103024d8fba4SKumar Gala 		},
103124d8fba4SKumar Gala 	},
103224d8fba4SKumar Gala };
103324d8fba4SKumar Gala 
103424d8fba4SKumar Gala static struct clk_branch gsbi1_h_clk = {
103524d8fba4SKumar Gala 	.hwcg_reg = 0x29c0,
103624d8fba4SKumar Gala 	.hwcg_bit = 6,
103724d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
103824d8fba4SKumar Gala 	.halt_bit = 13,
103924d8fba4SKumar Gala 	.clkr = {
104024d8fba4SKumar Gala 		.enable_reg = 0x29c0,
104124d8fba4SKumar Gala 		.enable_mask = BIT(4),
104224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
104324d8fba4SKumar Gala 			.name = "gsbi1_h_clk",
104424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
104524d8fba4SKumar Gala 		},
104624d8fba4SKumar Gala 	},
104724d8fba4SKumar Gala };
104824d8fba4SKumar Gala 
104924d8fba4SKumar Gala static struct clk_branch gsbi2_h_clk = {
105024d8fba4SKumar Gala 	.hwcg_reg = 0x29e0,
105124d8fba4SKumar Gala 	.hwcg_bit = 6,
105224d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
105324d8fba4SKumar Gala 	.halt_bit = 9,
105424d8fba4SKumar Gala 	.clkr = {
105524d8fba4SKumar Gala 		.enable_reg = 0x29e0,
105624d8fba4SKumar Gala 		.enable_mask = BIT(4),
105724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
105824d8fba4SKumar Gala 			.name = "gsbi2_h_clk",
105924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
106024d8fba4SKumar Gala 		},
106124d8fba4SKumar Gala 	},
106224d8fba4SKumar Gala };
106324d8fba4SKumar Gala 
106424d8fba4SKumar Gala static struct clk_branch gsbi4_h_clk = {
106524d8fba4SKumar Gala 	.hwcg_reg = 0x2a20,
106624d8fba4SKumar Gala 	.hwcg_bit = 6,
106724d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
106824d8fba4SKumar Gala 	.halt_bit = 27,
106924d8fba4SKumar Gala 	.clkr = {
107024d8fba4SKumar Gala 		.enable_reg = 0x2a20,
107124d8fba4SKumar Gala 		.enable_mask = BIT(4),
107224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
107324d8fba4SKumar Gala 			.name = "gsbi4_h_clk",
107424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
107528aa450dSAnsuel Smith 			.flags = CLK_IGNORE_UNUSED,
107624d8fba4SKumar Gala 		},
107724d8fba4SKumar Gala 	},
107824d8fba4SKumar Gala };
107924d8fba4SKumar Gala 
108024d8fba4SKumar Gala static struct clk_branch gsbi5_h_clk = {
108124d8fba4SKumar Gala 	.hwcg_reg = 0x2a40,
108224d8fba4SKumar Gala 	.hwcg_bit = 6,
108324d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
108424d8fba4SKumar Gala 	.halt_bit = 23,
108524d8fba4SKumar Gala 	.clkr = {
108624d8fba4SKumar Gala 		.enable_reg = 0x2a40,
108724d8fba4SKumar Gala 		.enable_mask = BIT(4),
108824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
108924d8fba4SKumar Gala 			.name = "gsbi5_h_clk",
109024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
109124d8fba4SKumar Gala 		},
109224d8fba4SKumar Gala 	},
109324d8fba4SKumar Gala };
109424d8fba4SKumar Gala 
109524d8fba4SKumar Gala static struct clk_branch gsbi6_h_clk = {
109624d8fba4SKumar Gala 	.hwcg_reg = 0x2a60,
109724d8fba4SKumar Gala 	.hwcg_bit = 6,
109824d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
109924d8fba4SKumar Gala 	.halt_bit = 19,
110024d8fba4SKumar Gala 	.clkr = {
110124d8fba4SKumar Gala 		.enable_reg = 0x2a60,
110224d8fba4SKumar Gala 		.enable_mask = BIT(4),
110324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
110424d8fba4SKumar Gala 			.name = "gsbi6_h_clk",
110524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
110624d8fba4SKumar Gala 		},
110724d8fba4SKumar Gala 	},
110824d8fba4SKumar Gala };
110924d8fba4SKumar Gala 
111024d8fba4SKumar Gala static struct clk_branch gsbi7_h_clk = {
111124d8fba4SKumar Gala 	.hwcg_reg = 0x2a80,
111224d8fba4SKumar Gala 	.hwcg_bit = 6,
111324d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
111424d8fba4SKumar Gala 	.halt_bit = 15,
111524d8fba4SKumar Gala 	.clkr = {
111624d8fba4SKumar Gala 		.enable_reg = 0x2a80,
111724d8fba4SKumar Gala 		.enable_mask = BIT(4),
111824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
111924d8fba4SKumar Gala 			.name = "gsbi7_h_clk",
112024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
112124d8fba4SKumar Gala 		},
112224d8fba4SKumar Gala 	},
112324d8fba4SKumar Gala };
112424d8fba4SKumar Gala 
112524d8fba4SKumar Gala static const struct freq_tbl clk_tbl_gp[] = {
112624d8fba4SKumar Gala 	{ 12500000, P_PXO,  2, 0, 0 },
112724d8fba4SKumar Gala 	{ 25000000, P_PXO,  1, 0, 0 },
112824d8fba4SKumar Gala 	{ 64000000, P_PLL8, 2, 1, 3 },
112924d8fba4SKumar Gala 	{ 76800000, P_PLL8, 1, 1, 5 },
113024d8fba4SKumar Gala 	{ 96000000, P_PLL8, 4, 0, 0 },
113124d8fba4SKumar Gala 	{ 128000000, P_PLL8, 3, 0, 0 },
113224d8fba4SKumar Gala 	{ 192000000, P_PLL8, 2, 0, 0 },
113324d8fba4SKumar Gala 	{ }
113424d8fba4SKumar Gala };
113524d8fba4SKumar Gala 
113624d8fba4SKumar Gala static struct clk_rcg gp0_src = {
113724d8fba4SKumar Gala 	.ns_reg = 0x2d24,
113824d8fba4SKumar Gala 	.md_reg = 0x2d00,
113924d8fba4SKumar Gala 	.mn = {
114024d8fba4SKumar Gala 		.mnctr_en_bit = 8,
114124d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
114224d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
114324d8fba4SKumar Gala 		.n_val_shift = 16,
114424d8fba4SKumar Gala 		.m_val_shift = 16,
114524d8fba4SKumar Gala 		.width = 8,
114624d8fba4SKumar Gala 	},
114724d8fba4SKumar Gala 	.p = {
114824d8fba4SKumar Gala 		.pre_div_shift = 3,
114924d8fba4SKumar Gala 		.pre_div_width = 2,
115024d8fba4SKumar Gala 	},
115124d8fba4SKumar Gala 	.s = {
115224d8fba4SKumar Gala 		.src_sel_shift = 0,
115324d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_cxo_map,
115424d8fba4SKumar Gala 	},
115524d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gp,
115624d8fba4SKumar Gala 	.clkr = {
115724d8fba4SKumar Gala 		.enable_reg = 0x2d24,
115824d8fba4SKumar Gala 		.enable_mask = BIT(11),
115924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
116024d8fba4SKumar Gala 			.name = "gp0_src",
1161cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_cxo,
1162a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
116324d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
116424d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
116524d8fba4SKumar Gala 		},
116624d8fba4SKumar Gala 	}
116724d8fba4SKumar Gala };
116824d8fba4SKumar Gala 
116924d8fba4SKumar Gala static struct clk_branch gp0_clk = {
117024d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
117124d8fba4SKumar Gala 	.halt_bit = 7,
117224d8fba4SKumar Gala 	.clkr = {
117324d8fba4SKumar Gala 		.enable_reg = 0x2d24,
117424d8fba4SKumar Gala 		.enable_mask = BIT(9),
117524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
117624d8fba4SKumar Gala 			.name = "gp0_clk",
1177cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1178cb02866fSAnsuel Smith 				&gp0_src.clkr.hw,
1179cb02866fSAnsuel Smith 			},
118024d8fba4SKumar Gala 			.num_parents = 1,
118124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
118224d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
118324d8fba4SKumar Gala 		},
118424d8fba4SKumar Gala 	},
118524d8fba4SKumar Gala };
118624d8fba4SKumar Gala 
118724d8fba4SKumar Gala static struct clk_rcg gp1_src = {
118824d8fba4SKumar Gala 	.ns_reg = 0x2d44,
118924d8fba4SKumar Gala 	.md_reg = 0x2d40,
119024d8fba4SKumar Gala 	.mn = {
119124d8fba4SKumar Gala 		.mnctr_en_bit = 8,
119224d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
119324d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
119424d8fba4SKumar Gala 		.n_val_shift = 16,
119524d8fba4SKumar Gala 		.m_val_shift = 16,
119624d8fba4SKumar Gala 		.width = 8,
119724d8fba4SKumar Gala 	},
119824d8fba4SKumar Gala 	.p = {
119924d8fba4SKumar Gala 		.pre_div_shift = 3,
120024d8fba4SKumar Gala 		.pre_div_width = 2,
120124d8fba4SKumar Gala 	},
120224d8fba4SKumar Gala 	.s = {
120324d8fba4SKumar Gala 		.src_sel_shift = 0,
120424d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_cxo_map,
120524d8fba4SKumar Gala 	},
120624d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gp,
120724d8fba4SKumar Gala 	.clkr = {
120824d8fba4SKumar Gala 		.enable_reg = 0x2d44,
120924d8fba4SKumar Gala 		.enable_mask = BIT(11),
121024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
121124d8fba4SKumar Gala 			.name = "gp1_src",
1212cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_cxo,
1213a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
121424d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
121524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
121624d8fba4SKumar Gala 		},
121724d8fba4SKumar Gala 	}
121824d8fba4SKumar Gala };
121924d8fba4SKumar Gala 
122024d8fba4SKumar Gala static struct clk_branch gp1_clk = {
122124d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
122224d8fba4SKumar Gala 	.halt_bit = 6,
122324d8fba4SKumar Gala 	.clkr = {
122424d8fba4SKumar Gala 		.enable_reg = 0x2d44,
122524d8fba4SKumar Gala 		.enable_mask = BIT(9),
122624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
122724d8fba4SKumar Gala 			.name = "gp1_clk",
1228cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1229cb02866fSAnsuel Smith 				&gp1_src.clkr.hw,
1230cb02866fSAnsuel Smith 			},
123124d8fba4SKumar Gala 			.num_parents = 1,
123224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
123324d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
123424d8fba4SKumar Gala 		},
123524d8fba4SKumar Gala 	},
123624d8fba4SKumar Gala };
123724d8fba4SKumar Gala 
123824d8fba4SKumar Gala static struct clk_rcg gp2_src = {
123924d8fba4SKumar Gala 	.ns_reg = 0x2d64,
124024d8fba4SKumar Gala 	.md_reg = 0x2d60,
124124d8fba4SKumar Gala 	.mn = {
124224d8fba4SKumar Gala 		.mnctr_en_bit = 8,
124324d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
124424d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
124524d8fba4SKumar Gala 		.n_val_shift = 16,
124624d8fba4SKumar Gala 		.m_val_shift = 16,
124724d8fba4SKumar Gala 		.width = 8,
124824d8fba4SKumar Gala 	},
124924d8fba4SKumar Gala 	.p = {
125024d8fba4SKumar Gala 		.pre_div_shift = 3,
125124d8fba4SKumar Gala 		.pre_div_width = 2,
125224d8fba4SKumar Gala 	},
125324d8fba4SKumar Gala 	.s = {
125424d8fba4SKumar Gala 		.src_sel_shift = 0,
125524d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_cxo_map,
125624d8fba4SKumar Gala 	},
125724d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gp,
125824d8fba4SKumar Gala 	.clkr = {
125924d8fba4SKumar Gala 		.enable_reg = 0x2d64,
126024d8fba4SKumar Gala 		.enable_mask = BIT(11),
126124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
126224d8fba4SKumar Gala 			.name = "gp2_src",
1263cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_cxo,
1264a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
126524d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
126624d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
126724d8fba4SKumar Gala 		},
126824d8fba4SKumar Gala 	}
126924d8fba4SKumar Gala };
127024d8fba4SKumar Gala 
127124d8fba4SKumar Gala static struct clk_branch gp2_clk = {
127224d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
127324d8fba4SKumar Gala 	.halt_bit = 5,
127424d8fba4SKumar Gala 	.clkr = {
127524d8fba4SKumar Gala 		.enable_reg = 0x2d64,
127624d8fba4SKumar Gala 		.enable_mask = BIT(9),
127724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
127824d8fba4SKumar Gala 			.name = "gp2_clk",
1279cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1280cb02866fSAnsuel Smith 				&gp2_src.clkr.hw,
1281cb02866fSAnsuel Smith 			},
128224d8fba4SKumar Gala 			.num_parents = 1,
128324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
128424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
128524d8fba4SKumar Gala 		},
128624d8fba4SKumar Gala 	},
128724d8fba4SKumar Gala };
128824d8fba4SKumar Gala 
128924d8fba4SKumar Gala static struct clk_branch pmem_clk = {
129024d8fba4SKumar Gala 	.hwcg_reg = 0x25a0,
129124d8fba4SKumar Gala 	.hwcg_bit = 6,
129224d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
129324d8fba4SKumar Gala 	.halt_bit = 20,
129424d8fba4SKumar Gala 	.clkr = {
129524d8fba4SKumar Gala 		.enable_reg = 0x25a0,
129624d8fba4SKumar Gala 		.enable_mask = BIT(4),
129724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
129824d8fba4SKumar Gala 			.name = "pmem_clk",
129924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
130024d8fba4SKumar Gala 		},
130124d8fba4SKumar Gala 	},
130224d8fba4SKumar Gala };
130324d8fba4SKumar Gala 
130424d8fba4SKumar Gala static struct clk_rcg prng_src = {
130524d8fba4SKumar Gala 	.ns_reg = 0x2e80,
130624d8fba4SKumar Gala 	.p = {
130724d8fba4SKumar Gala 		.pre_div_shift = 3,
130824d8fba4SKumar Gala 		.pre_div_width = 4,
130924d8fba4SKumar Gala 	},
131024d8fba4SKumar Gala 	.s = {
131124d8fba4SKumar Gala 		.src_sel_shift = 0,
131224d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
131324d8fba4SKumar Gala 	},
131424d8fba4SKumar Gala 	.clkr = {
13151aec193eSAbhishek Sahu 		.enable_reg = 0x2e80,
13161aec193eSAbhishek Sahu 		.enable_mask = BIT(11),
131724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
131824d8fba4SKumar Gala 			.name = "prng_src",
1319cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1320a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
132124d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
132224d8fba4SKumar Gala 		},
132324d8fba4SKumar Gala 	},
132424d8fba4SKumar Gala };
132524d8fba4SKumar Gala 
132624d8fba4SKumar Gala static struct clk_branch prng_clk = {
132724d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
132824d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
132924d8fba4SKumar Gala 	.halt_bit = 10,
133024d8fba4SKumar Gala 	.clkr = {
133124d8fba4SKumar Gala 		.enable_reg = 0x3080,
133224d8fba4SKumar Gala 		.enable_mask = BIT(10),
133324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
133424d8fba4SKumar Gala 			.name = "prng_clk",
1335cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1336cb02866fSAnsuel Smith 				&prng_src.clkr.hw,
1337cb02866fSAnsuel Smith 			},
133824d8fba4SKumar Gala 			.num_parents = 1,
133924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
134024d8fba4SKumar Gala 		},
134124d8fba4SKumar Gala 	},
134224d8fba4SKumar Gala };
134324d8fba4SKumar Gala 
134424d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sdc[] = {
1345d8210e28SStephen Boyd 	{    200000, P_PXO,   2, 2, 125 },
134624d8fba4SKumar Gala 	{    400000, P_PLL8,  4, 1, 240 },
134724d8fba4SKumar Gala 	{  16000000, P_PLL8,  4, 1,   6 },
134824d8fba4SKumar Gala 	{  17070000, P_PLL8,  1, 2,  45 },
134924d8fba4SKumar Gala 	{  20210000, P_PLL8,  1, 1,  19 },
135024d8fba4SKumar Gala 	{  24000000, P_PLL8,  4, 1,   4 },
135124d8fba4SKumar Gala 	{  48000000, P_PLL8,  4, 1,   2 },
13527e726f34SAnsuel Smith 	{  51200000, P_PLL8,  1, 2,  15 },
135324d8fba4SKumar Gala 	{  64000000, P_PLL8,  3, 1,   2 },
135424d8fba4SKumar Gala 	{  96000000, P_PLL8,  4, 0,   0 },
135524d8fba4SKumar Gala 	{ 192000000, P_PLL8,  2, 0,   0 },
135624d8fba4SKumar Gala 	{ }
135724d8fba4SKumar Gala };
135824d8fba4SKumar Gala 
135924d8fba4SKumar Gala static struct clk_rcg sdc1_src = {
136024d8fba4SKumar Gala 	.ns_reg = 0x282c,
136124d8fba4SKumar Gala 	.md_reg = 0x2828,
136224d8fba4SKumar Gala 	.mn = {
136324d8fba4SKumar Gala 		.mnctr_en_bit = 8,
136424d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
136524d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
136624d8fba4SKumar Gala 		.n_val_shift = 16,
136724d8fba4SKumar Gala 		.m_val_shift = 16,
136824d8fba4SKumar Gala 		.width = 8,
136924d8fba4SKumar Gala 	},
137024d8fba4SKumar Gala 	.p = {
137124d8fba4SKumar Gala 		.pre_div_shift = 3,
137224d8fba4SKumar Gala 		.pre_div_width = 2,
137324d8fba4SKumar Gala 	},
137424d8fba4SKumar Gala 	.s = {
137524d8fba4SKumar Gala 		.src_sel_shift = 0,
137624d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
137724d8fba4SKumar Gala 	},
137824d8fba4SKumar Gala 	.freq_tbl = clk_tbl_sdc,
137924d8fba4SKumar Gala 	.clkr = {
138024d8fba4SKumar Gala 		.enable_reg = 0x282c,
138124d8fba4SKumar Gala 		.enable_mask = BIT(11),
138224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
138324d8fba4SKumar Gala 			.name = "sdc1_src",
1384cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1385a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
13867e726f34SAnsuel Smith 			.ops = &clk_rcg_floor_ops,
138724d8fba4SKumar Gala 		},
138824d8fba4SKumar Gala 	}
138924d8fba4SKumar Gala };
139024d8fba4SKumar Gala 
139124d8fba4SKumar Gala static struct clk_branch sdc1_clk = {
139224d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
139324d8fba4SKumar Gala 	.halt_bit = 6,
139424d8fba4SKumar Gala 	.clkr = {
139524d8fba4SKumar Gala 		.enable_reg = 0x282c,
139624d8fba4SKumar Gala 		.enable_mask = BIT(9),
139724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
139824d8fba4SKumar Gala 			.name = "sdc1_clk",
1399cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1400cb02866fSAnsuel Smith 				&sdc1_src.clkr.hw,
1401cb02866fSAnsuel Smith 			},
140224d8fba4SKumar Gala 			.num_parents = 1,
140324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
140424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
140524d8fba4SKumar Gala 		},
140624d8fba4SKumar Gala 	},
140724d8fba4SKumar Gala };
140824d8fba4SKumar Gala 
140924d8fba4SKumar Gala static struct clk_rcg sdc3_src = {
141024d8fba4SKumar Gala 	.ns_reg = 0x286c,
141124d8fba4SKumar Gala 	.md_reg = 0x2868,
141224d8fba4SKumar Gala 	.mn = {
141324d8fba4SKumar Gala 		.mnctr_en_bit = 8,
141424d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
141524d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
141624d8fba4SKumar Gala 		.n_val_shift = 16,
141724d8fba4SKumar Gala 		.m_val_shift = 16,
141824d8fba4SKumar Gala 		.width = 8,
141924d8fba4SKumar Gala 	},
142024d8fba4SKumar Gala 	.p = {
142124d8fba4SKumar Gala 		.pre_div_shift = 3,
142224d8fba4SKumar Gala 		.pre_div_width = 2,
142324d8fba4SKumar Gala 	},
142424d8fba4SKumar Gala 	.s = {
142524d8fba4SKumar Gala 		.src_sel_shift = 0,
142624d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
142724d8fba4SKumar Gala 	},
142824d8fba4SKumar Gala 	.freq_tbl = clk_tbl_sdc,
142924d8fba4SKumar Gala 	.clkr = {
143024d8fba4SKumar Gala 		.enable_reg = 0x286c,
143124d8fba4SKumar Gala 		.enable_mask = BIT(11),
143224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
143324d8fba4SKumar Gala 			.name = "sdc3_src",
1434cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1435a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
143624d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
143724d8fba4SKumar Gala 		},
143824d8fba4SKumar Gala 	}
143924d8fba4SKumar Gala };
144024d8fba4SKumar Gala 
144124d8fba4SKumar Gala static struct clk_branch sdc3_clk = {
144224d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
144324d8fba4SKumar Gala 	.halt_bit = 4,
144424d8fba4SKumar Gala 	.clkr = {
144524d8fba4SKumar Gala 		.enable_reg = 0x286c,
144624d8fba4SKumar Gala 		.enable_mask = BIT(9),
144724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
144824d8fba4SKumar Gala 			.name = "sdc3_clk",
1449cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1450cb02866fSAnsuel Smith 				&sdc3_src.clkr.hw,
1451cb02866fSAnsuel Smith 			},
145224d8fba4SKumar Gala 			.num_parents = 1,
145324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
145424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
145524d8fba4SKumar Gala 		},
145624d8fba4SKumar Gala 	},
145724d8fba4SKumar Gala };
145824d8fba4SKumar Gala 
145924d8fba4SKumar Gala static struct clk_branch sdc1_h_clk = {
146024d8fba4SKumar Gala 	.hwcg_reg = 0x2820,
146124d8fba4SKumar Gala 	.hwcg_bit = 6,
146224d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
146324d8fba4SKumar Gala 	.halt_bit = 11,
146424d8fba4SKumar Gala 	.clkr = {
146524d8fba4SKumar Gala 		.enable_reg = 0x2820,
146624d8fba4SKumar Gala 		.enable_mask = BIT(4),
146724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
146824d8fba4SKumar Gala 			.name = "sdc1_h_clk",
146924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
147024d8fba4SKumar Gala 		},
147124d8fba4SKumar Gala 	},
147224d8fba4SKumar Gala };
147324d8fba4SKumar Gala 
147424d8fba4SKumar Gala static struct clk_branch sdc3_h_clk = {
147524d8fba4SKumar Gala 	.hwcg_reg = 0x2860,
147624d8fba4SKumar Gala 	.hwcg_bit = 6,
147724d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
147824d8fba4SKumar Gala 	.halt_bit = 9,
147924d8fba4SKumar Gala 	.clkr = {
148024d8fba4SKumar Gala 		.enable_reg = 0x2860,
148124d8fba4SKumar Gala 		.enable_mask = BIT(4),
148224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
148324d8fba4SKumar Gala 			.name = "sdc3_h_clk",
148424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
148524d8fba4SKumar Gala 		},
148624d8fba4SKumar Gala 	},
148724d8fba4SKumar Gala };
148824d8fba4SKumar Gala 
148924d8fba4SKumar Gala static const struct freq_tbl clk_tbl_tsif_ref[] = {
149024d8fba4SKumar Gala 	{ 105000, P_PXO,  1, 1, 256 },
149124d8fba4SKumar Gala 	{ }
149224d8fba4SKumar Gala };
149324d8fba4SKumar Gala 
149424d8fba4SKumar Gala static struct clk_rcg tsif_ref_src = {
149524d8fba4SKumar Gala 	.ns_reg = 0x2710,
149624d8fba4SKumar Gala 	.md_reg = 0x270c,
149724d8fba4SKumar Gala 	.mn = {
149824d8fba4SKumar Gala 		.mnctr_en_bit = 8,
149924d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
150024d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
150124d8fba4SKumar Gala 		.n_val_shift = 16,
150224d8fba4SKumar Gala 		.m_val_shift = 16,
150324d8fba4SKumar Gala 		.width = 16,
150424d8fba4SKumar Gala 	},
150524d8fba4SKumar Gala 	.p = {
150624d8fba4SKumar Gala 		.pre_div_shift = 3,
150724d8fba4SKumar Gala 		.pre_div_width = 2,
150824d8fba4SKumar Gala 	},
150924d8fba4SKumar Gala 	.s = {
151024d8fba4SKumar Gala 		.src_sel_shift = 0,
151124d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
151224d8fba4SKumar Gala 	},
151324d8fba4SKumar Gala 	.freq_tbl = clk_tbl_tsif_ref,
151424d8fba4SKumar Gala 	.clkr = {
151524d8fba4SKumar Gala 		.enable_reg = 0x2710,
151624d8fba4SKumar Gala 		.enable_mask = BIT(11),
151724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
151824d8fba4SKumar Gala 			.name = "tsif_ref_src",
1519cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1520a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
152124d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
152224d8fba4SKumar Gala 		},
152324d8fba4SKumar Gala 	}
152424d8fba4SKumar Gala };
152524d8fba4SKumar Gala 
152624d8fba4SKumar Gala static struct clk_branch tsif_ref_clk = {
152724d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
152824d8fba4SKumar Gala 	.halt_bit = 5,
152924d8fba4SKumar Gala 	.clkr = {
153024d8fba4SKumar Gala 		.enable_reg = 0x2710,
153124d8fba4SKumar Gala 		.enable_mask = BIT(9),
153224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
153324d8fba4SKumar Gala 			.name = "tsif_ref_clk",
1534cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1535cb02866fSAnsuel Smith 				&tsif_ref_src.clkr.hw,
1536cb02866fSAnsuel Smith 			},
153724d8fba4SKumar Gala 			.num_parents = 1,
153824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
153924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
154024d8fba4SKumar Gala 		},
154124d8fba4SKumar Gala 	},
154224d8fba4SKumar Gala };
154324d8fba4SKumar Gala 
154424d8fba4SKumar Gala static struct clk_branch tsif_h_clk = {
154524d8fba4SKumar Gala 	.hwcg_reg = 0x2700,
154624d8fba4SKumar Gala 	.hwcg_bit = 6,
154724d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
154824d8fba4SKumar Gala 	.halt_bit = 7,
154924d8fba4SKumar Gala 	.clkr = {
155024d8fba4SKumar Gala 		.enable_reg = 0x2700,
155124d8fba4SKumar Gala 		.enable_mask = BIT(4),
155224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
155324d8fba4SKumar Gala 			.name = "tsif_h_clk",
155424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
155524d8fba4SKumar Gala 		},
155624d8fba4SKumar Gala 	},
155724d8fba4SKumar Gala };
155824d8fba4SKumar Gala 
155924d8fba4SKumar Gala static struct clk_branch dma_bam_h_clk = {
156024d8fba4SKumar Gala 	.hwcg_reg = 0x25c0,
156124d8fba4SKumar Gala 	.hwcg_bit = 6,
156224d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
156324d8fba4SKumar Gala 	.halt_bit = 12,
156424d8fba4SKumar Gala 	.clkr = {
156524d8fba4SKumar Gala 		.enable_reg = 0x25c0,
156624d8fba4SKumar Gala 		.enable_mask = BIT(4),
156724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
156824d8fba4SKumar Gala 			.name = "dma_bam_h_clk",
156924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
157024d8fba4SKumar Gala 		},
157124d8fba4SKumar Gala 	},
157224d8fba4SKumar Gala };
157324d8fba4SKumar Gala 
157424d8fba4SKumar Gala static struct clk_branch adm0_clk = {
157524d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
157624d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
157724d8fba4SKumar Gala 	.halt_bit = 12,
157824d8fba4SKumar Gala 	.clkr = {
157924d8fba4SKumar Gala 		.enable_reg = 0x3080,
158024d8fba4SKumar Gala 		.enable_mask = BIT(2),
158124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
158224d8fba4SKumar Gala 			.name = "adm0_clk",
158324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
158424d8fba4SKumar Gala 		},
158524d8fba4SKumar Gala 	},
158624d8fba4SKumar Gala };
158724d8fba4SKumar Gala 
158824d8fba4SKumar Gala static struct clk_branch adm0_pbus_clk = {
158924d8fba4SKumar Gala 	.hwcg_reg = 0x2208,
159024d8fba4SKumar Gala 	.hwcg_bit = 6,
159124d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
159224d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
159324d8fba4SKumar Gala 	.halt_bit = 11,
159424d8fba4SKumar Gala 	.clkr = {
159524d8fba4SKumar Gala 		.enable_reg = 0x3080,
159624d8fba4SKumar Gala 		.enable_mask = BIT(3),
159724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
159824d8fba4SKumar Gala 			.name = "adm0_pbus_clk",
159924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
160024d8fba4SKumar Gala 		},
160124d8fba4SKumar Gala 	},
160224d8fba4SKumar Gala };
160324d8fba4SKumar Gala 
160424d8fba4SKumar Gala static struct clk_branch pmic_arb0_h_clk = {
160524d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
160624d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
160724d8fba4SKumar Gala 	.halt_bit = 22,
160824d8fba4SKumar Gala 	.clkr = {
160924d8fba4SKumar Gala 		.enable_reg = 0x3080,
161024d8fba4SKumar Gala 		.enable_mask = BIT(8),
161124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
161224d8fba4SKumar Gala 			.name = "pmic_arb0_h_clk",
161324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
161424d8fba4SKumar Gala 		},
161524d8fba4SKumar Gala 	},
161624d8fba4SKumar Gala };
161724d8fba4SKumar Gala 
161824d8fba4SKumar Gala static struct clk_branch pmic_arb1_h_clk = {
161924d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
162024d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
162124d8fba4SKumar Gala 	.halt_bit = 21,
162224d8fba4SKumar Gala 	.clkr = {
162324d8fba4SKumar Gala 		.enable_reg = 0x3080,
162424d8fba4SKumar Gala 		.enable_mask = BIT(9),
162524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
162624d8fba4SKumar Gala 			.name = "pmic_arb1_h_clk",
162724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
162824d8fba4SKumar Gala 		},
162924d8fba4SKumar Gala 	},
163024d8fba4SKumar Gala };
163124d8fba4SKumar Gala 
163224d8fba4SKumar Gala static struct clk_branch pmic_ssbi2_clk = {
163324d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
163424d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
163524d8fba4SKumar Gala 	.halt_bit = 23,
163624d8fba4SKumar Gala 	.clkr = {
163724d8fba4SKumar Gala 		.enable_reg = 0x3080,
163824d8fba4SKumar Gala 		.enable_mask = BIT(7),
163924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
164024d8fba4SKumar Gala 			.name = "pmic_ssbi2_clk",
164124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
164224d8fba4SKumar Gala 		},
164324d8fba4SKumar Gala 	},
164424d8fba4SKumar Gala };
164524d8fba4SKumar Gala 
164624d8fba4SKumar Gala static struct clk_branch rpm_msg_ram_h_clk = {
164724d8fba4SKumar Gala 	.hwcg_reg = 0x27e0,
164824d8fba4SKumar Gala 	.hwcg_bit = 6,
164924d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
165024d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
165124d8fba4SKumar Gala 	.halt_bit = 12,
165224d8fba4SKumar Gala 	.clkr = {
165324d8fba4SKumar Gala 		.enable_reg = 0x3080,
165424d8fba4SKumar Gala 		.enable_mask = BIT(6),
165524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
165624d8fba4SKumar Gala 			.name = "rpm_msg_ram_h_clk",
165724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
165824d8fba4SKumar Gala 		},
165924d8fba4SKumar Gala 	},
166024d8fba4SKumar Gala };
166124d8fba4SKumar Gala 
166224d8fba4SKumar Gala static const struct freq_tbl clk_tbl_pcie_ref[] = {
166324d8fba4SKumar Gala 	{ 100000000, P_PLL3,  12, 0, 0 },
166424d8fba4SKumar Gala 	{ }
166524d8fba4SKumar Gala };
166624d8fba4SKumar Gala 
166724d8fba4SKumar Gala static struct clk_rcg pcie_ref_src = {
166824d8fba4SKumar Gala 	.ns_reg = 0x3860,
166924d8fba4SKumar Gala 	.p = {
167024d8fba4SKumar Gala 		.pre_div_shift = 3,
167124d8fba4SKumar Gala 		.pre_div_width = 4,
167224d8fba4SKumar Gala 	},
167324d8fba4SKumar Gala 	.s = {
167424d8fba4SKumar Gala 		.src_sel_shift = 0,
167524d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_map,
167624d8fba4SKumar Gala 	},
167724d8fba4SKumar Gala 	.freq_tbl = clk_tbl_pcie_ref,
167824d8fba4SKumar Gala 	.clkr = {
167924d8fba4SKumar Gala 		.enable_reg = 0x3860,
168024d8fba4SKumar Gala 		.enable_mask = BIT(11),
168124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
168224d8fba4SKumar Gala 			.name = "pcie_ref_src",
1683cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1684a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
168524d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
168624d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
168724d8fba4SKumar Gala 		},
168824d8fba4SKumar Gala 	},
168924d8fba4SKumar Gala };
169024d8fba4SKumar Gala 
169124d8fba4SKumar Gala static struct clk_branch pcie_ref_src_clk = {
169224d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
169324d8fba4SKumar Gala 	.halt_bit = 30,
169424d8fba4SKumar Gala 	.clkr = {
169524d8fba4SKumar Gala 		.enable_reg = 0x3860,
169624d8fba4SKumar Gala 		.enable_mask = BIT(9),
169724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
169824d8fba4SKumar Gala 			.name = "pcie_ref_src_clk",
1699cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1700cb02866fSAnsuel Smith 				&pcie_ref_src.clkr.hw,
1701cb02866fSAnsuel Smith 			},
170224d8fba4SKumar Gala 			.num_parents = 1,
170324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
170424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
170524d8fba4SKumar Gala 		},
170624d8fba4SKumar Gala 	},
170724d8fba4SKumar Gala };
170824d8fba4SKumar Gala 
170924d8fba4SKumar Gala static struct clk_branch pcie_a_clk = {
171024d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
171124d8fba4SKumar Gala 	.halt_bit = 13,
171224d8fba4SKumar Gala 	.clkr = {
171324d8fba4SKumar Gala 		.enable_reg = 0x22c0,
171424d8fba4SKumar Gala 		.enable_mask = BIT(4),
171524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
171624d8fba4SKumar Gala 			.name = "pcie_a_clk",
171724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
171824d8fba4SKumar Gala 		},
171924d8fba4SKumar Gala 	},
172024d8fba4SKumar Gala };
172124d8fba4SKumar Gala 
172224d8fba4SKumar Gala static struct clk_branch pcie_aux_clk = {
172324d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
172424d8fba4SKumar Gala 	.halt_bit = 31,
172524d8fba4SKumar Gala 	.clkr = {
172624d8fba4SKumar Gala 		.enable_reg = 0x22c8,
172724d8fba4SKumar Gala 		.enable_mask = BIT(4),
172824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
172924d8fba4SKumar Gala 			.name = "pcie_aux_clk",
173024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
173124d8fba4SKumar Gala 		},
173224d8fba4SKumar Gala 	},
173324d8fba4SKumar Gala };
173424d8fba4SKumar Gala 
173524d8fba4SKumar Gala static struct clk_branch pcie_h_clk = {
173624d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
173724d8fba4SKumar Gala 	.halt_bit = 8,
173824d8fba4SKumar Gala 	.clkr = {
173924d8fba4SKumar Gala 		.enable_reg = 0x22cc,
174024d8fba4SKumar Gala 		.enable_mask = BIT(4),
174124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
174224d8fba4SKumar Gala 			.name = "pcie_h_clk",
174324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
174424d8fba4SKumar Gala 		},
174524d8fba4SKumar Gala 	},
174624d8fba4SKumar Gala };
174724d8fba4SKumar Gala 
174824d8fba4SKumar Gala static struct clk_branch pcie_phy_clk = {
174924d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
175024d8fba4SKumar Gala 	.halt_bit = 29,
175124d8fba4SKumar Gala 	.clkr = {
175224d8fba4SKumar Gala 		.enable_reg = 0x22d0,
175324d8fba4SKumar Gala 		.enable_mask = BIT(4),
175424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
175524d8fba4SKumar Gala 			.name = "pcie_phy_clk",
175624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
175724d8fba4SKumar Gala 		},
175824d8fba4SKumar Gala 	},
175924d8fba4SKumar Gala };
176024d8fba4SKumar Gala 
176124d8fba4SKumar Gala static struct clk_rcg pcie1_ref_src = {
176224d8fba4SKumar Gala 	.ns_reg = 0x3aa0,
176324d8fba4SKumar Gala 	.p = {
176424d8fba4SKumar Gala 		.pre_div_shift = 3,
176524d8fba4SKumar Gala 		.pre_div_width = 4,
176624d8fba4SKumar Gala 	},
176724d8fba4SKumar Gala 	.s = {
176824d8fba4SKumar Gala 		.src_sel_shift = 0,
176924d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_map,
177024d8fba4SKumar Gala 	},
177124d8fba4SKumar Gala 	.freq_tbl = clk_tbl_pcie_ref,
177224d8fba4SKumar Gala 	.clkr = {
177324d8fba4SKumar Gala 		.enable_reg = 0x3aa0,
177424d8fba4SKumar Gala 		.enable_mask = BIT(11),
177524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
177624d8fba4SKumar Gala 			.name = "pcie1_ref_src",
1777cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1778a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
177924d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
178024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
178124d8fba4SKumar Gala 		},
178224d8fba4SKumar Gala 	},
178324d8fba4SKumar Gala };
178424d8fba4SKumar Gala 
178524d8fba4SKumar Gala static struct clk_branch pcie1_ref_src_clk = {
178624d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
178724d8fba4SKumar Gala 	.halt_bit = 27,
178824d8fba4SKumar Gala 	.clkr = {
178924d8fba4SKumar Gala 		.enable_reg = 0x3aa0,
179024d8fba4SKumar Gala 		.enable_mask = BIT(9),
179124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
179224d8fba4SKumar Gala 			.name = "pcie1_ref_src_clk",
1793cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1794cb02866fSAnsuel Smith 				&pcie1_ref_src.clkr.hw,
1795cb02866fSAnsuel Smith 			},
179624d8fba4SKumar Gala 			.num_parents = 1,
179724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
179824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
179924d8fba4SKumar Gala 		},
180024d8fba4SKumar Gala 	},
180124d8fba4SKumar Gala };
180224d8fba4SKumar Gala 
180324d8fba4SKumar Gala static struct clk_branch pcie1_a_clk = {
180424d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
180524d8fba4SKumar Gala 	.halt_bit = 10,
180624d8fba4SKumar Gala 	.clkr = {
180724d8fba4SKumar Gala 		.enable_reg = 0x3a80,
180824d8fba4SKumar Gala 		.enable_mask = BIT(4),
180924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
181024d8fba4SKumar Gala 			.name = "pcie1_a_clk",
181124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
181224d8fba4SKumar Gala 		},
181324d8fba4SKumar Gala 	},
181424d8fba4SKumar Gala };
181524d8fba4SKumar Gala 
181624d8fba4SKumar Gala static struct clk_branch pcie1_aux_clk = {
181724d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
181824d8fba4SKumar Gala 	.halt_bit = 28,
181924d8fba4SKumar Gala 	.clkr = {
182024d8fba4SKumar Gala 		.enable_reg = 0x3a88,
182124d8fba4SKumar Gala 		.enable_mask = BIT(4),
182224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
182324d8fba4SKumar Gala 			.name = "pcie1_aux_clk",
182424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
182524d8fba4SKumar Gala 		},
182624d8fba4SKumar Gala 	},
182724d8fba4SKumar Gala };
182824d8fba4SKumar Gala 
182924d8fba4SKumar Gala static struct clk_branch pcie1_h_clk = {
183024d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
183124d8fba4SKumar Gala 	.halt_bit = 9,
183224d8fba4SKumar Gala 	.clkr = {
183324d8fba4SKumar Gala 		.enable_reg = 0x3a8c,
183424d8fba4SKumar Gala 		.enable_mask = BIT(4),
183524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
183624d8fba4SKumar Gala 			.name = "pcie1_h_clk",
183724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
183824d8fba4SKumar Gala 		},
183924d8fba4SKumar Gala 	},
184024d8fba4SKumar Gala };
184124d8fba4SKumar Gala 
184224d8fba4SKumar Gala static struct clk_branch pcie1_phy_clk = {
184324d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
184424d8fba4SKumar Gala 	.halt_bit = 26,
184524d8fba4SKumar Gala 	.clkr = {
184624d8fba4SKumar Gala 		.enable_reg = 0x3a90,
184724d8fba4SKumar Gala 		.enable_mask = BIT(4),
184824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
184924d8fba4SKumar Gala 			.name = "pcie1_phy_clk",
185024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
185124d8fba4SKumar Gala 		},
185224d8fba4SKumar Gala 	},
185324d8fba4SKumar Gala };
185424d8fba4SKumar Gala 
185524d8fba4SKumar Gala static struct clk_rcg pcie2_ref_src = {
185624d8fba4SKumar Gala 	.ns_reg = 0x3ae0,
185724d8fba4SKumar Gala 	.p = {
185824d8fba4SKumar Gala 		.pre_div_shift = 3,
185924d8fba4SKumar Gala 		.pre_div_width = 4,
186024d8fba4SKumar Gala 	},
186124d8fba4SKumar Gala 	.s = {
186224d8fba4SKumar Gala 		.src_sel_shift = 0,
186324d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_map,
186424d8fba4SKumar Gala 	},
186524d8fba4SKumar Gala 	.freq_tbl = clk_tbl_pcie_ref,
186624d8fba4SKumar Gala 	.clkr = {
186724d8fba4SKumar Gala 		.enable_reg = 0x3ae0,
186824d8fba4SKumar Gala 		.enable_mask = BIT(11),
186924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
187024d8fba4SKumar Gala 			.name = "pcie2_ref_src",
1871cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1872a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
187324d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
187424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
187524d8fba4SKumar Gala 		},
187624d8fba4SKumar Gala 	},
187724d8fba4SKumar Gala };
187824d8fba4SKumar Gala 
187924d8fba4SKumar Gala static struct clk_branch pcie2_ref_src_clk = {
188024d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
188124d8fba4SKumar Gala 	.halt_bit = 24,
188224d8fba4SKumar Gala 	.clkr = {
188324d8fba4SKumar Gala 		.enable_reg = 0x3ae0,
188424d8fba4SKumar Gala 		.enable_mask = BIT(9),
188524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
188624d8fba4SKumar Gala 			.name = "pcie2_ref_src_clk",
1887cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1888cb02866fSAnsuel Smith 				&pcie2_ref_src.clkr.hw,
1889cb02866fSAnsuel Smith 			},
189024d8fba4SKumar Gala 			.num_parents = 1,
189124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
189224d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
189324d8fba4SKumar Gala 		},
189424d8fba4SKumar Gala 	},
189524d8fba4SKumar Gala };
189624d8fba4SKumar Gala 
189724d8fba4SKumar Gala static struct clk_branch pcie2_a_clk = {
189824d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
189924d8fba4SKumar Gala 	.halt_bit = 9,
190024d8fba4SKumar Gala 	.clkr = {
190124d8fba4SKumar Gala 		.enable_reg = 0x3ac0,
190224d8fba4SKumar Gala 		.enable_mask = BIT(4),
190324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
190424d8fba4SKumar Gala 			.name = "pcie2_a_clk",
190524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
190624d8fba4SKumar Gala 		},
190724d8fba4SKumar Gala 	},
190824d8fba4SKumar Gala };
190924d8fba4SKumar Gala 
191024d8fba4SKumar Gala static struct clk_branch pcie2_aux_clk = {
191124d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
191224d8fba4SKumar Gala 	.halt_bit = 25,
191324d8fba4SKumar Gala 	.clkr = {
191424d8fba4SKumar Gala 		.enable_reg = 0x3ac8,
191524d8fba4SKumar Gala 		.enable_mask = BIT(4),
191624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
191724d8fba4SKumar Gala 			.name = "pcie2_aux_clk",
191824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
191924d8fba4SKumar Gala 		},
192024d8fba4SKumar Gala 	},
192124d8fba4SKumar Gala };
192224d8fba4SKumar Gala 
192324d8fba4SKumar Gala static struct clk_branch pcie2_h_clk = {
192424d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
192524d8fba4SKumar Gala 	.halt_bit = 10,
192624d8fba4SKumar Gala 	.clkr = {
192724d8fba4SKumar Gala 		.enable_reg = 0x3acc,
192824d8fba4SKumar Gala 		.enable_mask = BIT(4),
192924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
193024d8fba4SKumar Gala 			.name = "pcie2_h_clk",
193124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
193224d8fba4SKumar Gala 		},
193324d8fba4SKumar Gala 	},
193424d8fba4SKumar Gala };
193524d8fba4SKumar Gala 
193624d8fba4SKumar Gala static struct clk_branch pcie2_phy_clk = {
193724d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
193824d8fba4SKumar Gala 	.halt_bit = 23,
193924d8fba4SKumar Gala 	.clkr = {
194024d8fba4SKumar Gala 		.enable_reg = 0x3ad0,
194124d8fba4SKumar Gala 		.enable_mask = BIT(4),
194224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
194324d8fba4SKumar Gala 			.name = "pcie2_phy_clk",
194424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
194524d8fba4SKumar Gala 		},
194624d8fba4SKumar Gala 	},
194724d8fba4SKumar Gala };
194824d8fba4SKumar Gala 
194924d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sata_ref[] = {
195024d8fba4SKumar Gala 	{ 100000000, P_PLL3,  12, 0, 0 },
195124d8fba4SKumar Gala 	{ }
195224d8fba4SKumar Gala };
195324d8fba4SKumar Gala 
195424d8fba4SKumar Gala static struct clk_rcg sata_ref_src = {
195524d8fba4SKumar Gala 	.ns_reg = 0x2c08,
195624d8fba4SKumar Gala 	.p = {
195724d8fba4SKumar Gala 		.pre_div_shift = 3,
195824d8fba4SKumar Gala 		.pre_div_width = 4,
195924d8fba4SKumar Gala 	},
196024d8fba4SKumar Gala 	.s = {
196124d8fba4SKumar Gala 		.src_sel_shift = 0,
196224d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_sata_map,
196324d8fba4SKumar Gala 	},
196424d8fba4SKumar Gala 	.freq_tbl = clk_tbl_sata_ref,
196524d8fba4SKumar Gala 	.clkr = {
196624d8fba4SKumar Gala 		.enable_reg = 0x2c08,
196724d8fba4SKumar Gala 		.enable_mask = BIT(7),
196824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
196924d8fba4SKumar Gala 			.name = "sata_ref_src",
1970cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1971a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
197224d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
197324d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
197424d8fba4SKumar Gala 		},
197524d8fba4SKumar Gala 	},
197624d8fba4SKumar Gala };
197724d8fba4SKumar Gala 
197824d8fba4SKumar Gala static struct clk_branch sata_rxoob_clk = {
197924d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
198024d8fba4SKumar Gala 	.halt_bit = 20,
198124d8fba4SKumar Gala 	.clkr = {
198224d8fba4SKumar Gala 		.enable_reg = 0x2c0c,
198324d8fba4SKumar Gala 		.enable_mask = BIT(4),
198424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
198524d8fba4SKumar Gala 			.name = "sata_rxoob_clk",
1986cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1987cb02866fSAnsuel Smith 				&sata_ref_src.clkr.hw,
1988cb02866fSAnsuel Smith 			},
198924d8fba4SKumar Gala 			.num_parents = 1,
199024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
199124d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
199224d8fba4SKumar Gala 		},
199324d8fba4SKumar Gala 	},
199424d8fba4SKumar Gala };
199524d8fba4SKumar Gala 
199624d8fba4SKumar Gala static struct clk_branch sata_pmalive_clk = {
199724d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
199824d8fba4SKumar Gala 	.halt_bit = 19,
199924d8fba4SKumar Gala 	.clkr = {
200024d8fba4SKumar Gala 		.enable_reg = 0x2c10,
200124d8fba4SKumar Gala 		.enable_mask = BIT(4),
200224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
200324d8fba4SKumar Gala 			.name = "sata_pmalive_clk",
2004cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2005cb02866fSAnsuel Smith 				&sata_ref_src.clkr.hw,
2006cb02866fSAnsuel Smith 			},
200724d8fba4SKumar Gala 			.num_parents = 1,
200824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
200924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
201024d8fba4SKumar Gala 		},
201124d8fba4SKumar Gala 	},
201224d8fba4SKumar Gala };
201324d8fba4SKumar Gala 
201424d8fba4SKumar Gala static struct clk_branch sata_phy_ref_clk = {
201524d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
201624d8fba4SKumar Gala 	.halt_bit = 18,
201724d8fba4SKumar Gala 	.clkr = {
201824d8fba4SKumar Gala 		.enable_reg = 0x2c14,
201924d8fba4SKumar Gala 		.enable_mask = BIT(4),
202024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
202124d8fba4SKumar Gala 			.name = "sata_phy_ref_clk",
2022cb02866fSAnsuel Smith 			.parent_data = gcc_pxo,
202324d8fba4SKumar Gala 			.num_parents = 1,
202424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
202524d8fba4SKumar Gala 		},
202624d8fba4SKumar Gala 	},
202724d8fba4SKumar Gala };
202824d8fba4SKumar Gala 
202924d8fba4SKumar Gala static struct clk_branch sata_a_clk = {
203024d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
203124d8fba4SKumar Gala 	.halt_bit = 12,
203224d8fba4SKumar Gala 	.clkr = {
203324d8fba4SKumar Gala 		.enable_reg = 0x2c20,
203424d8fba4SKumar Gala 		.enable_mask = BIT(4),
203524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
203624d8fba4SKumar Gala 			.name = "sata_a_clk",
203724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
203824d8fba4SKumar Gala 		},
203924d8fba4SKumar Gala 	},
204024d8fba4SKumar Gala };
204124d8fba4SKumar Gala 
204224d8fba4SKumar Gala static struct clk_branch sata_h_clk = {
204324d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
204424d8fba4SKumar Gala 	.halt_bit = 21,
204524d8fba4SKumar Gala 	.clkr = {
204624d8fba4SKumar Gala 		.enable_reg = 0x2c00,
204724d8fba4SKumar Gala 		.enable_mask = BIT(4),
204824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
204924d8fba4SKumar Gala 			.name = "sata_h_clk",
205024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
205124d8fba4SKumar Gala 		},
205224d8fba4SKumar Gala 	},
205324d8fba4SKumar Gala };
205424d8fba4SKumar Gala 
205524d8fba4SKumar Gala static struct clk_branch sfab_sata_s_h_clk = {
205624d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
205724d8fba4SKumar Gala 	.halt_bit = 14,
205824d8fba4SKumar Gala 	.clkr = {
205924d8fba4SKumar Gala 		.enable_reg = 0x2480,
206024d8fba4SKumar Gala 		.enable_mask = BIT(4),
206124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
206224d8fba4SKumar Gala 			.name = "sfab_sata_s_h_clk",
206324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
206424d8fba4SKumar Gala 		},
206524d8fba4SKumar Gala 	},
206624d8fba4SKumar Gala };
206724d8fba4SKumar Gala 
206824d8fba4SKumar Gala static struct clk_branch sata_phy_cfg_clk = {
206924d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
207024d8fba4SKumar Gala 	.halt_bit = 14,
207124d8fba4SKumar Gala 	.clkr = {
207224d8fba4SKumar Gala 		.enable_reg = 0x2c40,
207324d8fba4SKumar Gala 		.enable_mask = BIT(4),
207424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
207524d8fba4SKumar Gala 			.name = "sata_phy_cfg_clk",
207624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
207724d8fba4SKumar Gala 		},
207824d8fba4SKumar Gala 	},
207924d8fba4SKumar Gala };
208024d8fba4SKumar Gala 
208124d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_master[] = {
208224d8fba4SKumar Gala 	{ 125000000, P_PLL0,  1, 5, 32 },
208324d8fba4SKumar Gala 	{ }
208424d8fba4SKumar Gala };
208524d8fba4SKumar Gala 
208624d8fba4SKumar Gala static struct clk_rcg usb30_master_clk_src = {
208724d8fba4SKumar Gala 	.ns_reg = 0x3b2c,
208824d8fba4SKumar Gala 	.md_reg = 0x3b28,
208924d8fba4SKumar Gala 	.mn = {
209024d8fba4SKumar Gala 		.mnctr_en_bit = 8,
209124d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
209224d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
209324d8fba4SKumar Gala 		.n_val_shift = 16,
209424d8fba4SKumar Gala 		.m_val_shift = 16,
209524d8fba4SKumar Gala 		.width = 8,
209624d8fba4SKumar Gala 	},
209724d8fba4SKumar Gala 	.p = {
209824d8fba4SKumar Gala 		.pre_div_shift = 3,
209924d8fba4SKumar Gala 		.pre_div_width = 2,
210024d8fba4SKumar Gala 	},
210124d8fba4SKumar Gala 	.s = {
210224d8fba4SKumar Gala 		.src_sel_shift = 0,
2103e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
210424d8fba4SKumar Gala 	},
210524d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb30_master,
210624d8fba4SKumar Gala 	.clkr = {
210724d8fba4SKumar Gala 		.enable_reg = 0x3b2c,
210824d8fba4SKumar Gala 		.enable_mask = BIT(11),
210924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
211024d8fba4SKumar Gala 			.name = "usb30_master_ref_src",
2111cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2112a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
211324d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
211424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
211524d8fba4SKumar Gala 		},
211624d8fba4SKumar Gala 	},
211724d8fba4SKumar Gala };
211824d8fba4SKumar Gala 
211924d8fba4SKumar Gala static struct clk_branch usb30_0_branch_clk = {
212024d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
212124d8fba4SKumar Gala 	.halt_bit = 22,
212224d8fba4SKumar Gala 	.clkr = {
212324d8fba4SKumar Gala 		.enable_reg = 0x3b24,
212424d8fba4SKumar Gala 		.enable_mask = BIT(4),
212524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
212624d8fba4SKumar Gala 			.name = "usb30_0_branch_clk",
2127cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2128cb02866fSAnsuel Smith 				&usb30_master_clk_src.clkr.hw,
2129cb02866fSAnsuel Smith 			},
213024d8fba4SKumar Gala 			.num_parents = 1,
213124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
213224d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
213324d8fba4SKumar Gala 		},
213424d8fba4SKumar Gala 	},
213524d8fba4SKumar Gala };
213624d8fba4SKumar Gala 
213724d8fba4SKumar Gala static struct clk_branch usb30_1_branch_clk = {
213824d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
213924d8fba4SKumar Gala 	.halt_bit = 17,
214024d8fba4SKumar Gala 	.clkr = {
214124d8fba4SKumar Gala 		.enable_reg = 0x3b34,
214224d8fba4SKumar Gala 		.enable_mask = BIT(4),
214324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
214424d8fba4SKumar Gala 			.name = "usb30_1_branch_clk",
2145cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2146cb02866fSAnsuel Smith 				&usb30_master_clk_src.clkr.hw,
2147cb02866fSAnsuel Smith 			},
214824d8fba4SKumar Gala 			.num_parents = 1,
214924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
215024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
215124d8fba4SKumar Gala 		},
215224d8fba4SKumar Gala 	},
215324d8fba4SKumar Gala };
215424d8fba4SKumar Gala 
215524d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_utmi[] = {
215624d8fba4SKumar Gala 	{ 60000000, P_PLL8,  1, 5, 32 },
215724d8fba4SKumar Gala 	{ }
215824d8fba4SKumar Gala };
215924d8fba4SKumar Gala 
216024d8fba4SKumar Gala static struct clk_rcg usb30_utmi_clk = {
216124d8fba4SKumar Gala 	.ns_reg = 0x3b44,
216224d8fba4SKumar Gala 	.md_reg = 0x3b40,
216324d8fba4SKumar Gala 	.mn = {
216424d8fba4SKumar Gala 		.mnctr_en_bit = 8,
216524d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
216624d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
216724d8fba4SKumar Gala 		.n_val_shift = 16,
216824d8fba4SKumar Gala 		.m_val_shift = 16,
216924d8fba4SKumar Gala 		.width = 8,
217024d8fba4SKumar Gala 	},
217124d8fba4SKumar Gala 	.p = {
217224d8fba4SKumar Gala 		.pre_div_shift = 3,
217324d8fba4SKumar Gala 		.pre_div_width = 2,
217424d8fba4SKumar Gala 	},
217524d8fba4SKumar Gala 	.s = {
217624d8fba4SKumar Gala 		.src_sel_shift = 0,
2177e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
217824d8fba4SKumar Gala 	},
217924d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb30_utmi,
218024d8fba4SKumar Gala 	.clkr = {
218124d8fba4SKumar Gala 		.enable_reg = 0x3b44,
218224d8fba4SKumar Gala 		.enable_mask = BIT(11),
218324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
218424d8fba4SKumar Gala 			.name = "usb30_utmi_clk",
2185cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2186a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
218724d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
218824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
218924d8fba4SKumar Gala 		},
219024d8fba4SKumar Gala 	},
219124d8fba4SKumar Gala };
219224d8fba4SKumar Gala 
219324d8fba4SKumar Gala static struct clk_branch usb30_0_utmi_clk_ctl = {
219424d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
219524d8fba4SKumar Gala 	.halt_bit = 21,
219624d8fba4SKumar Gala 	.clkr = {
219724d8fba4SKumar Gala 		.enable_reg = 0x3b48,
219824d8fba4SKumar Gala 		.enable_mask = BIT(4),
219924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
220024d8fba4SKumar Gala 			.name = "usb30_0_utmi_clk_ctl",
2201cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2202cb02866fSAnsuel Smith 				&usb30_utmi_clk.clkr.hw,
2203cb02866fSAnsuel Smith 			},
220424d8fba4SKumar Gala 			.num_parents = 1,
220524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
220624d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
220724d8fba4SKumar Gala 		},
220824d8fba4SKumar Gala 	},
220924d8fba4SKumar Gala };
221024d8fba4SKumar Gala 
221124d8fba4SKumar Gala static struct clk_branch usb30_1_utmi_clk_ctl = {
221224d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
221324d8fba4SKumar Gala 	.halt_bit = 15,
221424d8fba4SKumar Gala 	.clkr = {
221524d8fba4SKumar Gala 		.enable_reg = 0x3b4c,
221624d8fba4SKumar Gala 		.enable_mask = BIT(4),
221724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
221824d8fba4SKumar Gala 			.name = "usb30_1_utmi_clk_ctl",
2219cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2220cb02866fSAnsuel Smith 				&usb30_utmi_clk.clkr.hw,
2221cb02866fSAnsuel Smith 			},
222224d8fba4SKumar Gala 			.num_parents = 1,
222324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
222424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
222524d8fba4SKumar Gala 		},
222624d8fba4SKumar Gala 	},
222724d8fba4SKumar Gala };
222824d8fba4SKumar Gala 
222924d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb[] = {
223024d8fba4SKumar Gala 	{ 60000000, P_PLL8,  1, 5, 32 },
223124d8fba4SKumar Gala 	{ }
223224d8fba4SKumar Gala };
223324d8fba4SKumar Gala 
223424d8fba4SKumar Gala static struct clk_rcg usb_hs1_xcvr_clk_src = {
223524d8fba4SKumar Gala 	.ns_reg = 0x290C,
223624d8fba4SKumar Gala 	.md_reg = 0x2908,
223724d8fba4SKumar Gala 	.mn = {
223824d8fba4SKumar Gala 		.mnctr_en_bit = 8,
223924d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
224024d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
224124d8fba4SKumar Gala 		.n_val_shift = 16,
224224d8fba4SKumar Gala 		.m_val_shift = 16,
224324d8fba4SKumar Gala 		.width = 8,
224424d8fba4SKumar Gala 	},
224524d8fba4SKumar Gala 	.p = {
224624d8fba4SKumar Gala 		.pre_div_shift = 3,
224724d8fba4SKumar Gala 		.pre_div_width = 2,
224824d8fba4SKumar Gala 	},
224924d8fba4SKumar Gala 	.s = {
225024d8fba4SKumar Gala 		.src_sel_shift = 0,
2251e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
225224d8fba4SKumar Gala 	},
225324d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb,
225424d8fba4SKumar Gala 	.clkr = {
225524d8fba4SKumar Gala 		.enable_reg = 0x2968,
225624d8fba4SKumar Gala 		.enable_mask = BIT(11),
225724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
225824d8fba4SKumar Gala 			.name = "usb_hs1_xcvr_src",
2259cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2260a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
226124d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
226224d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
226324d8fba4SKumar Gala 		},
226424d8fba4SKumar Gala 	},
226524d8fba4SKumar Gala };
226624d8fba4SKumar Gala 
226724d8fba4SKumar Gala static struct clk_branch usb_hs1_xcvr_clk = {
226824d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
226924d8fba4SKumar Gala 	.halt_bit = 17,
227024d8fba4SKumar Gala 	.clkr = {
227124d8fba4SKumar Gala 		.enable_reg = 0x290c,
227224d8fba4SKumar Gala 		.enable_mask = BIT(9),
227324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
227424d8fba4SKumar Gala 			.name = "usb_hs1_xcvr_clk",
2275cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2276cb02866fSAnsuel Smith 				&usb_hs1_xcvr_clk_src.clkr.hw,
2277cb02866fSAnsuel Smith 			},
227824d8fba4SKumar Gala 			.num_parents = 1,
227924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
228024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
228124d8fba4SKumar Gala 		},
228224d8fba4SKumar Gala 	},
228324d8fba4SKumar Gala };
228424d8fba4SKumar Gala 
228524d8fba4SKumar Gala static struct clk_branch usb_hs1_h_clk = {
228624d8fba4SKumar Gala 	.hwcg_reg = 0x2900,
228724d8fba4SKumar Gala 	.hwcg_bit = 6,
228824d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
228924d8fba4SKumar Gala 	.halt_bit = 1,
229024d8fba4SKumar Gala 	.clkr = {
229124d8fba4SKumar Gala 		.enable_reg = 0x2900,
229224d8fba4SKumar Gala 		.enable_mask = BIT(4),
229324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
229424d8fba4SKumar Gala 			.name = "usb_hs1_h_clk",
229524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
229624d8fba4SKumar Gala 		},
229724d8fba4SKumar Gala 	},
229824d8fba4SKumar Gala };
229924d8fba4SKumar Gala 
230024d8fba4SKumar Gala static struct clk_rcg usb_fs1_xcvr_clk_src = {
230124d8fba4SKumar Gala 	.ns_reg = 0x2968,
230224d8fba4SKumar Gala 	.md_reg = 0x2964,
230324d8fba4SKumar Gala 	.mn = {
230424d8fba4SKumar Gala 		.mnctr_en_bit = 8,
230524d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
230624d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
230724d8fba4SKumar Gala 		.n_val_shift = 16,
230824d8fba4SKumar Gala 		.m_val_shift = 16,
230924d8fba4SKumar Gala 		.width = 8,
231024d8fba4SKumar Gala 	},
231124d8fba4SKumar Gala 	.p = {
231224d8fba4SKumar Gala 		.pre_div_shift = 3,
231324d8fba4SKumar Gala 		.pre_div_width = 2,
231424d8fba4SKumar Gala 	},
231524d8fba4SKumar Gala 	.s = {
231624d8fba4SKumar Gala 		.src_sel_shift = 0,
2317e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
231824d8fba4SKumar Gala 	},
231924d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb,
232024d8fba4SKumar Gala 	.clkr = {
232124d8fba4SKumar Gala 		.enable_reg = 0x2968,
232224d8fba4SKumar Gala 		.enable_mask = BIT(11),
232324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
232424d8fba4SKumar Gala 			.name = "usb_fs1_xcvr_src",
2325cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2326a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
232724d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
232824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
232924d8fba4SKumar Gala 		},
233024d8fba4SKumar Gala 	},
233124d8fba4SKumar Gala };
233224d8fba4SKumar Gala 
233324d8fba4SKumar Gala static struct clk_branch usb_fs1_xcvr_clk = {
233424d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
233524d8fba4SKumar Gala 	.halt_bit = 17,
233624d8fba4SKumar Gala 	.clkr = {
233724d8fba4SKumar Gala 		.enable_reg = 0x2968,
233824d8fba4SKumar Gala 		.enable_mask = BIT(9),
233924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
234024d8fba4SKumar Gala 			.name = "usb_fs1_xcvr_clk",
2341cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2342cb02866fSAnsuel Smith 				&usb_fs1_xcvr_clk_src.clkr.hw,
2343cb02866fSAnsuel Smith 			},
234424d8fba4SKumar Gala 			.num_parents = 1,
234524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
234624d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
234724d8fba4SKumar Gala 		},
234824d8fba4SKumar Gala 	},
234924d8fba4SKumar Gala };
235024d8fba4SKumar Gala 
235124d8fba4SKumar Gala static struct clk_branch usb_fs1_sys_clk = {
235224d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
235324d8fba4SKumar Gala 	.halt_bit = 18,
235424d8fba4SKumar Gala 	.clkr = {
235524d8fba4SKumar Gala 		.enable_reg = 0x296c,
235624d8fba4SKumar Gala 		.enable_mask = BIT(4),
235724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
235824d8fba4SKumar Gala 			.name = "usb_fs1_sys_clk",
2359cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2360cb02866fSAnsuel Smith 				&usb_fs1_xcvr_clk_src.clkr.hw,
2361cb02866fSAnsuel Smith 			},
236224d8fba4SKumar Gala 			.num_parents = 1,
236324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
236424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
236524d8fba4SKumar Gala 		},
236624d8fba4SKumar Gala 	},
236724d8fba4SKumar Gala };
236824d8fba4SKumar Gala 
236924d8fba4SKumar Gala static struct clk_branch usb_fs1_h_clk = {
237024d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
237124d8fba4SKumar Gala 	.halt_bit = 19,
237224d8fba4SKumar Gala 	.clkr = {
237324d8fba4SKumar Gala 		.enable_reg = 0x2960,
237424d8fba4SKumar Gala 		.enable_mask = BIT(4),
237524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
237624d8fba4SKumar Gala 			.name = "usb_fs1_h_clk",
237724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
237824d8fba4SKumar Gala 		},
237924d8fba4SKumar Gala 	},
238024d8fba4SKumar Gala };
238124d8fba4SKumar Gala 
23824c385b25SArchit Taneja static struct clk_branch ebi2_clk = {
23834c385b25SArchit Taneja 	.hwcg_reg = 0x3b00,
23844c385b25SArchit Taneja 	.hwcg_bit = 6,
23854c385b25SArchit Taneja 	.halt_reg = 0x2fcc,
23864c385b25SArchit Taneja 	.halt_bit = 1,
23874c385b25SArchit Taneja 	.clkr = {
23884c385b25SArchit Taneja 		.enable_reg = 0x3b00,
23894c385b25SArchit Taneja 		.enable_mask = BIT(4),
23904c385b25SArchit Taneja 		.hw.init = &(struct clk_init_data){
23914c385b25SArchit Taneja 			.name = "ebi2_clk",
23924c385b25SArchit Taneja 			.ops = &clk_branch_ops,
23934c385b25SArchit Taneja 		},
23944c385b25SArchit Taneja 	},
23954c385b25SArchit Taneja };
23964c385b25SArchit Taneja 
23974c385b25SArchit Taneja static struct clk_branch ebi2_aon_clk = {
23984c385b25SArchit Taneja 	.halt_reg = 0x2fcc,
23994c385b25SArchit Taneja 	.halt_bit = 0,
24004c385b25SArchit Taneja 	.clkr = {
24014c385b25SArchit Taneja 		.enable_reg = 0x3b00,
24024c385b25SArchit Taneja 		.enable_mask = BIT(8),
24034c385b25SArchit Taneja 		.hw.init = &(struct clk_init_data){
24044c385b25SArchit Taneja 			.name = "ebi2_always_on_clk",
24054c385b25SArchit Taneja 			.ops = &clk_branch_ops,
24064c385b25SArchit Taneja 		},
24074c385b25SArchit Taneja 	},
24084c385b25SArchit Taneja };
24094c385b25SArchit Taneja 
2410f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_gmac[] = {
2411f7b81d67SStephen Boyd 	{ 133000000, P_PLL0, 1,  50, 301 },
2412f7b81d67SStephen Boyd 	{ 266000000, P_PLL0, 1, 127, 382 },
2413f7b81d67SStephen Boyd 	{ }
2414f7b81d67SStephen Boyd };
2415f7b81d67SStephen Boyd 
2416f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core1_src = {
2417f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3cac,
2418f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3cb0,
2419f7b81d67SStephen Boyd 	.md_reg[0] = 0x3ca4,
2420f7b81d67SStephen Boyd 	.md_reg[1] = 0x3ca8,
2421f7b81d67SStephen Boyd 	.bank_reg = 0x3ca0,
2422f7b81d67SStephen Boyd 	.mn[0] = {
2423f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2424f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2425f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2426f7b81d67SStephen Boyd 		.n_val_shift = 16,
2427f7b81d67SStephen Boyd 		.m_val_shift = 16,
2428f7b81d67SStephen Boyd 		.width = 8,
2429f7b81d67SStephen Boyd 	},
2430f7b81d67SStephen Boyd 	.mn[1] = {
2431f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2432f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2433f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2434f7b81d67SStephen Boyd 		.n_val_shift = 16,
2435f7b81d67SStephen Boyd 		.m_val_shift = 16,
2436f7b81d67SStephen Boyd 		.width = 8,
2437f7b81d67SStephen Boyd 	},
2438f7b81d67SStephen Boyd 	.s[0] = {
2439f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2440f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2441f7b81d67SStephen Boyd 	},
2442f7b81d67SStephen Boyd 	.s[1] = {
2443f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2444f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2445f7b81d67SStephen Boyd 	},
2446f7b81d67SStephen Boyd 	.p[0] = {
2447f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2448f7b81d67SStephen Boyd 		.pre_div_width = 2,
2449f7b81d67SStephen Boyd 	},
2450f7b81d67SStephen Boyd 	.p[1] = {
2451f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2452f7b81d67SStephen Boyd 		.pre_div_width = 2,
2453f7b81d67SStephen Boyd 	},
2454f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2455f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2456f7b81d67SStephen Boyd 	.clkr = {
2457f7b81d67SStephen Boyd 		.enable_reg = 0x3ca0,
2458f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2459f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2460f7b81d67SStephen Boyd 			.name = "gmac_core1_src",
2461cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2462a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2463f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2464f7b81d67SStephen Boyd 		},
2465f7b81d67SStephen Boyd 	},
2466f7b81d67SStephen Boyd };
2467f7b81d67SStephen Boyd 
2468f7b81d67SStephen Boyd static struct clk_branch gmac_core1_clk = {
2469f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2470f7b81d67SStephen Boyd 	.halt_bit = 4,
2471f7b81d67SStephen Boyd 	.hwcg_reg = 0x3cb4,
2472f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2473f7b81d67SStephen Boyd 	.clkr = {
2474f7b81d67SStephen Boyd 		.enable_reg = 0x3cb4,
2475f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2476f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2477f7b81d67SStephen Boyd 			.name = "gmac_core1_clk",
2478cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2479cb02866fSAnsuel Smith 				&gmac_core1_src.clkr.hw,
2480f7b81d67SStephen Boyd 			},
2481f7b81d67SStephen Boyd 			.num_parents = 1,
2482f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2483f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2484f7b81d67SStephen Boyd 		},
2485f7b81d67SStephen Boyd 	},
2486f7b81d67SStephen Boyd };
2487f7b81d67SStephen Boyd 
2488f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core2_src = {
2489f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3ccc,
2490f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3cd0,
2491f7b81d67SStephen Boyd 	.md_reg[0] = 0x3cc4,
2492f7b81d67SStephen Boyd 	.md_reg[1] = 0x3cc8,
2493f7b81d67SStephen Boyd 	.bank_reg = 0x3ca0,
2494f7b81d67SStephen Boyd 	.mn[0] = {
2495f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2496f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2497f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2498f7b81d67SStephen Boyd 		.n_val_shift = 16,
2499f7b81d67SStephen Boyd 		.m_val_shift = 16,
2500f7b81d67SStephen Boyd 		.width = 8,
2501f7b81d67SStephen Boyd 	},
2502f7b81d67SStephen Boyd 	.mn[1] = {
2503f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2504f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2505f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2506f7b81d67SStephen Boyd 		.n_val_shift = 16,
2507f7b81d67SStephen Boyd 		.m_val_shift = 16,
2508f7b81d67SStephen Boyd 		.width = 8,
2509f7b81d67SStephen Boyd 	},
2510f7b81d67SStephen Boyd 	.s[0] = {
2511f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2512f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2513f7b81d67SStephen Boyd 	},
2514f7b81d67SStephen Boyd 	.s[1] = {
2515f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2516f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2517f7b81d67SStephen Boyd 	},
2518f7b81d67SStephen Boyd 	.p[0] = {
2519f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2520f7b81d67SStephen Boyd 		.pre_div_width = 2,
2521f7b81d67SStephen Boyd 	},
2522f7b81d67SStephen Boyd 	.p[1] = {
2523f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2524f7b81d67SStephen Boyd 		.pre_div_width = 2,
2525f7b81d67SStephen Boyd 	},
2526f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2527f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2528f7b81d67SStephen Boyd 	.clkr = {
2529f7b81d67SStephen Boyd 		.enable_reg = 0x3cc0,
2530f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2531f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2532f7b81d67SStephen Boyd 			.name = "gmac_core2_src",
2533cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2534a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2535f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2536f7b81d67SStephen Boyd 		},
2537f7b81d67SStephen Boyd 	},
2538f7b81d67SStephen Boyd };
2539f7b81d67SStephen Boyd 
2540f7b81d67SStephen Boyd static struct clk_branch gmac_core2_clk = {
2541f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2542f7b81d67SStephen Boyd 	.halt_bit = 5,
2543f7b81d67SStephen Boyd 	.hwcg_reg = 0x3cd4,
2544f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2545f7b81d67SStephen Boyd 	.clkr = {
2546f7b81d67SStephen Boyd 		.enable_reg = 0x3cd4,
2547f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2548f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2549f7b81d67SStephen Boyd 			.name = "gmac_core2_clk",
2550cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2551cb02866fSAnsuel Smith 				&gmac_core2_src.clkr.hw,
2552f7b81d67SStephen Boyd 			},
2553f7b81d67SStephen Boyd 			.num_parents = 1,
2554f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2555f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2556f7b81d67SStephen Boyd 		},
2557f7b81d67SStephen Boyd 	},
2558f7b81d67SStephen Boyd };
2559f7b81d67SStephen Boyd 
2560f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core3_src = {
2561f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3cec,
2562f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3cf0,
2563f7b81d67SStephen Boyd 	.md_reg[0] = 0x3ce4,
2564f7b81d67SStephen Boyd 	.md_reg[1] = 0x3ce8,
2565f7b81d67SStephen Boyd 	.bank_reg = 0x3ce0,
2566f7b81d67SStephen Boyd 	.mn[0] = {
2567f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2568f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2569f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2570f7b81d67SStephen Boyd 		.n_val_shift = 16,
2571f7b81d67SStephen Boyd 		.m_val_shift = 16,
2572f7b81d67SStephen Boyd 		.width = 8,
2573f7b81d67SStephen Boyd 	},
2574f7b81d67SStephen Boyd 	.mn[1] = {
2575f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2576f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2577f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2578f7b81d67SStephen Boyd 		.n_val_shift = 16,
2579f7b81d67SStephen Boyd 		.m_val_shift = 16,
2580f7b81d67SStephen Boyd 		.width = 8,
2581f7b81d67SStephen Boyd 	},
2582f7b81d67SStephen Boyd 	.s[0] = {
2583f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2584f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2585f7b81d67SStephen Boyd 	},
2586f7b81d67SStephen Boyd 	.s[1] = {
2587f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2588f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2589f7b81d67SStephen Boyd 	},
2590f7b81d67SStephen Boyd 	.p[0] = {
2591f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2592f7b81d67SStephen Boyd 		.pre_div_width = 2,
2593f7b81d67SStephen Boyd 	},
2594f7b81d67SStephen Boyd 	.p[1] = {
2595f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2596f7b81d67SStephen Boyd 		.pre_div_width = 2,
2597f7b81d67SStephen Boyd 	},
2598f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2599f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2600f7b81d67SStephen Boyd 	.clkr = {
2601f7b81d67SStephen Boyd 		.enable_reg = 0x3ce0,
2602f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2603f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2604f7b81d67SStephen Boyd 			.name = "gmac_core3_src",
2605cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2606a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2607f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2608f7b81d67SStephen Boyd 		},
2609f7b81d67SStephen Boyd 	},
2610f7b81d67SStephen Boyd };
2611f7b81d67SStephen Boyd 
2612f7b81d67SStephen Boyd static struct clk_branch gmac_core3_clk = {
2613f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2614f7b81d67SStephen Boyd 	.halt_bit = 6,
2615f7b81d67SStephen Boyd 	.hwcg_reg = 0x3cf4,
2616f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2617f7b81d67SStephen Boyd 	.clkr = {
2618f7b81d67SStephen Boyd 		.enable_reg = 0x3cf4,
2619f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2620f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2621f7b81d67SStephen Boyd 			.name = "gmac_core3_clk",
2622cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2623cb02866fSAnsuel Smith 				&gmac_core3_src.clkr.hw,
2624f7b81d67SStephen Boyd 			},
2625f7b81d67SStephen Boyd 			.num_parents = 1,
2626f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2627f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2628f7b81d67SStephen Boyd 		},
2629f7b81d67SStephen Boyd 	},
2630f7b81d67SStephen Boyd };
2631f7b81d67SStephen Boyd 
2632f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core4_src = {
2633f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3d0c,
2634f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3d10,
2635f7b81d67SStephen Boyd 	.md_reg[0] = 0x3d04,
2636f7b81d67SStephen Boyd 	.md_reg[1] = 0x3d08,
2637f7b81d67SStephen Boyd 	.bank_reg = 0x3d00,
2638f7b81d67SStephen Boyd 	.mn[0] = {
2639f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2640f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2641f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2642f7b81d67SStephen Boyd 		.n_val_shift = 16,
2643f7b81d67SStephen Boyd 		.m_val_shift = 16,
2644f7b81d67SStephen Boyd 		.width = 8,
2645f7b81d67SStephen Boyd 	},
2646f7b81d67SStephen Boyd 	.mn[1] = {
2647f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2648f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2649f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2650f7b81d67SStephen Boyd 		.n_val_shift = 16,
2651f7b81d67SStephen Boyd 		.m_val_shift = 16,
2652f7b81d67SStephen Boyd 		.width = 8,
2653f7b81d67SStephen Boyd 	},
2654f7b81d67SStephen Boyd 	.s[0] = {
2655f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2656f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2657f7b81d67SStephen Boyd 	},
2658f7b81d67SStephen Boyd 	.s[1] = {
2659f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2660f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2661f7b81d67SStephen Boyd 	},
2662f7b81d67SStephen Boyd 	.p[0] = {
2663f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2664f7b81d67SStephen Boyd 		.pre_div_width = 2,
2665f7b81d67SStephen Boyd 	},
2666f7b81d67SStephen Boyd 	.p[1] = {
2667f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2668f7b81d67SStephen Boyd 		.pre_div_width = 2,
2669f7b81d67SStephen Boyd 	},
2670f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2671f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2672f7b81d67SStephen Boyd 	.clkr = {
2673f7b81d67SStephen Boyd 		.enable_reg = 0x3d00,
2674f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2675f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2676f7b81d67SStephen Boyd 			.name = "gmac_core4_src",
2677cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2678a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2679f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2680f7b81d67SStephen Boyd 		},
2681f7b81d67SStephen Boyd 	},
2682f7b81d67SStephen Boyd };
2683f7b81d67SStephen Boyd 
2684f7b81d67SStephen Boyd static struct clk_branch gmac_core4_clk = {
2685f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2686f7b81d67SStephen Boyd 	.halt_bit = 7,
2687f7b81d67SStephen Boyd 	.hwcg_reg = 0x3d14,
2688f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2689f7b81d67SStephen Boyd 	.clkr = {
2690f7b81d67SStephen Boyd 		.enable_reg = 0x3d14,
2691f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2692f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2693f7b81d67SStephen Boyd 			.name = "gmac_core4_clk",
2694cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2695cb02866fSAnsuel Smith 				&gmac_core4_src.clkr.hw,
2696f7b81d67SStephen Boyd 			},
2697f7b81d67SStephen Boyd 			.num_parents = 1,
2698f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2699f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2700f7b81d67SStephen Boyd 		},
2701f7b81d67SStephen Boyd 	},
2702f7b81d67SStephen Boyd };
2703f7b81d67SStephen Boyd 
2704f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_nss_tcm[] = {
2705f7b81d67SStephen Boyd 	{ 266000000, P_PLL0, 3, 0, 0 },
2706f7b81d67SStephen Boyd 	{ 400000000, P_PLL0, 2, 0, 0 },
2707f7b81d67SStephen Boyd 	{ }
2708f7b81d67SStephen Boyd };
2709f7b81d67SStephen Boyd 
2710f7b81d67SStephen Boyd static struct clk_dyn_rcg nss_tcm_src = {
2711f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3dc4,
2712f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3dc8,
2713f7b81d67SStephen Boyd 	.bank_reg = 0x3dc0,
2714f7b81d67SStephen Boyd 	.s[0] = {
2715f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2716f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2717f7b81d67SStephen Boyd 	},
2718f7b81d67SStephen Boyd 	.s[1] = {
2719f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2720f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2721f7b81d67SStephen Boyd 	},
2722f7b81d67SStephen Boyd 	.p[0] = {
2723f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2724f7b81d67SStephen Boyd 		.pre_div_width = 4,
2725f7b81d67SStephen Boyd 	},
2726f7b81d67SStephen Boyd 	.p[1] = {
2727f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2728f7b81d67SStephen Boyd 		.pre_div_width = 4,
2729f7b81d67SStephen Boyd 	},
2730f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2731f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_nss_tcm,
2732f7b81d67SStephen Boyd 	.clkr = {
2733f7b81d67SStephen Boyd 		.enable_reg = 0x3dc0,
2734f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2735f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2736f7b81d67SStephen Boyd 			.name = "nss_tcm_src",
2737cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2738a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2739f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2740f7b81d67SStephen Boyd 		},
2741f7b81d67SStephen Boyd 	},
2742f7b81d67SStephen Boyd };
2743f7b81d67SStephen Boyd 
2744f7b81d67SStephen Boyd static struct clk_branch nss_tcm_clk = {
2745f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2746f7b81d67SStephen Boyd 	.halt_bit = 14,
2747f7b81d67SStephen Boyd 	.clkr = {
2748f7b81d67SStephen Boyd 		.enable_reg = 0x3dd0,
2749f7b81d67SStephen Boyd 		.enable_mask = BIT(6) | BIT(4),
2750f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2751f7b81d67SStephen Boyd 			.name = "nss_tcm_clk",
2752cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2753cb02866fSAnsuel Smith 				&nss_tcm_src.clkr.hw,
2754f7b81d67SStephen Boyd 			},
2755f7b81d67SStephen Boyd 			.num_parents = 1,
2756f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2757f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2758f7b81d67SStephen Boyd 		},
2759f7b81d67SStephen Boyd 	},
2760f7b81d67SStephen Boyd };
2761f7b81d67SStephen Boyd 
2762512ea2edSAnsuel Smith static const struct freq_tbl clk_tbl_nss_ipq8064[] = {
2763f7b81d67SStephen Boyd 	{ 110000000, P_PLL18, 1, 1, 5 },
2764f7b81d67SStephen Boyd 	{ 275000000, P_PLL18, 2, 0, 0 },
2765f7b81d67SStephen Boyd 	{ 550000000, P_PLL18, 1, 0, 0 },
2766f7b81d67SStephen Boyd 	{ 733000000, P_PLL18, 1, 0, 0 },
2767f7b81d67SStephen Boyd 	{ }
2768f7b81d67SStephen Boyd };
2769f7b81d67SStephen Boyd 
2770512ea2edSAnsuel Smith static const struct freq_tbl clk_tbl_nss_ipq8065[] = {
2771512ea2edSAnsuel Smith 	{ 110000000, P_PLL18, 1, 1, 5 },
2772512ea2edSAnsuel Smith 	{ 275000000, P_PLL18, 2, 0, 0 },
2773512ea2edSAnsuel Smith 	{ 600000000, P_PLL18, 1, 0, 0 },
2774512ea2edSAnsuel Smith 	{ 800000000, P_PLL18, 1, 0, 0 },
2775512ea2edSAnsuel Smith 	{ }
2776512ea2edSAnsuel Smith };
2777512ea2edSAnsuel Smith 
2778f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core1_src_clk = {
2779f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3d2c,
2780f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3d30,
2781f7b81d67SStephen Boyd 	.md_reg[0] = 0x3d24,
2782f7b81d67SStephen Boyd 	.md_reg[1] = 0x3d28,
2783f7b81d67SStephen Boyd 	.bank_reg = 0x3d20,
2784f7b81d67SStephen Boyd 	.mn[0] = {
2785f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2786f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2787f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2788f7b81d67SStephen Boyd 		.n_val_shift = 16,
2789f7b81d67SStephen Boyd 		.m_val_shift = 16,
2790f7b81d67SStephen Boyd 		.width = 8,
2791f7b81d67SStephen Boyd 	},
2792f7b81d67SStephen Boyd 	.mn[1] = {
2793f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2794f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2795f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2796f7b81d67SStephen Boyd 		.n_val_shift = 16,
2797f7b81d67SStephen Boyd 		.m_val_shift = 16,
2798f7b81d67SStephen Boyd 		.width = 8,
2799f7b81d67SStephen Boyd 	},
2800f7b81d67SStephen Boyd 	.s[0] = {
2801f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2802f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2803f7b81d67SStephen Boyd 	},
2804f7b81d67SStephen Boyd 	.s[1] = {
2805f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2806f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2807f7b81d67SStephen Boyd 	},
2808f7b81d67SStephen Boyd 	.p[0] = {
2809f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2810f7b81d67SStephen Boyd 		.pre_div_width = 2,
2811f7b81d67SStephen Boyd 	},
2812f7b81d67SStephen Boyd 	.p[1] = {
2813f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2814f7b81d67SStephen Boyd 		.pre_div_width = 2,
2815f7b81d67SStephen Boyd 	},
2816f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2817512ea2edSAnsuel Smith 	/* nss freq table is selected based on the SoC compatible */
2818f7b81d67SStephen Boyd 	.clkr = {
2819f7b81d67SStephen Boyd 		.enable_reg = 0x3d20,
2820f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2821f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2822f7b81d67SStephen Boyd 			.name = "ubi32_core1_src_clk",
2823cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2824a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2825f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2826f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
2827f7b81d67SStephen Boyd 		},
2828f7b81d67SStephen Boyd 	},
2829f7b81d67SStephen Boyd };
2830f7b81d67SStephen Boyd 
2831f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core2_src_clk = {
2832f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3d4c,
2833f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3d50,
2834f7b81d67SStephen Boyd 	.md_reg[0] = 0x3d44,
2835f7b81d67SStephen Boyd 	.md_reg[1] = 0x3d48,
2836f7b81d67SStephen Boyd 	.bank_reg = 0x3d40,
2837f7b81d67SStephen Boyd 	.mn[0] = {
2838f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2839f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2840f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2841f7b81d67SStephen Boyd 		.n_val_shift = 16,
2842f7b81d67SStephen Boyd 		.m_val_shift = 16,
2843f7b81d67SStephen Boyd 		.width = 8,
2844f7b81d67SStephen Boyd 	},
2845f7b81d67SStephen Boyd 	.mn[1] = {
2846f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2847f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2848f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2849f7b81d67SStephen Boyd 		.n_val_shift = 16,
2850f7b81d67SStephen Boyd 		.m_val_shift = 16,
2851f7b81d67SStephen Boyd 		.width = 8,
2852f7b81d67SStephen Boyd 	},
2853f7b81d67SStephen Boyd 	.s[0] = {
2854f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2855f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2856f7b81d67SStephen Boyd 	},
2857f7b81d67SStephen Boyd 	.s[1] = {
2858f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2859f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2860f7b81d67SStephen Boyd 	},
2861f7b81d67SStephen Boyd 	.p[0] = {
2862f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2863f7b81d67SStephen Boyd 		.pre_div_width = 2,
2864f7b81d67SStephen Boyd 	},
2865f7b81d67SStephen Boyd 	.p[1] = {
2866f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2867f7b81d67SStephen Boyd 		.pre_div_width = 2,
2868f7b81d67SStephen Boyd 	},
2869f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2870512ea2edSAnsuel Smith 	/* nss freq table is selected based on the SoC compatible */
2871f7b81d67SStephen Boyd 	.clkr = {
2872f7b81d67SStephen Boyd 		.enable_reg = 0x3d40,
2873f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2874f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2875f7b81d67SStephen Boyd 			.name = "ubi32_core2_src_clk",
2876cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2877a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2878f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2879f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
2880f7b81d67SStephen Boyd 		},
2881f7b81d67SStephen Boyd 	},
2882f7b81d67SStephen Boyd };
2883f7b81d67SStephen Boyd 
2884*b293510fSAnsuel Smith static const struct freq_tbl clk_tbl_ce5_core[] = {
2885*b293510fSAnsuel Smith 	{ 150000000, P_PLL3, 8, 1, 1 },
2886*b293510fSAnsuel Smith 	{ 213200000, P_PLL11, 5, 1, 1 },
2887*b293510fSAnsuel Smith 	{ }
2888*b293510fSAnsuel Smith };
2889*b293510fSAnsuel Smith 
2890*b293510fSAnsuel Smith static struct clk_dyn_rcg ce5_core_src = {
2891*b293510fSAnsuel Smith 	.ns_reg[0] = 0x36C4,
2892*b293510fSAnsuel Smith 	.ns_reg[1] = 0x36C8,
2893*b293510fSAnsuel Smith 	.bank_reg = 0x36C0,
2894*b293510fSAnsuel Smith 	.s[0] = {
2895*b293510fSAnsuel Smith 		.src_sel_shift = 0,
2896*b293510fSAnsuel Smith 		.parent_map = gcc_pxo_pll3_pll0_pll14_pll18_pll11_map,
2897*b293510fSAnsuel Smith 	},
2898*b293510fSAnsuel Smith 	.s[1] = {
2899*b293510fSAnsuel Smith 		.src_sel_shift = 0,
2900*b293510fSAnsuel Smith 		.parent_map = gcc_pxo_pll3_pll0_pll14_pll18_pll11_map,
2901*b293510fSAnsuel Smith 	},
2902*b293510fSAnsuel Smith 	.p[0] = {
2903*b293510fSAnsuel Smith 		.pre_div_shift = 3,
2904*b293510fSAnsuel Smith 		.pre_div_width = 4,
2905*b293510fSAnsuel Smith 	},
2906*b293510fSAnsuel Smith 	.p[1] = {
2907*b293510fSAnsuel Smith 		.pre_div_shift = 3,
2908*b293510fSAnsuel Smith 		.pre_div_width = 4,
2909*b293510fSAnsuel Smith 	},
2910*b293510fSAnsuel Smith 	.mux_sel_bit = 0,
2911*b293510fSAnsuel Smith 	.freq_tbl = clk_tbl_ce5_core,
2912*b293510fSAnsuel Smith 	.clkr = {
2913*b293510fSAnsuel Smith 		.enable_reg = 0x36C0,
2914*b293510fSAnsuel Smith 		.enable_mask = BIT(1),
2915*b293510fSAnsuel Smith 		.hw.init = &(struct clk_init_data){
2916*b293510fSAnsuel Smith 			.name = "ce5_core_src",
2917*b293510fSAnsuel Smith 			.parent_data = gcc_pxo_pll3_pll0_pll14_pll18_pll11,
2918*b293510fSAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3_pll0_pll14_pll18_pll11),
2919*b293510fSAnsuel Smith 			.ops = &clk_dyn_rcg_ops,
2920*b293510fSAnsuel Smith 		},
2921*b293510fSAnsuel Smith 	},
2922*b293510fSAnsuel Smith };
2923*b293510fSAnsuel Smith 
2924*b293510fSAnsuel Smith static struct clk_branch ce5_core_clk = {
2925*b293510fSAnsuel Smith 	.halt_reg = 0x2FDC,
2926*b293510fSAnsuel Smith 	.halt_bit = 5,
2927*b293510fSAnsuel Smith 	.hwcg_reg = 0x36CC,
2928*b293510fSAnsuel Smith 	.hwcg_bit = 6,
2929*b293510fSAnsuel Smith 	.clkr = {
2930*b293510fSAnsuel Smith 		.enable_reg = 0x36CC,
2931*b293510fSAnsuel Smith 		.enable_mask = BIT(4),
2932*b293510fSAnsuel Smith 		.hw.init = &(struct clk_init_data){
2933*b293510fSAnsuel Smith 			.name = "ce5_core_clk",
2934*b293510fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2935*b293510fSAnsuel Smith 				&ce5_core_src.clkr.hw,
2936*b293510fSAnsuel Smith 			},
2937*b293510fSAnsuel Smith 			.num_parents = 1,
2938*b293510fSAnsuel Smith 			.ops = &clk_branch_ops,
2939*b293510fSAnsuel Smith 			.flags = CLK_SET_RATE_PARENT,
2940*b293510fSAnsuel Smith 		},
2941*b293510fSAnsuel Smith 	},
2942*b293510fSAnsuel Smith };
2943*b293510fSAnsuel Smith 
2944*b293510fSAnsuel Smith static const struct freq_tbl clk_tbl_ce5_a_clk[] = {
2945*b293510fSAnsuel Smith 	{ 160000000, P_PLL0, 5, 1, 1 },
2946*b293510fSAnsuel Smith 	{ 213200000, P_PLL11, 5, 1, 1 },
2947*b293510fSAnsuel Smith 	{ }
2948*b293510fSAnsuel Smith };
2949*b293510fSAnsuel Smith 
2950*b293510fSAnsuel Smith static struct clk_dyn_rcg ce5_a_clk_src = {
2951*b293510fSAnsuel Smith 	.ns_reg[0] = 0x3d84,
2952*b293510fSAnsuel Smith 	.ns_reg[1] = 0x3d88,
2953*b293510fSAnsuel Smith 	.bank_reg = 0x3d80,
2954*b293510fSAnsuel Smith 	.s[0] = {
2955*b293510fSAnsuel Smith 		.src_sel_shift = 0,
2956*b293510fSAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
2957*b293510fSAnsuel Smith 	},
2958*b293510fSAnsuel Smith 	.s[1] = {
2959*b293510fSAnsuel Smith 		.src_sel_shift = 0,
2960*b293510fSAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
2961*b293510fSAnsuel Smith 	},
2962*b293510fSAnsuel Smith 	.p[0] = {
2963*b293510fSAnsuel Smith 		.pre_div_shift = 3,
2964*b293510fSAnsuel Smith 		.pre_div_width = 4,
2965*b293510fSAnsuel Smith 	},
2966*b293510fSAnsuel Smith 	.p[1] = {
2967*b293510fSAnsuel Smith 		.pre_div_shift = 3,
2968*b293510fSAnsuel Smith 		.pre_div_width = 4,
2969*b293510fSAnsuel Smith 	},
2970*b293510fSAnsuel Smith 	.mux_sel_bit = 0,
2971*b293510fSAnsuel Smith 	.freq_tbl = clk_tbl_ce5_a_clk,
2972*b293510fSAnsuel Smith 	.clkr = {
2973*b293510fSAnsuel Smith 		.enable_reg = 0x3d80,
2974*b293510fSAnsuel Smith 		.enable_mask = BIT(1),
2975*b293510fSAnsuel Smith 		.hw.init = &(struct clk_init_data){
2976*b293510fSAnsuel Smith 			.name = "ce5_a_clk_src",
2977*b293510fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0_pll14_pll18_pll11,
2978*b293510fSAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0_pll14_pll18_pll11),
2979*b293510fSAnsuel Smith 			.ops = &clk_dyn_rcg_ops,
2980*b293510fSAnsuel Smith 		},
2981*b293510fSAnsuel Smith 	},
2982*b293510fSAnsuel Smith };
2983*b293510fSAnsuel Smith 
2984*b293510fSAnsuel Smith static struct clk_branch ce5_a_clk = {
2985*b293510fSAnsuel Smith 	.halt_reg = 0x3c20,
2986*b293510fSAnsuel Smith 	.halt_bit = 12,
2987*b293510fSAnsuel Smith 	.hwcg_reg = 0x3d8c,
2988*b293510fSAnsuel Smith 	.hwcg_bit = 6,
2989*b293510fSAnsuel Smith 	.clkr = {
2990*b293510fSAnsuel Smith 		.enable_reg = 0x3d8c,
2991*b293510fSAnsuel Smith 		.enable_mask = BIT(4),
2992*b293510fSAnsuel Smith 		.hw.init = &(struct clk_init_data){
2993*b293510fSAnsuel Smith 			.name = "ce5_a_clk",
2994*b293510fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2995*b293510fSAnsuel Smith 				&ce5_a_clk_src.clkr.hw,
2996*b293510fSAnsuel Smith 			},
2997*b293510fSAnsuel Smith 			.num_parents = 1,
2998*b293510fSAnsuel Smith 			.ops = &clk_branch_ops,
2999*b293510fSAnsuel Smith 			.flags = CLK_SET_RATE_PARENT,
3000*b293510fSAnsuel Smith 		},
3001*b293510fSAnsuel Smith 	},
3002*b293510fSAnsuel Smith };
3003*b293510fSAnsuel Smith 
3004*b293510fSAnsuel Smith static const struct freq_tbl clk_tbl_ce5_h_clk[] = {
3005*b293510fSAnsuel Smith 	{ 160000000, P_PLL0, 5, 1, 1 },
3006*b293510fSAnsuel Smith 	{ 213200000, P_PLL11, 5, 1, 1 },
3007*b293510fSAnsuel Smith 	{ }
3008*b293510fSAnsuel Smith };
3009*b293510fSAnsuel Smith 
3010*b293510fSAnsuel Smith static struct clk_dyn_rcg ce5_h_clk_src = {
3011*b293510fSAnsuel Smith 	.ns_reg[0] = 0x3c64,
3012*b293510fSAnsuel Smith 	.ns_reg[1] = 0x3c68,
3013*b293510fSAnsuel Smith 	.bank_reg = 0x3c60,
3014*b293510fSAnsuel Smith 	.s[0] = {
3015*b293510fSAnsuel Smith 		.src_sel_shift = 0,
3016*b293510fSAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
3017*b293510fSAnsuel Smith 	},
3018*b293510fSAnsuel Smith 	.s[1] = {
3019*b293510fSAnsuel Smith 		.src_sel_shift = 0,
3020*b293510fSAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_pll14_pll18_pll11_map,
3021*b293510fSAnsuel Smith 	},
3022*b293510fSAnsuel Smith 	.p[0] = {
3023*b293510fSAnsuel Smith 		.pre_div_shift = 3,
3024*b293510fSAnsuel Smith 		.pre_div_width = 4,
3025*b293510fSAnsuel Smith 	},
3026*b293510fSAnsuel Smith 	.p[1] = {
3027*b293510fSAnsuel Smith 		.pre_div_shift = 3,
3028*b293510fSAnsuel Smith 		.pre_div_width = 4,
3029*b293510fSAnsuel Smith 	},
3030*b293510fSAnsuel Smith 	.mux_sel_bit = 0,
3031*b293510fSAnsuel Smith 	.freq_tbl = clk_tbl_ce5_h_clk,
3032*b293510fSAnsuel Smith 	.clkr = {
3033*b293510fSAnsuel Smith 		.enable_reg = 0x3c60,
3034*b293510fSAnsuel Smith 		.enable_mask = BIT(1),
3035*b293510fSAnsuel Smith 		.hw.init = &(struct clk_init_data){
3036*b293510fSAnsuel Smith 			.name = "ce5_h_clk_src",
3037*b293510fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0_pll14_pll18_pll11,
3038*b293510fSAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0_pll14_pll18_pll11),
3039*b293510fSAnsuel Smith 			.ops = &clk_dyn_rcg_ops,
3040*b293510fSAnsuel Smith 		},
3041*b293510fSAnsuel Smith 	},
3042*b293510fSAnsuel Smith };
3043*b293510fSAnsuel Smith 
3044*b293510fSAnsuel Smith static struct clk_branch ce5_h_clk = {
3045*b293510fSAnsuel Smith 	.halt_reg = 0x3c20,
3046*b293510fSAnsuel Smith 	.halt_bit = 11,
3047*b293510fSAnsuel Smith 	.hwcg_reg = 0x3c6c,
3048*b293510fSAnsuel Smith 	.hwcg_bit = 6,
3049*b293510fSAnsuel Smith 	.clkr = {
3050*b293510fSAnsuel Smith 		.enable_reg = 0x3c6c,
3051*b293510fSAnsuel Smith 		.enable_mask = BIT(4),
3052*b293510fSAnsuel Smith 		.hw.init = &(struct clk_init_data){
3053*b293510fSAnsuel Smith 			.name = "ce5_h_clk",
3054*b293510fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
3055*b293510fSAnsuel Smith 				&ce5_h_clk_src.clkr.hw,
3056*b293510fSAnsuel Smith 			},
3057*b293510fSAnsuel Smith 			.num_parents = 1,
3058*b293510fSAnsuel Smith 			.ops = &clk_branch_ops,
3059*b293510fSAnsuel Smith 			.flags = CLK_SET_RATE_PARENT,
3060*b293510fSAnsuel Smith 		},
3061*b293510fSAnsuel Smith 	},
3062*b293510fSAnsuel Smith };
3063*b293510fSAnsuel Smith 
306424d8fba4SKumar Gala static struct clk_regmap *gcc_ipq806x_clks[] = {
3065dc1b3f65SAndy Gross 	[PLL0] = &pll0.clkr,
3066dc1b3f65SAndy Gross 	[PLL0_VOTE] = &pll0_vote,
306724d8fba4SKumar Gala 	[PLL3] = &pll3.clkr,
3068c99e515aSRajendra Nayak 	[PLL4_VOTE] = &pll4_vote,
306924d8fba4SKumar Gala 	[PLL8] = &pll8.clkr,
307024d8fba4SKumar Gala 	[PLL8_VOTE] = &pll8_vote,
3071*b293510fSAnsuel Smith 	[PLL11] = &pll11.clkr,
307224d8fba4SKumar Gala 	[PLL14] = &pll14.clkr,
307324d8fba4SKumar Gala 	[PLL14_VOTE] = &pll14_vote,
3074f7b81d67SStephen Boyd 	[PLL18] = &pll18.clkr,
307524d8fba4SKumar Gala 	[GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
307624d8fba4SKumar Gala 	[GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
307724d8fba4SKumar Gala 	[GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
307824d8fba4SKumar Gala 	[GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
307924d8fba4SKumar Gala 	[GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
308024d8fba4SKumar Gala 	[GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
308124d8fba4SKumar Gala 	[GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
308224d8fba4SKumar Gala 	[GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
308324d8fba4SKumar Gala 	[GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
308424d8fba4SKumar Gala 	[GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
308524d8fba4SKumar Gala 	[GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
308624d8fba4SKumar Gala 	[GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
308724d8fba4SKumar Gala 	[GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
308824d8fba4SKumar Gala 	[GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
308924d8fba4SKumar Gala 	[GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
309024d8fba4SKumar Gala 	[GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
309124d8fba4SKumar Gala 	[GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
309224d8fba4SKumar Gala 	[GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
309324d8fba4SKumar Gala 	[GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
309424d8fba4SKumar Gala 	[GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
309524d8fba4SKumar Gala 	[GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
309624d8fba4SKumar Gala 	[GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
309724d8fba4SKumar Gala 	[GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
309824d8fba4SKumar Gala 	[GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
309924d8fba4SKumar Gala 	[GP0_SRC] = &gp0_src.clkr,
310024d8fba4SKumar Gala 	[GP0_CLK] = &gp0_clk.clkr,
310124d8fba4SKumar Gala 	[GP1_SRC] = &gp1_src.clkr,
310224d8fba4SKumar Gala 	[GP1_CLK] = &gp1_clk.clkr,
310324d8fba4SKumar Gala 	[GP2_SRC] = &gp2_src.clkr,
310424d8fba4SKumar Gala 	[GP2_CLK] = &gp2_clk.clkr,
310524d8fba4SKumar Gala 	[PMEM_A_CLK] = &pmem_clk.clkr,
310624d8fba4SKumar Gala 	[PRNG_SRC] = &prng_src.clkr,
310724d8fba4SKumar Gala 	[PRNG_CLK] = &prng_clk.clkr,
310824d8fba4SKumar Gala 	[SDC1_SRC] = &sdc1_src.clkr,
310924d8fba4SKumar Gala 	[SDC1_CLK] = &sdc1_clk.clkr,
311024d8fba4SKumar Gala 	[SDC3_SRC] = &sdc3_src.clkr,
311124d8fba4SKumar Gala 	[SDC3_CLK] = &sdc3_clk.clkr,
311224d8fba4SKumar Gala 	[TSIF_REF_SRC] = &tsif_ref_src.clkr,
311324d8fba4SKumar Gala 	[TSIF_REF_CLK] = &tsif_ref_clk.clkr,
311424d8fba4SKumar Gala 	[DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
311524d8fba4SKumar Gala 	[GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
311624d8fba4SKumar Gala 	[GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
311724d8fba4SKumar Gala 	[GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
311824d8fba4SKumar Gala 	[GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
311924d8fba4SKumar Gala 	[GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
312024d8fba4SKumar Gala 	[GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
312124d8fba4SKumar Gala 	[TSIF_H_CLK] = &tsif_h_clk.clkr,
312224d8fba4SKumar Gala 	[SDC1_H_CLK] = &sdc1_h_clk.clkr,
312324d8fba4SKumar Gala 	[SDC3_H_CLK] = &sdc3_h_clk.clkr,
312424d8fba4SKumar Gala 	[ADM0_CLK] = &adm0_clk.clkr,
312524d8fba4SKumar Gala 	[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
312624d8fba4SKumar Gala 	[PCIE_A_CLK] = &pcie_a_clk.clkr,
312724d8fba4SKumar Gala 	[PCIE_AUX_CLK] = &pcie_aux_clk.clkr,
312824d8fba4SKumar Gala 	[PCIE_H_CLK] = &pcie_h_clk.clkr,
312924d8fba4SKumar Gala 	[PCIE_PHY_CLK] = &pcie_phy_clk.clkr,
313024d8fba4SKumar Gala 	[SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
313124d8fba4SKumar Gala 	[PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
313224d8fba4SKumar Gala 	[PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
313324d8fba4SKumar Gala 	[PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
313424d8fba4SKumar Gala 	[RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
313524d8fba4SKumar Gala 	[SATA_H_CLK] = &sata_h_clk.clkr,
313624d8fba4SKumar Gala 	[SATA_CLK_SRC] = &sata_ref_src.clkr,
313724d8fba4SKumar Gala 	[SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
313824d8fba4SKumar Gala 	[SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
313924d8fba4SKumar Gala 	[SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
314024d8fba4SKumar Gala 	[SATA_A_CLK] = &sata_a_clk.clkr,
314124d8fba4SKumar Gala 	[SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
314224d8fba4SKumar Gala 	[PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr,
314324d8fba4SKumar Gala 	[PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr,
314424d8fba4SKumar Gala 	[PCIE_1_A_CLK] = &pcie1_a_clk.clkr,
314524d8fba4SKumar Gala 	[PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr,
314624d8fba4SKumar Gala 	[PCIE_1_H_CLK] = &pcie1_h_clk.clkr,
314724d8fba4SKumar Gala 	[PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr,
314824d8fba4SKumar Gala 	[PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr,
314924d8fba4SKumar Gala 	[PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr,
315024d8fba4SKumar Gala 	[PCIE_2_A_CLK] = &pcie2_a_clk.clkr,
315124d8fba4SKumar Gala 	[PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr,
315224d8fba4SKumar Gala 	[PCIE_2_H_CLK] = &pcie2_h_clk.clkr,
315324d8fba4SKumar Gala 	[PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr,
315424d8fba4SKumar Gala 	[PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr,
315524d8fba4SKumar Gala 	[PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr,
315624d8fba4SKumar Gala 	[USB30_MASTER_SRC] = &usb30_master_clk_src.clkr,
315724d8fba4SKumar Gala 	[USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr,
315824d8fba4SKumar Gala 	[USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr,
315924d8fba4SKumar Gala 	[USB30_UTMI_SRC] = &usb30_utmi_clk.clkr,
316024d8fba4SKumar Gala 	[USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr,
316124d8fba4SKumar Gala 	[USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr,
316224d8fba4SKumar Gala 	[USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
316324d8fba4SKumar Gala 	[USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr,
316424d8fba4SKumar Gala 	[USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
316524d8fba4SKumar Gala 	[USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
316624d8fba4SKumar Gala 	[USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr,
316724d8fba4SKumar Gala 	[USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr,
316824d8fba4SKumar Gala 	[USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr,
31694c385b25SArchit Taneja 	[EBI2_CLK] = &ebi2_clk.clkr,
31704c385b25SArchit Taneja 	[EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
3171f7b81d67SStephen Boyd 	[GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr,
3172f7b81d67SStephen Boyd 	[GMAC_CORE1_CLK] = &gmac_core1_clk.clkr,
3173f7b81d67SStephen Boyd 	[GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr,
3174f7b81d67SStephen Boyd 	[GMAC_CORE2_CLK] = &gmac_core2_clk.clkr,
3175f7b81d67SStephen Boyd 	[GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr,
3176f7b81d67SStephen Boyd 	[GMAC_CORE3_CLK] = &gmac_core3_clk.clkr,
3177f7b81d67SStephen Boyd 	[GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr,
3178f7b81d67SStephen Boyd 	[GMAC_CORE4_CLK] = &gmac_core4_clk.clkr,
3179f7b81d67SStephen Boyd 	[UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr,
3180f7b81d67SStephen Boyd 	[UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr,
3181f7b81d67SStephen Boyd 	[NSSTCM_CLK_SRC] = &nss_tcm_src.clkr,
3182f7b81d67SStephen Boyd 	[NSSTCM_CLK] = &nss_tcm_clk.clkr,
31831f79131bSStephen Boyd 	[PLL9] = &hfpll0.clkr,
31841f79131bSStephen Boyd 	[PLL10] = &hfpll1.clkr,
31851f79131bSStephen Boyd 	[PLL12] = &hfpll_l2.clkr,
3186*b293510fSAnsuel Smith 	[CE5_A_CLK_SRC] = &ce5_a_clk_src.clkr,
3187*b293510fSAnsuel Smith 	[CE5_A_CLK] = &ce5_a_clk.clkr,
3188*b293510fSAnsuel Smith 	[CE5_H_CLK_SRC] = &ce5_h_clk_src.clkr,
3189*b293510fSAnsuel Smith 	[CE5_H_CLK] = &ce5_h_clk.clkr,
3190*b293510fSAnsuel Smith 	[CE5_CORE_CLK_SRC] = &ce5_core_src.clkr,
3191*b293510fSAnsuel Smith 	[CE5_CORE_CLK] = &ce5_core_clk.clkr,
319224d8fba4SKumar Gala };
319324d8fba4SKumar Gala 
319424d8fba4SKumar Gala static const struct qcom_reset_map gcc_ipq806x_resets[] = {
319524d8fba4SKumar Gala 	[QDSS_STM_RESET] = { 0x2060, 6 },
319624d8fba4SKumar Gala 	[AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
319724d8fba4SKumar Gala 	[AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
319824d8fba4SKumar Gala 	[AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 },
319924d8fba4SKumar Gala 	[AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
320024d8fba4SKumar Gala 	[AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 },
320124d8fba4SKumar Gala 	[SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
320224d8fba4SKumar Gala 	[SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
320324d8fba4SKumar Gala 	[SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
320424d8fba4SKumar Gala 	[ADM0_C2_RESET] = { 0x220c, 4 },
320524d8fba4SKumar Gala 	[ADM0_C1_RESET] = { 0x220c, 3 },
320624d8fba4SKumar Gala 	[ADM0_C0_RESET] = { 0x220c, 2 },
320724d8fba4SKumar Gala 	[ADM0_PBUS_RESET] = { 0x220c, 1 },
320824d8fba4SKumar Gala 	[ADM0_RESET] = { 0x220c, 0 },
320924d8fba4SKumar Gala 	[QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
321024d8fba4SKumar Gala 	[QDSS_POR_RESET] = { 0x2260, 4 },
321124d8fba4SKumar Gala 	[QDSS_TSCTR_RESET] = { 0x2260, 3 },
321224d8fba4SKumar Gala 	[QDSS_HRESET_RESET] = { 0x2260, 2 },
321324d8fba4SKumar Gala 	[QDSS_AXI_RESET] = { 0x2260, 1 },
321424d8fba4SKumar Gala 	[QDSS_DBG_RESET] = { 0x2260, 0 },
321524d8fba4SKumar Gala 	[SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
321624d8fba4SKumar Gala 	[SFAB_PCIE_S_RESET] = { 0x22d8, 0 },
321724d8fba4SKumar Gala 	[PCIE_EXT_RESET] = { 0x22dc, 6 },
321824d8fba4SKumar Gala 	[PCIE_PHY_RESET] = { 0x22dc, 5 },
321924d8fba4SKumar Gala 	[PCIE_PCI_RESET] = { 0x22dc, 4 },
322024d8fba4SKumar Gala 	[PCIE_POR_RESET] = { 0x22dc, 3 },
322124d8fba4SKumar Gala 	[PCIE_HCLK_RESET] = { 0x22dc, 2 },
322224d8fba4SKumar Gala 	[PCIE_ACLK_RESET] = { 0x22dc, 0 },
322324d8fba4SKumar Gala 	[SFAB_LPASS_RESET] = { 0x23a0, 7 },
322424d8fba4SKumar Gala 	[SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
322524d8fba4SKumar Gala 	[AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
322624d8fba4SKumar Gala 	[AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
322724d8fba4SKumar Gala 	[SFAB_SATA_S_RESET] = { 0x2480, 7 },
322824d8fba4SKumar Gala 	[SFAB_DFAB_M_RESET] = { 0x2500, 7 },
322924d8fba4SKumar Gala 	[DFAB_SFAB_M_RESET] = { 0x2520, 7 },
323024d8fba4SKumar Gala 	[DFAB_SWAY0_RESET] = { 0x2540, 7 },
323124d8fba4SKumar Gala 	[DFAB_SWAY1_RESET] = { 0x2544, 7 },
323224d8fba4SKumar Gala 	[DFAB_ARB0_RESET] = { 0x2560, 7 },
323324d8fba4SKumar Gala 	[DFAB_ARB1_RESET] = { 0x2564, 7 },
323424d8fba4SKumar Gala 	[PPSS_PROC_RESET] = { 0x2594, 1 },
323524d8fba4SKumar Gala 	[PPSS_RESET] = { 0x2594, 0 },
323624d8fba4SKumar Gala 	[DMA_BAM_RESET] = { 0x25c0, 7 },
323724d8fba4SKumar Gala 	[SPS_TIC_H_RESET] = { 0x2600, 7 },
323824d8fba4SKumar Gala 	[SFAB_CFPB_M_RESET] = { 0x2680, 7 },
323924d8fba4SKumar Gala 	[SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
324024d8fba4SKumar Gala 	[TSIF_H_RESET] = { 0x2700, 7 },
324124d8fba4SKumar Gala 	[CE1_H_RESET] = { 0x2720, 7 },
324224d8fba4SKumar Gala 	[CE1_CORE_RESET] = { 0x2724, 7 },
324324d8fba4SKumar Gala 	[CE1_SLEEP_RESET] = { 0x2728, 7 },
324424d8fba4SKumar Gala 	[CE2_H_RESET] = { 0x2740, 7 },
324524d8fba4SKumar Gala 	[CE2_CORE_RESET] = { 0x2744, 7 },
324624d8fba4SKumar Gala 	[SFAB_SFPB_M_RESET] = { 0x2780, 7 },
324724d8fba4SKumar Gala 	[SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
324824d8fba4SKumar Gala 	[RPM_PROC_RESET] = { 0x27c0, 7 },
324924d8fba4SKumar Gala 	[PMIC_SSBI2_RESET] = { 0x280c, 12 },
325024d8fba4SKumar Gala 	[SDC1_RESET] = { 0x2830, 0 },
325124d8fba4SKumar Gala 	[SDC2_RESET] = { 0x2850, 0 },
325224d8fba4SKumar Gala 	[SDC3_RESET] = { 0x2870, 0 },
325324d8fba4SKumar Gala 	[SDC4_RESET] = { 0x2890, 0 },
325424d8fba4SKumar Gala 	[USB_HS1_RESET] = { 0x2910, 0 },
325524d8fba4SKumar Gala 	[USB_HSIC_RESET] = { 0x2934, 0 },
325624d8fba4SKumar Gala 	[USB_FS1_XCVR_RESET] = { 0x2974, 1 },
325724d8fba4SKumar Gala 	[USB_FS1_RESET] = { 0x2974, 0 },
325824d8fba4SKumar Gala 	[GSBI1_RESET] = { 0x29dc, 0 },
325924d8fba4SKumar Gala 	[GSBI2_RESET] = { 0x29fc, 0 },
326024d8fba4SKumar Gala 	[GSBI3_RESET] = { 0x2a1c, 0 },
326124d8fba4SKumar Gala 	[GSBI4_RESET] = { 0x2a3c, 0 },
326224d8fba4SKumar Gala 	[GSBI5_RESET] = { 0x2a5c, 0 },
326324d8fba4SKumar Gala 	[GSBI6_RESET] = { 0x2a7c, 0 },
326424d8fba4SKumar Gala 	[GSBI7_RESET] = { 0x2a9c, 0 },
326524d8fba4SKumar Gala 	[SPDM_RESET] = { 0x2b6c, 0 },
326624d8fba4SKumar Gala 	[SEC_CTRL_RESET] = { 0x2b80, 7 },
326724d8fba4SKumar Gala 	[TLMM_H_RESET] = { 0x2ba0, 7 },
326824d8fba4SKumar Gala 	[SFAB_SATA_M_RESET] = { 0x2c18, 0 },
326924d8fba4SKumar Gala 	[SATA_RESET] = { 0x2c1c, 0 },
327024d8fba4SKumar Gala 	[TSSC_RESET] = { 0x2ca0, 7 },
327124d8fba4SKumar Gala 	[PDM_RESET] = { 0x2cc0, 12 },
327224d8fba4SKumar Gala 	[MPM_H_RESET] = { 0x2da0, 7 },
327324d8fba4SKumar Gala 	[MPM_RESET] = { 0x2da4, 0 },
327424d8fba4SKumar Gala 	[SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
327524d8fba4SKumar Gala 	[PRNG_RESET] = { 0x2e80, 12 },
327624d8fba4SKumar Gala 	[SFAB_CE3_M_RESET] = { 0x36c8, 1 },
327724d8fba4SKumar Gala 	[SFAB_CE3_S_RESET] = { 0x36c8, 0 },
327824d8fba4SKumar Gala 	[CE3_SLEEP_RESET] = { 0x36d0, 7 },
327924d8fba4SKumar Gala 	[PCIE_1_M_RESET] = { 0x3a98, 1 },
328024d8fba4SKumar Gala 	[PCIE_1_S_RESET] = { 0x3a98, 0 },
328124d8fba4SKumar Gala 	[PCIE_1_EXT_RESET] = { 0x3a9c, 6 },
328224d8fba4SKumar Gala 	[PCIE_1_PHY_RESET] = { 0x3a9c, 5 },
328324d8fba4SKumar Gala 	[PCIE_1_PCI_RESET] = { 0x3a9c, 4 },
328424d8fba4SKumar Gala 	[PCIE_1_POR_RESET] = { 0x3a9c, 3 },
328524d8fba4SKumar Gala 	[PCIE_1_HCLK_RESET] = { 0x3a9c, 2 },
328624d8fba4SKumar Gala 	[PCIE_1_ACLK_RESET] = { 0x3a9c, 0 },
328724d8fba4SKumar Gala 	[PCIE_2_M_RESET] = { 0x3ad8, 1 },
328824d8fba4SKumar Gala 	[PCIE_2_S_RESET] = { 0x3ad8, 0 },
328924d8fba4SKumar Gala 	[PCIE_2_EXT_RESET] = { 0x3adc, 6 },
329024d8fba4SKumar Gala 	[PCIE_2_PHY_RESET] = { 0x3adc, 5 },
329124d8fba4SKumar Gala 	[PCIE_2_PCI_RESET] = { 0x3adc, 4 },
329224d8fba4SKumar Gala 	[PCIE_2_POR_RESET] = { 0x3adc, 3 },
329324d8fba4SKumar Gala 	[PCIE_2_HCLK_RESET] = { 0x3adc, 2 },
329424d8fba4SKumar Gala 	[PCIE_2_ACLK_RESET] = { 0x3adc, 0 },
329524d8fba4SKumar Gala 	[SFAB_USB30_S_RESET] = { 0x3b54, 1 },
329624d8fba4SKumar Gala 	[SFAB_USB30_M_RESET] = { 0x3b54, 0 },
329724d8fba4SKumar Gala 	[USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 },
329824d8fba4SKumar Gala 	[USB30_0_MASTER_RESET] = { 0x3b50, 4 },
329924d8fba4SKumar Gala 	[USB30_0_SLEEP_RESET] = { 0x3b50, 3 },
330024d8fba4SKumar Gala 	[USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 },
330124d8fba4SKumar Gala 	[USB30_0_POWERON_RESET] = { 0x3b50, 1 },
330224d8fba4SKumar Gala 	[USB30_0_PHY_RESET] = { 0x3b50, 0 },
330324d8fba4SKumar Gala 	[USB30_1_MASTER_RESET] = { 0x3b58, 4 },
330424d8fba4SKumar Gala 	[USB30_1_SLEEP_RESET] = { 0x3b58, 3 },
330524d8fba4SKumar Gala 	[USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 },
330624d8fba4SKumar Gala 	[USB30_1_POWERON_RESET] = { 0x3b58, 1 },
330724d8fba4SKumar Gala 	[USB30_1_PHY_RESET] = { 0x3b58, 0 },
330824d8fba4SKumar Gala 	[NSSFB0_RESET] = { 0x3b60, 6 },
330924d8fba4SKumar Gala 	[NSSFB1_RESET] = { 0x3b60, 7 },
3310f7b81d67SStephen Boyd 	[UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3},
3311f7b81d67SStephen Boyd 	[UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 },
3312f7b81d67SStephen Boyd 	[UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 },
3313f7b81d67SStephen Boyd 	[UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 },
3314f7b81d67SStephen Boyd 	[UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 },
3315f7b81d67SStephen Boyd 	[UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 },
3316f7b81d67SStephen Boyd 	[UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 },
3317f7b81d67SStephen Boyd 	[UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 },
3318f7b81d67SStephen Boyd 	[GMAC_CORE1_RESET] = { 0x3cbc, 0 },
3319f7b81d67SStephen Boyd 	[GMAC_CORE2_RESET] = { 0x3cdc, 0 },
3320f7b81d67SStephen Boyd 	[GMAC_CORE3_RESET] = { 0x3cfc, 0 },
3321f7b81d67SStephen Boyd 	[GMAC_CORE4_RESET] = { 0x3d1c, 0 },
3322f7b81d67SStephen Boyd 	[GMAC_AHB_RESET] = { 0x3e24, 0 },
3323f7b81d67SStephen Boyd 	[NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 },
3324f7b81d67SStephen Boyd 	[NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 },
3325f7b81d67SStephen Boyd 	[NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 },
3326f7b81d67SStephen Boyd 	[NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 },
3327f7b81d67SStephen Boyd 	[NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 },
3328f7b81d67SStephen Boyd 	[NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 },
3329f7b81d67SStephen Boyd 	[NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 },
3330f7b81d67SStephen Boyd 	[NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 },
3331f7b81d67SStephen Boyd 	[NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 },
3332f7b81d67SStephen Boyd 	[NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 },
3333f7b81d67SStephen Boyd 	[NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 },
3334f7b81d67SStephen Boyd 	[NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 },
3335f7b81d67SStephen Boyd 	[NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 },
3336f7b81d67SStephen Boyd 	[NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 },
3337f7b81d67SStephen Boyd 	[NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 },
3338f7b81d67SStephen Boyd 	[NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 },
3339f7b81d67SStephen Boyd 	[NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 },
3340f7b81d67SStephen Boyd 	[NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 },
3341f7b81d67SStephen Boyd 	[NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 },
3342f7b81d67SStephen Boyd 	[NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 },
3343f7b81d67SStephen Boyd 	[NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 },
3344f7b81d67SStephen Boyd 	[NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 },
3345f7b81d67SStephen Boyd 	[NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 },
3346f7b81d67SStephen Boyd 	[NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 },
3347f7b81d67SStephen Boyd 	[NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 },
3348f7b81d67SStephen Boyd 	[NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 },
3349f7b81d67SStephen Boyd 	[NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 },
3350f7b81d67SStephen Boyd 	[NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 },
3351f7b81d67SStephen Boyd 	[NSS_SRDS_N_RESET] = { 0x3b60, 28 },
335224d8fba4SKumar Gala };
335324d8fba4SKumar Gala 
335424d8fba4SKumar Gala static const struct regmap_config gcc_ipq806x_regmap_config = {
335524d8fba4SKumar Gala 	.reg_bits	= 32,
335624d8fba4SKumar Gala 	.reg_stride	= 4,
335724d8fba4SKumar Gala 	.val_bits	= 32,
335824d8fba4SKumar Gala 	.max_register	= 0x3e40,
335924d8fba4SKumar Gala 	.fast_io	= true,
336024d8fba4SKumar Gala };
336124d8fba4SKumar Gala 
336224d8fba4SKumar Gala static const struct qcom_cc_desc gcc_ipq806x_desc = {
336324d8fba4SKumar Gala 	.config = &gcc_ipq806x_regmap_config,
336424d8fba4SKumar Gala 	.clks = gcc_ipq806x_clks,
336524d8fba4SKumar Gala 	.num_clks = ARRAY_SIZE(gcc_ipq806x_clks),
336624d8fba4SKumar Gala 	.resets = gcc_ipq806x_resets,
336724d8fba4SKumar Gala 	.num_resets = ARRAY_SIZE(gcc_ipq806x_resets),
336824d8fba4SKumar Gala };
336924d8fba4SKumar Gala 
337024d8fba4SKumar Gala static const struct of_device_id gcc_ipq806x_match_table[] = {
337124d8fba4SKumar Gala 	{ .compatible = "qcom,gcc-ipq8064" },
337224d8fba4SKumar Gala 	{ }
337324d8fba4SKumar Gala };
337424d8fba4SKumar Gala MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table);
337524d8fba4SKumar Gala 
337624d8fba4SKumar Gala static int gcc_ipq806x_probe(struct platform_device *pdev)
337724d8fba4SKumar Gala {
337824d8fba4SKumar Gala 	struct device *dev = &pdev->dev;
3379f7b81d67SStephen Boyd 	struct regmap *regmap;
3380f7b81d67SStephen Boyd 	int ret;
338124d8fba4SKumar Gala 
3382cbf2e548SStephen Boyd 	ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000);
3383a085f877SStephen Boyd 	if (ret)
3384a085f877SStephen Boyd 		return ret;
338524d8fba4SKumar Gala 
3386cbf2e548SStephen Boyd 	ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000);
3387a085f877SStephen Boyd 	if (ret)
3388a085f877SStephen Boyd 		return ret;
338924d8fba4SKumar Gala 
3390512ea2edSAnsuel Smith 	if (of_machine_is_compatible("qcom,ipq8065")) {
3391512ea2edSAnsuel Smith 		ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
3392512ea2edSAnsuel Smith 		ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
3393512ea2edSAnsuel Smith 	} else {
3394512ea2edSAnsuel Smith 		ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
3395512ea2edSAnsuel Smith 		ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
3396512ea2edSAnsuel Smith 	}
3397512ea2edSAnsuel Smith 
3398f7b81d67SStephen Boyd 	ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc);
3399f7b81d67SStephen Boyd 	if (ret)
3400f7b81d67SStephen Boyd 		return ret;
3401f7b81d67SStephen Boyd 
3402f7b81d67SStephen Boyd 	regmap = dev_get_regmap(dev, NULL);
3403f7b81d67SStephen Boyd 	if (!regmap)
3404f7b81d67SStephen Boyd 		return -ENODEV;
3405f7b81d67SStephen Boyd 
3406f7b81d67SStephen Boyd 	/* Setup PLL18 static bits */
3407f7b81d67SStephen Boyd 	regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400);
3408f7b81d67SStephen Boyd 	regmap_write(regmap, 0x31b0, 0x3080);
3409f7b81d67SStephen Boyd 
3410f7b81d67SStephen Boyd 	/* Set GMAC footswitch sleep/wakeup values */
3411f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3cb8, 8);
3412f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3cd8, 8);
3413f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3cf8, 8);
3414f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3d18, 8);
3415f7b81d67SStephen Boyd 
34165ce728faSAnsuel Smith 	return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
341724d8fba4SKumar Gala }
341824d8fba4SKumar Gala 
341924d8fba4SKumar Gala static struct platform_driver gcc_ipq806x_driver = {
342024d8fba4SKumar Gala 	.probe		= gcc_ipq806x_probe,
342124d8fba4SKumar Gala 	.driver		= {
342224d8fba4SKumar Gala 		.name	= "gcc-ipq806x",
342324d8fba4SKumar Gala 		.of_match_table = gcc_ipq806x_match_table,
342424d8fba4SKumar Gala 	},
342524d8fba4SKumar Gala };
342624d8fba4SKumar Gala 
342724d8fba4SKumar Gala static int __init gcc_ipq806x_init(void)
342824d8fba4SKumar Gala {
342924d8fba4SKumar Gala 	return platform_driver_register(&gcc_ipq806x_driver);
343024d8fba4SKumar Gala }
343124d8fba4SKumar Gala core_initcall(gcc_ipq806x_init);
343224d8fba4SKumar Gala 
343324d8fba4SKumar Gala static void __exit gcc_ipq806x_exit(void)
343424d8fba4SKumar Gala {
343524d8fba4SKumar Gala 	platform_driver_unregister(&gcc_ipq806x_driver);
343624d8fba4SKumar Gala }
343724d8fba4SKumar Gala module_exit(gcc_ipq806x_exit);
343824d8fba4SKumar Gala 
343924d8fba4SKumar Gala MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver");
344024d8fba4SKumar Gala MODULE_LICENSE("GPL v2");
344124d8fba4SKumar Gala MODULE_ALIAS("platform:gcc-ipq806x");
3442