xref: /openbmc/linux/drivers/clk/qcom/gcc-ipq806x.c (revision 512ea2edfe15ffa2cd839b3a31d768145f2edc20)
19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
224d8fba4SKumar Gala /*
324d8fba4SKumar Gala  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
424d8fba4SKumar Gala  */
524d8fba4SKumar Gala 
624d8fba4SKumar Gala #include <linux/kernel.h>
724d8fba4SKumar Gala #include <linux/bitops.h>
824d8fba4SKumar Gala #include <linux/err.h>
924d8fba4SKumar Gala #include <linux/platform_device.h>
1024d8fba4SKumar Gala #include <linux/module.h>
1124d8fba4SKumar Gala #include <linux/of.h>
1224d8fba4SKumar Gala #include <linux/of_device.h>
1324d8fba4SKumar Gala #include <linux/clk-provider.h>
1424d8fba4SKumar Gala #include <linux/regmap.h>
1524d8fba4SKumar Gala #include <linux/reset-controller.h>
1624d8fba4SKumar Gala 
1724d8fba4SKumar Gala #include <dt-bindings/clock/qcom,gcc-ipq806x.h>
1824d8fba4SKumar Gala #include <dt-bindings/reset/qcom,gcc-ipq806x.h>
1924d8fba4SKumar Gala 
2024d8fba4SKumar Gala #include "common.h"
2124d8fba4SKumar Gala #include "clk-regmap.h"
2224d8fba4SKumar Gala #include "clk-pll.h"
2324d8fba4SKumar Gala #include "clk-rcg.h"
2424d8fba4SKumar Gala #include "clk-branch.h"
251f79131bSStephen Boyd #include "clk-hfpll.h"
2624d8fba4SKumar Gala #include "reset.h"
2724d8fba4SKumar Gala 
28cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo[] = {
29cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
30cb02866fSAnsuel Smith };
31cb02866fSAnsuel Smith 
32dc1b3f65SAndy Gross static struct clk_pll pll0 = {
33dc1b3f65SAndy Gross 	.l_reg = 0x30c4,
34dc1b3f65SAndy Gross 	.m_reg = 0x30c8,
35dc1b3f65SAndy Gross 	.n_reg = 0x30cc,
36dc1b3f65SAndy Gross 	.config_reg = 0x30d4,
37dc1b3f65SAndy Gross 	.mode_reg = 0x30c0,
38dc1b3f65SAndy Gross 	.status_reg = 0x30d8,
39dc1b3f65SAndy Gross 	.status_bit = 16,
40dc1b3f65SAndy Gross 	.clkr.hw.init = &(struct clk_init_data){
41dc1b3f65SAndy Gross 		.name = "pll0",
42cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
43dc1b3f65SAndy Gross 		.num_parents = 1,
44dc1b3f65SAndy Gross 		.ops = &clk_pll_ops,
45dc1b3f65SAndy Gross 	},
46dc1b3f65SAndy Gross };
47dc1b3f65SAndy Gross 
48dc1b3f65SAndy Gross static struct clk_regmap pll0_vote = {
49dc1b3f65SAndy Gross 	.enable_reg = 0x34c0,
50dc1b3f65SAndy Gross 	.enable_mask = BIT(0),
51dc1b3f65SAndy Gross 	.hw.init = &(struct clk_init_data){
52dc1b3f65SAndy Gross 		.name = "pll0_vote",
53cb02866fSAnsuel Smith 		.parent_hws = (const struct clk_hw*[]){
54cb02866fSAnsuel Smith 			&pll0.clkr.hw,
55cb02866fSAnsuel Smith 		},
56dc1b3f65SAndy Gross 		.num_parents = 1,
57dc1b3f65SAndy Gross 		.ops = &clk_pll_vote_ops,
58dc1b3f65SAndy Gross 	},
59dc1b3f65SAndy Gross };
60dc1b3f65SAndy Gross 
6124d8fba4SKumar Gala static struct clk_pll pll3 = {
6224d8fba4SKumar Gala 	.l_reg = 0x3164,
6324d8fba4SKumar Gala 	.m_reg = 0x3168,
6424d8fba4SKumar Gala 	.n_reg = 0x316c,
6524d8fba4SKumar Gala 	.config_reg = 0x3174,
6624d8fba4SKumar Gala 	.mode_reg = 0x3160,
6724d8fba4SKumar Gala 	.status_reg = 0x3178,
6824d8fba4SKumar Gala 	.status_bit = 16,
6924d8fba4SKumar Gala 	.clkr.hw.init = &(struct clk_init_data){
7024d8fba4SKumar Gala 		.name = "pll3",
71cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
7224d8fba4SKumar Gala 		.num_parents = 1,
7324d8fba4SKumar Gala 		.ops = &clk_pll_ops,
7424d8fba4SKumar Gala 	},
7524d8fba4SKumar Gala };
7624d8fba4SKumar Gala 
77c99e515aSRajendra Nayak static struct clk_regmap pll4_vote = {
78c99e515aSRajendra Nayak 	.enable_reg = 0x34c0,
79c99e515aSRajendra Nayak 	.enable_mask = BIT(4),
80c99e515aSRajendra Nayak 	.hw.init = &(struct clk_init_data){
81c99e515aSRajendra Nayak 		.name = "pll4_vote",
82c99e515aSRajendra Nayak 		.parent_names = (const char *[]){ "pll4" },
83c99e515aSRajendra Nayak 		.num_parents = 1,
84c99e515aSRajendra Nayak 		.ops = &clk_pll_vote_ops,
85c99e515aSRajendra Nayak 	},
86c99e515aSRajendra Nayak };
87c99e515aSRajendra Nayak 
8824d8fba4SKumar Gala static struct clk_pll pll8 = {
8924d8fba4SKumar Gala 	.l_reg = 0x3144,
9024d8fba4SKumar Gala 	.m_reg = 0x3148,
9124d8fba4SKumar Gala 	.n_reg = 0x314c,
9224d8fba4SKumar Gala 	.config_reg = 0x3154,
9324d8fba4SKumar Gala 	.mode_reg = 0x3140,
9424d8fba4SKumar Gala 	.status_reg = 0x3158,
9524d8fba4SKumar Gala 	.status_bit = 16,
9624d8fba4SKumar Gala 	.clkr.hw.init = &(struct clk_init_data){
9724d8fba4SKumar Gala 		.name = "pll8",
98cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
9924d8fba4SKumar Gala 		.num_parents = 1,
10024d8fba4SKumar Gala 		.ops = &clk_pll_ops,
10124d8fba4SKumar Gala 	},
10224d8fba4SKumar Gala };
10324d8fba4SKumar Gala 
10424d8fba4SKumar Gala static struct clk_regmap pll8_vote = {
10524d8fba4SKumar Gala 	.enable_reg = 0x34c0,
10624d8fba4SKumar Gala 	.enable_mask = BIT(8),
10724d8fba4SKumar Gala 	.hw.init = &(struct clk_init_data){
10824d8fba4SKumar Gala 		.name = "pll8_vote",
109cb02866fSAnsuel Smith 		.parent_hws = (const struct clk_hw*[]){
110cb02866fSAnsuel Smith 			&pll8.clkr.hw,
111cb02866fSAnsuel Smith 		},
11224d8fba4SKumar Gala 		.num_parents = 1,
11324d8fba4SKumar Gala 		.ops = &clk_pll_vote_ops,
11424d8fba4SKumar Gala 	},
11524d8fba4SKumar Gala };
11624d8fba4SKumar Gala 
1171f79131bSStephen Boyd static struct hfpll_data hfpll0_data = {
1181f79131bSStephen Boyd 	.mode_reg = 0x3200,
1191f79131bSStephen Boyd 	.l_reg = 0x3208,
1201f79131bSStephen Boyd 	.m_reg = 0x320c,
1211f79131bSStephen Boyd 	.n_reg = 0x3210,
1221f79131bSStephen Boyd 	.config_reg = 0x3204,
1231f79131bSStephen Boyd 	.status_reg = 0x321c,
1241f79131bSStephen Boyd 	.config_val = 0x7845c665,
1251f79131bSStephen Boyd 	.droop_reg = 0x3214,
1261f79131bSStephen Boyd 	.droop_val = 0x0108c000,
1271f79131bSStephen Boyd 	.min_rate = 600000000UL,
1281f79131bSStephen Boyd 	.max_rate = 1800000000UL,
1291f79131bSStephen Boyd };
1301f79131bSStephen Boyd 
1311f79131bSStephen Boyd static struct clk_hfpll hfpll0 = {
1321f79131bSStephen Boyd 	.d = &hfpll0_data,
1331f79131bSStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
134cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
1351f79131bSStephen Boyd 		.num_parents = 1,
1361f79131bSStephen Boyd 		.name = "hfpll0",
1371f79131bSStephen Boyd 		.ops = &clk_ops_hfpll,
1381f79131bSStephen Boyd 		.flags = CLK_IGNORE_UNUSED,
1391f79131bSStephen Boyd 	},
1401f79131bSStephen Boyd 	.lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock),
1411f79131bSStephen Boyd };
1421f79131bSStephen Boyd 
1431f79131bSStephen Boyd static struct hfpll_data hfpll1_data = {
1441f79131bSStephen Boyd 	.mode_reg = 0x3240,
1451f79131bSStephen Boyd 	.l_reg = 0x3248,
1461f79131bSStephen Boyd 	.m_reg = 0x324c,
1471f79131bSStephen Boyd 	.n_reg = 0x3250,
1481f79131bSStephen Boyd 	.config_reg = 0x3244,
1491f79131bSStephen Boyd 	.status_reg = 0x325c,
1501f79131bSStephen Boyd 	.config_val = 0x7845c665,
1511f79131bSStephen Boyd 	.droop_reg = 0x3314,
1521f79131bSStephen Boyd 	.droop_val = 0x0108c000,
1531f79131bSStephen Boyd 	.min_rate = 600000000UL,
1541f79131bSStephen Boyd 	.max_rate = 1800000000UL,
1551f79131bSStephen Boyd };
1561f79131bSStephen Boyd 
1571f79131bSStephen Boyd static struct clk_hfpll hfpll1 = {
1581f79131bSStephen Boyd 	.d = &hfpll1_data,
1591f79131bSStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
160cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
1611f79131bSStephen Boyd 		.num_parents = 1,
1621f79131bSStephen Boyd 		.name = "hfpll1",
1631f79131bSStephen Boyd 		.ops = &clk_ops_hfpll,
1641f79131bSStephen Boyd 		.flags = CLK_IGNORE_UNUSED,
1651f79131bSStephen Boyd 	},
1661f79131bSStephen Boyd 	.lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock),
1671f79131bSStephen Boyd };
1681f79131bSStephen Boyd 
1691f79131bSStephen Boyd static struct hfpll_data hfpll_l2_data = {
1701f79131bSStephen Boyd 	.mode_reg = 0x3300,
1711f79131bSStephen Boyd 	.l_reg = 0x3308,
1721f79131bSStephen Boyd 	.m_reg = 0x330c,
1731f79131bSStephen Boyd 	.n_reg = 0x3310,
1741f79131bSStephen Boyd 	.config_reg = 0x3304,
1751f79131bSStephen Boyd 	.status_reg = 0x331c,
1761f79131bSStephen Boyd 	.config_val = 0x7845c665,
1771f79131bSStephen Boyd 	.droop_reg = 0x3314,
1781f79131bSStephen Boyd 	.droop_val = 0x0108c000,
1791f79131bSStephen Boyd 	.min_rate = 600000000UL,
1801f79131bSStephen Boyd 	.max_rate = 1800000000UL,
1811f79131bSStephen Boyd };
1821f79131bSStephen Boyd 
1831f79131bSStephen Boyd static struct clk_hfpll hfpll_l2 = {
1841f79131bSStephen Boyd 	.d = &hfpll_l2_data,
1851f79131bSStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
186cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
1871f79131bSStephen Boyd 		.num_parents = 1,
1881f79131bSStephen Boyd 		.name = "hfpll_l2",
1891f79131bSStephen Boyd 		.ops = &clk_ops_hfpll,
1901f79131bSStephen Boyd 		.flags = CLK_IGNORE_UNUSED,
1911f79131bSStephen Boyd 	},
1921f79131bSStephen Boyd 	.lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock),
1931f79131bSStephen Boyd };
1941f79131bSStephen Boyd 
19524d8fba4SKumar Gala static struct clk_pll pll14 = {
19624d8fba4SKumar Gala 	.l_reg = 0x31c4,
19724d8fba4SKumar Gala 	.m_reg = 0x31c8,
19824d8fba4SKumar Gala 	.n_reg = 0x31cc,
19924d8fba4SKumar Gala 	.config_reg = 0x31d4,
20024d8fba4SKumar Gala 	.mode_reg = 0x31c0,
20124d8fba4SKumar Gala 	.status_reg = 0x31d8,
20224d8fba4SKumar Gala 	.status_bit = 16,
20324d8fba4SKumar Gala 	.clkr.hw.init = &(struct clk_init_data){
20424d8fba4SKumar Gala 		.name = "pll14",
205cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
20624d8fba4SKumar Gala 		.num_parents = 1,
20724d8fba4SKumar Gala 		.ops = &clk_pll_ops,
20824d8fba4SKumar Gala 	},
20924d8fba4SKumar Gala };
21024d8fba4SKumar Gala 
21124d8fba4SKumar Gala static struct clk_regmap pll14_vote = {
21224d8fba4SKumar Gala 	.enable_reg = 0x34c0,
21324d8fba4SKumar Gala 	.enable_mask = BIT(14),
21424d8fba4SKumar Gala 	.hw.init = &(struct clk_init_data){
21524d8fba4SKumar Gala 		.name = "pll14_vote",
216cb02866fSAnsuel Smith 		.parent_hws = (const struct clk_hw*[]){
217cb02866fSAnsuel Smith 			&pll14.clkr.hw,
218cb02866fSAnsuel Smith 		},
21924d8fba4SKumar Gala 		.num_parents = 1,
22024d8fba4SKumar Gala 		.ops = &clk_pll_vote_ops,
22124d8fba4SKumar Gala 	},
22224d8fba4SKumar Gala };
22324d8fba4SKumar Gala 
224f7b81d67SStephen Boyd #define NSS_PLL_RATE(f, _l, _m, _n, i) \
225f7b81d67SStephen Boyd 	{  \
226f7b81d67SStephen Boyd 		.freq = f,  \
227f7b81d67SStephen Boyd 		.l = _l, \
228f7b81d67SStephen Boyd 		.m = _m, \
229f7b81d67SStephen Boyd 		.n = _n, \
230f7b81d67SStephen Boyd 		.ibits = i, \
231f7b81d67SStephen Boyd 	}
232f7b81d67SStephen Boyd 
233f7b81d67SStephen Boyd static struct pll_freq_tbl pll18_freq_tbl[] = {
234f7b81d67SStephen Boyd 	NSS_PLL_RATE(550000000, 44, 0, 1, 0x01495625),
235*512ea2edSAnsuel Smith 	NSS_PLL_RATE(600000000, 48, 0, 1, 0x01495625),
236f7b81d67SStephen Boyd 	NSS_PLL_RATE(733000000, 58, 16, 25, 0x014b5625),
237*512ea2edSAnsuel Smith 	NSS_PLL_RATE(800000000, 64, 0, 1, 0x01495625),
238f7b81d67SStephen Boyd };
239f7b81d67SStephen Boyd 
240f7b81d67SStephen Boyd static struct clk_pll pll18 = {
241f7b81d67SStephen Boyd 	.l_reg = 0x31a4,
242f7b81d67SStephen Boyd 	.m_reg = 0x31a8,
243f7b81d67SStephen Boyd 	.n_reg = 0x31ac,
244f7b81d67SStephen Boyd 	.config_reg = 0x31b4,
245f7b81d67SStephen Boyd 	.mode_reg = 0x31a0,
246f7b81d67SStephen Boyd 	.status_reg = 0x31b8,
247f7b81d67SStephen Boyd 	.status_bit = 16,
248f7b81d67SStephen Boyd 	.post_div_shift = 16,
249f7b81d67SStephen Boyd 	.post_div_width = 1,
250f7b81d67SStephen Boyd 	.freq_tbl = pll18_freq_tbl,
251f7b81d67SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
252f7b81d67SStephen Boyd 		.name = "pll18",
253cb02866fSAnsuel Smith 		.parent_data = gcc_pxo,
254f7b81d67SStephen Boyd 		.num_parents = 1,
255f7b81d67SStephen Boyd 		.ops = &clk_pll_ops,
256f7b81d67SStephen Boyd 	},
257f7b81d67SStephen Boyd };
258f7b81d67SStephen Boyd 
259293d2e97SGeorgi Djakov enum {
260293d2e97SGeorgi Djakov 	P_PXO,
261293d2e97SGeorgi Djakov 	P_PLL8,
262293d2e97SGeorgi Djakov 	P_PLL3,
263293d2e97SGeorgi Djakov 	P_PLL0,
264293d2e97SGeorgi Djakov 	P_CXO,
265f7b81d67SStephen Boyd 	P_PLL14,
266f7b81d67SStephen Boyd 	P_PLL18,
267293d2e97SGeorgi Djakov };
26824d8fba4SKumar Gala 
269293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_map[] = {
270293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
271293d2e97SGeorgi Djakov 	{ P_PLL8, 3 }
27224d8fba4SKumar Gala };
27324d8fba4SKumar Gala 
274cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8[] = {
275cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
276cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
27724d8fba4SKumar Gala };
27824d8fba4SKumar Gala 
279293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll8_cxo_map[] = {
280293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
281293d2e97SGeorgi Djakov 	{ P_PLL8, 3 },
282293d2e97SGeorgi Djakov 	{ P_CXO, 5 }
28324d8fba4SKumar Gala };
28424d8fba4SKumar Gala 
285cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8_cxo[] = {
286cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
287cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
288cb02866fSAnsuel Smith 	{ .fw_name = "cxo", .name = "cxo" },
28924d8fba4SKumar Gala };
29024d8fba4SKumar Gala 
291293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_map[] = {
292293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
293293d2e97SGeorgi Djakov 	{ P_PLL3, 1 }
29424d8fba4SKumar Gala };
29524d8fba4SKumar Gala 
296293d2e97SGeorgi Djakov static const struct parent_map gcc_pxo_pll3_sata_map[] = {
297293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
298293d2e97SGeorgi Djakov 	{ P_PLL3, 6 }
29924d8fba4SKumar Gala };
30024d8fba4SKumar Gala 
301cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll3[] = {
302cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
303cb02866fSAnsuel Smith 	{ .hw = &pll3.clkr.hw },
30424d8fba4SKumar Gala };
30524d8fba4SKumar Gala 
306e95e8253SAnsuel Smith static const struct parent_map gcc_pxo_pll8_pll0_map[] = {
307293d2e97SGeorgi Djakov 	{ P_PXO, 0 },
308293d2e97SGeorgi Djakov 	{ P_PLL8, 3 },
309293d2e97SGeorgi Djakov 	{ P_PLL0, 2 }
31024d8fba4SKumar Gala };
31124d8fba4SKumar Gala 
312cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8_pll0[] = {
313cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
314cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
315cb02866fSAnsuel Smith 	{ .hw = &pll0_vote.hw },
31624d8fba4SKumar Gala };
31724d8fba4SKumar Gala 
318f7b81d67SStephen Boyd static const struct parent_map gcc_pxo_pll8_pll14_pll18_pll0_map[] = {
319f7b81d67SStephen Boyd 	{ P_PXO, 0 },
320f7b81d67SStephen Boyd 	{ P_PLL8, 4 },
321f7b81d67SStephen Boyd 	{ P_PLL0, 2 },
322f7b81d67SStephen Boyd 	{ P_PLL14, 5 },
323f7b81d67SStephen Boyd 	{ P_PLL18, 1 }
324f7b81d67SStephen Boyd };
325f7b81d67SStephen Boyd 
326cb02866fSAnsuel Smith static const struct clk_parent_data gcc_pxo_pll8_pll14_pll18_pll0[] = {
327cb02866fSAnsuel Smith 	{ .fw_name = "pxo", .name = "pxo" },
328cb02866fSAnsuel Smith 	{ .hw = &pll8_vote.hw },
329cb02866fSAnsuel Smith 	{ .hw = &pll0_vote.hw },
330cb02866fSAnsuel Smith 	{ .hw = &pll14.clkr.hw },
331cb02866fSAnsuel Smith 	{ .hw = &pll18.clkr.hw },
332f7b81d67SStephen Boyd };
333f7b81d67SStephen Boyd 
33424d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_uart[] = {
33524d8fba4SKumar Gala 	{  1843200, P_PLL8, 2,  6, 625 },
33624d8fba4SKumar Gala 	{  3686400, P_PLL8, 2, 12, 625 },
33724d8fba4SKumar Gala 	{  7372800, P_PLL8, 2, 24, 625 },
33824d8fba4SKumar Gala 	{ 14745600, P_PLL8, 2, 48, 625 },
33924d8fba4SKumar Gala 	{ 16000000, P_PLL8, 4,  1,   6 },
34024d8fba4SKumar Gala 	{ 24000000, P_PLL8, 4,  1,   4 },
34124d8fba4SKumar Gala 	{ 32000000, P_PLL8, 4,  1,   3 },
34224d8fba4SKumar Gala 	{ 40000000, P_PLL8, 1,  5,  48 },
34324d8fba4SKumar Gala 	{ 46400000, P_PLL8, 1, 29, 240 },
34424d8fba4SKumar Gala 	{ 48000000, P_PLL8, 4,  1,   2 },
34524d8fba4SKumar Gala 	{ 51200000, P_PLL8, 1,  2,  15 },
34624d8fba4SKumar Gala 	{ 56000000, P_PLL8, 1,  7,  48 },
34724d8fba4SKumar Gala 	{ 58982400, P_PLL8, 1, 96, 625 },
34824d8fba4SKumar Gala 	{ 64000000, P_PLL8, 2,  1,   3 },
34924d8fba4SKumar Gala 	{ }
35024d8fba4SKumar Gala };
35124d8fba4SKumar Gala 
35224d8fba4SKumar Gala static struct clk_rcg gsbi1_uart_src = {
35324d8fba4SKumar Gala 	.ns_reg = 0x29d4,
35424d8fba4SKumar Gala 	.md_reg = 0x29d0,
35524d8fba4SKumar Gala 	.mn = {
35624d8fba4SKumar Gala 		.mnctr_en_bit = 8,
35724d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
35824d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
35924d8fba4SKumar Gala 		.n_val_shift = 16,
36024d8fba4SKumar Gala 		.m_val_shift = 16,
36124d8fba4SKumar Gala 		.width = 16,
36224d8fba4SKumar Gala 	},
36324d8fba4SKumar Gala 	.p = {
36424d8fba4SKumar Gala 		.pre_div_shift = 3,
36524d8fba4SKumar Gala 		.pre_div_width = 2,
36624d8fba4SKumar Gala 	},
36724d8fba4SKumar Gala 	.s = {
36824d8fba4SKumar Gala 		.src_sel_shift = 0,
36924d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
37024d8fba4SKumar Gala 	},
37124d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
37224d8fba4SKumar Gala 	.clkr = {
37324d8fba4SKumar Gala 		.enable_reg = 0x29d4,
37424d8fba4SKumar Gala 		.enable_mask = BIT(11),
37524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
37624d8fba4SKumar Gala 			.name = "gsbi1_uart_src",
377cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
378a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
37924d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
38024d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
38124d8fba4SKumar Gala 		},
38224d8fba4SKumar Gala 	},
38324d8fba4SKumar Gala };
38424d8fba4SKumar Gala 
38524d8fba4SKumar Gala static struct clk_branch gsbi1_uart_clk = {
38624d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
38724d8fba4SKumar Gala 	.halt_bit = 12,
38824d8fba4SKumar Gala 	.clkr = {
38924d8fba4SKumar Gala 		.enable_reg = 0x29d4,
39024d8fba4SKumar Gala 		.enable_mask = BIT(9),
39124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
39224d8fba4SKumar Gala 			.name = "gsbi1_uart_clk",
393cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
394cb02866fSAnsuel Smith 				&gsbi1_uart_src.clkr.hw,
39524d8fba4SKumar Gala 			},
39624d8fba4SKumar Gala 			.num_parents = 1,
39724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
39824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
39924d8fba4SKumar Gala 		},
40024d8fba4SKumar Gala 	},
40124d8fba4SKumar Gala };
40224d8fba4SKumar Gala 
40324d8fba4SKumar Gala static struct clk_rcg gsbi2_uart_src = {
40424d8fba4SKumar Gala 	.ns_reg = 0x29f4,
40524d8fba4SKumar Gala 	.md_reg = 0x29f0,
40624d8fba4SKumar Gala 	.mn = {
40724d8fba4SKumar Gala 		.mnctr_en_bit = 8,
40824d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
40924d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
41024d8fba4SKumar Gala 		.n_val_shift = 16,
41124d8fba4SKumar Gala 		.m_val_shift = 16,
41224d8fba4SKumar Gala 		.width = 16,
41324d8fba4SKumar Gala 	},
41424d8fba4SKumar Gala 	.p = {
41524d8fba4SKumar Gala 		.pre_div_shift = 3,
41624d8fba4SKumar Gala 		.pre_div_width = 2,
41724d8fba4SKumar Gala 	},
41824d8fba4SKumar Gala 	.s = {
41924d8fba4SKumar Gala 		.src_sel_shift = 0,
42024d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
42124d8fba4SKumar Gala 	},
42224d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
42324d8fba4SKumar Gala 	.clkr = {
42424d8fba4SKumar Gala 		.enable_reg = 0x29f4,
42524d8fba4SKumar Gala 		.enable_mask = BIT(11),
42624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
42724d8fba4SKumar Gala 			.name = "gsbi2_uart_src",
428cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
429a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
43024d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
43124d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
43224d8fba4SKumar Gala 		},
43324d8fba4SKumar Gala 	},
43424d8fba4SKumar Gala };
43524d8fba4SKumar Gala 
43624d8fba4SKumar Gala static struct clk_branch gsbi2_uart_clk = {
43724d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
43824d8fba4SKumar Gala 	.halt_bit = 8,
43924d8fba4SKumar Gala 	.clkr = {
44024d8fba4SKumar Gala 		.enable_reg = 0x29f4,
44124d8fba4SKumar Gala 		.enable_mask = BIT(9),
44224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
44324d8fba4SKumar Gala 			.name = "gsbi2_uart_clk",
444cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
445cb02866fSAnsuel Smith 				&gsbi2_uart_src.clkr.hw,
44624d8fba4SKumar Gala 			},
44724d8fba4SKumar Gala 			.num_parents = 1,
44824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
44924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
45024d8fba4SKumar Gala 		},
45124d8fba4SKumar Gala 	},
45224d8fba4SKumar Gala };
45324d8fba4SKumar Gala 
45424d8fba4SKumar Gala static struct clk_rcg gsbi4_uart_src = {
45524d8fba4SKumar Gala 	.ns_reg = 0x2a34,
45624d8fba4SKumar Gala 	.md_reg = 0x2a30,
45724d8fba4SKumar Gala 	.mn = {
45824d8fba4SKumar Gala 		.mnctr_en_bit = 8,
45924d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
46024d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
46124d8fba4SKumar Gala 		.n_val_shift = 16,
46224d8fba4SKumar Gala 		.m_val_shift = 16,
46324d8fba4SKumar Gala 		.width = 16,
46424d8fba4SKumar Gala 	},
46524d8fba4SKumar Gala 	.p = {
46624d8fba4SKumar Gala 		.pre_div_shift = 3,
46724d8fba4SKumar Gala 		.pre_div_width = 2,
46824d8fba4SKumar Gala 	},
46924d8fba4SKumar Gala 	.s = {
47024d8fba4SKumar Gala 		.src_sel_shift = 0,
47124d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
47224d8fba4SKumar Gala 	},
47324d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
47424d8fba4SKumar Gala 	.clkr = {
47524d8fba4SKumar Gala 		.enable_reg = 0x2a34,
47624d8fba4SKumar Gala 		.enable_mask = BIT(11),
47724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
47824d8fba4SKumar Gala 			.name = "gsbi4_uart_src",
479cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
480a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
48124d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
48224d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
48324d8fba4SKumar Gala 		},
48424d8fba4SKumar Gala 	},
48524d8fba4SKumar Gala };
48624d8fba4SKumar Gala 
48724d8fba4SKumar Gala static struct clk_branch gsbi4_uart_clk = {
48824d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
48924d8fba4SKumar Gala 	.halt_bit = 26,
49024d8fba4SKumar Gala 	.clkr = {
49124d8fba4SKumar Gala 		.enable_reg = 0x2a34,
49224d8fba4SKumar Gala 		.enable_mask = BIT(9),
49324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
49424d8fba4SKumar Gala 			.name = "gsbi4_uart_clk",
495cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
496cb02866fSAnsuel Smith 				&gsbi4_uart_src.clkr.hw,
49724d8fba4SKumar Gala 			},
49824d8fba4SKumar Gala 			.num_parents = 1,
49924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
50024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
50124d8fba4SKumar Gala 		},
50224d8fba4SKumar Gala 	},
50324d8fba4SKumar Gala };
50424d8fba4SKumar Gala 
50524d8fba4SKumar Gala static struct clk_rcg gsbi5_uart_src = {
50624d8fba4SKumar Gala 	.ns_reg = 0x2a54,
50724d8fba4SKumar Gala 	.md_reg = 0x2a50,
50824d8fba4SKumar Gala 	.mn = {
50924d8fba4SKumar Gala 		.mnctr_en_bit = 8,
51024d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
51124d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
51224d8fba4SKumar Gala 		.n_val_shift = 16,
51324d8fba4SKumar Gala 		.m_val_shift = 16,
51424d8fba4SKumar Gala 		.width = 16,
51524d8fba4SKumar Gala 	},
51624d8fba4SKumar Gala 	.p = {
51724d8fba4SKumar Gala 		.pre_div_shift = 3,
51824d8fba4SKumar Gala 		.pre_div_width = 2,
51924d8fba4SKumar Gala 	},
52024d8fba4SKumar Gala 	.s = {
52124d8fba4SKumar Gala 		.src_sel_shift = 0,
52224d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
52324d8fba4SKumar Gala 	},
52424d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
52524d8fba4SKumar Gala 	.clkr = {
52624d8fba4SKumar Gala 		.enable_reg = 0x2a54,
52724d8fba4SKumar Gala 		.enable_mask = BIT(11),
52824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
52924d8fba4SKumar Gala 			.name = "gsbi5_uart_src",
530cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
531a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
53224d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
53324d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
53424d8fba4SKumar Gala 		},
53524d8fba4SKumar Gala 	},
53624d8fba4SKumar Gala };
53724d8fba4SKumar Gala 
53824d8fba4SKumar Gala static struct clk_branch gsbi5_uart_clk = {
53924d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
54024d8fba4SKumar Gala 	.halt_bit = 22,
54124d8fba4SKumar Gala 	.clkr = {
54224d8fba4SKumar Gala 		.enable_reg = 0x2a54,
54324d8fba4SKumar Gala 		.enable_mask = BIT(9),
54424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
54524d8fba4SKumar Gala 			.name = "gsbi5_uart_clk",
546cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
547cb02866fSAnsuel Smith 				&gsbi5_uart_src.clkr.hw,
54824d8fba4SKumar Gala 			},
54924d8fba4SKumar Gala 			.num_parents = 1,
55024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
55124d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
55224d8fba4SKumar Gala 		},
55324d8fba4SKumar Gala 	},
55424d8fba4SKumar Gala };
55524d8fba4SKumar Gala 
55624d8fba4SKumar Gala static struct clk_rcg gsbi6_uart_src = {
55724d8fba4SKumar Gala 	.ns_reg = 0x2a74,
55824d8fba4SKumar Gala 	.md_reg = 0x2a70,
55924d8fba4SKumar Gala 	.mn = {
56024d8fba4SKumar Gala 		.mnctr_en_bit = 8,
56124d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
56224d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
56324d8fba4SKumar Gala 		.n_val_shift = 16,
56424d8fba4SKumar Gala 		.m_val_shift = 16,
56524d8fba4SKumar Gala 		.width = 16,
56624d8fba4SKumar Gala 	},
56724d8fba4SKumar Gala 	.p = {
56824d8fba4SKumar Gala 		.pre_div_shift = 3,
56924d8fba4SKumar Gala 		.pre_div_width = 2,
57024d8fba4SKumar Gala 	},
57124d8fba4SKumar Gala 	.s = {
57224d8fba4SKumar Gala 		.src_sel_shift = 0,
57324d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
57424d8fba4SKumar Gala 	},
57524d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
57624d8fba4SKumar Gala 	.clkr = {
57724d8fba4SKumar Gala 		.enable_reg = 0x2a74,
57824d8fba4SKumar Gala 		.enable_mask = BIT(11),
57924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
58024d8fba4SKumar Gala 			.name = "gsbi6_uart_src",
581cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
582a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
58324d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
58424d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
58524d8fba4SKumar Gala 		},
58624d8fba4SKumar Gala 	},
58724d8fba4SKumar Gala };
58824d8fba4SKumar Gala 
58924d8fba4SKumar Gala static struct clk_branch gsbi6_uart_clk = {
59024d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
59124d8fba4SKumar Gala 	.halt_bit = 18,
59224d8fba4SKumar Gala 	.clkr = {
59324d8fba4SKumar Gala 		.enable_reg = 0x2a74,
59424d8fba4SKumar Gala 		.enable_mask = BIT(9),
59524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
59624d8fba4SKumar Gala 			.name = "gsbi6_uart_clk",
597cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
598cb02866fSAnsuel Smith 				&gsbi6_uart_src.clkr.hw,
59924d8fba4SKumar Gala 			},
60024d8fba4SKumar Gala 			.num_parents = 1,
60124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
60224d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
60324d8fba4SKumar Gala 		},
60424d8fba4SKumar Gala 	},
60524d8fba4SKumar Gala };
60624d8fba4SKumar Gala 
60724d8fba4SKumar Gala static struct clk_rcg gsbi7_uart_src = {
60824d8fba4SKumar Gala 	.ns_reg = 0x2a94,
60924d8fba4SKumar Gala 	.md_reg = 0x2a90,
61024d8fba4SKumar Gala 	.mn = {
61124d8fba4SKumar Gala 		.mnctr_en_bit = 8,
61224d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
61324d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
61424d8fba4SKumar Gala 		.n_val_shift = 16,
61524d8fba4SKumar Gala 		.m_val_shift = 16,
61624d8fba4SKumar Gala 		.width = 16,
61724d8fba4SKumar Gala 	},
61824d8fba4SKumar Gala 	.p = {
61924d8fba4SKumar Gala 		.pre_div_shift = 3,
62024d8fba4SKumar Gala 		.pre_div_width = 2,
62124d8fba4SKumar Gala 	},
62224d8fba4SKumar Gala 	.s = {
62324d8fba4SKumar Gala 		.src_sel_shift = 0,
62424d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
62524d8fba4SKumar Gala 	},
62624d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_uart,
62724d8fba4SKumar Gala 	.clkr = {
62824d8fba4SKumar Gala 		.enable_reg = 0x2a94,
62924d8fba4SKumar Gala 		.enable_mask = BIT(11),
63024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
63124d8fba4SKumar Gala 			.name = "gsbi7_uart_src",
632cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
633a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
63424d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
63524d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
63624d8fba4SKumar Gala 		},
63724d8fba4SKumar Gala 	},
63824d8fba4SKumar Gala };
63924d8fba4SKumar Gala 
64024d8fba4SKumar Gala static struct clk_branch gsbi7_uart_clk = {
64124d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
64224d8fba4SKumar Gala 	.halt_bit = 14,
64324d8fba4SKumar Gala 	.clkr = {
64424d8fba4SKumar Gala 		.enable_reg = 0x2a94,
64524d8fba4SKumar Gala 		.enable_mask = BIT(9),
64624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
64724d8fba4SKumar Gala 			.name = "gsbi7_uart_clk",
648cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
649cb02866fSAnsuel Smith 				&gsbi7_uart_src.clkr.hw,
65024d8fba4SKumar Gala 			},
65124d8fba4SKumar Gala 			.num_parents = 1,
65224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
65324d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
65424d8fba4SKumar Gala 		},
65524d8fba4SKumar Gala 	},
65624d8fba4SKumar Gala };
65724d8fba4SKumar Gala 
65824d8fba4SKumar Gala static struct freq_tbl clk_tbl_gsbi_qup[] = {
65924d8fba4SKumar Gala 	{  1100000, P_PXO,  1, 2, 49 },
66024d8fba4SKumar Gala 	{  5400000, P_PXO,  1, 1,  5 },
66124d8fba4SKumar Gala 	{ 10800000, P_PXO,  1, 2,  5 },
66224d8fba4SKumar Gala 	{ 15060000, P_PLL8, 1, 2, 51 },
66324d8fba4SKumar Gala 	{ 24000000, P_PLL8, 4, 1,  4 },
6640bf0ff82SStephen Boyd 	{ 25000000, P_PXO,  1, 0,  0 },
66524d8fba4SKumar Gala 	{ 25600000, P_PLL8, 1, 1, 15 },
66624d8fba4SKumar Gala 	{ 48000000, P_PLL8, 4, 1,  2 },
66724d8fba4SKumar Gala 	{ 51200000, P_PLL8, 1, 2, 15 },
66824d8fba4SKumar Gala 	{ }
66924d8fba4SKumar Gala };
67024d8fba4SKumar Gala 
67124d8fba4SKumar Gala static struct clk_rcg gsbi1_qup_src = {
67224d8fba4SKumar Gala 	.ns_reg = 0x29cc,
67324d8fba4SKumar Gala 	.md_reg = 0x29c8,
67424d8fba4SKumar Gala 	.mn = {
67524d8fba4SKumar Gala 		.mnctr_en_bit = 8,
67624d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
67724d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
67824d8fba4SKumar Gala 		.n_val_shift = 16,
67924d8fba4SKumar Gala 		.m_val_shift = 16,
68024d8fba4SKumar Gala 		.width = 8,
68124d8fba4SKumar Gala 	},
68224d8fba4SKumar Gala 	.p = {
68324d8fba4SKumar Gala 		.pre_div_shift = 3,
68424d8fba4SKumar Gala 		.pre_div_width = 2,
68524d8fba4SKumar Gala 	},
68624d8fba4SKumar Gala 	.s = {
68724d8fba4SKumar Gala 		.src_sel_shift = 0,
68824d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
68924d8fba4SKumar Gala 	},
69024d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
69124d8fba4SKumar Gala 	.clkr = {
69224d8fba4SKumar Gala 		.enable_reg = 0x29cc,
69324d8fba4SKumar Gala 		.enable_mask = BIT(11),
69424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
69524d8fba4SKumar Gala 			.name = "gsbi1_qup_src",
696cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
697a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
69824d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
69924d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
70024d8fba4SKumar Gala 		},
70124d8fba4SKumar Gala 	},
70224d8fba4SKumar Gala };
70324d8fba4SKumar Gala 
70424d8fba4SKumar Gala static struct clk_branch gsbi1_qup_clk = {
70524d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
70624d8fba4SKumar Gala 	.halt_bit = 11,
70724d8fba4SKumar Gala 	.clkr = {
70824d8fba4SKumar Gala 		.enable_reg = 0x29cc,
70924d8fba4SKumar Gala 		.enable_mask = BIT(9),
71024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
71124d8fba4SKumar Gala 			.name = "gsbi1_qup_clk",
712cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
713cb02866fSAnsuel Smith 				&gsbi1_qup_src.clkr.hw,
714cb02866fSAnsuel Smith 			},
71524d8fba4SKumar Gala 			.num_parents = 1,
71624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
71724d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
71824d8fba4SKumar Gala 		},
71924d8fba4SKumar Gala 	},
72024d8fba4SKumar Gala };
72124d8fba4SKumar Gala 
72224d8fba4SKumar Gala static struct clk_rcg gsbi2_qup_src = {
72324d8fba4SKumar Gala 	.ns_reg = 0x29ec,
72424d8fba4SKumar Gala 	.md_reg = 0x29e8,
72524d8fba4SKumar Gala 	.mn = {
72624d8fba4SKumar Gala 		.mnctr_en_bit = 8,
72724d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
72824d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
72924d8fba4SKumar Gala 		.n_val_shift = 16,
73024d8fba4SKumar Gala 		.m_val_shift = 16,
73124d8fba4SKumar Gala 		.width = 8,
73224d8fba4SKumar Gala 	},
73324d8fba4SKumar Gala 	.p = {
73424d8fba4SKumar Gala 		.pre_div_shift = 3,
73524d8fba4SKumar Gala 		.pre_div_width = 2,
73624d8fba4SKumar Gala 	},
73724d8fba4SKumar Gala 	.s = {
73824d8fba4SKumar Gala 		.src_sel_shift = 0,
73924d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
74024d8fba4SKumar Gala 	},
74124d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
74224d8fba4SKumar Gala 	.clkr = {
74324d8fba4SKumar Gala 		.enable_reg = 0x29ec,
74424d8fba4SKumar Gala 		.enable_mask = BIT(11),
74524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
74624d8fba4SKumar Gala 			.name = "gsbi2_qup_src",
747cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
748a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
74924d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
75024d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
75124d8fba4SKumar Gala 		},
75224d8fba4SKumar Gala 	},
75324d8fba4SKumar Gala };
75424d8fba4SKumar Gala 
75524d8fba4SKumar Gala static struct clk_branch gsbi2_qup_clk = {
75624d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
75724d8fba4SKumar Gala 	.halt_bit = 6,
75824d8fba4SKumar Gala 	.clkr = {
75924d8fba4SKumar Gala 		.enable_reg = 0x29ec,
76024d8fba4SKumar Gala 		.enable_mask = BIT(9),
76124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
76224d8fba4SKumar Gala 			.name = "gsbi2_qup_clk",
763cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
764cb02866fSAnsuel Smith 				&gsbi2_qup_src.clkr.hw,
765cb02866fSAnsuel Smith 			},
76624d8fba4SKumar Gala 			.num_parents = 1,
76724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
76824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
76924d8fba4SKumar Gala 		},
77024d8fba4SKumar Gala 	},
77124d8fba4SKumar Gala };
77224d8fba4SKumar Gala 
77324d8fba4SKumar Gala static struct clk_rcg gsbi4_qup_src = {
77424d8fba4SKumar Gala 	.ns_reg = 0x2a2c,
77524d8fba4SKumar Gala 	.md_reg = 0x2a28,
77624d8fba4SKumar Gala 	.mn = {
77724d8fba4SKumar Gala 		.mnctr_en_bit = 8,
77824d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
77924d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
78024d8fba4SKumar Gala 		.n_val_shift = 16,
78124d8fba4SKumar Gala 		.m_val_shift = 16,
78224d8fba4SKumar Gala 		.width = 8,
78324d8fba4SKumar Gala 	},
78424d8fba4SKumar Gala 	.p = {
78524d8fba4SKumar Gala 		.pre_div_shift = 3,
78624d8fba4SKumar Gala 		.pre_div_width = 2,
78724d8fba4SKumar Gala 	},
78824d8fba4SKumar Gala 	.s = {
78924d8fba4SKumar Gala 		.src_sel_shift = 0,
79024d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
79124d8fba4SKumar Gala 	},
79224d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
79324d8fba4SKumar Gala 	.clkr = {
79424d8fba4SKumar Gala 		.enable_reg = 0x2a2c,
79524d8fba4SKumar Gala 		.enable_mask = BIT(11),
79624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
79724d8fba4SKumar Gala 			.name = "gsbi4_qup_src",
798cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
799a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
80024d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
80124d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
80224d8fba4SKumar Gala 		},
80324d8fba4SKumar Gala 	},
80424d8fba4SKumar Gala };
80524d8fba4SKumar Gala 
80624d8fba4SKumar Gala static struct clk_branch gsbi4_qup_clk = {
80724d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
80824d8fba4SKumar Gala 	.halt_bit = 24,
80924d8fba4SKumar Gala 	.clkr = {
81024d8fba4SKumar Gala 		.enable_reg = 0x2a2c,
81124d8fba4SKumar Gala 		.enable_mask = BIT(9),
81224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
81324d8fba4SKumar Gala 			.name = "gsbi4_qup_clk",
814cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
815cb02866fSAnsuel Smith 				&gsbi4_qup_src.clkr.hw,
816cb02866fSAnsuel Smith 			},
81724d8fba4SKumar Gala 			.num_parents = 1,
81824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
81924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
82024d8fba4SKumar Gala 		},
82124d8fba4SKumar Gala 	},
82224d8fba4SKumar Gala };
82324d8fba4SKumar Gala 
82424d8fba4SKumar Gala static struct clk_rcg gsbi5_qup_src = {
82524d8fba4SKumar Gala 	.ns_reg = 0x2a4c,
82624d8fba4SKumar Gala 	.md_reg = 0x2a48,
82724d8fba4SKumar Gala 	.mn = {
82824d8fba4SKumar Gala 		.mnctr_en_bit = 8,
82924d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
83024d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
83124d8fba4SKumar Gala 		.n_val_shift = 16,
83224d8fba4SKumar Gala 		.m_val_shift = 16,
83324d8fba4SKumar Gala 		.width = 8,
83424d8fba4SKumar Gala 	},
83524d8fba4SKumar Gala 	.p = {
83624d8fba4SKumar Gala 		.pre_div_shift = 3,
83724d8fba4SKumar Gala 		.pre_div_width = 2,
83824d8fba4SKumar Gala 	},
83924d8fba4SKumar Gala 	.s = {
84024d8fba4SKumar Gala 		.src_sel_shift = 0,
84124d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
84224d8fba4SKumar Gala 	},
84324d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
84424d8fba4SKumar Gala 	.clkr = {
84524d8fba4SKumar Gala 		.enable_reg = 0x2a4c,
84624d8fba4SKumar Gala 		.enable_mask = BIT(11),
84724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
84824d8fba4SKumar Gala 			.name = "gsbi5_qup_src",
849cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
850a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
85124d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
85224d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
85324d8fba4SKumar Gala 		},
85424d8fba4SKumar Gala 	},
85524d8fba4SKumar Gala };
85624d8fba4SKumar Gala 
85724d8fba4SKumar Gala static struct clk_branch gsbi5_qup_clk = {
85824d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
85924d8fba4SKumar Gala 	.halt_bit = 20,
86024d8fba4SKumar Gala 	.clkr = {
86124d8fba4SKumar Gala 		.enable_reg = 0x2a4c,
86224d8fba4SKumar Gala 		.enable_mask = BIT(9),
86324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
86424d8fba4SKumar Gala 			.name = "gsbi5_qup_clk",
865cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
866cb02866fSAnsuel Smith 				&gsbi5_qup_src.clkr.hw,
867cb02866fSAnsuel Smith 			},
86824d8fba4SKumar Gala 			.num_parents = 1,
86924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
87024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
87124d8fba4SKumar Gala 		},
87224d8fba4SKumar Gala 	},
87324d8fba4SKumar Gala };
87424d8fba4SKumar Gala 
87524d8fba4SKumar Gala static struct clk_rcg gsbi6_qup_src = {
87624d8fba4SKumar Gala 	.ns_reg = 0x2a6c,
87724d8fba4SKumar Gala 	.md_reg = 0x2a68,
87824d8fba4SKumar Gala 	.mn = {
87924d8fba4SKumar Gala 		.mnctr_en_bit = 8,
88024d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
88124d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
88224d8fba4SKumar Gala 		.n_val_shift = 16,
88324d8fba4SKumar Gala 		.m_val_shift = 16,
88424d8fba4SKumar Gala 		.width = 8,
88524d8fba4SKumar Gala 	},
88624d8fba4SKumar Gala 	.p = {
88724d8fba4SKumar Gala 		.pre_div_shift = 3,
88824d8fba4SKumar Gala 		.pre_div_width = 2,
88924d8fba4SKumar Gala 	},
89024d8fba4SKumar Gala 	.s = {
89124d8fba4SKumar Gala 		.src_sel_shift = 0,
89224d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
89324d8fba4SKumar Gala 	},
89424d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
89524d8fba4SKumar Gala 	.clkr = {
89624d8fba4SKumar Gala 		.enable_reg = 0x2a6c,
89724d8fba4SKumar Gala 		.enable_mask = BIT(11),
89824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
89924d8fba4SKumar Gala 			.name = "gsbi6_qup_src",
900cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
901a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
90224d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
90324d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
90424d8fba4SKumar Gala 		},
90524d8fba4SKumar Gala 	},
90624d8fba4SKumar Gala };
90724d8fba4SKumar Gala 
90824d8fba4SKumar Gala static struct clk_branch gsbi6_qup_clk = {
90924d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
91024d8fba4SKumar Gala 	.halt_bit = 16,
91124d8fba4SKumar Gala 	.clkr = {
91224d8fba4SKumar Gala 		.enable_reg = 0x2a6c,
91324d8fba4SKumar Gala 		.enable_mask = BIT(9),
91424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
91524d8fba4SKumar Gala 			.name = "gsbi6_qup_clk",
916cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
917cb02866fSAnsuel Smith 				&gsbi6_qup_src.clkr.hw,
918cb02866fSAnsuel Smith 			},
91924d8fba4SKumar Gala 			.num_parents = 1,
92024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
92124d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
92224d8fba4SKumar Gala 		},
92324d8fba4SKumar Gala 	},
92424d8fba4SKumar Gala };
92524d8fba4SKumar Gala 
92624d8fba4SKumar Gala static struct clk_rcg gsbi7_qup_src = {
92724d8fba4SKumar Gala 	.ns_reg = 0x2a8c,
92824d8fba4SKumar Gala 	.md_reg = 0x2a88,
92924d8fba4SKumar Gala 	.mn = {
93024d8fba4SKumar Gala 		.mnctr_en_bit = 8,
93124d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
93224d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
93324d8fba4SKumar Gala 		.n_val_shift = 16,
93424d8fba4SKumar Gala 		.m_val_shift = 16,
93524d8fba4SKumar Gala 		.width = 8,
93624d8fba4SKumar Gala 	},
93724d8fba4SKumar Gala 	.p = {
93824d8fba4SKumar Gala 		.pre_div_shift = 3,
93924d8fba4SKumar Gala 		.pre_div_width = 2,
94024d8fba4SKumar Gala 	},
94124d8fba4SKumar Gala 	.s = {
94224d8fba4SKumar Gala 		.src_sel_shift = 0,
94324d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
94424d8fba4SKumar Gala 	},
94524d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gsbi_qup,
94624d8fba4SKumar Gala 	.clkr = {
94724d8fba4SKumar Gala 		.enable_reg = 0x2a8c,
94824d8fba4SKumar Gala 		.enable_mask = BIT(11),
94924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
95024d8fba4SKumar Gala 			.name = "gsbi7_qup_src",
951cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
952a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
95324d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
95424d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
95524d8fba4SKumar Gala 		},
95624d8fba4SKumar Gala 	},
95724d8fba4SKumar Gala };
95824d8fba4SKumar Gala 
95924d8fba4SKumar Gala static struct clk_branch gsbi7_qup_clk = {
96024d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
96124d8fba4SKumar Gala 	.halt_bit = 12,
96224d8fba4SKumar Gala 	.clkr = {
96324d8fba4SKumar Gala 		.enable_reg = 0x2a8c,
96424d8fba4SKumar Gala 		.enable_mask = BIT(9),
96524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
96624d8fba4SKumar Gala 			.name = "gsbi7_qup_clk",
967cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
968cb02866fSAnsuel Smith 				&gsbi7_qup_src.clkr.hw,
969cb02866fSAnsuel Smith 			},
97024d8fba4SKumar Gala 			.num_parents = 1,
97124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
97224d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
97324d8fba4SKumar Gala 		},
97424d8fba4SKumar Gala 	},
97524d8fba4SKumar Gala };
97624d8fba4SKumar Gala 
97724d8fba4SKumar Gala static struct clk_branch gsbi1_h_clk = {
97824d8fba4SKumar Gala 	.hwcg_reg = 0x29c0,
97924d8fba4SKumar Gala 	.hwcg_bit = 6,
98024d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
98124d8fba4SKumar Gala 	.halt_bit = 13,
98224d8fba4SKumar Gala 	.clkr = {
98324d8fba4SKumar Gala 		.enable_reg = 0x29c0,
98424d8fba4SKumar Gala 		.enable_mask = BIT(4),
98524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
98624d8fba4SKumar Gala 			.name = "gsbi1_h_clk",
98724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
98824d8fba4SKumar Gala 		},
98924d8fba4SKumar Gala 	},
99024d8fba4SKumar Gala };
99124d8fba4SKumar Gala 
99224d8fba4SKumar Gala static struct clk_branch gsbi2_h_clk = {
99324d8fba4SKumar Gala 	.hwcg_reg = 0x29e0,
99424d8fba4SKumar Gala 	.hwcg_bit = 6,
99524d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
99624d8fba4SKumar Gala 	.halt_bit = 9,
99724d8fba4SKumar Gala 	.clkr = {
99824d8fba4SKumar Gala 		.enable_reg = 0x29e0,
99924d8fba4SKumar Gala 		.enable_mask = BIT(4),
100024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
100124d8fba4SKumar Gala 			.name = "gsbi2_h_clk",
100224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
100324d8fba4SKumar Gala 		},
100424d8fba4SKumar Gala 	},
100524d8fba4SKumar Gala };
100624d8fba4SKumar Gala 
100724d8fba4SKumar Gala static struct clk_branch gsbi4_h_clk = {
100824d8fba4SKumar Gala 	.hwcg_reg = 0x2a20,
100924d8fba4SKumar Gala 	.hwcg_bit = 6,
101024d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
101124d8fba4SKumar Gala 	.halt_bit = 27,
101224d8fba4SKumar Gala 	.clkr = {
101324d8fba4SKumar Gala 		.enable_reg = 0x2a20,
101424d8fba4SKumar Gala 		.enable_mask = BIT(4),
101524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
101624d8fba4SKumar Gala 			.name = "gsbi4_h_clk",
101724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
101824d8fba4SKumar Gala 		},
101924d8fba4SKumar Gala 	},
102024d8fba4SKumar Gala };
102124d8fba4SKumar Gala 
102224d8fba4SKumar Gala static struct clk_branch gsbi5_h_clk = {
102324d8fba4SKumar Gala 	.hwcg_reg = 0x2a40,
102424d8fba4SKumar Gala 	.hwcg_bit = 6,
102524d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
102624d8fba4SKumar Gala 	.halt_bit = 23,
102724d8fba4SKumar Gala 	.clkr = {
102824d8fba4SKumar Gala 		.enable_reg = 0x2a40,
102924d8fba4SKumar Gala 		.enable_mask = BIT(4),
103024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
103124d8fba4SKumar Gala 			.name = "gsbi5_h_clk",
103224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
103324d8fba4SKumar Gala 		},
103424d8fba4SKumar Gala 	},
103524d8fba4SKumar Gala };
103624d8fba4SKumar Gala 
103724d8fba4SKumar Gala static struct clk_branch gsbi6_h_clk = {
103824d8fba4SKumar Gala 	.hwcg_reg = 0x2a60,
103924d8fba4SKumar Gala 	.hwcg_bit = 6,
104024d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
104124d8fba4SKumar Gala 	.halt_bit = 19,
104224d8fba4SKumar Gala 	.clkr = {
104324d8fba4SKumar Gala 		.enable_reg = 0x2a60,
104424d8fba4SKumar Gala 		.enable_mask = BIT(4),
104524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
104624d8fba4SKumar Gala 			.name = "gsbi6_h_clk",
104724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
104824d8fba4SKumar Gala 		},
104924d8fba4SKumar Gala 	},
105024d8fba4SKumar Gala };
105124d8fba4SKumar Gala 
105224d8fba4SKumar Gala static struct clk_branch gsbi7_h_clk = {
105324d8fba4SKumar Gala 	.hwcg_reg = 0x2a80,
105424d8fba4SKumar Gala 	.hwcg_bit = 6,
105524d8fba4SKumar Gala 	.halt_reg = 0x2fd0,
105624d8fba4SKumar Gala 	.halt_bit = 15,
105724d8fba4SKumar Gala 	.clkr = {
105824d8fba4SKumar Gala 		.enable_reg = 0x2a80,
105924d8fba4SKumar Gala 		.enable_mask = BIT(4),
106024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
106124d8fba4SKumar Gala 			.name = "gsbi7_h_clk",
106224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
106324d8fba4SKumar Gala 		},
106424d8fba4SKumar Gala 	},
106524d8fba4SKumar Gala };
106624d8fba4SKumar Gala 
106724d8fba4SKumar Gala static const struct freq_tbl clk_tbl_gp[] = {
106824d8fba4SKumar Gala 	{ 12500000, P_PXO,  2, 0, 0 },
106924d8fba4SKumar Gala 	{ 25000000, P_PXO,  1, 0, 0 },
107024d8fba4SKumar Gala 	{ 64000000, P_PLL8, 2, 1, 3 },
107124d8fba4SKumar Gala 	{ 76800000, P_PLL8, 1, 1, 5 },
107224d8fba4SKumar Gala 	{ 96000000, P_PLL8, 4, 0, 0 },
107324d8fba4SKumar Gala 	{ 128000000, P_PLL8, 3, 0, 0 },
107424d8fba4SKumar Gala 	{ 192000000, P_PLL8, 2, 0, 0 },
107524d8fba4SKumar Gala 	{ }
107624d8fba4SKumar Gala };
107724d8fba4SKumar Gala 
107824d8fba4SKumar Gala static struct clk_rcg gp0_src = {
107924d8fba4SKumar Gala 	.ns_reg = 0x2d24,
108024d8fba4SKumar Gala 	.md_reg = 0x2d00,
108124d8fba4SKumar Gala 	.mn = {
108224d8fba4SKumar Gala 		.mnctr_en_bit = 8,
108324d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
108424d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
108524d8fba4SKumar Gala 		.n_val_shift = 16,
108624d8fba4SKumar Gala 		.m_val_shift = 16,
108724d8fba4SKumar Gala 		.width = 8,
108824d8fba4SKumar Gala 	},
108924d8fba4SKumar Gala 	.p = {
109024d8fba4SKumar Gala 		.pre_div_shift = 3,
109124d8fba4SKumar Gala 		.pre_div_width = 2,
109224d8fba4SKumar Gala 	},
109324d8fba4SKumar Gala 	.s = {
109424d8fba4SKumar Gala 		.src_sel_shift = 0,
109524d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_cxo_map,
109624d8fba4SKumar Gala 	},
109724d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gp,
109824d8fba4SKumar Gala 	.clkr = {
109924d8fba4SKumar Gala 		.enable_reg = 0x2d24,
110024d8fba4SKumar Gala 		.enable_mask = BIT(11),
110124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
110224d8fba4SKumar Gala 			.name = "gp0_src",
1103cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_cxo,
1104a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
110524d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
110624d8fba4SKumar Gala 			.flags = CLK_SET_PARENT_GATE,
110724d8fba4SKumar Gala 		},
110824d8fba4SKumar Gala 	}
110924d8fba4SKumar Gala };
111024d8fba4SKumar Gala 
111124d8fba4SKumar Gala static struct clk_branch gp0_clk = {
111224d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
111324d8fba4SKumar Gala 	.halt_bit = 7,
111424d8fba4SKumar Gala 	.clkr = {
111524d8fba4SKumar Gala 		.enable_reg = 0x2d24,
111624d8fba4SKumar Gala 		.enable_mask = BIT(9),
111724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
111824d8fba4SKumar Gala 			.name = "gp0_clk",
1119cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1120cb02866fSAnsuel Smith 				&gp0_src.clkr.hw,
1121cb02866fSAnsuel Smith 			},
112224d8fba4SKumar Gala 			.num_parents = 1,
112324d8fba4SKumar Gala 			.ops = &clk_branch_ops,
112424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
112524d8fba4SKumar Gala 		},
112624d8fba4SKumar Gala 	},
112724d8fba4SKumar Gala };
112824d8fba4SKumar Gala 
112924d8fba4SKumar Gala static struct clk_rcg gp1_src = {
113024d8fba4SKumar Gala 	.ns_reg = 0x2d44,
113124d8fba4SKumar Gala 	.md_reg = 0x2d40,
113224d8fba4SKumar Gala 	.mn = {
113324d8fba4SKumar Gala 		.mnctr_en_bit = 8,
113424d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
113524d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
113624d8fba4SKumar Gala 		.n_val_shift = 16,
113724d8fba4SKumar Gala 		.m_val_shift = 16,
113824d8fba4SKumar Gala 		.width = 8,
113924d8fba4SKumar Gala 	},
114024d8fba4SKumar Gala 	.p = {
114124d8fba4SKumar Gala 		.pre_div_shift = 3,
114224d8fba4SKumar Gala 		.pre_div_width = 2,
114324d8fba4SKumar Gala 	},
114424d8fba4SKumar Gala 	.s = {
114524d8fba4SKumar Gala 		.src_sel_shift = 0,
114624d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_cxo_map,
114724d8fba4SKumar Gala 	},
114824d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gp,
114924d8fba4SKumar Gala 	.clkr = {
115024d8fba4SKumar Gala 		.enable_reg = 0x2d44,
115124d8fba4SKumar Gala 		.enable_mask = BIT(11),
115224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
115324d8fba4SKumar Gala 			.name = "gp1_src",
1154cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_cxo,
1155a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
115624d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
115724d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
115824d8fba4SKumar Gala 		},
115924d8fba4SKumar Gala 	}
116024d8fba4SKumar Gala };
116124d8fba4SKumar Gala 
116224d8fba4SKumar Gala static struct clk_branch gp1_clk = {
116324d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
116424d8fba4SKumar Gala 	.halt_bit = 6,
116524d8fba4SKumar Gala 	.clkr = {
116624d8fba4SKumar Gala 		.enable_reg = 0x2d44,
116724d8fba4SKumar Gala 		.enable_mask = BIT(9),
116824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
116924d8fba4SKumar Gala 			.name = "gp1_clk",
1170cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1171cb02866fSAnsuel Smith 				&gp1_src.clkr.hw,
1172cb02866fSAnsuel Smith 			},
117324d8fba4SKumar Gala 			.num_parents = 1,
117424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
117524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
117624d8fba4SKumar Gala 		},
117724d8fba4SKumar Gala 	},
117824d8fba4SKumar Gala };
117924d8fba4SKumar Gala 
118024d8fba4SKumar Gala static struct clk_rcg gp2_src = {
118124d8fba4SKumar Gala 	.ns_reg = 0x2d64,
118224d8fba4SKumar Gala 	.md_reg = 0x2d60,
118324d8fba4SKumar Gala 	.mn = {
118424d8fba4SKumar Gala 		.mnctr_en_bit = 8,
118524d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
118624d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
118724d8fba4SKumar Gala 		.n_val_shift = 16,
118824d8fba4SKumar Gala 		.m_val_shift = 16,
118924d8fba4SKumar Gala 		.width = 8,
119024d8fba4SKumar Gala 	},
119124d8fba4SKumar Gala 	.p = {
119224d8fba4SKumar Gala 		.pre_div_shift = 3,
119324d8fba4SKumar Gala 		.pre_div_width = 2,
119424d8fba4SKumar Gala 	},
119524d8fba4SKumar Gala 	.s = {
119624d8fba4SKumar Gala 		.src_sel_shift = 0,
119724d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_cxo_map,
119824d8fba4SKumar Gala 	},
119924d8fba4SKumar Gala 	.freq_tbl = clk_tbl_gp,
120024d8fba4SKumar Gala 	.clkr = {
120124d8fba4SKumar Gala 		.enable_reg = 0x2d64,
120224d8fba4SKumar Gala 		.enable_mask = BIT(11),
120324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
120424d8fba4SKumar Gala 			.name = "gp2_src",
1205cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_cxo,
1206a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_cxo),
120724d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
120824d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
120924d8fba4SKumar Gala 		},
121024d8fba4SKumar Gala 	}
121124d8fba4SKumar Gala };
121224d8fba4SKumar Gala 
121324d8fba4SKumar Gala static struct clk_branch gp2_clk = {
121424d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
121524d8fba4SKumar Gala 	.halt_bit = 5,
121624d8fba4SKumar Gala 	.clkr = {
121724d8fba4SKumar Gala 		.enable_reg = 0x2d64,
121824d8fba4SKumar Gala 		.enable_mask = BIT(9),
121924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
122024d8fba4SKumar Gala 			.name = "gp2_clk",
1221cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1222cb02866fSAnsuel Smith 				&gp2_src.clkr.hw,
1223cb02866fSAnsuel Smith 			},
122424d8fba4SKumar Gala 			.num_parents = 1,
122524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
122624d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
122724d8fba4SKumar Gala 		},
122824d8fba4SKumar Gala 	},
122924d8fba4SKumar Gala };
123024d8fba4SKumar Gala 
123124d8fba4SKumar Gala static struct clk_branch pmem_clk = {
123224d8fba4SKumar Gala 	.hwcg_reg = 0x25a0,
123324d8fba4SKumar Gala 	.hwcg_bit = 6,
123424d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
123524d8fba4SKumar Gala 	.halt_bit = 20,
123624d8fba4SKumar Gala 	.clkr = {
123724d8fba4SKumar Gala 		.enable_reg = 0x25a0,
123824d8fba4SKumar Gala 		.enable_mask = BIT(4),
123924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
124024d8fba4SKumar Gala 			.name = "pmem_clk",
124124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
124224d8fba4SKumar Gala 		},
124324d8fba4SKumar Gala 	},
124424d8fba4SKumar Gala };
124524d8fba4SKumar Gala 
124624d8fba4SKumar Gala static struct clk_rcg prng_src = {
124724d8fba4SKumar Gala 	.ns_reg = 0x2e80,
124824d8fba4SKumar Gala 	.p = {
124924d8fba4SKumar Gala 		.pre_div_shift = 3,
125024d8fba4SKumar Gala 		.pre_div_width = 4,
125124d8fba4SKumar Gala 	},
125224d8fba4SKumar Gala 	.s = {
125324d8fba4SKumar Gala 		.src_sel_shift = 0,
125424d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
125524d8fba4SKumar Gala 	},
125624d8fba4SKumar Gala 	.clkr = {
12571aec193eSAbhishek Sahu 		.enable_reg = 0x2e80,
12581aec193eSAbhishek Sahu 		.enable_mask = BIT(11),
125924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
126024d8fba4SKumar Gala 			.name = "prng_src",
1261cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1262a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
126324d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
126424d8fba4SKumar Gala 		},
126524d8fba4SKumar Gala 	},
126624d8fba4SKumar Gala };
126724d8fba4SKumar Gala 
126824d8fba4SKumar Gala static struct clk_branch prng_clk = {
126924d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
127024d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
127124d8fba4SKumar Gala 	.halt_bit = 10,
127224d8fba4SKumar Gala 	.clkr = {
127324d8fba4SKumar Gala 		.enable_reg = 0x3080,
127424d8fba4SKumar Gala 		.enable_mask = BIT(10),
127524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
127624d8fba4SKumar Gala 			.name = "prng_clk",
1277cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1278cb02866fSAnsuel Smith 				&prng_src.clkr.hw,
1279cb02866fSAnsuel Smith 			},
128024d8fba4SKumar Gala 			.num_parents = 1,
128124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
128224d8fba4SKumar Gala 		},
128324d8fba4SKumar Gala 	},
128424d8fba4SKumar Gala };
128524d8fba4SKumar Gala 
128624d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sdc[] = {
1287d8210e28SStephen Boyd 	{    200000, P_PXO,   2, 2, 125 },
128824d8fba4SKumar Gala 	{    400000, P_PLL8,  4, 1, 240 },
128924d8fba4SKumar Gala 	{  16000000, P_PLL8,  4, 1,   6 },
129024d8fba4SKumar Gala 	{  17070000, P_PLL8,  1, 2,  45 },
129124d8fba4SKumar Gala 	{  20210000, P_PLL8,  1, 1,  19 },
129224d8fba4SKumar Gala 	{  24000000, P_PLL8,  4, 1,   4 },
129324d8fba4SKumar Gala 	{  48000000, P_PLL8,  4, 1,   2 },
129424d8fba4SKumar Gala 	{  64000000, P_PLL8,  3, 1,   2 },
129524d8fba4SKumar Gala 	{  96000000, P_PLL8,  4, 0,   0 },
129624d8fba4SKumar Gala 	{ 192000000, P_PLL8,  2, 0,   0 },
129724d8fba4SKumar Gala 	{ }
129824d8fba4SKumar Gala };
129924d8fba4SKumar Gala 
130024d8fba4SKumar Gala static struct clk_rcg sdc1_src = {
130124d8fba4SKumar Gala 	.ns_reg = 0x282c,
130224d8fba4SKumar Gala 	.md_reg = 0x2828,
130324d8fba4SKumar Gala 	.mn = {
130424d8fba4SKumar Gala 		.mnctr_en_bit = 8,
130524d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
130624d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
130724d8fba4SKumar Gala 		.n_val_shift = 16,
130824d8fba4SKumar Gala 		.m_val_shift = 16,
130924d8fba4SKumar Gala 		.width = 8,
131024d8fba4SKumar Gala 	},
131124d8fba4SKumar Gala 	.p = {
131224d8fba4SKumar Gala 		.pre_div_shift = 3,
131324d8fba4SKumar Gala 		.pre_div_width = 2,
131424d8fba4SKumar Gala 	},
131524d8fba4SKumar Gala 	.s = {
131624d8fba4SKumar Gala 		.src_sel_shift = 0,
131724d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
131824d8fba4SKumar Gala 	},
131924d8fba4SKumar Gala 	.freq_tbl = clk_tbl_sdc,
132024d8fba4SKumar Gala 	.clkr = {
132124d8fba4SKumar Gala 		.enable_reg = 0x282c,
132224d8fba4SKumar Gala 		.enable_mask = BIT(11),
132324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
132424d8fba4SKumar Gala 			.name = "sdc1_src",
1325cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1326a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
132724d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
132824d8fba4SKumar Gala 		},
132924d8fba4SKumar Gala 	}
133024d8fba4SKumar Gala };
133124d8fba4SKumar Gala 
133224d8fba4SKumar Gala static struct clk_branch sdc1_clk = {
133324d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
133424d8fba4SKumar Gala 	.halt_bit = 6,
133524d8fba4SKumar Gala 	.clkr = {
133624d8fba4SKumar Gala 		.enable_reg = 0x282c,
133724d8fba4SKumar Gala 		.enable_mask = BIT(9),
133824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
133924d8fba4SKumar Gala 			.name = "sdc1_clk",
1340cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1341cb02866fSAnsuel Smith 				&sdc1_src.clkr.hw,
1342cb02866fSAnsuel Smith 			},
134324d8fba4SKumar Gala 			.num_parents = 1,
134424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
134524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
134624d8fba4SKumar Gala 		},
134724d8fba4SKumar Gala 	},
134824d8fba4SKumar Gala };
134924d8fba4SKumar Gala 
135024d8fba4SKumar Gala static struct clk_rcg sdc3_src = {
135124d8fba4SKumar Gala 	.ns_reg = 0x286c,
135224d8fba4SKumar Gala 	.md_reg = 0x2868,
135324d8fba4SKumar Gala 	.mn = {
135424d8fba4SKumar Gala 		.mnctr_en_bit = 8,
135524d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
135624d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
135724d8fba4SKumar Gala 		.n_val_shift = 16,
135824d8fba4SKumar Gala 		.m_val_shift = 16,
135924d8fba4SKumar Gala 		.width = 8,
136024d8fba4SKumar Gala 	},
136124d8fba4SKumar Gala 	.p = {
136224d8fba4SKumar Gala 		.pre_div_shift = 3,
136324d8fba4SKumar Gala 		.pre_div_width = 2,
136424d8fba4SKumar Gala 	},
136524d8fba4SKumar Gala 	.s = {
136624d8fba4SKumar Gala 		.src_sel_shift = 0,
136724d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
136824d8fba4SKumar Gala 	},
136924d8fba4SKumar Gala 	.freq_tbl = clk_tbl_sdc,
137024d8fba4SKumar Gala 	.clkr = {
137124d8fba4SKumar Gala 		.enable_reg = 0x286c,
137224d8fba4SKumar Gala 		.enable_mask = BIT(11),
137324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
137424d8fba4SKumar Gala 			.name = "sdc3_src",
1375cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1376a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
137724d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
137824d8fba4SKumar Gala 		},
137924d8fba4SKumar Gala 	}
138024d8fba4SKumar Gala };
138124d8fba4SKumar Gala 
138224d8fba4SKumar Gala static struct clk_branch sdc3_clk = {
138324d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
138424d8fba4SKumar Gala 	.halt_bit = 4,
138524d8fba4SKumar Gala 	.clkr = {
138624d8fba4SKumar Gala 		.enable_reg = 0x286c,
138724d8fba4SKumar Gala 		.enable_mask = BIT(9),
138824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
138924d8fba4SKumar Gala 			.name = "sdc3_clk",
1390cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1391cb02866fSAnsuel Smith 				&sdc3_src.clkr.hw,
1392cb02866fSAnsuel Smith 			},
139324d8fba4SKumar Gala 			.num_parents = 1,
139424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
139524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
139624d8fba4SKumar Gala 		},
139724d8fba4SKumar Gala 	},
139824d8fba4SKumar Gala };
139924d8fba4SKumar Gala 
140024d8fba4SKumar Gala static struct clk_branch sdc1_h_clk = {
140124d8fba4SKumar Gala 	.hwcg_reg = 0x2820,
140224d8fba4SKumar Gala 	.hwcg_bit = 6,
140324d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
140424d8fba4SKumar Gala 	.halt_bit = 11,
140524d8fba4SKumar Gala 	.clkr = {
140624d8fba4SKumar Gala 		.enable_reg = 0x2820,
140724d8fba4SKumar Gala 		.enable_mask = BIT(4),
140824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
140924d8fba4SKumar Gala 			.name = "sdc1_h_clk",
141024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
141124d8fba4SKumar Gala 		},
141224d8fba4SKumar Gala 	},
141324d8fba4SKumar Gala };
141424d8fba4SKumar Gala 
141524d8fba4SKumar Gala static struct clk_branch sdc3_h_clk = {
141624d8fba4SKumar Gala 	.hwcg_reg = 0x2860,
141724d8fba4SKumar Gala 	.hwcg_bit = 6,
141824d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
141924d8fba4SKumar Gala 	.halt_bit = 9,
142024d8fba4SKumar Gala 	.clkr = {
142124d8fba4SKumar Gala 		.enable_reg = 0x2860,
142224d8fba4SKumar Gala 		.enable_mask = BIT(4),
142324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
142424d8fba4SKumar Gala 			.name = "sdc3_h_clk",
142524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
142624d8fba4SKumar Gala 		},
142724d8fba4SKumar Gala 	},
142824d8fba4SKumar Gala };
142924d8fba4SKumar Gala 
143024d8fba4SKumar Gala static const struct freq_tbl clk_tbl_tsif_ref[] = {
143124d8fba4SKumar Gala 	{ 105000, P_PXO,  1, 1, 256 },
143224d8fba4SKumar Gala 	{ }
143324d8fba4SKumar Gala };
143424d8fba4SKumar Gala 
143524d8fba4SKumar Gala static struct clk_rcg tsif_ref_src = {
143624d8fba4SKumar Gala 	.ns_reg = 0x2710,
143724d8fba4SKumar Gala 	.md_reg = 0x270c,
143824d8fba4SKumar Gala 	.mn = {
143924d8fba4SKumar Gala 		.mnctr_en_bit = 8,
144024d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
144124d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
144224d8fba4SKumar Gala 		.n_val_shift = 16,
144324d8fba4SKumar Gala 		.m_val_shift = 16,
144424d8fba4SKumar Gala 		.width = 16,
144524d8fba4SKumar Gala 	},
144624d8fba4SKumar Gala 	.p = {
144724d8fba4SKumar Gala 		.pre_div_shift = 3,
144824d8fba4SKumar Gala 		.pre_div_width = 2,
144924d8fba4SKumar Gala 	},
145024d8fba4SKumar Gala 	.s = {
145124d8fba4SKumar Gala 		.src_sel_shift = 0,
145224d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll8_map,
145324d8fba4SKumar Gala 	},
145424d8fba4SKumar Gala 	.freq_tbl = clk_tbl_tsif_ref,
145524d8fba4SKumar Gala 	.clkr = {
145624d8fba4SKumar Gala 		.enable_reg = 0x2710,
145724d8fba4SKumar Gala 		.enable_mask = BIT(11),
145824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
145924d8fba4SKumar Gala 			.name = "tsif_ref_src",
1460cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8,
1461a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8),
146224d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
146324d8fba4SKumar Gala 		},
146424d8fba4SKumar Gala 	}
146524d8fba4SKumar Gala };
146624d8fba4SKumar Gala 
146724d8fba4SKumar Gala static struct clk_branch tsif_ref_clk = {
146824d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
146924d8fba4SKumar Gala 	.halt_bit = 5,
147024d8fba4SKumar Gala 	.clkr = {
147124d8fba4SKumar Gala 		.enable_reg = 0x2710,
147224d8fba4SKumar Gala 		.enable_mask = BIT(9),
147324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
147424d8fba4SKumar Gala 			.name = "tsif_ref_clk",
1475cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1476cb02866fSAnsuel Smith 				&tsif_ref_src.clkr.hw,
1477cb02866fSAnsuel Smith 			},
147824d8fba4SKumar Gala 			.num_parents = 1,
147924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
148024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
148124d8fba4SKumar Gala 		},
148224d8fba4SKumar Gala 	},
148324d8fba4SKumar Gala };
148424d8fba4SKumar Gala 
148524d8fba4SKumar Gala static struct clk_branch tsif_h_clk = {
148624d8fba4SKumar Gala 	.hwcg_reg = 0x2700,
148724d8fba4SKumar Gala 	.hwcg_bit = 6,
148824d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
148924d8fba4SKumar Gala 	.halt_bit = 7,
149024d8fba4SKumar Gala 	.clkr = {
149124d8fba4SKumar Gala 		.enable_reg = 0x2700,
149224d8fba4SKumar Gala 		.enable_mask = BIT(4),
149324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
149424d8fba4SKumar Gala 			.name = "tsif_h_clk",
149524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
149624d8fba4SKumar Gala 		},
149724d8fba4SKumar Gala 	},
149824d8fba4SKumar Gala };
149924d8fba4SKumar Gala 
150024d8fba4SKumar Gala static struct clk_branch dma_bam_h_clk = {
150124d8fba4SKumar Gala 	.hwcg_reg = 0x25c0,
150224d8fba4SKumar Gala 	.hwcg_bit = 6,
150324d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
150424d8fba4SKumar Gala 	.halt_bit = 12,
150524d8fba4SKumar Gala 	.clkr = {
150624d8fba4SKumar Gala 		.enable_reg = 0x25c0,
150724d8fba4SKumar Gala 		.enable_mask = BIT(4),
150824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
150924d8fba4SKumar Gala 			.name = "dma_bam_h_clk",
151024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
151124d8fba4SKumar Gala 		},
151224d8fba4SKumar Gala 	},
151324d8fba4SKumar Gala };
151424d8fba4SKumar Gala 
151524d8fba4SKumar Gala static struct clk_branch adm0_clk = {
151624d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
151724d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
151824d8fba4SKumar Gala 	.halt_bit = 12,
151924d8fba4SKumar Gala 	.clkr = {
152024d8fba4SKumar Gala 		.enable_reg = 0x3080,
152124d8fba4SKumar Gala 		.enable_mask = BIT(2),
152224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
152324d8fba4SKumar Gala 			.name = "adm0_clk",
152424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
152524d8fba4SKumar Gala 		},
152624d8fba4SKumar Gala 	},
152724d8fba4SKumar Gala };
152824d8fba4SKumar Gala 
152924d8fba4SKumar Gala static struct clk_branch adm0_pbus_clk = {
153024d8fba4SKumar Gala 	.hwcg_reg = 0x2208,
153124d8fba4SKumar Gala 	.hwcg_bit = 6,
153224d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
153324d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
153424d8fba4SKumar Gala 	.halt_bit = 11,
153524d8fba4SKumar Gala 	.clkr = {
153624d8fba4SKumar Gala 		.enable_reg = 0x3080,
153724d8fba4SKumar Gala 		.enable_mask = BIT(3),
153824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
153924d8fba4SKumar Gala 			.name = "adm0_pbus_clk",
154024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
154124d8fba4SKumar Gala 		},
154224d8fba4SKumar Gala 	},
154324d8fba4SKumar Gala };
154424d8fba4SKumar Gala 
154524d8fba4SKumar Gala static struct clk_branch pmic_arb0_h_clk = {
154624d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
154724d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
154824d8fba4SKumar Gala 	.halt_bit = 22,
154924d8fba4SKumar Gala 	.clkr = {
155024d8fba4SKumar Gala 		.enable_reg = 0x3080,
155124d8fba4SKumar Gala 		.enable_mask = BIT(8),
155224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
155324d8fba4SKumar Gala 			.name = "pmic_arb0_h_clk",
155424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
155524d8fba4SKumar Gala 		},
155624d8fba4SKumar Gala 	},
155724d8fba4SKumar Gala };
155824d8fba4SKumar Gala 
155924d8fba4SKumar Gala static struct clk_branch pmic_arb1_h_clk = {
156024d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
156124d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
156224d8fba4SKumar Gala 	.halt_bit = 21,
156324d8fba4SKumar Gala 	.clkr = {
156424d8fba4SKumar Gala 		.enable_reg = 0x3080,
156524d8fba4SKumar Gala 		.enable_mask = BIT(9),
156624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
156724d8fba4SKumar Gala 			.name = "pmic_arb1_h_clk",
156824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
156924d8fba4SKumar Gala 		},
157024d8fba4SKumar Gala 	},
157124d8fba4SKumar Gala };
157224d8fba4SKumar Gala 
157324d8fba4SKumar Gala static struct clk_branch pmic_ssbi2_clk = {
157424d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
157524d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
157624d8fba4SKumar Gala 	.halt_bit = 23,
157724d8fba4SKumar Gala 	.clkr = {
157824d8fba4SKumar Gala 		.enable_reg = 0x3080,
157924d8fba4SKumar Gala 		.enable_mask = BIT(7),
158024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
158124d8fba4SKumar Gala 			.name = "pmic_ssbi2_clk",
158224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
158324d8fba4SKumar Gala 		},
158424d8fba4SKumar Gala 	},
158524d8fba4SKumar Gala };
158624d8fba4SKumar Gala 
158724d8fba4SKumar Gala static struct clk_branch rpm_msg_ram_h_clk = {
158824d8fba4SKumar Gala 	.hwcg_reg = 0x27e0,
158924d8fba4SKumar Gala 	.hwcg_bit = 6,
159024d8fba4SKumar Gala 	.halt_reg = 0x2fd8,
159124d8fba4SKumar Gala 	.halt_check = BRANCH_HALT_VOTED,
159224d8fba4SKumar Gala 	.halt_bit = 12,
159324d8fba4SKumar Gala 	.clkr = {
159424d8fba4SKumar Gala 		.enable_reg = 0x3080,
159524d8fba4SKumar Gala 		.enable_mask = BIT(6),
159624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
159724d8fba4SKumar Gala 			.name = "rpm_msg_ram_h_clk",
159824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
159924d8fba4SKumar Gala 		},
160024d8fba4SKumar Gala 	},
160124d8fba4SKumar Gala };
160224d8fba4SKumar Gala 
160324d8fba4SKumar Gala static const struct freq_tbl clk_tbl_pcie_ref[] = {
160424d8fba4SKumar Gala 	{ 100000000, P_PLL3,  12, 0, 0 },
160524d8fba4SKumar Gala 	{ }
160624d8fba4SKumar Gala };
160724d8fba4SKumar Gala 
160824d8fba4SKumar Gala static struct clk_rcg pcie_ref_src = {
160924d8fba4SKumar Gala 	.ns_reg = 0x3860,
161024d8fba4SKumar Gala 	.p = {
161124d8fba4SKumar Gala 		.pre_div_shift = 3,
161224d8fba4SKumar Gala 		.pre_div_width = 4,
161324d8fba4SKumar Gala 	},
161424d8fba4SKumar Gala 	.s = {
161524d8fba4SKumar Gala 		.src_sel_shift = 0,
161624d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_map,
161724d8fba4SKumar Gala 	},
161824d8fba4SKumar Gala 	.freq_tbl = clk_tbl_pcie_ref,
161924d8fba4SKumar Gala 	.clkr = {
162024d8fba4SKumar Gala 		.enable_reg = 0x3860,
162124d8fba4SKumar Gala 		.enable_mask = BIT(11),
162224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
162324d8fba4SKumar Gala 			.name = "pcie_ref_src",
1624cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1625a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
162624d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
162724d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
162824d8fba4SKumar Gala 		},
162924d8fba4SKumar Gala 	},
163024d8fba4SKumar Gala };
163124d8fba4SKumar Gala 
163224d8fba4SKumar Gala static struct clk_branch pcie_ref_src_clk = {
163324d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
163424d8fba4SKumar Gala 	.halt_bit = 30,
163524d8fba4SKumar Gala 	.clkr = {
163624d8fba4SKumar Gala 		.enable_reg = 0x3860,
163724d8fba4SKumar Gala 		.enable_mask = BIT(9),
163824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
163924d8fba4SKumar Gala 			.name = "pcie_ref_src_clk",
1640cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1641cb02866fSAnsuel Smith 				&pcie_ref_src.clkr.hw,
1642cb02866fSAnsuel Smith 			},
164324d8fba4SKumar Gala 			.num_parents = 1,
164424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
164524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
164624d8fba4SKumar Gala 		},
164724d8fba4SKumar Gala 	},
164824d8fba4SKumar Gala };
164924d8fba4SKumar Gala 
165024d8fba4SKumar Gala static struct clk_branch pcie_a_clk = {
165124d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
165224d8fba4SKumar Gala 	.halt_bit = 13,
165324d8fba4SKumar Gala 	.clkr = {
165424d8fba4SKumar Gala 		.enable_reg = 0x22c0,
165524d8fba4SKumar Gala 		.enable_mask = BIT(4),
165624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
165724d8fba4SKumar Gala 			.name = "pcie_a_clk",
165824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
165924d8fba4SKumar Gala 		},
166024d8fba4SKumar Gala 	},
166124d8fba4SKumar Gala };
166224d8fba4SKumar Gala 
166324d8fba4SKumar Gala static struct clk_branch pcie_aux_clk = {
166424d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
166524d8fba4SKumar Gala 	.halt_bit = 31,
166624d8fba4SKumar Gala 	.clkr = {
166724d8fba4SKumar Gala 		.enable_reg = 0x22c8,
166824d8fba4SKumar Gala 		.enable_mask = BIT(4),
166924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
167024d8fba4SKumar Gala 			.name = "pcie_aux_clk",
167124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
167224d8fba4SKumar Gala 		},
167324d8fba4SKumar Gala 	},
167424d8fba4SKumar Gala };
167524d8fba4SKumar Gala 
167624d8fba4SKumar Gala static struct clk_branch pcie_h_clk = {
167724d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
167824d8fba4SKumar Gala 	.halt_bit = 8,
167924d8fba4SKumar Gala 	.clkr = {
168024d8fba4SKumar Gala 		.enable_reg = 0x22cc,
168124d8fba4SKumar Gala 		.enable_mask = BIT(4),
168224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
168324d8fba4SKumar Gala 			.name = "pcie_h_clk",
168424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
168524d8fba4SKumar Gala 		},
168624d8fba4SKumar Gala 	},
168724d8fba4SKumar Gala };
168824d8fba4SKumar Gala 
168924d8fba4SKumar Gala static struct clk_branch pcie_phy_clk = {
169024d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
169124d8fba4SKumar Gala 	.halt_bit = 29,
169224d8fba4SKumar Gala 	.clkr = {
169324d8fba4SKumar Gala 		.enable_reg = 0x22d0,
169424d8fba4SKumar Gala 		.enable_mask = BIT(4),
169524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
169624d8fba4SKumar Gala 			.name = "pcie_phy_clk",
169724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
169824d8fba4SKumar Gala 		},
169924d8fba4SKumar Gala 	},
170024d8fba4SKumar Gala };
170124d8fba4SKumar Gala 
170224d8fba4SKumar Gala static struct clk_rcg pcie1_ref_src = {
170324d8fba4SKumar Gala 	.ns_reg = 0x3aa0,
170424d8fba4SKumar Gala 	.p = {
170524d8fba4SKumar Gala 		.pre_div_shift = 3,
170624d8fba4SKumar Gala 		.pre_div_width = 4,
170724d8fba4SKumar Gala 	},
170824d8fba4SKumar Gala 	.s = {
170924d8fba4SKumar Gala 		.src_sel_shift = 0,
171024d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_map,
171124d8fba4SKumar Gala 	},
171224d8fba4SKumar Gala 	.freq_tbl = clk_tbl_pcie_ref,
171324d8fba4SKumar Gala 	.clkr = {
171424d8fba4SKumar Gala 		.enable_reg = 0x3aa0,
171524d8fba4SKumar Gala 		.enable_mask = BIT(11),
171624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
171724d8fba4SKumar Gala 			.name = "pcie1_ref_src",
1718cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1719a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
172024d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
172124d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
172224d8fba4SKumar Gala 		},
172324d8fba4SKumar Gala 	},
172424d8fba4SKumar Gala };
172524d8fba4SKumar Gala 
172624d8fba4SKumar Gala static struct clk_branch pcie1_ref_src_clk = {
172724d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
172824d8fba4SKumar Gala 	.halt_bit = 27,
172924d8fba4SKumar Gala 	.clkr = {
173024d8fba4SKumar Gala 		.enable_reg = 0x3aa0,
173124d8fba4SKumar Gala 		.enable_mask = BIT(9),
173224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
173324d8fba4SKumar Gala 			.name = "pcie1_ref_src_clk",
1734cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1735cb02866fSAnsuel Smith 				&pcie1_ref_src.clkr.hw,
1736cb02866fSAnsuel Smith 			},
173724d8fba4SKumar Gala 			.num_parents = 1,
173824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
173924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
174024d8fba4SKumar Gala 		},
174124d8fba4SKumar Gala 	},
174224d8fba4SKumar Gala };
174324d8fba4SKumar Gala 
174424d8fba4SKumar Gala static struct clk_branch pcie1_a_clk = {
174524d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
174624d8fba4SKumar Gala 	.halt_bit = 10,
174724d8fba4SKumar Gala 	.clkr = {
174824d8fba4SKumar Gala 		.enable_reg = 0x3a80,
174924d8fba4SKumar Gala 		.enable_mask = BIT(4),
175024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
175124d8fba4SKumar Gala 			.name = "pcie1_a_clk",
175224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
175324d8fba4SKumar Gala 		},
175424d8fba4SKumar Gala 	},
175524d8fba4SKumar Gala };
175624d8fba4SKumar Gala 
175724d8fba4SKumar Gala static struct clk_branch pcie1_aux_clk = {
175824d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
175924d8fba4SKumar Gala 	.halt_bit = 28,
176024d8fba4SKumar Gala 	.clkr = {
176124d8fba4SKumar Gala 		.enable_reg = 0x3a88,
176224d8fba4SKumar Gala 		.enable_mask = BIT(4),
176324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
176424d8fba4SKumar Gala 			.name = "pcie1_aux_clk",
176524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
176624d8fba4SKumar Gala 		},
176724d8fba4SKumar Gala 	},
176824d8fba4SKumar Gala };
176924d8fba4SKumar Gala 
177024d8fba4SKumar Gala static struct clk_branch pcie1_h_clk = {
177124d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
177224d8fba4SKumar Gala 	.halt_bit = 9,
177324d8fba4SKumar Gala 	.clkr = {
177424d8fba4SKumar Gala 		.enable_reg = 0x3a8c,
177524d8fba4SKumar Gala 		.enable_mask = BIT(4),
177624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
177724d8fba4SKumar Gala 			.name = "pcie1_h_clk",
177824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
177924d8fba4SKumar Gala 		},
178024d8fba4SKumar Gala 	},
178124d8fba4SKumar Gala };
178224d8fba4SKumar Gala 
178324d8fba4SKumar Gala static struct clk_branch pcie1_phy_clk = {
178424d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
178524d8fba4SKumar Gala 	.halt_bit = 26,
178624d8fba4SKumar Gala 	.clkr = {
178724d8fba4SKumar Gala 		.enable_reg = 0x3a90,
178824d8fba4SKumar Gala 		.enable_mask = BIT(4),
178924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
179024d8fba4SKumar Gala 			.name = "pcie1_phy_clk",
179124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
179224d8fba4SKumar Gala 		},
179324d8fba4SKumar Gala 	},
179424d8fba4SKumar Gala };
179524d8fba4SKumar Gala 
179624d8fba4SKumar Gala static struct clk_rcg pcie2_ref_src = {
179724d8fba4SKumar Gala 	.ns_reg = 0x3ae0,
179824d8fba4SKumar Gala 	.p = {
179924d8fba4SKumar Gala 		.pre_div_shift = 3,
180024d8fba4SKumar Gala 		.pre_div_width = 4,
180124d8fba4SKumar Gala 	},
180224d8fba4SKumar Gala 	.s = {
180324d8fba4SKumar Gala 		.src_sel_shift = 0,
180424d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_map,
180524d8fba4SKumar Gala 	},
180624d8fba4SKumar Gala 	.freq_tbl = clk_tbl_pcie_ref,
180724d8fba4SKumar Gala 	.clkr = {
180824d8fba4SKumar Gala 		.enable_reg = 0x3ae0,
180924d8fba4SKumar Gala 		.enable_mask = BIT(11),
181024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
181124d8fba4SKumar Gala 			.name = "pcie2_ref_src",
1812cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1813a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
181424d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
181524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
181624d8fba4SKumar Gala 		},
181724d8fba4SKumar Gala 	},
181824d8fba4SKumar Gala };
181924d8fba4SKumar Gala 
182024d8fba4SKumar Gala static struct clk_branch pcie2_ref_src_clk = {
182124d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
182224d8fba4SKumar Gala 	.halt_bit = 24,
182324d8fba4SKumar Gala 	.clkr = {
182424d8fba4SKumar Gala 		.enable_reg = 0x3ae0,
182524d8fba4SKumar Gala 		.enable_mask = BIT(9),
182624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
182724d8fba4SKumar Gala 			.name = "pcie2_ref_src_clk",
1828cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1829cb02866fSAnsuel Smith 				&pcie2_ref_src.clkr.hw,
1830cb02866fSAnsuel Smith 			},
183124d8fba4SKumar Gala 			.num_parents = 1,
183224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
183324d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
183424d8fba4SKumar Gala 		},
183524d8fba4SKumar Gala 	},
183624d8fba4SKumar Gala };
183724d8fba4SKumar Gala 
183824d8fba4SKumar Gala static struct clk_branch pcie2_a_clk = {
183924d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
184024d8fba4SKumar Gala 	.halt_bit = 9,
184124d8fba4SKumar Gala 	.clkr = {
184224d8fba4SKumar Gala 		.enable_reg = 0x3ac0,
184324d8fba4SKumar Gala 		.enable_mask = BIT(4),
184424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
184524d8fba4SKumar Gala 			.name = "pcie2_a_clk",
184624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
184724d8fba4SKumar Gala 		},
184824d8fba4SKumar Gala 	},
184924d8fba4SKumar Gala };
185024d8fba4SKumar Gala 
185124d8fba4SKumar Gala static struct clk_branch pcie2_aux_clk = {
185224d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
185324d8fba4SKumar Gala 	.halt_bit = 25,
185424d8fba4SKumar Gala 	.clkr = {
185524d8fba4SKumar Gala 		.enable_reg = 0x3ac8,
185624d8fba4SKumar Gala 		.enable_mask = BIT(4),
185724d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
185824d8fba4SKumar Gala 			.name = "pcie2_aux_clk",
185924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
186024d8fba4SKumar Gala 		},
186124d8fba4SKumar Gala 	},
186224d8fba4SKumar Gala };
186324d8fba4SKumar Gala 
186424d8fba4SKumar Gala static struct clk_branch pcie2_h_clk = {
186524d8fba4SKumar Gala 	.halt_reg = 0x2fd4,
186624d8fba4SKumar Gala 	.halt_bit = 10,
186724d8fba4SKumar Gala 	.clkr = {
186824d8fba4SKumar Gala 		.enable_reg = 0x3acc,
186924d8fba4SKumar Gala 		.enable_mask = BIT(4),
187024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
187124d8fba4SKumar Gala 			.name = "pcie2_h_clk",
187224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
187324d8fba4SKumar Gala 		},
187424d8fba4SKumar Gala 	},
187524d8fba4SKumar Gala };
187624d8fba4SKumar Gala 
187724d8fba4SKumar Gala static struct clk_branch pcie2_phy_clk = {
187824d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
187924d8fba4SKumar Gala 	.halt_bit = 23,
188024d8fba4SKumar Gala 	.clkr = {
188124d8fba4SKumar Gala 		.enable_reg = 0x3ad0,
188224d8fba4SKumar Gala 		.enable_mask = BIT(4),
188324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
188424d8fba4SKumar Gala 			.name = "pcie2_phy_clk",
188524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
188624d8fba4SKumar Gala 		},
188724d8fba4SKumar Gala 	},
188824d8fba4SKumar Gala };
188924d8fba4SKumar Gala 
189024d8fba4SKumar Gala static const struct freq_tbl clk_tbl_sata_ref[] = {
189124d8fba4SKumar Gala 	{ 100000000, P_PLL3,  12, 0, 0 },
189224d8fba4SKumar Gala 	{ }
189324d8fba4SKumar Gala };
189424d8fba4SKumar Gala 
189524d8fba4SKumar Gala static struct clk_rcg sata_ref_src = {
189624d8fba4SKumar Gala 	.ns_reg = 0x2c08,
189724d8fba4SKumar Gala 	.p = {
189824d8fba4SKumar Gala 		.pre_div_shift = 3,
189924d8fba4SKumar Gala 		.pre_div_width = 4,
190024d8fba4SKumar Gala 	},
190124d8fba4SKumar Gala 	.s = {
190224d8fba4SKumar Gala 		.src_sel_shift = 0,
190324d8fba4SKumar Gala 		.parent_map = gcc_pxo_pll3_sata_map,
190424d8fba4SKumar Gala 	},
190524d8fba4SKumar Gala 	.freq_tbl = clk_tbl_sata_ref,
190624d8fba4SKumar Gala 	.clkr = {
190724d8fba4SKumar Gala 		.enable_reg = 0x2c08,
190824d8fba4SKumar Gala 		.enable_mask = BIT(7),
190924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
191024d8fba4SKumar Gala 			.name = "sata_ref_src",
1911cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll3,
1912a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll3),
191324d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
191424d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
191524d8fba4SKumar Gala 		},
191624d8fba4SKumar Gala 	},
191724d8fba4SKumar Gala };
191824d8fba4SKumar Gala 
191924d8fba4SKumar Gala static struct clk_branch sata_rxoob_clk = {
192024d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
192124d8fba4SKumar Gala 	.halt_bit = 20,
192224d8fba4SKumar Gala 	.clkr = {
192324d8fba4SKumar Gala 		.enable_reg = 0x2c0c,
192424d8fba4SKumar Gala 		.enable_mask = BIT(4),
192524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
192624d8fba4SKumar Gala 			.name = "sata_rxoob_clk",
1927cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1928cb02866fSAnsuel Smith 				&sata_ref_src.clkr.hw,
1929cb02866fSAnsuel Smith 			},
193024d8fba4SKumar Gala 			.num_parents = 1,
193124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
193224d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
193324d8fba4SKumar Gala 		},
193424d8fba4SKumar Gala 	},
193524d8fba4SKumar Gala };
193624d8fba4SKumar Gala 
193724d8fba4SKumar Gala static struct clk_branch sata_pmalive_clk = {
193824d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
193924d8fba4SKumar Gala 	.halt_bit = 19,
194024d8fba4SKumar Gala 	.clkr = {
194124d8fba4SKumar Gala 		.enable_reg = 0x2c10,
194224d8fba4SKumar Gala 		.enable_mask = BIT(4),
194324d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
194424d8fba4SKumar Gala 			.name = "sata_pmalive_clk",
1945cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
1946cb02866fSAnsuel Smith 				&sata_ref_src.clkr.hw,
1947cb02866fSAnsuel Smith 			},
194824d8fba4SKumar Gala 			.num_parents = 1,
194924d8fba4SKumar Gala 			.ops = &clk_branch_ops,
195024d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
195124d8fba4SKumar Gala 		},
195224d8fba4SKumar Gala 	},
195324d8fba4SKumar Gala };
195424d8fba4SKumar Gala 
195524d8fba4SKumar Gala static struct clk_branch sata_phy_ref_clk = {
195624d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
195724d8fba4SKumar Gala 	.halt_bit = 18,
195824d8fba4SKumar Gala 	.clkr = {
195924d8fba4SKumar Gala 		.enable_reg = 0x2c14,
196024d8fba4SKumar Gala 		.enable_mask = BIT(4),
196124d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
196224d8fba4SKumar Gala 			.name = "sata_phy_ref_clk",
1963cb02866fSAnsuel Smith 			.parent_data = gcc_pxo,
196424d8fba4SKumar Gala 			.num_parents = 1,
196524d8fba4SKumar Gala 			.ops = &clk_branch_ops,
196624d8fba4SKumar Gala 		},
196724d8fba4SKumar Gala 	},
196824d8fba4SKumar Gala };
196924d8fba4SKumar Gala 
197024d8fba4SKumar Gala static struct clk_branch sata_a_clk = {
197124d8fba4SKumar Gala 	.halt_reg = 0x2fc0,
197224d8fba4SKumar Gala 	.halt_bit = 12,
197324d8fba4SKumar Gala 	.clkr = {
197424d8fba4SKumar Gala 		.enable_reg = 0x2c20,
197524d8fba4SKumar Gala 		.enable_mask = BIT(4),
197624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
197724d8fba4SKumar Gala 			.name = "sata_a_clk",
197824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
197924d8fba4SKumar Gala 		},
198024d8fba4SKumar Gala 	},
198124d8fba4SKumar Gala };
198224d8fba4SKumar Gala 
198324d8fba4SKumar Gala static struct clk_branch sata_h_clk = {
198424d8fba4SKumar Gala 	.halt_reg = 0x2fdc,
198524d8fba4SKumar Gala 	.halt_bit = 21,
198624d8fba4SKumar Gala 	.clkr = {
198724d8fba4SKumar Gala 		.enable_reg = 0x2c00,
198824d8fba4SKumar Gala 		.enable_mask = BIT(4),
198924d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
199024d8fba4SKumar Gala 			.name = "sata_h_clk",
199124d8fba4SKumar Gala 			.ops = &clk_branch_ops,
199224d8fba4SKumar Gala 		},
199324d8fba4SKumar Gala 	},
199424d8fba4SKumar Gala };
199524d8fba4SKumar Gala 
199624d8fba4SKumar Gala static struct clk_branch sfab_sata_s_h_clk = {
199724d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
199824d8fba4SKumar Gala 	.halt_bit = 14,
199924d8fba4SKumar Gala 	.clkr = {
200024d8fba4SKumar Gala 		.enable_reg = 0x2480,
200124d8fba4SKumar Gala 		.enable_mask = BIT(4),
200224d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
200324d8fba4SKumar Gala 			.name = "sfab_sata_s_h_clk",
200424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
200524d8fba4SKumar Gala 		},
200624d8fba4SKumar Gala 	},
200724d8fba4SKumar Gala };
200824d8fba4SKumar Gala 
200924d8fba4SKumar Gala static struct clk_branch sata_phy_cfg_clk = {
201024d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
201124d8fba4SKumar Gala 	.halt_bit = 14,
201224d8fba4SKumar Gala 	.clkr = {
201324d8fba4SKumar Gala 		.enable_reg = 0x2c40,
201424d8fba4SKumar Gala 		.enable_mask = BIT(4),
201524d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
201624d8fba4SKumar Gala 			.name = "sata_phy_cfg_clk",
201724d8fba4SKumar Gala 			.ops = &clk_branch_ops,
201824d8fba4SKumar Gala 		},
201924d8fba4SKumar Gala 	},
202024d8fba4SKumar Gala };
202124d8fba4SKumar Gala 
202224d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_master[] = {
202324d8fba4SKumar Gala 	{ 125000000, P_PLL0,  1, 5, 32 },
202424d8fba4SKumar Gala 	{ }
202524d8fba4SKumar Gala };
202624d8fba4SKumar Gala 
202724d8fba4SKumar Gala static struct clk_rcg usb30_master_clk_src = {
202824d8fba4SKumar Gala 	.ns_reg = 0x3b2c,
202924d8fba4SKumar Gala 	.md_reg = 0x3b28,
203024d8fba4SKumar Gala 	.mn = {
203124d8fba4SKumar Gala 		.mnctr_en_bit = 8,
203224d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
203324d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
203424d8fba4SKumar Gala 		.n_val_shift = 16,
203524d8fba4SKumar Gala 		.m_val_shift = 16,
203624d8fba4SKumar Gala 		.width = 8,
203724d8fba4SKumar Gala 	},
203824d8fba4SKumar Gala 	.p = {
203924d8fba4SKumar Gala 		.pre_div_shift = 3,
204024d8fba4SKumar Gala 		.pre_div_width = 2,
204124d8fba4SKumar Gala 	},
204224d8fba4SKumar Gala 	.s = {
204324d8fba4SKumar Gala 		.src_sel_shift = 0,
2044e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
204524d8fba4SKumar Gala 	},
204624d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb30_master,
204724d8fba4SKumar Gala 	.clkr = {
204824d8fba4SKumar Gala 		.enable_reg = 0x3b2c,
204924d8fba4SKumar Gala 		.enable_mask = BIT(11),
205024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
205124d8fba4SKumar Gala 			.name = "usb30_master_ref_src",
2052cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2053a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
205424d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
205524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
205624d8fba4SKumar Gala 		},
205724d8fba4SKumar Gala 	},
205824d8fba4SKumar Gala };
205924d8fba4SKumar Gala 
206024d8fba4SKumar Gala static struct clk_branch usb30_0_branch_clk = {
206124d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
206224d8fba4SKumar Gala 	.halt_bit = 22,
206324d8fba4SKumar Gala 	.clkr = {
206424d8fba4SKumar Gala 		.enable_reg = 0x3b24,
206524d8fba4SKumar Gala 		.enable_mask = BIT(4),
206624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
206724d8fba4SKumar Gala 			.name = "usb30_0_branch_clk",
2068cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2069cb02866fSAnsuel Smith 				&usb30_master_clk_src.clkr.hw,
2070cb02866fSAnsuel Smith 			},
207124d8fba4SKumar Gala 			.num_parents = 1,
207224d8fba4SKumar Gala 			.ops = &clk_branch_ops,
207324d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
207424d8fba4SKumar Gala 		},
207524d8fba4SKumar Gala 	},
207624d8fba4SKumar Gala };
207724d8fba4SKumar Gala 
207824d8fba4SKumar Gala static struct clk_branch usb30_1_branch_clk = {
207924d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
208024d8fba4SKumar Gala 	.halt_bit = 17,
208124d8fba4SKumar Gala 	.clkr = {
208224d8fba4SKumar Gala 		.enable_reg = 0x3b34,
208324d8fba4SKumar Gala 		.enable_mask = BIT(4),
208424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
208524d8fba4SKumar Gala 			.name = "usb30_1_branch_clk",
2086cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2087cb02866fSAnsuel Smith 				&usb30_master_clk_src.clkr.hw,
2088cb02866fSAnsuel Smith 			},
208924d8fba4SKumar Gala 			.num_parents = 1,
209024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
209124d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
209224d8fba4SKumar Gala 		},
209324d8fba4SKumar Gala 	},
209424d8fba4SKumar Gala };
209524d8fba4SKumar Gala 
209624d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb30_utmi[] = {
209724d8fba4SKumar Gala 	{ 60000000, P_PLL8,  1, 5, 32 },
209824d8fba4SKumar Gala 	{ }
209924d8fba4SKumar Gala };
210024d8fba4SKumar Gala 
210124d8fba4SKumar Gala static struct clk_rcg usb30_utmi_clk = {
210224d8fba4SKumar Gala 	.ns_reg = 0x3b44,
210324d8fba4SKumar Gala 	.md_reg = 0x3b40,
210424d8fba4SKumar Gala 	.mn = {
210524d8fba4SKumar Gala 		.mnctr_en_bit = 8,
210624d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
210724d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
210824d8fba4SKumar Gala 		.n_val_shift = 16,
210924d8fba4SKumar Gala 		.m_val_shift = 16,
211024d8fba4SKumar Gala 		.width = 8,
211124d8fba4SKumar Gala 	},
211224d8fba4SKumar Gala 	.p = {
211324d8fba4SKumar Gala 		.pre_div_shift = 3,
211424d8fba4SKumar Gala 		.pre_div_width = 2,
211524d8fba4SKumar Gala 	},
211624d8fba4SKumar Gala 	.s = {
211724d8fba4SKumar Gala 		.src_sel_shift = 0,
2118e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
211924d8fba4SKumar Gala 	},
212024d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb30_utmi,
212124d8fba4SKumar Gala 	.clkr = {
212224d8fba4SKumar Gala 		.enable_reg = 0x3b44,
212324d8fba4SKumar Gala 		.enable_mask = BIT(11),
212424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
212524d8fba4SKumar Gala 			.name = "usb30_utmi_clk",
2126cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2127a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
212824d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
212924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
213024d8fba4SKumar Gala 		},
213124d8fba4SKumar Gala 	},
213224d8fba4SKumar Gala };
213324d8fba4SKumar Gala 
213424d8fba4SKumar Gala static struct clk_branch usb30_0_utmi_clk_ctl = {
213524d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
213624d8fba4SKumar Gala 	.halt_bit = 21,
213724d8fba4SKumar Gala 	.clkr = {
213824d8fba4SKumar Gala 		.enable_reg = 0x3b48,
213924d8fba4SKumar Gala 		.enable_mask = BIT(4),
214024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
214124d8fba4SKumar Gala 			.name = "usb30_0_utmi_clk_ctl",
2142cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2143cb02866fSAnsuel Smith 				&usb30_utmi_clk.clkr.hw,
2144cb02866fSAnsuel Smith 			},
214524d8fba4SKumar Gala 			.num_parents = 1,
214624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
214724d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
214824d8fba4SKumar Gala 		},
214924d8fba4SKumar Gala 	},
215024d8fba4SKumar Gala };
215124d8fba4SKumar Gala 
215224d8fba4SKumar Gala static struct clk_branch usb30_1_utmi_clk_ctl = {
215324d8fba4SKumar Gala 	.halt_reg = 0x2fc4,
215424d8fba4SKumar Gala 	.halt_bit = 15,
215524d8fba4SKumar Gala 	.clkr = {
215624d8fba4SKumar Gala 		.enable_reg = 0x3b4c,
215724d8fba4SKumar Gala 		.enable_mask = BIT(4),
215824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
215924d8fba4SKumar Gala 			.name = "usb30_1_utmi_clk_ctl",
2160cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2161cb02866fSAnsuel Smith 				&usb30_utmi_clk.clkr.hw,
2162cb02866fSAnsuel Smith 			},
216324d8fba4SKumar Gala 			.num_parents = 1,
216424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
216524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
216624d8fba4SKumar Gala 		},
216724d8fba4SKumar Gala 	},
216824d8fba4SKumar Gala };
216924d8fba4SKumar Gala 
217024d8fba4SKumar Gala static const struct freq_tbl clk_tbl_usb[] = {
217124d8fba4SKumar Gala 	{ 60000000, P_PLL8,  1, 5, 32 },
217224d8fba4SKumar Gala 	{ }
217324d8fba4SKumar Gala };
217424d8fba4SKumar Gala 
217524d8fba4SKumar Gala static struct clk_rcg usb_hs1_xcvr_clk_src = {
217624d8fba4SKumar Gala 	.ns_reg = 0x290C,
217724d8fba4SKumar Gala 	.md_reg = 0x2908,
217824d8fba4SKumar Gala 	.mn = {
217924d8fba4SKumar Gala 		.mnctr_en_bit = 8,
218024d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
218124d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
218224d8fba4SKumar Gala 		.n_val_shift = 16,
218324d8fba4SKumar Gala 		.m_val_shift = 16,
218424d8fba4SKumar Gala 		.width = 8,
218524d8fba4SKumar Gala 	},
218624d8fba4SKumar Gala 	.p = {
218724d8fba4SKumar Gala 		.pre_div_shift = 3,
218824d8fba4SKumar Gala 		.pre_div_width = 2,
218924d8fba4SKumar Gala 	},
219024d8fba4SKumar Gala 	.s = {
219124d8fba4SKumar Gala 		.src_sel_shift = 0,
2192e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
219324d8fba4SKumar Gala 	},
219424d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb,
219524d8fba4SKumar Gala 	.clkr = {
219624d8fba4SKumar Gala 		.enable_reg = 0x2968,
219724d8fba4SKumar Gala 		.enable_mask = BIT(11),
219824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
219924d8fba4SKumar Gala 			.name = "usb_hs1_xcvr_src",
2200cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2201a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
220224d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
220324d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
220424d8fba4SKumar Gala 		},
220524d8fba4SKumar Gala 	},
220624d8fba4SKumar Gala };
220724d8fba4SKumar Gala 
220824d8fba4SKumar Gala static struct clk_branch usb_hs1_xcvr_clk = {
220924d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
221024d8fba4SKumar Gala 	.halt_bit = 17,
221124d8fba4SKumar Gala 	.clkr = {
221224d8fba4SKumar Gala 		.enable_reg = 0x290c,
221324d8fba4SKumar Gala 		.enable_mask = BIT(9),
221424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
221524d8fba4SKumar Gala 			.name = "usb_hs1_xcvr_clk",
2216cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2217cb02866fSAnsuel Smith 				&usb_hs1_xcvr_clk_src.clkr.hw,
2218cb02866fSAnsuel Smith 			},
221924d8fba4SKumar Gala 			.num_parents = 1,
222024d8fba4SKumar Gala 			.ops = &clk_branch_ops,
222124d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
222224d8fba4SKumar Gala 		},
222324d8fba4SKumar Gala 	},
222424d8fba4SKumar Gala };
222524d8fba4SKumar Gala 
222624d8fba4SKumar Gala static struct clk_branch usb_hs1_h_clk = {
222724d8fba4SKumar Gala 	.hwcg_reg = 0x2900,
222824d8fba4SKumar Gala 	.hwcg_bit = 6,
222924d8fba4SKumar Gala 	.halt_reg = 0x2fc8,
223024d8fba4SKumar Gala 	.halt_bit = 1,
223124d8fba4SKumar Gala 	.clkr = {
223224d8fba4SKumar Gala 		.enable_reg = 0x2900,
223324d8fba4SKumar Gala 		.enable_mask = BIT(4),
223424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
223524d8fba4SKumar Gala 			.name = "usb_hs1_h_clk",
223624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
223724d8fba4SKumar Gala 		},
223824d8fba4SKumar Gala 	},
223924d8fba4SKumar Gala };
224024d8fba4SKumar Gala 
224124d8fba4SKumar Gala static struct clk_rcg usb_fs1_xcvr_clk_src = {
224224d8fba4SKumar Gala 	.ns_reg = 0x2968,
224324d8fba4SKumar Gala 	.md_reg = 0x2964,
224424d8fba4SKumar Gala 	.mn = {
224524d8fba4SKumar Gala 		.mnctr_en_bit = 8,
224624d8fba4SKumar Gala 		.mnctr_reset_bit = 7,
224724d8fba4SKumar Gala 		.mnctr_mode_shift = 5,
224824d8fba4SKumar Gala 		.n_val_shift = 16,
224924d8fba4SKumar Gala 		.m_val_shift = 16,
225024d8fba4SKumar Gala 		.width = 8,
225124d8fba4SKumar Gala 	},
225224d8fba4SKumar Gala 	.p = {
225324d8fba4SKumar Gala 		.pre_div_shift = 3,
225424d8fba4SKumar Gala 		.pre_div_width = 2,
225524d8fba4SKumar Gala 	},
225624d8fba4SKumar Gala 	.s = {
225724d8fba4SKumar Gala 		.src_sel_shift = 0,
2258e95e8253SAnsuel Smith 		.parent_map = gcc_pxo_pll8_pll0_map,
225924d8fba4SKumar Gala 	},
226024d8fba4SKumar Gala 	.freq_tbl = clk_tbl_usb,
226124d8fba4SKumar Gala 	.clkr = {
226224d8fba4SKumar Gala 		.enable_reg = 0x2968,
226324d8fba4SKumar Gala 		.enable_mask = BIT(11),
226424d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
226524d8fba4SKumar Gala 			.name = "usb_fs1_xcvr_src",
2266cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll0,
2267a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll0),
226824d8fba4SKumar Gala 			.ops = &clk_rcg_ops,
226924d8fba4SKumar Gala 			.flags = CLK_SET_RATE_GATE,
227024d8fba4SKumar Gala 		},
227124d8fba4SKumar Gala 	},
227224d8fba4SKumar Gala };
227324d8fba4SKumar Gala 
227424d8fba4SKumar Gala static struct clk_branch usb_fs1_xcvr_clk = {
227524d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
227624d8fba4SKumar Gala 	.halt_bit = 17,
227724d8fba4SKumar Gala 	.clkr = {
227824d8fba4SKumar Gala 		.enable_reg = 0x2968,
227924d8fba4SKumar Gala 		.enable_mask = BIT(9),
228024d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
228124d8fba4SKumar Gala 			.name = "usb_fs1_xcvr_clk",
2282cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2283cb02866fSAnsuel Smith 				&usb_fs1_xcvr_clk_src.clkr.hw,
2284cb02866fSAnsuel Smith 			},
228524d8fba4SKumar Gala 			.num_parents = 1,
228624d8fba4SKumar Gala 			.ops = &clk_branch_ops,
228724d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
228824d8fba4SKumar Gala 		},
228924d8fba4SKumar Gala 	},
229024d8fba4SKumar Gala };
229124d8fba4SKumar Gala 
229224d8fba4SKumar Gala static struct clk_branch usb_fs1_sys_clk = {
229324d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
229424d8fba4SKumar Gala 	.halt_bit = 18,
229524d8fba4SKumar Gala 	.clkr = {
229624d8fba4SKumar Gala 		.enable_reg = 0x296c,
229724d8fba4SKumar Gala 		.enable_mask = BIT(4),
229824d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
229924d8fba4SKumar Gala 			.name = "usb_fs1_sys_clk",
2300cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2301cb02866fSAnsuel Smith 				&usb_fs1_xcvr_clk_src.clkr.hw,
2302cb02866fSAnsuel Smith 			},
230324d8fba4SKumar Gala 			.num_parents = 1,
230424d8fba4SKumar Gala 			.ops = &clk_branch_ops,
230524d8fba4SKumar Gala 			.flags = CLK_SET_RATE_PARENT,
230624d8fba4SKumar Gala 		},
230724d8fba4SKumar Gala 	},
230824d8fba4SKumar Gala };
230924d8fba4SKumar Gala 
231024d8fba4SKumar Gala static struct clk_branch usb_fs1_h_clk = {
231124d8fba4SKumar Gala 	.halt_reg = 0x2fcc,
231224d8fba4SKumar Gala 	.halt_bit = 19,
231324d8fba4SKumar Gala 	.clkr = {
231424d8fba4SKumar Gala 		.enable_reg = 0x2960,
231524d8fba4SKumar Gala 		.enable_mask = BIT(4),
231624d8fba4SKumar Gala 		.hw.init = &(struct clk_init_data){
231724d8fba4SKumar Gala 			.name = "usb_fs1_h_clk",
231824d8fba4SKumar Gala 			.ops = &clk_branch_ops,
231924d8fba4SKumar Gala 		},
232024d8fba4SKumar Gala 	},
232124d8fba4SKumar Gala };
232224d8fba4SKumar Gala 
23234c385b25SArchit Taneja static struct clk_branch ebi2_clk = {
23244c385b25SArchit Taneja 	.hwcg_reg = 0x3b00,
23254c385b25SArchit Taneja 	.hwcg_bit = 6,
23264c385b25SArchit Taneja 	.halt_reg = 0x2fcc,
23274c385b25SArchit Taneja 	.halt_bit = 1,
23284c385b25SArchit Taneja 	.clkr = {
23294c385b25SArchit Taneja 		.enable_reg = 0x3b00,
23304c385b25SArchit Taneja 		.enable_mask = BIT(4),
23314c385b25SArchit Taneja 		.hw.init = &(struct clk_init_data){
23324c385b25SArchit Taneja 			.name = "ebi2_clk",
23334c385b25SArchit Taneja 			.ops = &clk_branch_ops,
23344c385b25SArchit Taneja 		},
23354c385b25SArchit Taneja 	},
23364c385b25SArchit Taneja };
23374c385b25SArchit Taneja 
23384c385b25SArchit Taneja static struct clk_branch ebi2_aon_clk = {
23394c385b25SArchit Taneja 	.halt_reg = 0x2fcc,
23404c385b25SArchit Taneja 	.halt_bit = 0,
23414c385b25SArchit Taneja 	.clkr = {
23424c385b25SArchit Taneja 		.enable_reg = 0x3b00,
23434c385b25SArchit Taneja 		.enable_mask = BIT(8),
23444c385b25SArchit Taneja 		.hw.init = &(struct clk_init_data){
23454c385b25SArchit Taneja 			.name = "ebi2_always_on_clk",
23464c385b25SArchit Taneja 			.ops = &clk_branch_ops,
23474c385b25SArchit Taneja 		},
23484c385b25SArchit Taneja 	},
23494c385b25SArchit Taneja };
23504c385b25SArchit Taneja 
2351f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_gmac[] = {
2352f7b81d67SStephen Boyd 	{ 133000000, P_PLL0, 1,  50, 301 },
2353f7b81d67SStephen Boyd 	{ 266000000, P_PLL0, 1, 127, 382 },
2354f7b81d67SStephen Boyd 	{ }
2355f7b81d67SStephen Boyd };
2356f7b81d67SStephen Boyd 
2357f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core1_src = {
2358f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3cac,
2359f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3cb0,
2360f7b81d67SStephen Boyd 	.md_reg[0] = 0x3ca4,
2361f7b81d67SStephen Boyd 	.md_reg[1] = 0x3ca8,
2362f7b81d67SStephen Boyd 	.bank_reg = 0x3ca0,
2363f7b81d67SStephen Boyd 	.mn[0] = {
2364f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2365f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2366f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2367f7b81d67SStephen Boyd 		.n_val_shift = 16,
2368f7b81d67SStephen Boyd 		.m_val_shift = 16,
2369f7b81d67SStephen Boyd 		.width = 8,
2370f7b81d67SStephen Boyd 	},
2371f7b81d67SStephen Boyd 	.mn[1] = {
2372f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2373f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2374f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2375f7b81d67SStephen Boyd 		.n_val_shift = 16,
2376f7b81d67SStephen Boyd 		.m_val_shift = 16,
2377f7b81d67SStephen Boyd 		.width = 8,
2378f7b81d67SStephen Boyd 	},
2379f7b81d67SStephen Boyd 	.s[0] = {
2380f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2381f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2382f7b81d67SStephen Boyd 	},
2383f7b81d67SStephen Boyd 	.s[1] = {
2384f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2385f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2386f7b81d67SStephen Boyd 	},
2387f7b81d67SStephen Boyd 	.p[0] = {
2388f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2389f7b81d67SStephen Boyd 		.pre_div_width = 2,
2390f7b81d67SStephen Boyd 	},
2391f7b81d67SStephen Boyd 	.p[1] = {
2392f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2393f7b81d67SStephen Boyd 		.pre_div_width = 2,
2394f7b81d67SStephen Boyd 	},
2395f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2396f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2397f7b81d67SStephen Boyd 	.clkr = {
2398f7b81d67SStephen Boyd 		.enable_reg = 0x3ca0,
2399f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2400f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2401f7b81d67SStephen Boyd 			.name = "gmac_core1_src",
2402cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2403a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2404f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2405f7b81d67SStephen Boyd 		},
2406f7b81d67SStephen Boyd 	},
2407f7b81d67SStephen Boyd };
2408f7b81d67SStephen Boyd 
2409f7b81d67SStephen Boyd static struct clk_branch gmac_core1_clk = {
2410f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2411f7b81d67SStephen Boyd 	.halt_bit = 4,
2412f7b81d67SStephen Boyd 	.hwcg_reg = 0x3cb4,
2413f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2414f7b81d67SStephen Boyd 	.clkr = {
2415f7b81d67SStephen Boyd 		.enable_reg = 0x3cb4,
2416f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2417f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2418f7b81d67SStephen Boyd 			.name = "gmac_core1_clk",
2419cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2420cb02866fSAnsuel Smith 				&gmac_core1_src.clkr.hw,
2421f7b81d67SStephen Boyd 			},
2422f7b81d67SStephen Boyd 			.num_parents = 1,
2423f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2424f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2425f7b81d67SStephen Boyd 		},
2426f7b81d67SStephen Boyd 	},
2427f7b81d67SStephen Boyd };
2428f7b81d67SStephen Boyd 
2429f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core2_src = {
2430f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3ccc,
2431f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3cd0,
2432f7b81d67SStephen Boyd 	.md_reg[0] = 0x3cc4,
2433f7b81d67SStephen Boyd 	.md_reg[1] = 0x3cc8,
2434f7b81d67SStephen Boyd 	.bank_reg = 0x3ca0,
2435f7b81d67SStephen Boyd 	.mn[0] = {
2436f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2437f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2438f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2439f7b81d67SStephen Boyd 		.n_val_shift = 16,
2440f7b81d67SStephen Boyd 		.m_val_shift = 16,
2441f7b81d67SStephen Boyd 		.width = 8,
2442f7b81d67SStephen Boyd 	},
2443f7b81d67SStephen Boyd 	.mn[1] = {
2444f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2445f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2446f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2447f7b81d67SStephen Boyd 		.n_val_shift = 16,
2448f7b81d67SStephen Boyd 		.m_val_shift = 16,
2449f7b81d67SStephen Boyd 		.width = 8,
2450f7b81d67SStephen Boyd 	},
2451f7b81d67SStephen Boyd 	.s[0] = {
2452f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2453f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2454f7b81d67SStephen Boyd 	},
2455f7b81d67SStephen Boyd 	.s[1] = {
2456f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2457f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2458f7b81d67SStephen Boyd 	},
2459f7b81d67SStephen Boyd 	.p[0] = {
2460f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2461f7b81d67SStephen Boyd 		.pre_div_width = 2,
2462f7b81d67SStephen Boyd 	},
2463f7b81d67SStephen Boyd 	.p[1] = {
2464f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2465f7b81d67SStephen Boyd 		.pre_div_width = 2,
2466f7b81d67SStephen Boyd 	},
2467f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2468f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2469f7b81d67SStephen Boyd 	.clkr = {
2470f7b81d67SStephen Boyd 		.enable_reg = 0x3cc0,
2471f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2472f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2473f7b81d67SStephen Boyd 			.name = "gmac_core2_src",
2474cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2475a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2476f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2477f7b81d67SStephen Boyd 		},
2478f7b81d67SStephen Boyd 	},
2479f7b81d67SStephen Boyd };
2480f7b81d67SStephen Boyd 
2481f7b81d67SStephen Boyd static struct clk_branch gmac_core2_clk = {
2482f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2483f7b81d67SStephen Boyd 	.halt_bit = 5,
2484f7b81d67SStephen Boyd 	.hwcg_reg = 0x3cd4,
2485f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2486f7b81d67SStephen Boyd 	.clkr = {
2487f7b81d67SStephen Boyd 		.enable_reg = 0x3cd4,
2488f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2489f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2490f7b81d67SStephen Boyd 			.name = "gmac_core2_clk",
2491cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2492cb02866fSAnsuel Smith 				&gmac_core2_src.clkr.hw,
2493f7b81d67SStephen Boyd 			},
2494f7b81d67SStephen Boyd 			.num_parents = 1,
2495f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2496f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2497f7b81d67SStephen Boyd 		},
2498f7b81d67SStephen Boyd 	},
2499f7b81d67SStephen Boyd };
2500f7b81d67SStephen Boyd 
2501f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core3_src = {
2502f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3cec,
2503f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3cf0,
2504f7b81d67SStephen Boyd 	.md_reg[0] = 0x3ce4,
2505f7b81d67SStephen Boyd 	.md_reg[1] = 0x3ce8,
2506f7b81d67SStephen Boyd 	.bank_reg = 0x3ce0,
2507f7b81d67SStephen Boyd 	.mn[0] = {
2508f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2509f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2510f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2511f7b81d67SStephen Boyd 		.n_val_shift = 16,
2512f7b81d67SStephen Boyd 		.m_val_shift = 16,
2513f7b81d67SStephen Boyd 		.width = 8,
2514f7b81d67SStephen Boyd 	},
2515f7b81d67SStephen Boyd 	.mn[1] = {
2516f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2517f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2518f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2519f7b81d67SStephen Boyd 		.n_val_shift = 16,
2520f7b81d67SStephen Boyd 		.m_val_shift = 16,
2521f7b81d67SStephen Boyd 		.width = 8,
2522f7b81d67SStephen Boyd 	},
2523f7b81d67SStephen Boyd 	.s[0] = {
2524f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2525f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2526f7b81d67SStephen Boyd 	},
2527f7b81d67SStephen Boyd 	.s[1] = {
2528f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2529f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2530f7b81d67SStephen Boyd 	},
2531f7b81d67SStephen Boyd 	.p[0] = {
2532f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2533f7b81d67SStephen Boyd 		.pre_div_width = 2,
2534f7b81d67SStephen Boyd 	},
2535f7b81d67SStephen Boyd 	.p[1] = {
2536f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2537f7b81d67SStephen Boyd 		.pre_div_width = 2,
2538f7b81d67SStephen Boyd 	},
2539f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2540f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2541f7b81d67SStephen Boyd 	.clkr = {
2542f7b81d67SStephen Boyd 		.enable_reg = 0x3ce0,
2543f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2544f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2545f7b81d67SStephen Boyd 			.name = "gmac_core3_src",
2546cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2547a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2548f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2549f7b81d67SStephen Boyd 		},
2550f7b81d67SStephen Boyd 	},
2551f7b81d67SStephen Boyd };
2552f7b81d67SStephen Boyd 
2553f7b81d67SStephen Boyd static struct clk_branch gmac_core3_clk = {
2554f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2555f7b81d67SStephen Boyd 	.halt_bit = 6,
2556f7b81d67SStephen Boyd 	.hwcg_reg = 0x3cf4,
2557f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2558f7b81d67SStephen Boyd 	.clkr = {
2559f7b81d67SStephen Boyd 		.enable_reg = 0x3cf4,
2560f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2561f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2562f7b81d67SStephen Boyd 			.name = "gmac_core3_clk",
2563cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2564cb02866fSAnsuel Smith 				&gmac_core3_src.clkr.hw,
2565f7b81d67SStephen Boyd 			},
2566f7b81d67SStephen Boyd 			.num_parents = 1,
2567f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2568f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2569f7b81d67SStephen Boyd 		},
2570f7b81d67SStephen Boyd 	},
2571f7b81d67SStephen Boyd };
2572f7b81d67SStephen Boyd 
2573f7b81d67SStephen Boyd static struct clk_dyn_rcg gmac_core4_src = {
2574f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3d0c,
2575f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3d10,
2576f7b81d67SStephen Boyd 	.md_reg[0] = 0x3d04,
2577f7b81d67SStephen Boyd 	.md_reg[1] = 0x3d08,
2578f7b81d67SStephen Boyd 	.bank_reg = 0x3d00,
2579f7b81d67SStephen Boyd 	.mn[0] = {
2580f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2581f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2582f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2583f7b81d67SStephen Boyd 		.n_val_shift = 16,
2584f7b81d67SStephen Boyd 		.m_val_shift = 16,
2585f7b81d67SStephen Boyd 		.width = 8,
2586f7b81d67SStephen Boyd 	},
2587f7b81d67SStephen Boyd 	.mn[1] = {
2588f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2589f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2590f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2591f7b81d67SStephen Boyd 		.n_val_shift = 16,
2592f7b81d67SStephen Boyd 		.m_val_shift = 16,
2593f7b81d67SStephen Boyd 		.width = 8,
2594f7b81d67SStephen Boyd 	},
2595f7b81d67SStephen Boyd 	.s[0] = {
2596f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2597f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2598f7b81d67SStephen Boyd 	},
2599f7b81d67SStephen Boyd 	.s[1] = {
2600f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2601f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2602f7b81d67SStephen Boyd 	},
2603f7b81d67SStephen Boyd 	.p[0] = {
2604f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2605f7b81d67SStephen Boyd 		.pre_div_width = 2,
2606f7b81d67SStephen Boyd 	},
2607f7b81d67SStephen Boyd 	.p[1] = {
2608f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2609f7b81d67SStephen Boyd 		.pre_div_width = 2,
2610f7b81d67SStephen Boyd 	},
2611f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2612f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_gmac,
2613f7b81d67SStephen Boyd 	.clkr = {
2614f7b81d67SStephen Boyd 		.enable_reg = 0x3d00,
2615f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2616f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2617f7b81d67SStephen Boyd 			.name = "gmac_core4_src",
2618cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2619a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2620f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2621f7b81d67SStephen Boyd 		},
2622f7b81d67SStephen Boyd 	},
2623f7b81d67SStephen Boyd };
2624f7b81d67SStephen Boyd 
2625f7b81d67SStephen Boyd static struct clk_branch gmac_core4_clk = {
2626f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2627f7b81d67SStephen Boyd 	.halt_bit = 7,
2628f7b81d67SStephen Boyd 	.hwcg_reg = 0x3d14,
2629f7b81d67SStephen Boyd 	.hwcg_bit = 6,
2630f7b81d67SStephen Boyd 	.clkr = {
2631f7b81d67SStephen Boyd 		.enable_reg = 0x3d14,
2632f7b81d67SStephen Boyd 		.enable_mask = BIT(4),
2633f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2634f7b81d67SStephen Boyd 			.name = "gmac_core4_clk",
2635cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2636cb02866fSAnsuel Smith 				&gmac_core4_src.clkr.hw,
2637f7b81d67SStephen Boyd 			},
2638f7b81d67SStephen Boyd 			.num_parents = 1,
2639f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2640f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2641f7b81d67SStephen Boyd 		},
2642f7b81d67SStephen Boyd 	},
2643f7b81d67SStephen Boyd };
2644f7b81d67SStephen Boyd 
2645f7b81d67SStephen Boyd static const struct freq_tbl clk_tbl_nss_tcm[] = {
2646f7b81d67SStephen Boyd 	{ 266000000, P_PLL0, 3, 0, 0 },
2647f7b81d67SStephen Boyd 	{ 400000000, P_PLL0, 2, 0, 0 },
2648f7b81d67SStephen Boyd 	{ }
2649f7b81d67SStephen Boyd };
2650f7b81d67SStephen Boyd 
2651f7b81d67SStephen Boyd static struct clk_dyn_rcg nss_tcm_src = {
2652f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3dc4,
2653f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3dc8,
2654f7b81d67SStephen Boyd 	.bank_reg = 0x3dc0,
2655f7b81d67SStephen Boyd 	.s[0] = {
2656f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2657f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2658f7b81d67SStephen Boyd 	},
2659f7b81d67SStephen Boyd 	.s[1] = {
2660f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2661f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2662f7b81d67SStephen Boyd 	},
2663f7b81d67SStephen Boyd 	.p[0] = {
2664f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2665f7b81d67SStephen Boyd 		.pre_div_width = 4,
2666f7b81d67SStephen Boyd 	},
2667f7b81d67SStephen Boyd 	.p[1] = {
2668f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2669f7b81d67SStephen Boyd 		.pre_div_width = 4,
2670f7b81d67SStephen Boyd 	},
2671f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2672f7b81d67SStephen Boyd 	.freq_tbl = clk_tbl_nss_tcm,
2673f7b81d67SStephen Boyd 	.clkr = {
2674f7b81d67SStephen Boyd 		.enable_reg = 0x3dc0,
2675f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2676f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2677f7b81d67SStephen Boyd 			.name = "nss_tcm_src",
2678cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2679a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2680f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2681f7b81d67SStephen Boyd 		},
2682f7b81d67SStephen Boyd 	},
2683f7b81d67SStephen Boyd };
2684f7b81d67SStephen Boyd 
2685f7b81d67SStephen Boyd static struct clk_branch nss_tcm_clk = {
2686f7b81d67SStephen Boyd 	.halt_reg = 0x3c20,
2687f7b81d67SStephen Boyd 	.halt_bit = 14,
2688f7b81d67SStephen Boyd 	.clkr = {
2689f7b81d67SStephen Boyd 		.enable_reg = 0x3dd0,
2690f7b81d67SStephen Boyd 		.enable_mask = BIT(6) | BIT(4),
2691f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2692f7b81d67SStephen Boyd 			.name = "nss_tcm_clk",
2693cb02866fSAnsuel Smith 			.parent_hws = (const struct clk_hw*[]){
2694cb02866fSAnsuel Smith 				&nss_tcm_src.clkr.hw,
2695f7b81d67SStephen Boyd 			},
2696f7b81d67SStephen Boyd 			.num_parents = 1,
2697f7b81d67SStephen Boyd 			.ops = &clk_branch_ops,
2698f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2699f7b81d67SStephen Boyd 		},
2700f7b81d67SStephen Boyd 	},
2701f7b81d67SStephen Boyd };
2702f7b81d67SStephen Boyd 
2703*512ea2edSAnsuel Smith static const struct freq_tbl clk_tbl_nss_ipq8064[] = {
2704f7b81d67SStephen Boyd 	{ 110000000, P_PLL18, 1, 1, 5 },
2705f7b81d67SStephen Boyd 	{ 275000000, P_PLL18, 2, 0, 0 },
2706f7b81d67SStephen Boyd 	{ 550000000, P_PLL18, 1, 0, 0 },
2707f7b81d67SStephen Boyd 	{ 733000000, P_PLL18, 1, 0, 0 },
2708f7b81d67SStephen Boyd 	{ }
2709f7b81d67SStephen Boyd };
2710f7b81d67SStephen Boyd 
2711*512ea2edSAnsuel Smith static const struct freq_tbl clk_tbl_nss_ipq8065[] = {
2712*512ea2edSAnsuel Smith 	{ 110000000, P_PLL18, 1, 1, 5 },
2713*512ea2edSAnsuel Smith 	{ 275000000, P_PLL18, 2, 0, 0 },
2714*512ea2edSAnsuel Smith 	{ 600000000, P_PLL18, 1, 0, 0 },
2715*512ea2edSAnsuel Smith 	{ 800000000, P_PLL18, 1, 0, 0 },
2716*512ea2edSAnsuel Smith 	{ }
2717*512ea2edSAnsuel Smith };
2718*512ea2edSAnsuel Smith 
2719f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core1_src_clk = {
2720f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3d2c,
2721f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3d30,
2722f7b81d67SStephen Boyd 	.md_reg[0] = 0x3d24,
2723f7b81d67SStephen Boyd 	.md_reg[1] = 0x3d28,
2724f7b81d67SStephen Boyd 	.bank_reg = 0x3d20,
2725f7b81d67SStephen Boyd 	.mn[0] = {
2726f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2727f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2728f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2729f7b81d67SStephen Boyd 		.n_val_shift = 16,
2730f7b81d67SStephen Boyd 		.m_val_shift = 16,
2731f7b81d67SStephen Boyd 		.width = 8,
2732f7b81d67SStephen Boyd 	},
2733f7b81d67SStephen Boyd 	.mn[1] = {
2734f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2735f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2736f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2737f7b81d67SStephen Boyd 		.n_val_shift = 16,
2738f7b81d67SStephen Boyd 		.m_val_shift = 16,
2739f7b81d67SStephen Boyd 		.width = 8,
2740f7b81d67SStephen Boyd 	},
2741f7b81d67SStephen Boyd 	.s[0] = {
2742f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2743f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2744f7b81d67SStephen Boyd 	},
2745f7b81d67SStephen Boyd 	.s[1] = {
2746f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2747f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2748f7b81d67SStephen Boyd 	},
2749f7b81d67SStephen Boyd 	.p[0] = {
2750f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2751f7b81d67SStephen Boyd 		.pre_div_width = 2,
2752f7b81d67SStephen Boyd 	},
2753f7b81d67SStephen Boyd 	.p[1] = {
2754f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2755f7b81d67SStephen Boyd 		.pre_div_width = 2,
2756f7b81d67SStephen Boyd 	},
2757f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2758*512ea2edSAnsuel Smith 	/* nss freq table is selected based on the SoC compatible */
2759f7b81d67SStephen Boyd 	.clkr = {
2760f7b81d67SStephen Boyd 		.enable_reg = 0x3d20,
2761f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2762f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2763f7b81d67SStephen Boyd 			.name = "ubi32_core1_src_clk",
2764cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2765a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2766f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2767f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
2768f7b81d67SStephen Boyd 		},
2769f7b81d67SStephen Boyd 	},
2770f7b81d67SStephen Boyd };
2771f7b81d67SStephen Boyd 
2772f7b81d67SStephen Boyd static struct clk_dyn_rcg ubi32_core2_src_clk = {
2773f7b81d67SStephen Boyd 	.ns_reg[0] = 0x3d4c,
2774f7b81d67SStephen Boyd 	.ns_reg[1] = 0x3d50,
2775f7b81d67SStephen Boyd 	.md_reg[0] = 0x3d44,
2776f7b81d67SStephen Boyd 	.md_reg[1] = 0x3d48,
2777f7b81d67SStephen Boyd 	.bank_reg = 0x3d40,
2778f7b81d67SStephen Boyd 	.mn[0] = {
2779f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2780f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2781f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2782f7b81d67SStephen Boyd 		.n_val_shift = 16,
2783f7b81d67SStephen Boyd 		.m_val_shift = 16,
2784f7b81d67SStephen Boyd 		.width = 8,
2785f7b81d67SStephen Boyd 	},
2786f7b81d67SStephen Boyd 	.mn[1] = {
2787f7b81d67SStephen Boyd 		.mnctr_en_bit = 8,
2788f7b81d67SStephen Boyd 		.mnctr_reset_bit = 7,
2789f7b81d67SStephen Boyd 		.mnctr_mode_shift = 5,
2790f7b81d67SStephen Boyd 		.n_val_shift = 16,
2791f7b81d67SStephen Boyd 		.m_val_shift = 16,
2792f7b81d67SStephen Boyd 		.width = 8,
2793f7b81d67SStephen Boyd 	},
2794f7b81d67SStephen Boyd 	.s[0] = {
2795f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2796f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2797f7b81d67SStephen Boyd 	},
2798f7b81d67SStephen Boyd 	.s[1] = {
2799f7b81d67SStephen Boyd 		.src_sel_shift = 0,
2800f7b81d67SStephen Boyd 		.parent_map = gcc_pxo_pll8_pll14_pll18_pll0_map,
2801f7b81d67SStephen Boyd 	},
2802f7b81d67SStephen Boyd 	.p[0] = {
2803f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2804f7b81d67SStephen Boyd 		.pre_div_width = 2,
2805f7b81d67SStephen Boyd 	},
2806f7b81d67SStephen Boyd 	.p[1] = {
2807f7b81d67SStephen Boyd 		.pre_div_shift = 3,
2808f7b81d67SStephen Boyd 		.pre_div_width = 2,
2809f7b81d67SStephen Boyd 	},
2810f7b81d67SStephen Boyd 	.mux_sel_bit = 0,
2811*512ea2edSAnsuel Smith 	/* nss freq table is selected based on the SoC compatible */
2812f7b81d67SStephen Boyd 	.clkr = {
2813f7b81d67SStephen Boyd 		.enable_reg = 0x3d40,
2814f7b81d67SStephen Boyd 		.enable_mask = BIT(1),
2815f7b81d67SStephen Boyd 		.hw.init = &(struct clk_init_data){
2816f7b81d67SStephen Boyd 			.name = "ubi32_core2_src_clk",
2817cb02866fSAnsuel Smith 			.parent_data = gcc_pxo_pll8_pll14_pll18_pll0,
2818a6aedd65SAnsuel Smith 			.num_parents = ARRAY_SIZE(gcc_pxo_pll8_pll14_pll18_pll0),
2819f7b81d67SStephen Boyd 			.ops = &clk_dyn_rcg_ops,
2820f7b81d67SStephen Boyd 			.flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
2821f7b81d67SStephen Boyd 		},
2822f7b81d67SStephen Boyd 	},
2823f7b81d67SStephen Boyd };
2824f7b81d67SStephen Boyd 
282524d8fba4SKumar Gala static struct clk_regmap *gcc_ipq806x_clks[] = {
2826dc1b3f65SAndy Gross 	[PLL0] = &pll0.clkr,
2827dc1b3f65SAndy Gross 	[PLL0_VOTE] = &pll0_vote,
282824d8fba4SKumar Gala 	[PLL3] = &pll3.clkr,
2829c99e515aSRajendra Nayak 	[PLL4_VOTE] = &pll4_vote,
283024d8fba4SKumar Gala 	[PLL8] = &pll8.clkr,
283124d8fba4SKumar Gala 	[PLL8_VOTE] = &pll8_vote,
283224d8fba4SKumar Gala 	[PLL14] = &pll14.clkr,
283324d8fba4SKumar Gala 	[PLL14_VOTE] = &pll14_vote,
2834f7b81d67SStephen Boyd 	[PLL18] = &pll18.clkr,
283524d8fba4SKumar Gala 	[GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
283624d8fba4SKumar Gala 	[GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
283724d8fba4SKumar Gala 	[GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
283824d8fba4SKumar Gala 	[GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
283924d8fba4SKumar Gala 	[GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
284024d8fba4SKumar Gala 	[GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
284124d8fba4SKumar Gala 	[GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
284224d8fba4SKumar Gala 	[GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
284324d8fba4SKumar Gala 	[GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
284424d8fba4SKumar Gala 	[GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
284524d8fba4SKumar Gala 	[GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
284624d8fba4SKumar Gala 	[GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
284724d8fba4SKumar Gala 	[GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
284824d8fba4SKumar Gala 	[GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
284924d8fba4SKumar Gala 	[GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
285024d8fba4SKumar Gala 	[GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
285124d8fba4SKumar Gala 	[GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
285224d8fba4SKumar Gala 	[GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
285324d8fba4SKumar Gala 	[GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
285424d8fba4SKumar Gala 	[GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
285524d8fba4SKumar Gala 	[GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
285624d8fba4SKumar Gala 	[GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
285724d8fba4SKumar Gala 	[GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
285824d8fba4SKumar Gala 	[GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
285924d8fba4SKumar Gala 	[GP0_SRC] = &gp0_src.clkr,
286024d8fba4SKumar Gala 	[GP0_CLK] = &gp0_clk.clkr,
286124d8fba4SKumar Gala 	[GP1_SRC] = &gp1_src.clkr,
286224d8fba4SKumar Gala 	[GP1_CLK] = &gp1_clk.clkr,
286324d8fba4SKumar Gala 	[GP2_SRC] = &gp2_src.clkr,
286424d8fba4SKumar Gala 	[GP2_CLK] = &gp2_clk.clkr,
286524d8fba4SKumar Gala 	[PMEM_A_CLK] = &pmem_clk.clkr,
286624d8fba4SKumar Gala 	[PRNG_SRC] = &prng_src.clkr,
286724d8fba4SKumar Gala 	[PRNG_CLK] = &prng_clk.clkr,
286824d8fba4SKumar Gala 	[SDC1_SRC] = &sdc1_src.clkr,
286924d8fba4SKumar Gala 	[SDC1_CLK] = &sdc1_clk.clkr,
287024d8fba4SKumar Gala 	[SDC3_SRC] = &sdc3_src.clkr,
287124d8fba4SKumar Gala 	[SDC3_CLK] = &sdc3_clk.clkr,
287224d8fba4SKumar Gala 	[TSIF_REF_SRC] = &tsif_ref_src.clkr,
287324d8fba4SKumar Gala 	[TSIF_REF_CLK] = &tsif_ref_clk.clkr,
287424d8fba4SKumar Gala 	[DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
287524d8fba4SKumar Gala 	[GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
287624d8fba4SKumar Gala 	[GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
287724d8fba4SKumar Gala 	[GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
287824d8fba4SKumar Gala 	[GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
287924d8fba4SKumar Gala 	[GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
288024d8fba4SKumar Gala 	[GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
288124d8fba4SKumar Gala 	[TSIF_H_CLK] = &tsif_h_clk.clkr,
288224d8fba4SKumar Gala 	[SDC1_H_CLK] = &sdc1_h_clk.clkr,
288324d8fba4SKumar Gala 	[SDC3_H_CLK] = &sdc3_h_clk.clkr,
288424d8fba4SKumar Gala 	[ADM0_CLK] = &adm0_clk.clkr,
288524d8fba4SKumar Gala 	[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
288624d8fba4SKumar Gala 	[PCIE_A_CLK] = &pcie_a_clk.clkr,
288724d8fba4SKumar Gala 	[PCIE_AUX_CLK] = &pcie_aux_clk.clkr,
288824d8fba4SKumar Gala 	[PCIE_H_CLK] = &pcie_h_clk.clkr,
288924d8fba4SKumar Gala 	[PCIE_PHY_CLK] = &pcie_phy_clk.clkr,
289024d8fba4SKumar Gala 	[SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
289124d8fba4SKumar Gala 	[PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
289224d8fba4SKumar Gala 	[PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
289324d8fba4SKumar Gala 	[PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
289424d8fba4SKumar Gala 	[RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
289524d8fba4SKumar Gala 	[SATA_H_CLK] = &sata_h_clk.clkr,
289624d8fba4SKumar Gala 	[SATA_CLK_SRC] = &sata_ref_src.clkr,
289724d8fba4SKumar Gala 	[SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
289824d8fba4SKumar Gala 	[SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
289924d8fba4SKumar Gala 	[SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
290024d8fba4SKumar Gala 	[SATA_A_CLK] = &sata_a_clk.clkr,
290124d8fba4SKumar Gala 	[SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
290224d8fba4SKumar Gala 	[PCIE_ALT_REF_SRC] = &pcie_ref_src.clkr,
290324d8fba4SKumar Gala 	[PCIE_ALT_REF_CLK] = &pcie_ref_src_clk.clkr,
290424d8fba4SKumar Gala 	[PCIE_1_A_CLK] = &pcie1_a_clk.clkr,
290524d8fba4SKumar Gala 	[PCIE_1_AUX_CLK] = &pcie1_aux_clk.clkr,
290624d8fba4SKumar Gala 	[PCIE_1_H_CLK] = &pcie1_h_clk.clkr,
290724d8fba4SKumar Gala 	[PCIE_1_PHY_CLK] = &pcie1_phy_clk.clkr,
290824d8fba4SKumar Gala 	[PCIE_1_ALT_REF_SRC] = &pcie1_ref_src.clkr,
290924d8fba4SKumar Gala 	[PCIE_1_ALT_REF_CLK] = &pcie1_ref_src_clk.clkr,
291024d8fba4SKumar Gala 	[PCIE_2_A_CLK] = &pcie2_a_clk.clkr,
291124d8fba4SKumar Gala 	[PCIE_2_AUX_CLK] = &pcie2_aux_clk.clkr,
291224d8fba4SKumar Gala 	[PCIE_2_H_CLK] = &pcie2_h_clk.clkr,
291324d8fba4SKumar Gala 	[PCIE_2_PHY_CLK] = &pcie2_phy_clk.clkr,
291424d8fba4SKumar Gala 	[PCIE_2_ALT_REF_SRC] = &pcie2_ref_src.clkr,
291524d8fba4SKumar Gala 	[PCIE_2_ALT_REF_CLK] = &pcie2_ref_src_clk.clkr,
291624d8fba4SKumar Gala 	[USB30_MASTER_SRC] = &usb30_master_clk_src.clkr,
291724d8fba4SKumar Gala 	[USB30_0_MASTER_CLK] = &usb30_0_branch_clk.clkr,
291824d8fba4SKumar Gala 	[USB30_1_MASTER_CLK] = &usb30_1_branch_clk.clkr,
291924d8fba4SKumar Gala 	[USB30_UTMI_SRC] = &usb30_utmi_clk.clkr,
292024d8fba4SKumar Gala 	[USB30_0_UTMI_CLK] = &usb30_0_utmi_clk_ctl.clkr,
292124d8fba4SKumar Gala 	[USB30_1_UTMI_CLK] = &usb30_1_utmi_clk_ctl.clkr,
292224d8fba4SKumar Gala 	[USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
292324d8fba4SKumar Gala 	[USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_clk_src.clkr,
292424d8fba4SKumar Gala 	[USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
292524d8fba4SKumar Gala 	[USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
292624d8fba4SKumar Gala 	[USB_FS1_XCVR_SRC] = &usb_fs1_xcvr_clk_src.clkr,
292724d8fba4SKumar Gala 	[USB_FS1_XCVR_CLK] = &usb_fs1_xcvr_clk.clkr,
292824d8fba4SKumar Gala 	[USB_FS1_SYSTEM_CLK] = &usb_fs1_sys_clk.clkr,
29294c385b25SArchit Taneja 	[EBI2_CLK] = &ebi2_clk.clkr,
29304c385b25SArchit Taneja 	[EBI2_AON_CLK] = &ebi2_aon_clk.clkr,
2931f7b81d67SStephen Boyd 	[GMAC_CORE1_CLK_SRC] = &gmac_core1_src.clkr,
2932f7b81d67SStephen Boyd 	[GMAC_CORE1_CLK] = &gmac_core1_clk.clkr,
2933f7b81d67SStephen Boyd 	[GMAC_CORE2_CLK_SRC] = &gmac_core2_src.clkr,
2934f7b81d67SStephen Boyd 	[GMAC_CORE2_CLK] = &gmac_core2_clk.clkr,
2935f7b81d67SStephen Boyd 	[GMAC_CORE3_CLK_SRC] = &gmac_core3_src.clkr,
2936f7b81d67SStephen Boyd 	[GMAC_CORE3_CLK] = &gmac_core3_clk.clkr,
2937f7b81d67SStephen Boyd 	[GMAC_CORE4_CLK_SRC] = &gmac_core4_src.clkr,
2938f7b81d67SStephen Boyd 	[GMAC_CORE4_CLK] = &gmac_core4_clk.clkr,
2939f7b81d67SStephen Boyd 	[UBI32_CORE1_CLK_SRC] = &ubi32_core1_src_clk.clkr,
2940f7b81d67SStephen Boyd 	[UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr,
2941f7b81d67SStephen Boyd 	[NSSTCM_CLK_SRC] = &nss_tcm_src.clkr,
2942f7b81d67SStephen Boyd 	[NSSTCM_CLK] = &nss_tcm_clk.clkr,
29431f79131bSStephen Boyd 	[PLL9] = &hfpll0.clkr,
29441f79131bSStephen Boyd 	[PLL10] = &hfpll1.clkr,
29451f79131bSStephen Boyd 	[PLL12] = &hfpll_l2.clkr,
294624d8fba4SKumar Gala };
294724d8fba4SKumar Gala 
294824d8fba4SKumar Gala static const struct qcom_reset_map gcc_ipq806x_resets[] = {
294924d8fba4SKumar Gala 	[QDSS_STM_RESET] = { 0x2060, 6 },
295024d8fba4SKumar Gala 	[AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
295124d8fba4SKumar Gala 	[AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
295224d8fba4SKumar Gala 	[AFAB_SMPSS_M0_RESET] = { 0x20b8, 0 },
295324d8fba4SKumar Gala 	[AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
295424d8fba4SKumar Gala 	[AFAB_EBI1_CH1_RESET] = { 0x20c4, 7 },
295524d8fba4SKumar Gala 	[SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
295624d8fba4SKumar Gala 	[SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
295724d8fba4SKumar Gala 	[SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
295824d8fba4SKumar Gala 	[ADM0_C2_RESET] = { 0x220c, 4 },
295924d8fba4SKumar Gala 	[ADM0_C1_RESET] = { 0x220c, 3 },
296024d8fba4SKumar Gala 	[ADM0_C0_RESET] = { 0x220c, 2 },
296124d8fba4SKumar Gala 	[ADM0_PBUS_RESET] = { 0x220c, 1 },
296224d8fba4SKumar Gala 	[ADM0_RESET] = { 0x220c, 0 },
296324d8fba4SKumar Gala 	[QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
296424d8fba4SKumar Gala 	[QDSS_POR_RESET] = { 0x2260, 4 },
296524d8fba4SKumar Gala 	[QDSS_TSCTR_RESET] = { 0x2260, 3 },
296624d8fba4SKumar Gala 	[QDSS_HRESET_RESET] = { 0x2260, 2 },
296724d8fba4SKumar Gala 	[QDSS_AXI_RESET] = { 0x2260, 1 },
296824d8fba4SKumar Gala 	[QDSS_DBG_RESET] = { 0x2260, 0 },
296924d8fba4SKumar Gala 	[SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
297024d8fba4SKumar Gala 	[SFAB_PCIE_S_RESET] = { 0x22d8, 0 },
297124d8fba4SKumar Gala 	[PCIE_EXT_RESET] = { 0x22dc, 6 },
297224d8fba4SKumar Gala 	[PCIE_PHY_RESET] = { 0x22dc, 5 },
297324d8fba4SKumar Gala 	[PCIE_PCI_RESET] = { 0x22dc, 4 },
297424d8fba4SKumar Gala 	[PCIE_POR_RESET] = { 0x22dc, 3 },
297524d8fba4SKumar Gala 	[PCIE_HCLK_RESET] = { 0x22dc, 2 },
297624d8fba4SKumar Gala 	[PCIE_ACLK_RESET] = { 0x22dc, 0 },
297724d8fba4SKumar Gala 	[SFAB_LPASS_RESET] = { 0x23a0, 7 },
297824d8fba4SKumar Gala 	[SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
297924d8fba4SKumar Gala 	[AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
298024d8fba4SKumar Gala 	[AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
298124d8fba4SKumar Gala 	[SFAB_SATA_S_RESET] = { 0x2480, 7 },
298224d8fba4SKumar Gala 	[SFAB_DFAB_M_RESET] = { 0x2500, 7 },
298324d8fba4SKumar Gala 	[DFAB_SFAB_M_RESET] = { 0x2520, 7 },
298424d8fba4SKumar Gala 	[DFAB_SWAY0_RESET] = { 0x2540, 7 },
298524d8fba4SKumar Gala 	[DFAB_SWAY1_RESET] = { 0x2544, 7 },
298624d8fba4SKumar Gala 	[DFAB_ARB0_RESET] = { 0x2560, 7 },
298724d8fba4SKumar Gala 	[DFAB_ARB1_RESET] = { 0x2564, 7 },
298824d8fba4SKumar Gala 	[PPSS_PROC_RESET] = { 0x2594, 1 },
298924d8fba4SKumar Gala 	[PPSS_RESET] = { 0x2594, 0 },
299024d8fba4SKumar Gala 	[DMA_BAM_RESET] = { 0x25c0, 7 },
299124d8fba4SKumar Gala 	[SPS_TIC_H_RESET] = { 0x2600, 7 },
299224d8fba4SKumar Gala 	[SFAB_CFPB_M_RESET] = { 0x2680, 7 },
299324d8fba4SKumar Gala 	[SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
299424d8fba4SKumar Gala 	[TSIF_H_RESET] = { 0x2700, 7 },
299524d8fba4SKumar Gala 	[CE1_H_RESET] = { 0x2720, 7 },
299624d8fba4SKumar Gala 	[CE1_CORE_RESET] = { 0x2724, 7 },
299724d8fba4SKumar Gala 	[CE1_SLEEP_RESET] = { 0x2728, 7 },
299824d8fba4SKumar Gala 	[CE2_H_RESET] = { 0x2740, 7 },
299924d8fba4SKumar Gala 	[CE2_CORE_RESET] = { 0x2744, 7 },
300024d8fba4SKumar Gala 	[SFAB_SFPB_M_RESET] = { 0x2780, 7 },
300124d8fba4SKumar Gala 	[SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
300224d8fba4SKumar Gala 	[RPM_PROC_RESET] = { 0x27c0, 7 },
300324d8fba4SKumar Gala 	[PMIC_SSBI2_RESET] = { 0x280c, 12 },
300424d8fba4SKumar Gala 	[SDC1_RESET] = { 0x2830, 0 },
300524d8fba4SKumar Gala 	[SDC2_RESET] = { 0x2850, 0 },
300624d8fba4SKumar Gala 	[SDC3_RESET] = { 0x2870, 0 },
300724d8fba4SKumar Gala 	[SDC4_RESET] = { 0x2890, 0 },
300824d8fba4SKumar Gala 	[USB_HS1_RESET] = { 0x2910, 0 },
300924d8fba4SKumar Gala 	[USB_HSIC_RESET] = { 0x2934, 0 },
301024d8fba4SKumar Gala 	[USB_FS1_XCVR_RESET] = { 0x2974, 1 },
301124d8fba4SKumar Gala 	[USB_FS1_RESET] = { 0x2974, 0 },
301224d8fba4SKumar Gala 	[GSBI1_RESET] = { 0x29dc, 0 },
301324d8fba4SKumar Gala 	[GSBI2_RESET] = { 0x29fc, 0 },
301424d8fba4SKumar Gala 	[GSBI3_RESET] = { 0x2a1c, 0 },
301524d8fba4SKumar Gala 	[GSBI4_RESET] = { 0x2a3c, 0 },
301624d8fba4SKumar Gala 	[GSBI5_RESET] = { 0x2a5c, 0 },
301724d8fba4SKumar Gala 	[GSBI6_RESET] = { 0x2a7c, 0 },
301824d8fba4SKumar Gala 	[GSBI7_RESET] = { 0x2a9c, 0 },
301924d8fba4SKumar Gala 	[SPDM_RESET] = { 0x2b6c, 0 },
302024d8fba4SKumar Gala 	[SEC_CTRL_RESET] = { 0x2b80, 7 },
302124d8fba4SKumar Gala 	[TLMM_H_RESET] = { 0x2ba0, 7 },
302224d8fba4SKumar Gala 	[SFAB_SATA_M_RESET] = { 0x2c18, 0 },
302324d8fba4SKumar Gala 	[SATA_RESET] = { 0x2c1c, 0 },
302424d8fba4SKumar Gala 	[TSSC_RESET] = { 0x2ca0, 7 },
302524d8fba4SKumar Gala 	[PDM_RESET] = { 0x2cc0, 12 },
302624d8fba4SKumar Gala 	[MPM_H_RESET] = { 0x2da0, 7 },
302724d8fba4SKumar Gala 	[MPM_RESET] = { 0x2da4, 0 },
302824d8fba4SKumar Gala 	[SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
302924d8fba4SKumar Gala 	[PRNG_RESET] = { 0x2e80, 12 },
303024d8fba4SKumar Gala 	[SFAB_CE3_M_RESET] = { 0x36c8, 1 },
303124d8fba4SKumar Gala 	[SFAB_CE3_S_RESET] = { 0x36c8, 0 },
303224d8fba4SKumar Gala 	[CE3_SLEEP_RESET] = { 0x36d0, 7 },
303324d8fba4SKumar Gala 	[PCIE_1_M_RESET] = { 0x3a98, 1 },
303424d8fba4SKumar Gala 	[PCIE_1_S_RESET] = { 0x3a98, 0 },
303524d8fba4SKumar Gala 	[PCIE_1_EXT_RESET] = { 0x3a9c, 6 },
303624d8fba4SKumar Gala 	[PCIE_1_PHY_RESET] = { 0x3a9c, 5 },
303724d8fba4SKumar Gala 	[PCIE_1_PCI_RESET] = { 0x3a9c, 4 },
303824d8fba4SKumar Gala 	[PCIE_1_POR_RESET] = { 0x3a9c, 3 },
303924d8fba4SKumar Gala 	[PCIE_1_HCLK_RESET] = { 0x3a9c, 2 },
304024d8fba4SKumar Gala 	[PCIE_1_ACLK_RESET] = { 0x3a9c, 0 },
304124d8fba4SKumar Gala 	[PCIE_2_M_RESET] = { 0x3ad8, 1 },
304224d8fba4SKumar Gala 	[PCIE_2_S_RESET] = { 0x3ad8, 0 },
304324d8fba4SKumar Gala 	[PCIE_2_EXT_RESET] = { 0x3adc, 6 },
304424d8fba4SKumar Gala 	[PCIE_2_PHY_RESET] = { 0x3adc, 5 },
304524d8fba4SKumar Gala 	[PCIE_2_PCI_RESET] = { 0x3adc, 4 },
304624d8fba4SKumar Gala 	[PCIE_2_POR_RESET] = { 0x3adc, 3 },
304724d8fba4SKumar Gala 	[PCIE_2_HCLK_RESET] = { 0x3adc, 2 },
304824d8fba4SKumar Gala 	[PCIE_2_ACLK_RESET] = { 0x3adc, 0 },
304924d8fba4SKumar Gala 	[SFAB_USB30_S_RESET] = { 0x3b54, 1 },
305024d8fba4SKumar Gala 	[SFAB_USB30_M_RESET] = { 0x3b54, 0 },
305124d8fba4SKumar Gala 	[USB30_0_PORT2_HS_PHY_RESET] = { 0x3b50, 5 },
305224d8fba4SKumar Gala 	[USB30_0_MASTER_RESET] = { 0x3b50, 4 },
305324d8fba4SKumar Gala 	[USB30_0_SLEEP_RESET] = { 0x3b50, 3 },
305424d8fba4SKumar Gala 	[USB30_0_UTMI_PHY_RESET] = { 0x3b50, 2 },
305524d8fba4SKumar Gala 	[USB30_0_POWERON_RESET] = { 0x3b50, 1 },
305624d8fba4SKumar Gala 	[USB30_0_PHY_RESET] = { 0x3b50, 0 },
305724d8fba4SKumar Gala 	[USB30_1_MASTER_RESET] = { 0x3b58, 4 },
305824d8fba4SKumar Gala 	[USB30_1_SLEEP_RESET] = { 0x3b58, 3 },
305924d8fba4SKumar Gala 	[USB30_1_UTMI_PHY_RESET] = { 0x3b58, 2 },
306024d8fba4SKumar Gala 	[USB30_1_POWERON_RESET] = { 0x3b58, 1 },
306124d8fba4SKumar Gala 	[USB30_1_PHY_RESET] = { 0x3b58, 0 },
306224d8fba4SKumar Gala 	[NSSFB0_RESET] = { 0x3b60, 6 },
306324d8fba4SKumar Gala 	[NSSFB1_RESET] = { 0x3b60, 7 },
3064f7b81d67SStephen Boyd 	[UBI32_CORE1_CLKRST_CLAMP_RESET] = { 0x3d3c, 3},
3065f7b81d67SStephen Boyd 	[UBI32_CORE1_CLAMP_RESET] = { 0x3d3c, 2 },
3066f7b81d67SStephen Boyd 	[UBI32_CORE1_AHB_RESET] = { 0x3d3c, 1 },
3067f7b81d67SStephen Boyd 	[UBI32_CORE1_AXI_RESET] = { 0x3d3c, 0 },
3068f7b81d67SStephen Boyd 	[UBI32_CORE2_CLKRST_CLAMP_RESET] = { 0x3d5c, 3 },
3069f7b81d67SStephen Boyd 	[UBI32_CORE2_CLAMP_RESET] = { 0x3d5c, 2 },
3070f7b81d67SStephen Boyd 	[UBI32_CORE2_AHB_RESET] = { 0x3d5c, 1 },
3071f7b81d67SStephen Boyd 	[UBI32_CORE2_AXI_RESET] = { 0x3d5c, 0 },
3072f7b81d67SStephen Boyd 	[GMAC_CORE1_RESET] = { 0x3cbc, 0 },
3073f7b81d67SStephen Boyd 	[GMAC_CORE2_RESET] = { 0x3cdc, 0 },
3074f7b81d67SStephen Boyd 	[GMAC_CORE3_RESET] = { 0x3cfc, 0 },
3075f7b81d67SStephen Boyd 	[GMAC_CORE4_RESET] = { 0x3d1c, 0 },
3076f7b81d67SStephen Boyd 	[GMAC_AHB_RESET] = { 0x3e24, 0 },
3077f7b81d67SStephen Boyd 	[NSS_CH0_RST_RX_CLK_N_RESET] = { 0x3b60, 0 },
3078f7b81d67SStephen Boyd 	[NSS_CH0_RST_TX_CLK_N_RESET] = { 0x3b60, 1 },
3079f7b81d67SStephen Boyd 	[NSS_CH0_RST_RX_125M_N_RESET] = { 0x3b60, 2 },
3080f7b81d67SStephen Boyd 	[NSS_CH0_HW_RST_RX_125M_N_RESET] = { 0x3b60, 3 },
3081f7b81d67SStephen Boyd 	[NSS_CH0_RST_TX_125M_N_RESET] = { 0x3b60, 4 },
3082f7b81d67SStephen Boyd 	[NSS_CH1_RST_RX_CLK_N_RESET] = { 0x3b60, 5 },
3083f7b81d67SStephen Boyd 	[NSS_CH1_RST_TX_CLK_N_RESET] = { 0x3b60, 6 },
3084f7b81d67SStephen Boyd 	[NSS_CH1_RST_RX_125M_N_RESET] = { 0x3b60, 7 },
3085f7b81d67SStephen Boyd 	[NSS_CH1_HW_RST_RX_125M_N_RESET] = { 0x3b60, 8 },
3086f7b81d67SStephen Boyd 	[NSS_CH1_RST_TX_125M_N_RESET] = { 0x3b60, 9 },
3087f7b81d67SStephen Boyd 	[NSS_CH2_RST_RX_CLK_N_RESET] = { 0x3b60, 10 },
3088f7b81d67SStephen Boyd 	[NSS_CH2_RST_TX_CLK_N_RESET] = { 0x3b60, 11 },
3089f7b81d67SStephen Boyd 	[NSS_CH2_RST_RX_125M_N_RESET] = { 0x3b60, 12 },
3090f7b81d67SStephen Boyd 	[NSS_CH2_HW_RST_RX_125M_N_RESET] = { 0x3b60, 13 },
3091f7b81d67SStephen Boyd 	[NSS_CH2_RST_TX_125M_N_RESET] = { 0x3b60, 14 },
3092f7b81d67SStephen Boyd 	[NSS_CH3_RST_RX_CLK_N_RESET] = { 0x3b60, 15 },
3093f7b81d67SStephen Boyd 	[NSS_CH3_RST_TX_CLK_N_RESET] = { 0x3b60, 16 },
3094f7b81d67SStephen Boyd 	[NSS_CH3_RST_RX_125M_N_RESET] = { 0x3b60, 17 },
3095f7b81d67SStephen Boyd 	[NSS_CH3_HW_RST_RX_125M_N_RESET] = { 0x3b60, 18 },
3096f7b81d67SStephen Boyd 	[NSS_CH3_RST_TX_125M_N_RESET] = { 0x3b60, 19 },
3097f7b81d67SStephen Boyd 	[NSS_RST_RX_250M_125M_N_RESET] = { 0x3b60, 20 },
3098f7b81d67SStephen Boyd 	[NSS_RST_TX_250M_125M_N_RESET] = { 0x3b60, 21 },
3099f7b81d67SStephen Boyd 	[NSS_QSGMII_TXPI_RST_N_RESET] = { 0x3b60, 22 },
3100f7b81d67SStephen Boyd 	[NSS_QSGMII_CDR_RST_N_RESET] = { 0x3b60, 23 },
3101f7b81d67SStephen Boyd 	[NSS_SGMII2_CDR_RST_N_RESET] = { 0x3b60, 24 },
3102f7b81d67SStephen Boyd 	[NSS_SGMII3_CDR_RST_N_RESET] = { 0x3b60, 25 },
3103f7b81d67SStephen Boyd 	[NSS_CAL_PRBS_RST_N_RESET] = { 0x3b60, 26 },
3104f7b81d67SStephen Boyd 	[NSS_LCKDT_RST_N_RESET] = { 0x3b60, 27 },
3105f7b81d67SStephen Boyd 	[NSS_SRDS_N_RESET] = { 0x3b60, 28 },
310624d8fba4SKumar Gala };
310724d8fba4SKumar Gala 
310824d8fba4SKumar Gala static const struct regmap_config gcc_ipq806x_regmap_config = {
310924d8fba4SKumar Gala 	.reg_bits	= 32,
311024d8fba4SKumar Gala 	.reg_stride	= 4,
311124d8fba4SKumar Gala 	.val_bits	= 32,
311224d8fba4SKumar Gala 	.max_register	= 0x3e40,
311324d8fba4SKumar Gala 	.fast_io	= true,
311424d8fba4SKumar Gala };
311524d8fba4SKumar Gala 
311624d8fba4SKumar Gala static const struct qcom_cc_desc gcc_ipq806x_desc = {
311724d8fba4SKumar Gala 	.config = &gcc_ipq806x_regmap_config,
311824d8fba4SKumar Gala 	.clks = gcc_ipq806x_clks,
311924d8fba4SKumar Gala 	.num_clks = ARRAY_SIZE(gcc_ipq806x_clks),
312024d8fba4SKumar Gala 	.resets = gcc_ipq806x_resets,
312124d8fba4SKumar Gala 	.num_resets = ARRAY_SIZE(gcc_ipq806x_resets),
312224d8fba4SKumar Gala };
312324d8fba4SKumar Gala 
312424d8fba4SKumar Gala static const struct of_device_id gcc_ipq806x_match_table[] = {
312524d8fba4SKumar Gala 	{ .compatible = "qcom,gcc-ipq8064" },
312624d8fba4SKumar Gala 	{ }
312724d8fba4SKumar Gala };
312824d8fba4SKumar Gala MODULE_DEVICE_TABLE(of, gcc_ipq806x_match_table);
312924d8fba4SKumar Gala 
313024d8fba4SKumar Gala static int gcc_ipq806x_probe(struct platform_device *pdev)
313124d8fba4SKumar Gala {
313224d8fba4SKumar Gala 	struct device *dev = &pdev->dev;
3133f7b81d67SStephen Boyd 	struct regmap *regmap;
3134f7b81d67SStephen Boyd 	int ret;
313524d8fba4SKumar Gala 
3136cbf2e548SStephen Boyd 	ret = qcom_cc_register_board_clk(dev, "cxo_board", "cxo", 25000000);
3137a085f877SStephen Boyd 	if (ret)
3138a085f877SStephen Boyd 		return ret;
313924d8fba4SKumar Gala 
3140cbf2e548SStephen Boyd 	ret = qcom_cc_register_board_clk(dev, "pxo_board", "pxo", 25000000);
3141a085f877SStephen Boyd 	if (ret)
3142a085f877SStephen Boyd 		return ret;
314324d8fba4SKumar Gala 
3144*512ea2edSAnsuel Smith 	if (of_machine_is_compatible("qcom,ipq8065")) {
3145*512ea2edSAnsuel Smith 		ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
3146*512ea2edSAnsuel Smith 		ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8065;
3147*512ea2edSAnsuel Smith 	} else {
3148*512ea2edSAnsuel Smith 		ubi32_core1_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
3149*512ea2edSAnsuel Smith 		ubi32_core2_src_clk.freq_tbl = clk_tbl_nss_ipq8064;
3150*512ea2edSAnsuel Smith 	}
3151*512ea2edSAnsuel Smith 
3152f7b81d67SStephen Boyd 	ret = qcom_cc_probe(pdev, &gcc_ipq806x_desc);
3153f7b81d67SStephen Boyd 	if (ret)
3154f7b81d67SStephen Boyd 		return ret;
3155f7b81d67SStephen Boyd 
3156f7b81d67SStephen Boyd 	regmap = dev_get_regmap(dev, NULL);
3157f7b81d67SStephen Boyd 	if (!regmap)
3158f7b81d67SStephen Boyd 		return -ENODEV;
3159f7b81d67SStephen Boyd 
3160f7b81d67SStephen Boyd 	/* Setup PLL18 static bits */
3161f7b81d67SStephen Boyd 	regmap_update_bits(regmap, 0x31a4, 0xffffffc0, 0x40000400);
3162f7b81d67SStephen Boyd 	regmap_write(regmap, 0x31b0, 0x3080);
3163f7b81d67SStephen Boyd 
3164f7b81d67SStephen Boyd 	/* Set GMAC footswitch sleep/wakeup values */
3165f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3cb8, 8);
3166f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3cd8, 8);
3167f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3cf8, 8);
3168f7b81d67SStephen Boyd 	regmap_write(regmap, 0x3d18, 8);
3169f7b81d67SStephen Boyd 
31705ce728faSAnsuel Smith 	return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
317124d8fba4SKumar Gala }
317224d8fba4SKumar Gala 
317324d8fba4SKumar Gala static struct platform_driver gcc_ipq806x_driver = {
317424d8fba4SKumar Gala 	.probe		= gcc_ipq806x_probe,
317524d8fba4SKumar Gala 	.driver		= {
317624d8fba4SKumar Gala 		.name	= "gcc-ipq806x",
317724d8fba4SKumar Gala 		.of_match_table = gcc_ipq806x_match_table,
317824d8fba4SKumar Gala 	},
317924d8fba4SKumar Gala };
318024d8fba4SKumar Gala 
318124d8fba4SKumar Gala static int __init gcc_ipq806x_init(void)
318224d8fba4SKumar Gala {
318324d8fba4SKumar Gala 	return platform_driver_register(&gcc_ipq806x_driver);
318424d8fba4SKumar Gala }
318524d8fba4SKumar Gala core_initcall(gcc_ipq806x_init);
318624d8fba4SKumar Gala 
318724d8fba4SKumar Gala static void __exit gcc_ipq806x_exit(void)
318824d8fba4SKumar Gala {
318924d8fba4SKumar Gala 	platform_driver_unregister(&gcc_ipq806x_driver);
319024d8fba4SKumar Gala }
319124d8fba4SKumar Gala module_exit(gcc_ipq806x_exit);
319224d8fba4SKumar Gala 
319324d8fba4SKumar Gala MODULE_DESCRIPTION("QCOM GCC IPQ806x Driver");
319424d8fba4SKumar Gala MODULE_LICENSE("GPL v2");
319524d8fba4SKumar Gala MODULE_ALIAS("platform:gcc-ipq806x");
3196